US20220173197A1 - Display device - Google Patents

Display device Download PDF

Info

Publication number
US20220173197A1
US20220173197A1 US17/319,458 US202117319458A US2022173197A1 US 20220173197 A1 US20220173197 A1 US 20220173197A1 US 202117319458 A US202117319458 A US 202117319458A US 2022173197 A1 US2022173197 A1 US 2022173197A1
Authority
US
United States
Prior art keywords
transmission line
line
display device
area
horizontal transmission
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US17/319,458
Inventor
Kiho Bang
Seung-Hwan Cho
WonSuk Choi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Display Co Ltd
Original Assignee
Samsung Display Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Display Co Ltd filed Critical Samsung Display Co Ltd
Publication of US20220173197A1 publication Critical patent/US20220173197A1/en
Assigned to SAMSUNG DISPLAY CO., LTD. reassignment SAMSUNG DISPLAY CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BANG, KIHO, CHO, SEUNG-HWAN, CHOI, WONSUK
Priority to US18/232,575 priority Critical patent/US20230422564A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K59/00Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
    • H10K59/10OLED displays
    • H10K59/12Active-matrix OLED [AMOLED] displays
    • H10K59/126Shielding, e.g. light-blocking means over the TFTs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K59/00Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
    • H10K59/10OLED displays
    • H10K59/12Active-matrix OLED [AMOLED] displays
    • H10K59/131Interconnections, e.g. wiring lines or terminals
    • H01L27/3276
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1248Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition or shape of the interlayer dielectric specially adapted to the circuit arrangement
    • H01L27/3223
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K59/00Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
    • H10K59/10OLED displays
    • H10K59/12Active-matrix OLED [AMOLED] displays
    • H10K59/123Connection of the pixel electrodes to the thin film transistors [TFT]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K59/00Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
    • H10K59/80Constructional details
    • H10K59/88Dummy elements, i.e. elements having non-functional features
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/124Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or layout of the wiring layers specially adapted to the circuit arrangement, e.g. scanning lines in LCD pixel circuits

Definitions

  • Embodiments of the invention relate to a display device. More particularly, embodiments of the invention relate to a display device configured to reduce the risk of heat generation and to reduce power consumption.
  • a cathode ray tube (“CRT”) display apparatus has been used in the past due to its performance and competitive price.
  • CRT display apparatus is large and lacks portability. Therefore, flat display apparatuses such as a plasma display apparatus, a liquid crystal display apparatus or an organic light-emitting display apparatus have been widely used due to various desired characteristics such as small size, light weight and low-power-consumption.
  • a display apparatus typically includes a display area and a peripheral area that is a non-display area that surrounds the display area.
  • Various circuits and lines that drive the display apparatus may be disposed in the peripheral area.
  • Various efforts have been made to reduce the size of the peripheral area.
  • Embodiments of the invention provide a display device with reduced risk of heat generation and reduced power consumption by reducing the width of a peripheral area by forming a fan-out line and a low-voltage power supply line in a display area.
  • a display device includes a data line, a vertical transmission line and a horizontal transmission line.
  • the data line extends in a first direction and is arranged in a second direction on a display area, and is connected to a plurality of pixels, where the display area is divided into an upper display area and a lower display area.
  • the vertical transmission line extends in the first direction on the display area parallel, and the vertical transmission line receives a ground power supply voltage from an upper side of the display area to transfer the ground power supply voltage the pixel, and receives a data voltage from a lower side of the display area.
  • the horizontal transmission line extends in the second direction on the display area and is arranged in the first direction, and the horizontal transmission line is connected to each of the vertical transmission line and the data line on the lower display area to transfer the data voltage to the data line.
  • a number of the horizontal transmission line in one same imaginary horizontal line may be divided into two parts electrically disconnected from each other.
  • the display device may further include a dummy horizontal transmission line extending in the second direction on the display area, where the dummy horizontal transmission line may be in an imaginary extension line of the horizontal transmission line.
  • the dummy horizontal transmission line may be electrically insulated from the vertical transmission line and the data line.
  • the lower display area may include a left corner area, a right corner area and a middle area, and the horizontal transmission line may be in each of the left corner area and the right corner area.
  • the display device may further include a dummy horizontal transmission line extending in the second direction on the display area, where the dummy horizontal transmission line may be in an imaginary extension line of the horizontal transmission line.
  • a dummy horizontal transmission line corresponding to the middle area may be electrically connected to the vertical transmission line.
  • a dummy horizontal transmission line corresponding to each of the left corner area and the right corner area may be electrically insulated from the vertical transmission line and the data line.
  • the horizontal transmission line may be further connected to the vertical transmission line in the upper area to transfer the ground power supply voltage to the vertical transmission line.
  • the display device may further include a peripheral line disposed on a peripheral area surrounding the display area and connected to the vertical transmission line to transfer the ground power supply voltage to the vertical transmission line.
  • the vertical transmission line in one imaginary vertical line may be divided into at least two parts electrically disconnected from each other.
  • the vertical transmission line may include a same material as the data line.
  • the vertical transmission line may be disposed in a same layer as the data line.
  • the horizontal transmission line may include a same material as a contact pad which electrically connects the drain electrode of the thin-film transistor and the lower electrode of the light-emitting structure.
  • the horizontal transmission line may be disposed in a same layer as a contact pad which electrically connects the drain electrode of the thin-film transistor and the lower electrode of a light-emitting structure.
  • the horizontal transmission line may include a same material as the lower electrode of a light-emitting structure.
  • the horizontal transmission line may be disposed in a same layer as a lower electrode of a light-emitting structure.
  • both ends of the horizontal transmission lines are connected to a vertical transmission line and a data line, respectively, so that a border reduction structure (“BRS”) in which fan-out lines are in the display area may be realized.
  • BRS border reduction structure
  • the horizontal transmission lines may be connected to the vertical transmission lines that deliver low-voltage power, so that a low-voltage power supply line structure in the display area (ELVSS On Active or “EOA”) may be realized.
  • infrared rays that may be generated in the display device may be reduced by combining the BRS, which is a technology for reducing a dead area at a lower end of the display device, and the EOA, a technology for forming a low-voltage power line formed in a display area.
  • the BRS which is a technology for reducing a dead area at a lower end of the display device
  • the EOA a technology for forming a low-voltage power line formed in a display area.
  • a design space of the power line unit may be secured, such that a risk of heat generation is substantially reduced and an increase in power consumption is effectively prevented.
  • FIG. 1 is a plan view of a display device according to an embodiment of the invention.
  • FIG. 2 is a block diagram showing an embodiment of pixels and a driving part of FIG. 1 ;
  • FIG. 3 is an equivalent circuit diagram illustrating an embodiment of the pixel shown in FIG. 2 ;
  • FIG. 4 is a plan view illustrating signal lines arranged in a lower area of the display device illustrated in FIG. 2 ;
  • FIG. 5 is a cross-sectional view of the display device taken along line I-I′′ of FIG. 4 ;
  • FIG. 6 is a cross-sectional view of the display device taken along line II-IP of FIG. 4 ;
  • FIG. 7 is a plan view of a display device according to an alternative embodiment of the invention.
  • first,” “second,” “third” etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another element, component, region, layer or section. Thus, “a first element,” “component,” “region,” “layer” or “section” discussed below could be termed a second element, component, region, layer or section without departing from the teachings herein.
  • relative terms such as “lower” or “bottom” and “upper” or “top,” may be used herein to describe one element's relationship to another element as illustrated in the Figures. It will be understood that relative terms are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures. For example, if the device in one of the figures is turned over, elements described as being on the “lower” side of other elements would then be oriented on “upper” sides of the other elements. The term “lower,” can therefore, encompasses both an orientation of “lower” and “upper,” depending on the particular orientation of the figure.
  • Embodiments are described herein with reference to cross section illustrations that are schematic illustrations of idealized embodiments. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments described herein should not be construed as limited to the particular shapes of regions as illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, a region illustrated or described as flat may, typically, have rough and/or nonlinear features. Moreover, sharp angles that are illustrated may be rounded. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the precise shape of a region and are not intended to limit the scope of the present claims.
  • FIG. 1 is a plan view of a display device according to an embodiment of the invention.
  • an embodiment of a display device may include a display area AA in which an image is displayed and a peripheral area PA adjacent to the display area AA and surrounding the display area AA.
  • a plurality of data lines DL, a plurality of vertical transmission lines ELV and a plurality of horizontal transmission lines ELH are disposed or formed in the display area AA, and a peripheral line ELP for transmitting a ground power supply voltage (or a low power supply voltage) ELVSS is disposed or formed in the peripheral area PA.
  • the peripheral line ELP may be connected to each of the vertical transmission lines ELV or may be connected to each of the horizontal transmission lines ELH. In one embodiment, for example, the peripheral line ELP may be connected to both the vertical transmission lines ELV and the horizontal transmission lines ELH.
  • the data lines DL are disposed or formed in a first direction D 1 and are connected to a plurality of pixels (not shown). In such an embodiment, the data lines DL extend in a first direction D 1 and are arranged in a second direction D 2 to provide a data signal to the pixels in the display area AA.
  • the vertical transmission lines ELV are disposed or formed in a first direction D 1 .
  • the vertical transmission lines ELV are connected to the pixel in an upper display area AAU, which is an upper portion of the display area AA, to transfer the ground power supply voltage ELVSS to the pixel.
  • the vertical transmission lines ELV are connected to the data line in a lower display area AAL, which is a lower portion of the display area AA, to transfer a data voltage to the data line.
  • the horizontal transmission lines ELH are disposed or formed in a second direction D 2 .
  • the horizontal transmission lines ELH are connected to the vertical transmission line ELV and the data line DL through each of a first contact hole BC 1 and a second contact hole BC 2 in the lower display area AAL to transfer the data voltage to the data line DL.
  • the horizontal transmission line ELH in one imaginary horizontal line may be divided into two parts electrically disconnected from each other, such that the number of the horizontal transmission lines ELH in a same imaginary horizontal line may be two.
  • two horizontal lines ELH in a same imaginary horizontal line is disconnected or spaced apart from each other at a center of the display area AA.
  • FIG. 1 two horizontal lines ELH in a same imaginary horizontal line is disconnected or spaced apart from each other at a center of the display area AA.
  • the number of the horizontal transmission lines ELH in a same imaginary horizontal line in the lower display area AAL may be two, but the number thereof is not limited thereto.
  • a dummy horizontal transmission line ELHm may be further disposed or formed in an imaginary extension line of the horizontal transmission line ELH.
  • the dummy horizontal transmission line ELHm may be electrically insulated from the vertical transmission line ELV and the data line DL.
  • the dummy horizontal transmission line ELHm may have a first end physically separated from the horizontal transmission line ELH and a second end connected to a peripheral line ELP for transmitting a ground power supply voltage ELVSS. Accordingly, the dummy horizontal transmission line ELHm may be used as a low-voltage power line (ELVSS On Active or “EOA”).
  • the horizontal transmission line ELH is connected to the vertical transmission line ELV through a first contact hole BC 1 and is connected to the data line DL through a second contact hole BC 2 .
  • the vertical transmission line ELV is disconnected at an upper portion adjacent to the first contact hole BC 1 .
  • the horizontal transmission line ELH is disconnected at a right portion adjacent to the first contact hole BC 1 and is disconnected at a left portion adjacent to the second contact hole BC 2 .
  • both ends of the horizontal transmission lines ELH are connected to the vertical transmission lines ELV and the data lines DL, respectively, such that a border reduction structure (BRS), in which the fan-out line is disposed or formed in a display area, may be realized.
  • BRS border reduction structure
  • the horizontal transmission lines ELH may be connected to the vertical transmission line ELV for transmitting low-voltage power, so that the structure of the low-voltage power supply line in the display area (EOA) may be realized.
  • the display area AA may have a rectangular shape on a plane formed by the second direction D 2 and the first direction D 1 perpendicular to the second direction D 2 .
  • the edge of the display area AA may have a round shape.
  • the display area AA has a rectangular shape having rounded corners, but not being limited thereto.
  • the peripheral area PA may include a left peripheral area adjacent to the left side of the display area AA, a right peripheral area adjacent to the right side of the display area AA, an upper peripheral area adjacent to the upper side of the display area AA, and a lower peripheral area adjacent to the lower side of the display area AA.
  • the lower peripheral area may have a larger area, e.g., a greater width, than the upper, left and right peripheral areas.
  • the lower peripheral area may include a first peripheral area PAa immediately adjacent to the display area AA, a bending area BA and a second peripheral area PAb.
  • the data pad COP and the gate pad FOP may be disposed in the second peripheral area PAb.
  • the bending area BA which is a portion to be folded to dispose the second peripheral area PAb on a rear surface of the display device, may be disposed between the first peripheral area PAa and the second peripheral area PAb.
  • a length of the bending area BA in the second direction D 2 may be less than a length of the display area AA in the second direction D 2 . Accordingly, data lines positioned in the second direction D 2 outside the bypass data line DSPL disposed in the lower peripheral area may be connected to the bypass data line DSPL through the horizontal transmission line ELH.
  • the bypass data line DSPL may be electrically connected to a data line and the data pad COP in the display area AA.
  • a bypass gate line GSPL connected to a scan driving part and a gate pad FOP may be disposed in a portion of the lower peripheral area adjacent to the bypass data line DSPL.
  • a chip including a data driving part may be connected to the data pad COP.
  • a driving substrate including a timing control part may be connected to the gate pad FOP.
  • both ends of the horizontal transmission lines ELH are connected to the vertical transmission lines ELV and the data lines DL, respectively, such that a border reduction structure (BRS) in which the fan-out line is formed in a display area is realized.
  • BRS border reduction structure
  • the horizontal transmission lines ELH may be connected to the vertical transmission line ELV for transmitting low-voltage power, so that the structure of the low-voltage power supply line in the display area (EOA) may be realized.
  • FIG. 2 is a block diagram showing an embodiment of pixels and a driving part of FIG. 1 .
  • an embodiment of the display device includes a plurality of pixels PX (shown in FIG. 3 ), a driving unit and a line unit.
  • the driving unit includes a scan driving part SDV, a light emission driving part EDV, a data driving part DD and a timing control part TC.
  • FIG. 2 shows positions of the scan driving part SDV, the light emission driving part EDV, the data driving part DD and the timing control part TC in one embodiment for convenience of illustration and description, but not being limited thereto. In an alternative embodiment of the display device, such elements may be disposed at different locations within the display device.
  • the line part provides a signal of the driving part to each pixel PX.
  • the line unit includes scan lines SL, data lines DL 1 , DLn ⁇ 1, DLn and DLn+1, emission control lines EL, first and second power wrings (not shown), and initialization power lines (not shown).
  • the scan line, the data line and the emission control line may be electrically connected to each pixel PX.
  • the pixels PX When a scan signal is supplied from the scan lines SL, the pixels PX receive a data signal from the data lines DL 1 , DLn ⁇ 1, DLn and DLn+1.
  • the pixels PX receiving the data signal may control an amount of current flowing from a driving power supply voltage (or a high power supply voltage) ELVDD to the ground power supply voltage ELVSS through an organic light-emitting device (not shown).
  • FIG. 3 is an equivalent circuit diagram illustrating an embodiment of the pixel shown in FIG. 2 .
  • a pixel connected to an (m)-th data line Dm (here, ‘m’ is a natural number) and an (i)-th first scan line S 1 i (here, ‘i’ is a natural number) among the pixels is shown for convenience of illustration and description.
  • an embodiment of a pixel PX according to the invention includes an organic light-emitting device OLED, a first transistor T 1 to a seventh transistor T 7 , and a storage capacitor CST.
  • An anode of the organic light-emitting device OLED may be connected to the first transistor T 1 via the sixth transistor T 6 , and a cathode of the organic light-emitting device OLED may be connected to a ground power supply voltage ELVSS.
  • the organic light-emitting device OLED may generate light of a predetermined luminance in response to an amount of current supplied thereto from the first transistor T 1 .
  • a driving power supply voltage ELVDD may be set to a higher voltage than the ground power supply voltage ELVSS so that current flows through the organic light-emitting device OLED.
  • the seventh transistor T 7 may be connected between an initialization power supply VINT and the anode of the organic light-emitting device OLED.
  • a gate electrode of the seventh transistor T 7 may be connected to an (i+1)-th first scan line S 1 i +1 or an (i ⁇ 1)-th first scan line Sli ⁇ 1.
  • the seventh transistor T 7 is turned on to supply a voltage of the initialization power VINT to the anode of the organic light-emitting device OLED.
  • the initialization power VINT may be set to a voltage lower than that of a data signal.
  • the sixth transistor T 6 is connected between the first transistor T 1 and the organic light-emitting device OLED.
  • a gate electrode of the sixth transistor T 6 may be connected to an (i)-th first emission control line Eli.
  • the sixth transistor T 6 may be turned-off when a light emission control signal is supplied to the (i)-th first light emission control line Eli, and may be turned-on otherwise.
  • the fifth transistor T 5 may be connected between the driving power supply voltage ELVDD and the first transistor T 1 .
  • a gate electrode of the fifth transistor T 5 may be connected to the (i)-th first emission control line Eli.
  • the fifth transistor T 5 may be turned-off when a light emission control signal is supplied to the (i)-th light emission control line Eli, and may be turned-on otherwise.
  • a first electrode of the first transistor T 1 (i.e., a driving transistor) may be connected to a driving power supply voltage ELVDD via the fifth transistor T 5 , and a second electrode of the first transistor T 1 may be connected to the anode of the organic light-emitting diode OLED via the transistor T 6 .
  • a gate electrode of the first transistor T 1 may be connected to a first node N 1 .
  • the first transistor T 1 controls an amount of current flowing through the organic light-emitting diode OLED connected to the driving power supply voltage ELVDD and the ground power supply voltage ELVSS in response to a voltage of the first node N 1 .
  • the third transistor T 3 may be connected between the second electrode of the first transistor T 1 (or a second node N 2 ) and the first node N 1 .
  • a gate electrode of the third transistor T 3 may be connected to the (i)-th first scan line S 1 i .
  • the third transistor T 3 is turned-on when a scan signal is supplied to the (i)-th first scan line S 1 i , so that the third transistor T 3 may electrically connect to the second electrode of the first transistor T 1 and the first node N 1 .
  • the third transistor T 3 when the third transistor T 3 is turned-on, the first transistor T 1 may be connected in a form of a diode.
  • the fourth transistor T 4 may be connected between the first node N 1 and the initialization power VINT.
  • a gate electrode of the fourth transistor T 4 may be connected to the (i ⁇ 1)-th first scan line Sli ⁇ 1.
  • the fourth transistor T 4 is turned-on when a scan signal is supplied to the (i ⁇ 1)-th first scan line S 1 i ⁇ 1, so that the voltage of the initialization power VINT may be applied to the first node N 1 .
  • the second transistor T 2 may be connected between an (m)-th data line Dm and the first electrode of the first transistor T 1 .
  • a gate electrode of the second transistor T 2 may be connected to the (i)-th first scan line S 1 i .
  • the second transistor T 2 is turned-on when a scan signal is supplied to the (i)-th first scan line Sli, so that the (m)-th data line Dm and the first electrode of the first transistor T 1 may be electrically connected to each other.
  • the storage capacitor CST may be connected between the driving power supply voltage ELVDD and the first node N 1 .
  • the storage capacitor CST may store a data signal and a voltage corresponding to the threshold voltage of the first transistor T 1 .
  • the scan driving part SDV may supply a scan signal to the scan lines SL in response to a first gate control signal GCS 1 from the timing control part TC.
  • the pixels PX may be sequentially selected in units of horizontal lines.
  • the light emission driving part EDV may supply a light emission control signal to the light emission control lines EL in response to a second gate control signal GCS 2 from the timing control part TC.
  • the light emission driving part EDV may sequentially supply light emission control signals to the light emission control lines EL.
  • the emission control signal may be set to a gate-off voltage (e.g., a high voltage) so that transistors included in the pixels PX are turned off
  • the scan signal may be set to a gate-on voltage (e.g., a low voltage) so that the transistors included in the pixels PXL are turned on.
  • the data driving part DD may supply data signals to the data lines DL 1 , DLn ⁇ 1, DLn and DLn+1 in response to a data control signal DCS.
  • the data signals supplied to the data lines DL 1 , DLn ⁇ 1, DLn and DLn+1 are supplied to the pixels PX selected by the scan signal.
  • the timing control part TC provides the scan driving part SDV and the light emission driving parts EDV with the first and second gate control signals GCS 1 and GCS 2 , respectively, generated based on timing signals provided from an external device, and provides the data driving part DD with a data control signal DCS.
  • Each of the first and second gate control signals GCS 1 and GCS 2 may include a start pulse and clock signals.
  • the start pulse may control a timing of a first scan signal or a first emission control signal.
  • the clock signals may be used to shift the start pulse.
  • the data control signal DCS may include a source start pulse and clock signals.
  • the source start pulse controls the sampling start point of data.
  • the clock signals may be used to control the sampling operation.
  • the scan driving part SDV is disposed in the peripheral area PA adjacent to the left side of the display area AA and the light-emitting driving part EDV is adjacent to the right side of the display area AA, but not being limited thereto.
  • a scan driving part SDV and a light-emitting driving part EDV connected to each other by the scan line and the light emission control line, respectively may be disposed in both left and right peripheral areas, so that signals synchronized with each other on left and right sides may be supplied to pixels.
  • FIG. 4 is a plan view illustrating signal lines arranged in a lower area of the display device illustrated in FIG. 2 .
  • FIG. 5 is a cross-sectional view of the display device taken along line I-I′ of FIG. 4 .
  • FIG. 6 is a cross-sectional view of the display device taken along line II-IP of FIG. 4 .
  • an embodiment of the display device includes a base substrate 100 , a buffer layer 110 , an active pattern ACT, a gate insulating layer 120 , a gate pattern, an interlayer insulating layer 130 , a first source/drain pattern, a first via insulating layer 140 , a second source/drain pattern, a second via insulating layer 150 , a light-emitting structure 180 , a pixel defining layer PDL, and a thin-film encapsulating layer TFE.
  • the base substrate 100 may include a transparent or opaque material.
  • the base substrate 100 may include at least one selected from a quartz substrate, a synthetic quartz substrate, a calcium fluoride substrate, a fluorine-doped (“F-doped”) quartz substrate, a soda-lime glass substrate, a non-alkali glass substrate, and the like.
  • the base substrate 100 may include or be formed of a transparent resin substrate having flexibility.
  • the transparent resin substrate for the base substrate 100 may include a polyimide substrate.
  • the polyimide substrate may include or be composed of a first polyimide layer, a barrier film layer, a second polyimide layer, and the like.
  • the polyimide substrate may have a structure in which the first polyimide layer, the barrier film layer, and the second polyimide layer are laminated on a hard glass substrate.
  • the buffer layer 110 may prevent metal atoms or impurities from diffusing, and may adjust the rate of heat transfer during a crystallization process for forming the active pattern ACT to obtain a substantially uniform active pattern ACT.
  • the buffer layer 110 may serve to improve the flatness of the surface of the base substrate 100 .
  • the buffer layer 110 may include at least one selected from silicon oxide (SiOx), silicon nitride (SiNx), silicon oxynitride (SiOxNy), silicon oxycarbide (SiOxCy), silicon carbonitride (SiCxNy), and the like.
  • the active pattern ACT may be disposed on the buffer layer 110 .
  • the active pattern ACT may include amorphous silicon or polycrystalline silicon.
  • the active pattern ACT may include an oxide semiconductor of at least one material selected from indium (In), gallium (Ga), titanium (Sn), zirconium (Zr), vanadium (V), hafnium (Hf), cadmium (Cd), germanium (Ge), chromium (Cr), titanium (Ti) and zinc (Zn).
  • the active pattern ACT may be disposed in the display area DA to be included in a thin-film transistor TFT of a pixel structure.
  • the active pattern ACT may include a drain area and a source area doped with impurities, and a channel area between the drain area and the source area.
  • the gate insulating layer 120 may be disposed on the active pattern.
  • the gate insulating layer 120 may include an inorganic insulating material.
  • the gate insulating layer 120 includes a silicon compound such as silicon oxide (SiOx), silicon nitride (SiNx), silicon oxynitride (SiOxNy), silicon oxycarbide (SiOxCy) and silicon carbonitride (SiCxNy).
  • the gate pattern may be disposed on the gate insulating layer 120 .
  • the gate pattern may include a gate electrode GE of the thin-film transistor TFT and a signal line such as a scan line.
  • the scan line may extend in the second direction D 2 and may be sequentially arranged along the first direction D 1 .
  • the gate pattern may be formed using a metal, an alloy, a metal nitride, a conductive metal oxide, a transparent conductive material, or the like.
  • the gate pattern may include a metal such as copper Cu or aluminum Al having high conductivity.
  • the interlayer insulating layer 130 may be disposed on the gate insulating layer 120 on which the gate pattern is disposed.
  • the interlayer insulating layer 130 may include an inorganic insulation material.
  • the interlayer insulating layer 130 may include silicon compounds such as silicon oxide (SiOx), silicon nitride (SiNx), silicon oxynitride (SiOxNy), silicon oxycarbide (SiOxCy) and silicon carbonitride (SiCxNy).
  • the first source/drain pattern may be disposed on the interlayer insulating layer 130 .
  • the first source/drain pattern may include a source electrode SE, a drain electrode DE, a data line DL and a vertical transmission line ELy.
  • the source electrode SE and the drain electrode DE may be electrically connected to the source area of the active pattern ACT and the drain area through contact holes formed through an interlayer insulating layer 130 and the gate insulating layer 120 .
  • the data line DL may include an (m)-th data line DLm ⁇ 1 (here, ‘m’ is a natural number), an (m)-th data line DLm, an (n)-th data line DLn (here, ‘n’ is a natural number), and an (n+1)-th data line DLn+1.
  • the (m ⁇ 1)-th data line DLm ⁇ 1, the (m)-th data line DLm, the (n)-th data line DLn, and the (n+1)-th data line DLn+1 may be respectively extended in a first direction D 1 and may be sequentially arranged along a second direction D 2 .
  • the vertical transmission line ELV may be disposed between two data lines adjacent to each other.
  • the vertical transmission line ELV may be disposed parallel to the data line.
  • a second power voltage ELVSS for driving the light-emitting structure 180 which is an organic light-emitting device, may be applied to the vertical transmission line ELV.
  • the vertical transmission line ELV may include an (n)-th vertical transmission line ELVn, an (n+1)-th vertical transmission line ELVn+1, an (m)-th vertical transmission line ELVm, an (m) ⁇ 1 vertical transmission line ELVm ⁇ 1, and the like.
  • the vertical transmission line ELV may be disconnected at a point in a display area, that is, the vertical transmission line ELV in a same imaginary vertical line may include two parts separated or electrically disconnected from each other.
  • the (n)-th vertical transmission line ELVn is disconnected once in a lower area of the display device.
  • the second power voltage ELVSS may be applied to an upper line of the disconnected (n)-th vertical transmission line ELVn, and the data signal may be applied to a lower line of the disconnected (n)-th vertical transmission line ELVn.
  • the (n+1)-th vertical transmission line ELVn+1 is disconnected once in a lower area of the display device.
  • the second power voltage ELVSS may be applied to an upper line of the disconnected (n+1)-th vertical transmission line ELVn+1, and the data signal may be applied to a lower line of the disconnected (n+1)-th vertical transmission line ELVn+1.
  • the (m)-th vertical transmission line ELVm is disconnected once in a lower area of the display device.
  • the second power voltage ELVSS may be applied to an upper line of the disconnected (m)-th vertical transmission line ELVm, and the data signal may be applied to a lower line of the disconnected (m)-th vertical transmission line ELVm.
  • the (m+1)-th vertical transmission line ELVm+1 is disconnected once in a lower area of the display device.
  • the second power voltage ELVSS may be applied to an upper line of the disconnected (m+1)-th vertical transmission line ELVm+1, and the data signal may be applied to a lower line of the disconnected (m+1)-th vertical transmission line ELVm+1.
  • the first source/drain pattern may be formed using a metal, an alloy, a metal nitride, a conductive metal oxide, a transparent conductive material, or the like.
  • the first source/drain pattern may include a metal such as copper or aluminum having high conductivity.
  • the first source/drain pattern may have a plurality of layered structures.
  • the first source/drain pattern may include a titanium layer, an aluminum layer on the titanium layer, and titanium on the aluminum layer.
  • Pixels are disposed or formed at points where each scan line and each data line cross each other.
  • Each pixel includes the thin-film transistor TFT and the light-emitting structure 180 .
  • the first via insulating layer 140 may be disposed on the interlayer insulating layer 130 on which the first source/drain patterns are disposed.
  • the first via insulating layer 140 may include an organic insulating material.
  • the first via insulating layer 140 may be formed using a photoresist, a polyacrylic resin, a polyimide resin, an acrylic resin, or the like.
  • the second source/drain pattern may be disposed on the first via insulating layer 140 .
  • the second source/drain pattern may include a horizontal transmission line BL, a dummy horizontal transmission line ELHm disposed in an imaginary extension line of the horizontal transmission line BL and a contact pad CP.
  • the second source/drain pattern may be formed using a metal, an alloy, a metal nitride, a conductive metal oxide, a transparent conductive material, or the like.
  • the second source/drain pattern may include a metal such as copper or aluminum having high conductivity.
  • the second source/drain pattern may have a plurality of layered structures.
  • the second source/drain pattern may include a titanium layer, an aluminum layer on the titanium layer, and titanium on the aluminum layer.
  • the horizontal transmission line BL extends in a second direction D 2 and is arranged in a first direction D 1 .
  • the horizontal transmission line BL may include a (p)-th horizontal transmission line BLp, a (p ⁇ 1) ⁇ th horizontal transmission line BLp ⁇ 1, a (p ⁇ 2)-th horizontal transmission line BLp ⁇ 2, and the like.
  • a (p)-th horizontal transmission line BLp is connected to a lower line of an (n)-th vertical transmission line ELVn through a first contact hole BC 11 , and is connected to a (m)-th data line DLm through a second contact hole BC 12 . Accordingly, when a data signal is applied to the lower line of the n-th vertical transmission line ELVn, the data signal is applied to the (m)-th data line DLm via the first contact hole BC 11 , the (p)-th horizontal transmission line BLp and the second contact hole BC 12 .
  • the (p ⁇ 1)-th horizontal transmission line BLP ⁇ 1 is connected to a lower line of the (n+1)-th vertical transmission line ELVn+1 through a third contact hole BC 21 , and is connected to the (m ⁇ 1)-th data line DLm ⁇ 1 through a fourth contact hole BC 22 . Accordingly, when a data signal is applied to the lower line of the (n+1)-th vertical transmission line ELVn+1, the data signal is applied to the (m ⁇ 1)-th data line DLm ⁇ 1 through the third contact hole BC 21 , the (p ⁇ 1)-th horizontal transmission line BLP ⁇ 1 and the fourth contact hole BC 22 .
  • a (p ⁇ 2)-th horizontal transmission line BLP ⁇ 2 is connected to a lower line of the vertical transmission line through one contact hole, and is connected to a data line through another contact hole.
  • the dummy horizontal transmission line ELHm is disposed in an imaginary extension line of the horizontal transmission line BL.
  • the dummy horizontal transmission line ELHm includes a (p)-th dummy horizontal transmission line ELHmp, a (q)-th dummy horizontal transmission line ELHmq, a (p ⁇ 1)-th dummy horizontal transmission line ELHmp ⁇ 1, and a (q ⁇ 1)-th dummy horizontal transmission line ELHmq ⁇ 1.
  • the (p)-th dummy horizontal transmission line ELHmp is disposed on a left extension line of the (p)-th horizontal transmission line BLP, and the (q)-th dummy horizontal transmission line ELHmq is disposed on a right extension line of the (p)-th horizontal transmission line BLP.
  • the (p ⁇ 1)-th dummy horizontal transmission line ELHmp ⁇ 1 is disposed on a left extension line of the (p ⁇ 1)-th horizontal transmission line BLP ⁇ 1
  • the (q ⁇ 1)-th dummy horizontal transmission line ELHmq ⁇ 1 is disposed on a right extension line of the (p ⁇ 1)-th horizontal transmission line BLP ⁇ 1.
  • the contact pad CP may be electrically connected to the drain electrode DE of the thin-film transistor TFT through a contact hole defined or formed through the first via insulating layer 140 .
  • the second via insulating layer 150 may be disposed on the first via insulating layer 140 on which the second source/drain patterns are disposed.
  • the second via insulating layer 150 may include an organic insulating material.
  • the second via insulating layer 150 may be formed by using a photoresist, a polyacrylic resin, a polyimide resin, an acrylic resin, or the like.
  • the light-emitting structure 180 may include a lower electrode 181 , a light-emitting layer 182 and an upper electrode 183 .
  • the lower electrode 181 may be disposed on the second via insulating layer 150 .
  • the lower electrode 181 may be formed of a reflective material or a light-transmitting material based on a light emission method of the display device.
  • the lower electrode 181 may have a single-layer structure or a multi-layer structure including a metal film, an alloy film, a metal nitride film, a conductive metal oxide film, and/or a transparent conductive material film.
  • the pixel defining layer PDL may be disposed on the second via insulating layer 150 on which the lower electrode 181 is disposed.
  • the pixel defining layer PDL may be formed using an organic material, an inorganic material, or the like.
  • the pixel defining layer PDL may be formed using a photoresist, a poly acrylic resin, a polyimide resin, an acrylic resin, a silicone compound, or the like.
  • an opening that partially exposes the lower electrode 181 may be formed by etching the pixel defining layer PDL.
  • An emission area and a non-emission area of the display device may be defined by the opening of the pixel defining layer PDL.
  • a portion in which the opening of the pixel defining layer PDL is located may correspond to the emission area
  • the non-emission area may correspond to a portion adjacent to the opening of the pixel defining layer PDL.
  • the light-emitting layer 182 may be disposed on the lower electrode 181 exposed through the opening of the pixel defining layer PDL. In an embodiment, the light-emitting layer 182 may extend on a sidewall of the opening of the pixel defining layer PDL. In an embodiment, the light-emitting layer 182 may have a multilayer structure including an organic light-emitting layer, a hole injection layer, a hole transport layer, an electron transport layer, an electron injection layer, and the like. In an alternative embodiment, the hole injection layer, the hole transport layer, the electron transport layer, and the electron injection layer excluding the organic light-emitting layer may be formed in common to correspond to a plurality of pixels.
  • the organic light-emitting layer EL of the light-emitting layer 182 may be formed using light-emitting materials capable of generating different color lights such as red light, green light and blue light according to each pixel of the display device.
  • the organic light-emitting layer of the light-emitting layer 182 may have a structure in which a plurality of emission materials capable of implementing different color lights such as red light, green light, and blue light are stacked to emit white light.
  • the light-emitting structures are commonly formed to correspond to a plurality of pixels, and each of the pixels may be classified by the color filter layer.
  • the upper electrode 183 may be disposed on the pixel defining layer PDL and the light-emitting layer 182 .
  • the upper electrode 183 may include a light-transmitting material or a reflective material based on the light-emitting method of the display device.
  • the upper electrode 183 may have a single layer structure or a multilayer structure including a metal film, an alloy film, a metal nitride film, a conductive metal oxide film, and/or a transparent conductive material film.
  • the thin-film encapsulating layer TFE may be disposed on the upper electrode 183 .
  • the thin-film encapsulating layer TFE may prevent penetration of external moisture and oxygen.
  • the thin-film encapsulating layer TFE may include at least one organic layer and at least one inorganic layer. At least one organic layer and at least one inorganic layer may be alternately stacked with each other.
  • the thin-film encapsulating layer TFE may include two inorganic layers and an organic layer therebetween, but it is not limited thereto.
  • a sealing substrate may be provided to block a penetration of outside air and moisture into the display device.
  • the horizontal transmission line may be formed when the second source/drain pattern is formed, but not being limited thereto.
  • the horizontal transmission line may be formed when the lower electrode of the light emitting structure is formed.
  • additional via holes are defined or formed in the second via insulating layer 150 and the first via insulating layer 140 to correspond with the (n)-th vertical transmission line ELVn and the (m)-th vertical transmission line ELVm.
  • the conductive layer forming the lower electrode of the light-emitting structure may be patterned to form the horizontal transmission line to contact the (n)-th vertical transmission line ELVn and the (m)-th vertical transmission line ELVm formed at the bottom.
  • FIG. 7 is a plan view of a display device according to an alternative embodiment of the invention.
  • an embodiment of a display device may include a display area AA in which an image is displayed and a peripheral area PA adjacent to the display area AA and surrounding the display area AA.
  • the display device shown in FIG. 7 may be substantially the same as the display device described above with reference to FIG. 1 except for at least a horizontal transmission lines ELH formed in the second direction D 2 in the lower display area AAL.
  • the same or like reference characters are used in FIG. 7 to refer to the same or like components as those shown in FIG. 1 , and thus, any repetitive detailed description thereof will be omitted or simplified.
  • the lower display area AAL may be divided into a left corner area, a right corner area and a middle area between the left corner area and the right corner area.
  • the horizontal transmission lines ELH are connected to the vertical transmission line ELV and the data line DL through each of the first contact hole BC 1 and the second contact hole BC 2 , so that the horizontal transmission lines ELH transmit the data voltage to the data line DL.
  • a dummy horizontal transmission line ELHm may be further disposed or formed in an imaginary extension line of the horizontal transmission line ELH.
  • the dummy horizontal transmission line ELHm disposed or formed in each of the left corner area and the right corner area may have one end physically separated from the horizontal transmission line ELH and the other end connected to the peripheral line ELP that carries the ground power supply voltage ELVSS. Accordingly, the dummy horizontal transmission line ELHm may be used as a low voltage power line (EOA).
  • EOA low voltage power line
  • the horizontal transmission lines ELH are not connected to the data line DL.
  • the horizontal transmission lines ELH may be connected to the vertical transmission line ELV through a contact hole.
  • the horizontal transmission lines ELH may be electrically insulated from the vertical transmission line ELV.
  • a border reduction structure in which fan-out lines are disposed in a display area may be realized.
  • the horizontal transmission lines ELH may be connected to the vertical transmission lines ELV for delivering a low-voltage power, so that a low-voltage power supply line structure in the display area (EOA) may be realized.
  • infrared rays that may be generated in the display device may be reduced by combining the BRS, which is a technology for reducing a dead area at a lower end of the display device, and the EOA, a technology for forming a low-voltage power line in a display area.
  • BRS which is a technology for reducing a dead area at a lower end of the display device
  • EOA a technology for forming a low-voltage power line in a display area.
  • a design space of a power line unit is insufficient, such that heat may be generated and power consumption may increase.
  • the risk of heat generation and power consumption may be reduced by forming the fan-out line in the display area through the implementation of the BRS by the horizontal transmission line.
  • a design space of the power line unit may be secured, so that a risk of heat generation may be substantially reduced and an increase in power consumption may be effectively prevented.
  • the display device since the display device may be manufactured without using an additional mask, thereby not incurring any additional manufacturing cost.

Abstract

A display device includes a data line, a vertical transmission line and a horizontal transmission line. The data line extends in a first direction and is arranged in a second direction on a display area divided into upper and lower display areas, and is connected to pixels. A vertical transmission line extends in the first direction on the display area. The vertical transmission line receives a ground power supply voltage from an upper side of the display area to transfer the ground power supply voltage to the pixels, and receives a data voltage from a lower side of the display area. A horizontal transmission line extends in the second direction on the display area and is arranged in the first direction. The horizontal transmission line is connected to the vertical transmission line and the data line on the lower display area to transfer the data voltage to the data line.

Description

  • This application claims priority to Korean Patent Application No. 10-2020-0166121, filed on Dec. 1, 2020, and all the benefits accruing therefrom under 35 U.S.C. § 119, the content of which in its entirety is herein incorporated by reference.
  • BACKGROUND 1. Field
  • Embodiments of the invention relate to a display device. More particularly, embodiments of the invention relate to a display device configured to reduce the risk of heat generation and to reduce power consumption.
  • 2. Description of the Related Art
  • Recently, a lightweight and small display apparatus has been manufactured. A cathode ray tube (“CRT”) display apparatus has been used in the past due to its performance and competitive price. However, a CRT display apparatus is large and lacks portability. Therefore, flat display apparatuses such as a plasma display apparatus, a liquid crystal display apparatus or an organic light-emitting display apparatus have been widely used due to various desired characteristics such as small size, light weight and low-power-consumption.
  • A display apparatus typically includes a display area and a peripheral area that is a non-display area that surrounds the display area. Various circuits and lines that drive the display apparatus may be disposed in the peripheral area. Various efforts have been made to reduce the size of the peripheral area.
  • SUMMARY
  • Embodiments of the invention provide a display device with reduced risk of heat generation and reduced power consumption by reducing the width of a peripheral area by forming a fan-out line and a low-voltage power supply line in a display area.
  • According to an embodiment of the invention, a display device includes a data line, a vertical transmission line and a horizontal transmission line. In such an embodiment, the data line extends in a first direction and is arranged in a second direction on a display area, and is connected to a plurality of pixels, where the display area is divided into an upper display area and a lower display area. In such an embodiment, the vertical transmission line extends in the first direction on the display area parallel, and the vertical transmission line receives a ground power supply voltage from an upper side of the display area to transfer the ground power supply voltage the pixel, and receives a data voltage from a lower side of the display area. In such an embodiment, the horizontal transmission line extends in the second direction on the display area and is arranged in the first direction, and the horizontal transmission line is connected to each of the vertical transmission line and the data line on the lower display area to transfer the data voltage to the data line.
  • In an embodiment, a number of the horizontal transmission line in one same imaginary horizontal line may be divided into two parts electrically disconnected from each other.
  • In an embodiment, the display device may further include a dummy horizontal transmission line extending in the second direction on the display area, where the dummy horizontal transmission line may be in an imaginary extension line of the horizontal transmission line.
  • In an embodiment, the dummy horizontal transmission line may be electrically insulated from the vertical transmission line and the data line.
  • In an embodiment, the lower display area may include a left corner area, a right corner area and a middle area, and the horizontal transmission line may be in each of the left corner area and the right corner area.
  • In an embodiment, the display device may further include a dummy horizontal transmission line extending in the second direction on the display area, where the dummy horizontal transmission line may be in an imaginary extension line of the horizontal transmission line.
  • In an embodiment, a dummy horizontal transmission line corresponding to the middle area may be electrically connected to the vertical transmission line.
  • In an embodiment, a dummy horizontal transmission line corresponding to each of the left corner area and the right corner area may be electrically insulated from the vertical transmission line and the data line.
  • In an embodiment, the horizontal transmission line may be further connected to the vertical transmission line in the upper area to transfer the ground power supply voltage to the vertical transmission line.
  • In an embodiment, the display device may further include a peripheral line disposed on a peripheral area surrounding the display area and connected to the vertical transmission line to transfer the ground power supply voltage to the vertical transmission line.
  • In an embodiment, the vertical transmission line in one imaginary vertical line may be divided into at least two parts electrically disconnected from each other.
  • In an embodiment, the vertical transmission line may include a same material as the data line.
  • In an embodiment, the vertical transmission line may be disposed in a same layer as the data line.
  • In an embodiment, the horizontal transmission line may include a same material as a contact pad which electrically connects the drain electrode of the thin-film transistor and the lower electrode of the light-emitting structure.
  • In an embodiment, the horizontal transmission line may be disposed in a same layer as a contact pad which electrically connects the drain electrode of the thin-film transistor and the lower electrode of a light-emitting structure.
  • In an embodiment, the horizontal transmission line may include a same material as the lower electrode of a light-emitting structure.
  • In an embodiment, the horizontal transmission line may be disposed in a same layer as a lower electrode of a light-emitting structure.
  • According to embodiments of a display device, as disclosed herein, in a lower display area, both ends of the horizontal transmission lines are connected to a vertical transmission line and a data line, respectively, so that a border reduction structure (“BRS”) in which fan-out lines are in the display area may be realized. In such embodiments, in the upper display area, the horizontal transmission lines may be connected to the vertical transmission lines that deliver low-voltage power, so that a low-voltage power supply line structure in the display area (ELVSS On Active or “EOA”) may be realized. In such embodiments, infrared rays that may be generated in the display device may be reduced by combining the BRS, which is a technology for reducing a dead area at a lower end of the display device, and the EOA, a technology for forming a low-voltage power line formed in a display area. In such an embodiment, based on the BRS, a design space of the power line unit may be secured, such that a risk of heat generation is substantially reduced and an increase in power consumption is effectively prevented.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other features of the invention will become more apparent by describing in detailed embodiments thereof with reference to the accompanying drawings, in which:
  • FIG. 1 is a plan view of a display device according to an embodiment of the invention;
  • FIG. 2 is a block diagram showing an embodiment of pixels and a driving part of FIG. 1;
  • FIG. 3 is an equivalent circuit diagram illustrating an embodiment of the pixel shown in FIG. 2;
  • FIG. 4 is a plan view illustrating signal lines arranged in a lower area of the display device illustrated in FIG. 2;
  • FIG. 5 is a cross-sectional view of the display device taken along line I-I″ of FIG. 4;
  • FIG. 6 is a cross-sectional view of the display device taken along line II-IP of FIG. 4;
  • and
  • FIG. 7 is a plan view of a display device according to an alternative embodiment of the invention.
  • DETAILED DESCRIPTION
  • The invention now will be described more fully hereinafter with reference to the accompanying drawings, in which various embodiments are shown. This invention may, however, be embodied in many different forms, and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. Like reference numerals refer to like elements throughout.
  • It will be understood that when an element is referred to as being “on” another element, it can be directly on the other element or intervening elements may be present therebetween. In contrast, when an element is referred to as being “directly on” another element, there are no intervening elements present.
  • It will be understood that, although the terms “first,” “second,” “third” etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another element, component, region, layer or section. Thus, “a first element,” “component,” “region,” “layer” or “section” discussed below could be termed a second element, component, region, layer or section without departing from the teachings herein.
  • The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting. As used herein, “a”, “an,” “the,” and “at least one” do not denote a limitation of quantity, and are intended to include both the singular and plural, unless the context clearly indicates otherwise. For example, “an element” has the same meaning as “at least one element,” unless the context clearly indicates otherwise. “At least one” is not to be construed as limiting “a” or “an.” “Or” means “and/or.” As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items. It will be further understood that the terms “comprises” and/or “comprising,” or “includes” and/or “including” when used in this specification, specify the presence of stated features, regions, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, regions, integers, steps, operations, elements, components, and/or groups thereof.
  • Furthermore, relative terms, such as “lower” or “bottom” and “upper” or “top,” may be used herein to describe one element's relationship to another element as illustrated in the Figures. It will be understood that relative terms are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures. For example, if the device in one of the figures is turned over, elements described as being on the “lower” side of other elements would then be oriented on “upper” sides of the other elements. The term “lower,” can therefore, encompasses both an orientation of “lower” and “upper,” depending on the particular orientation of the figure. Similarly, if the device in one of the figures is turned over, elements described as “below” or “beneath” other elements would then be oriented “above” the other elements. The terms “below” or “beneath” can, therefore, encompass both an orientation of above and below.
  • Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and the present disclosure, and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
  • Embodiments are described herein with reference to cross section illustrations that are schematic illustrations of idealized embodiments. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments described herein should not be construed as limited to the particular shapes of regions as illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, a region illustrated or described as flat may, typically, have rough and/or nonlinear features. Moreover, sharp angles that are illustrated may be rounded. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the precise shape of a region and are not intended to limit the scope of the present claims.
  • Hereinafter, embodiments of the invention will be described in detail with reference to the accompanying drawings.
  • FIG. 1 is a plan view of a display device according to an embodiment of the invention.
  • Referring to FIG. 1, an embodiment of a display device according to the invention may include a display area AA in which an image is displayed and a peripheral area PA adjacent to the display area AA and surrounding the display area AA.
  • A plurality of data lines DL, a plurality of vertical transmission lines ELV and a plurality of horizontal transmission lines ELH are disposed or formed in the display area AA, and a peripheral line ELP for transmitting a ground power supply voltage (or a low power supply voltage) ELVSS is disposed or formed in the peripheral area PA. The peripheral line ELP may be connected to each of the vertical transmission lines ELV or may be connected to each of the horizontal transmission lines ELH. In one embodiment, for example, the peripheral line ELP may be connected to both the vertical transmission lines ELV and the horizontal transmission lines ELH.
  • The data lines DL are disposed or formed in a first direction D1 and are connected to a plurality of pixels (not shown). In such an embodiment, the data lines DL extend in a first direction D1 and are arranged in a second direction D2 to provide a data signal to the pixels in the display area AA.
  • The vertical transmission lines ELV are disposed or formed in a first direction D1. The vertical transmission lines ELV are connected to the pixel in an upper display area AAU, which is an upper portion of the display area AA, to transfer the ground power supply voltage ELVSS to the pixel. The vertical transmission lines ELV are connected to the data line in a lower display area AAL, which is a lower portion of the display area AA, to transfer a data voltage to the data line.
  • The horizontal transmission lines ELH are disposed or formed in a second direction D2. The horizontal transmission lines ELH are connected to the vertical transmission line ELV and the data line DL through each of a first contact hole BC1 and a second contact hole BC2 in the lower display area AAL to transfer the data voltage to the data line DL. In an embodiment, the horizontal transmission line ELH in one imaginary horizontal line may be divided into two parts electrically disconnected from each other, such that the number of the horizontal transmission lines ELH in a same imaginary horizontal line may be two. In such an embodiment, as shown in FIG. 1, two horizontal lines ELH in a same imaginary horizontal line is disconnected or spaced apart from each other at a center of the display area AA. In an embodiment, as shown in FIG. 1, the number of the horizontal transmission lines ELH in a same imaginary horizontal line in the lower display area AAL may be two, but the number thereof is not limited thereto. In an embodiment, a dummy horizontal transmission line ELHm may be further disposed or formed in an imaginary extension line of the horizontal transmission line ELH. The dummy horizontal transmission line ELHm may be electrically insulated from the vertical transmission line ELV and the data line DL. In the lower display area AAL, the dummy horizontal transmission line ELHm may have a first end physically separated from the horizontal transmission line ELH and a second end connected to a peripheral line ELP for transmitting a ground power supply voltage ELVSS. Accordingly, the dummy horizontal transmission line ELHm may be used as a low-voltage power line (ELVSS On Active or “EOA”).
  • In the lower display area AAL, the horizontal transmission line ELH is connected to the vertical transmission line ELV through a first contact hole BC1 and is connected to the data line DL through a second contact hole BC2. In such an embodiment, the vertical transmission line ELV is disconnected at an upper portion adjacent to the first contact hole BC1. In addition, the horizontal transmission line ELH is disconnected at a right portion adjacent to the first contact hole BC1 and is disconnected at a left portion adjacent to the second contact hole BC2. When a data signal is provided from a lower portion of the vertical transmission line ELV, the data signal is delivered to the data line DL through the vertical transmission line ELV, the first contact hole BC1, the horizontal transmission line ELH and the second contact hole BC2. Accordingly, the plurality of horizontal transmission lines ELH extending in the second direction D2 on the lower display area AAL may transfer a data signal.
  • Accordingly, in the lower display area AAL, both ends of the horizontal transmission lines ELH are connected to the vertical transmission lines ELV and the data lines DL, respectively, such that a border reduction structure (BRS), in which the fan-out line is disposed or formed in a display area, may be realized.
  • In such an embodiment, in the upper display area AAU, the horizontal transmission lines ELH may be connected to the vertical transmission line ELV for transmitting low-voltage power, so that the structure of the low-voltage power supply line in the display area (EOA) may be realized.
  • In an embodiment, the display area AA may have a rectangular shape on a plane formed by the second direction D2 and the first direction D1 perpendicular to the second direction D2. In an embodiment, the edge of the display area AA may have a round shape. In an embodiment, as shown in FIG. 1, the display area AA has a rectangular shape having rounded corners, but not being limited thereto.
  • The peripheral area PA may include a left peripheral area adjacent to the left side of the display area AA, a right peripheral area adjacent to the right side of the display area AA, an upper peripheral area adjacent to the upper side of the display area AA, and a lower peripheral area adjacent to the lower side of the display area AA.
  • In such an embodiment, since a data pad COP and a gate pad FOP for connecting the driving part are disposed in the lower peripheral area, the lower peripheral area may have a larger area, e.g., a greater width, than the upper, left and right peripheral areas. The lower peripheral area may include a first peripheral area PAa immediately adjacent to the display area AA, a bending area BA and a second peripheral area PAb. The data pad COP and the gate pad FOP may be disposed in the second peripheral area PAb.
  • The bending area BA, which is a portion to be folded to dispose the second peripheral area PAb on a rear surface of the display device, may be disposed between the first peripheral area PAa and the second peripheral area PAb.
  • In such an embodiment, a length of the bending area BA in the second direction D2 may be less than a length of the display area AA in the second direction D2. Accordingly, data lines positioned in the second direction D2 outside the bypass data line DSPL disposed in the lower peripheral area may be connected to the bypass data line DSPL through the horizontal transmission line ELH.
  • The bypass data line DSPL may be electrically connected to a data line and the data pad COP in the display area AA.
  • In an embodiment, a bypass gate line GSPL connected to a scan driving part and a gate pad FOP may be disposed in a portion of the lower peripheral area adjacent to the bypass data line DSPL.
  • A chip including a data driving part may be connected to the data pad COP. A driving substrate including a timing control part may be connected to the gate pad FOP.
  • In an embodiment, as described above, in the lower display area AAL, both ends of the horizontal transmission lines ELH are connected to the vertical transmission lines ELV and the data lines DL, respectively, such that a border reduction structure (BRS) in which the fan-out line is formed in a display area is realized.
  • In such an embodiment, in the upper display area AAU, the horizontal transmission lines ELH may be connected to the vertical transmission line ELV for transmitting low-voltage power, so that the structure of the low-voltage power supply line in the display area (EOA) may be realized.
  • FIG. 2 is a block diagram showing an embodiment of pixels and a driving part of FIG. 1.
  • Referring to FIG. 1 and FIG. 2, an embodiment of the display device includes a plurality of pixels PX (shown in FIG. 3), a driving unit and a line unit.
  • The driving unit includes a scan driving part SDV, a light emission driving part EDV, a data driving part DD and a timing control part TC. FIG. 2 shows positions of the scan driving part SDV, the light emission driving part EDV, the data driving part DD and the timing control part TC in one embodiment for convenience of illustration and description, but not being limited thereto. In an alternative embodiment of the display device, such elements may be disposed at different locations within the display device.
  • The line part provides a signal of the driving part to each pixel PX. The line unit includes scan lines SL, data lines DL1, DLn−1, DLn and DLn+1, emission control lines EL, first and second power wrings (not shown), and initialization power lines (not shown).
  • The scan line, the data line and the emission control line may be electrically connected to each pixel PX.
  • When a scan signal is supplied from the scan lines SL, the pixels PX receive a data signal from the data lines DL1, DLn−1, DLn and DLn+1. The pixels PX receiving the data signal may control an amount of current flowing from a driving power supply voltage (or a high power supply voltage) ELVDD to the ground power supply voltage ELVSS through an organic light-emitting device (not shown).
  • FIG. 3 is an equivalent circuit diagram illustrating an embodiment of the pixel shown in FIG. 2. In FIG. 3, a pixel connected to an (m)-th data line Dm (here, ‘m’ is a natural number) and an (i)-th first scan line S1 i (here, ‘i’ is a natural number) among the pixels is shown for convenience of illustration and description.
  • Referring to FIG. 3, an embodiment of a pixel PX according to the invention includes an organic light-emitting device OLED, a first transistor T1 to a seventh transistor T7, and a storage capacitor CST.
  • An anode of the organic light-emitting device OLED may be connected to the first transistor T1 via the sixth transistor T6, and a cathode of the organic light-emitting device OLED may be connected to a ground power supply voltage ELVSS. The organic light-emitting device OLED may generate light of a predetermined luminance in response to an amount of current supplied thereto from the first transistor T1.
  • A driving power supply voltage ELVDD may be set to a higher voltage than the ground power supply voltage ELVSS so that current flows through the organic light-emitting device OLED.
  • The seventh transistor T7 may be connected between an initialization power supply VINT and the anode of the organic light-emitting device OLED. In such an embodiment, a gate electrode of the seventh transistor T7 may be connected to an (i+1)-th first scan line S1 i+1 or an (i−1)-th first scan line Sli−1. When a scan signal is supplied to an (i)-th first scan line S1 i, the seventh transistor T7 is turned on to supply a voltage of the initialization power VINT to the anode of the organic light-emitting device OLED. Here, the initialization power VINT may be set to a voltage lower than that of a data signal.
  • The sixth transistor T6 is connected between the first transistor T1 and the organic light-emitting device OLED. In such an embodiment, a gate electrode of the sixth transistor T6 may be connected to an (i)-th first emission control line Eli. The sixth transistor T6 may be turned-off when a light emission control signal is supplied to the (i)-th first light emission control line Eli, and may be turned-on otherwise.
  • The fifth transistor T5 may be connected between the driving power supply voltage ELVDD and the first transistor T1. In such an embodiment, a gate electrode of the fifth transistor T5 may be connected to the (i)-th first emission control line Eli. The fifth transistor T5 may be turned-off when a light emission control signal is supplied to the (i)-th light emission control line Eli, and may be turned-on otherwise.
  • A first electrode of the first transistor T1 (i.e., a driving transistor) may be connected to a driving power supply voltage ELVDD via the fifth transistor T5, and a second electrode of the first transistor T1 may be connected to the anode of the organic light-emitting diode OLED via the transistor T6. In such an embodiment, a gate electrode of the first transistor T1 may be connected to a first node N1. Thus, the first transistor T1 controls an amount of current flowing through the organic light-emitting diode OLED connected to the driving power supply voltage ELVDD and the ground power supply voltage ELVSS in response to a voltage of the first node N1.
  • The third transistor T3 may be connected between the second electrode of the first transistor T1 (or a second node N2) and the first node N1. In such an embodiment, a gate electrode of the third transistor T3 may be connected to the (i)-th first scan line S1 i. Thus, the third transistor T3 is turned-on when a scan signal is supplied to the (i)-th first scan line S1 i, so that the third transistor T3 may electrically connect to the second electrode of the first transistor T1 and the first node N1. Accordingly, when the third transistor T3 is turned-on, the first transistor T1 may be connected in a form of a diode.
  • The fourth transistor T4 may be connected between the first node N1 and the initialization power VINT. In such an embodiment, a gate electrode of the fourth transistor T4 may be connected to the (i−1)-th first scan line Sli−1. Thus, the fourth transistor T4 is turned-on when a scan signal is supplied to the (i−1)-th first scan line S1 i−1, so that the voltage of the initialization power VINT may be applied to the first node N1.
  • The second transistor T2 may be connected between an (m)-th data line Dm and the first electrode of the first transistor T1. In such an embodiment, a gate electrode of the second transistor T2 may be connected to the (i)-th first scan line S1 i. Thus, the second transistor T2 is turned-on when a scan signal is supplied to the (i)-th first scan line Sli, so that the (m)-th data line Dm and the first electrode of the first transistor T1 may be electrically connected to each other.
  • The storage capacitor CST may be connected between the driving power supply voltage ELVDD and the first node N1. Thus, the storage capacitor CST may store a data signal and a voltage corresponding to the threshold voltage of the first transistor T1.
  • Referring back to FIG. 2, the scan driving part SDV may supply a scan signal to the scan lines SL in response to a first gate control signal GCS1 from the timing control part TC. When scan signals are sequentially supplied to the scan lines SL, the pixels PX may be sequentially selected in units of horizontal lines.
  • The light emission driving part EDV may supply a light emission control signal to the light emission control lines EL in response to a second gate control signal GCS2 from the timing control part TC. The light emission driving part EDV may sequentially supply light emission control signals to the light emission control lines EL. In such an embodiment, the emission control signal may be set to a gate-off voltage (e.g., a high voltage) so that transistors included in the pixels PX are turned off, and the scan signal may be set to a gate-on voltage (e.g., a low voltage) so that the transistors included in the pixels PXL are turned on.
  • The data driving part DD may supply data signals to the data lines DL1, DLn−1, DLn and DLn+1 in response to a data control signal DCS. The data signals supplied to the data lines DL1, DLn−1, DLn and DLn+1 are supplied to the pixels PX selected by the scan signal.
  • The timing control part TC provides the scan driving part SDV and the light emission driving parts EDV with the first and second gate control signals GCS1 and GCS2, respectively, generated based on timing signals provided from an external device, and provides the data driving part DD with a data control signal DCS.
  • Each of the first and second gate control signals GCS1 and GCS2 may include a start pulse and clock signals. The start pulse may control a timing of a first scan signal or a first emission control signal. The clock signals may be used to shift the start pulse.
  • The data control signal DCS may include a source start pulse and clock signals. The source start pulse controls the sampling start point of data. The clock signals may be used to control the sampling operation.
  • In an embodiment, as described above, the scan driving part SDV is disposed in the peripheral area PA adjacent to the left side of the display area AA and the light-emitting driving part EDV is adjacent to the right side of the display area AA, but not being limited thereto. In one alternative embodiment, for example, a scan driving part SDV and a light-emitting driving part EDV connected to each other by the scan line and the light emission control line, respectively, may be disposed in both left and right peripheral areas, so that signals synchronized with each other on left and right sides may be supplied to pixels.
  • FIG. 4 is a plan view illustrating signal lines arranged in a lower area of the display device illustrated in FIG. 2. FIG. 5 is a cross-sectional view of the display device taken along line I-I′ of FIG. 4. FIG. 6 is a cross-sectional view of the display device taken along line II-IP of FIG. 4.
  • Referring to FIG. 4, FIG. 5 and FIG. 6, an embodiment of the display device includes a base substrate 100, a buffer layer 110, an active pattern ACT, a gate insulating layer 120, a gate pattern, an interlayer insulating layer 130, a first source/drain pattern, a first via insulating layer 140, a second source/drain pattern, a second via insulating layer 150, a light-emitting structure 180, a pixel defining layer PDL, and a thin-film encapsulating layer TFE.
  • The base substrate 100 may include a transparent or opaque material. In one embodiment, for example, the base substrate 100 may include at least one selected from a quartz substrate, a synthetic quartz substrate, a calcium fluoride substrate, a fluorine-doped (“F-doped”) quartz substrate, a soda-lime glass substrate, a non-alkali glass substrate, and the like. The base substrate 100 may include or be formed of a transparent resin substrate having flexibility. In one embodiment, for example, the transparent resin substrate for the base substrate 100 may include a polyimide substrate. In such an embodiment, the polyimide substrate may include or be composed of a first polyimide layer, a barrier film layer, a second polyimide layer, and the like. In one embodiment, for example, the polyimide substrate may have a structure in which the first polyimide layer, the barrier film layer, and the second polyimide layer are laminated on a hard glass substrate.
  • The buffer layer 110 may prevent metal atoms or impurities from diffusing, and may adjust the rate of heat transfer during a crystallization process for forming the active pattern ACT to obtain a substantially uniform active pattern ACT. In an embodiment, where a surface of the base substrate 100 is not uniform, the buffer layer 110 may serve to improve the flatness of the surface of the base substrate 100. The buffer layer 110 may include at least one selected from silicon oxide (SiOx), silicon nitride (SiNx), silicon oxynitride (SiOxNy), silicon oxycarbide (SiOxCy), silicon carbonitride (SiCxNy), and the like.
  • The active pattern ACT may be disposed on the buffer layer 110. In an embodiment, the active pattern ACT may include amorphous silicon or polycrystalline silicon. In an alternative embodiment, the active pattern ACT may include an oxide semiconductor of at least one material selected from indium (In), gallium (Ga), titanium (Sn), zirconium (Zr), vanadium (V), hafnium (Hf), cadmium (Cd), germanium (Ge), chromium (Cr), titanium (Ti) and zinc (Zn).
  • The active pattern ACT may be disposed in the display area DA to be included in a thin-film transistor TFT of a pixel structure. The active pattern ACT may include a drain area and a source area doped with impurities, and a channel area between the drain area and the source area.
  • The gate insulating layer 120 may be disposed on the active pattern. The gate insulating layer 120 may include an inorganic insulating material. In one embodiment, for example, the gate insulating layer 120 includes a silicon compound such as silicon oxide (SiOx), silicon nitride (SiNx), silicon oxynitride (SiOxNy), silicon oxycarbide (SiOxCy) and silicon carbonitride (SiCxNy).
  • The gate pattern may be disposed on the gate insulating layer 120. The gate pattern may include a gate electrode GE of the thin-film transistor TFT and a signal line such as a scan line. The scan line may extend in the second direction D2 and may be sequentially arranged along the first direction D1. The gate pattern may be formed using a metal, an alloy, a metal nitride, a conductive metal oxide, a transparent conductive material, or the like. In one embodiment, for example, the gate pattern may include a metal such as copper Cu or aluminum Al having high conductivity.
  • The interlayer insulating layer 130 may be disposed on the gate insulating layer 120 on which the gate pattern is disposed. The interlayer insulating layer 130 may include an inorganic insulation material. In one embodiment, for example, the interlayer insulating layer 130 may include silicon compounds such as silicon oxide (SiOx), silicon nitride (SiNx), silicon oxynitride (SiOxNy), silicon oxycarbide (SiOxCy) and silicon carbonitride (SiCxNy).
  • The first source/drain pattern may be disposed on the interlayer insulating layer 130. The first source/drain pattern may include a source electrode SE, a drain electrode DE, a data line DL and a vertical transmission line ELy.
  • The source electrode SE and the drain electrode DE may be electrically connected to the source area of the active pattern ACT and the drain area through contact holes formed through an interlayer insulating layer 130 and the gate insulating layer 120.
  • The data line DL may include an (m)-th data line DLm−1 (here, ‘m’ is a natural number), an (m)-th data line DLm, an (n)-th data line DLn (here, ‘n’ is a natural number), and an (n+1)-th data line DLn+1. The (m−1)-th data line DLm−1, the (m)-th data line DLm, the (n)-th data line DLn, and the (n+1)-th data line DLn+1 may be respectively extended in a first direction D1 and may be sequentially arranged along a second direction D2.
  • The vertical transmission line ELV may be disposed between two data lines adjacent to each other. The vertical transmission line ELV may be disposed parallel to the data line. A second power voltage ELVSS for driving the light-emitting structure 180, which is an organic light-emitting device, may be applied to the vertical transmission line ELV.
  • The vertical transmission line ELV may include an (n)-th vertical transmission line ELVn, an (n+1)-th vertical transmission line ELVn+1, an (m)-th vertical transmission line ELVm, an (m)−1 vertical transmission line ELVm−1, and the like.
  • In an embodiment, the vertical transmission line ELV may be disconnected at a point in a display area, that is, the vertical transmission line ELV in a same imaginary vertical line may include two parts separated or electrically disconnected from each other. In an embodiment, the (n)-th vertical transmission line ELVn is disconnected once in a lower area of the display device. The second power voltage ELVSS may be applied to an upper line of the disconnected (n)-th vertical transmission line ELVn, and the data signal may be applied to a lower line of the disconnected (n)-th vertical transmission line ELVn.
  • The (n+1)-th vertical transmission line ELVn+1 is disconnected once in a lower area of the display device. The second power voltage ELVSS may be applied to an upper line of the disconnected (n+1)-th vertical transmission line ELVn+1, and the data signal may be applied to a lower line of the disconnected (n+1)-th vertical transmission line ELVn+1.
  • The (m)-th vertical transmission line ELVm is disconnected once in a lower area of the display device. The second power voltage ELVSS may be applied to an upper line of the disconnected (m)-th vertical transmission line ELVm, and the data signal may be applied to a lower line of the disconnected (m)-th vertical transmission line ELVm.
  • The (m+1)-th vertical transmission line ELVm+1 is disconnected once in a lower area of the display device. The second power voltage ELVSS may be applied to an upper line of the disconnected (m+1)-th vertical transmission line ELVm+1, and the data signal may be applied to a lower line of the disconnected (m+1)-th vertical transmission line ELVm+1.
  • The first source/drain pattern may be formed using a metal, an alloy, a metal nitride, a conductive metal oxide, a transparent conductive material, or the like. In one embodiment, for example, the first source/drain pattern may include a metal such as copper or aluminum having high conductivity. In an embodiment, the first source/drain pattern may have a plurality of layered structures. In one embodiment, for example, the first source/drain pattern may include a titanium layer, an aluminum layer on the titanium layer, and titanium on the aluminum layer.
  • Pixels are disposed or formed at points where each scan line and each data line cross each other. Each pixel includes the thin-film transistor TFT and the light-emitting structure 180.
  • The first via insulating layer 140 may be disposed on the interlayer insulating layer 130 on which the first source/drain patterns are disposed. The first via insulating layer 140 may include an organic insulating material. In one embodiment, For example, the first via insulating layer 140 may be formed using a photoresist, a polyacrylic resin, a polyimide resin, an acrylic resin, or the like.
  • The second source/drain pattern may be disposed on the first via insulating layer 140. The second source/drain pattern may include a horizontal transmission line BL, a dummy horizontal transmission line ELHm disposed in an imaginary extension line of the horizontal transmission line BL and a contact pad CP. The second source/drain pattern may be formed using a metal, an alloy, a metal nitride, a conductive metal oxide, a transparent conductive material, or the like. In one embodiment, For example, the second source/drain pattern may include a metal such as copper or aluminum having high conductivity. In an embodiment, the second source/drain pattern may have a plurality of layered structures. In one embodiment, for example, the second source/drain pattern may include a titanium layer, an aluminum layer on the titanium layer, and titanium on the aluminum layer.
  • The horizontal transmission line BL extends in a second direction D2 and is arranged in a first direction D1. The horizontal transmission line BL may include a (p)-th horizontal transmission line BLp, a (p−1)−th horizontal transmission line BLp−1, a (p−2)-th horizontal transmission line BLp−2, and the like.
  • A (p)-th horizontal transmission line BLp is connected to a lower line of an (n)-th vertical transmission line ELVn through a first contact hole BC11, and is connected to a (m)-th data line DLm through a second contact hole BC12. Accordingly, when a data signal is applied to the lower line of the n-th vertical transmission line ELVn, the data signal is applied to the (m)-th data line DLm via the first contact hole BC11, the (p)-th horizontal transmission line BLp and the second contact hole BC12.
  • The (p−1)-th horizontal transmission line BLP−1 is connected to a lower line of the (n+1)-th vertical transmission line ELVn+1 through a third contact hole BC21, and is connected to the (m−1)-th data line DLm−1 through a fourth contact hole BC22. Accordingly, when a data signal is applied to the lower line of the (n+1)-th vertical transmission line ELVn+1, the data signal is applied to the (m−1)-th data line DLm−1 through the third contact hole BC21, the (p−1)-th horizontal transmission line BLP−1 and the fourth contact hole BC22.
  • In such an embodiment, although not shown in a drawing, a (p−2)-th horizontal transmission line BLP−2 is connected to a lower line of the vertical transmission line through one contact hole, and is connected to a data line through another contact hole.
  • The dummy horizontal transmission line ELHm is disposed in an imaginary extension line of the horizontal transmission line BL. The dummy horizontal transmission line ELHm includes a (p)-th dummy horizontal transmission line ELHmp, a (q)-th dummy horizontal transmission line ELHmq, a (p−1)-th dummy horizontal transmission line ELHmp−1, and a (q−1)-th dummy horizontal transmission line ELHmq−1.
  • The (p)-th dummy horizontal transmission line ELHmp is disposed on a left extension line of the (p)-th horizontal transmission line BLP, and the (q)-th dummy horizontal transmission line ELHmq is disposed on a right extension line of the (p)-th horizontal transmission line BLP. The (p−1)-th dummy horizontal transmission line ELHmp−1 is disposed on a left extension line of the (p−1)-th horizontal transmission line BLP−1, and the (q−1)-th dummy horizontal transmission line ELHmq−1 is disposed on a right extension line of the (p−1)-th horizontal transmission line BLP−1.
  • The contact pad CP may be electrically connected to the drain electrode DE of the thin-film transistor TFT through a contact hole defined or formed through the first via insulating layer 140.
  • The second via insulating layer 150 may be disposed on the first via insulating layer 140 on which the second source/drain patterns are disposed. The second via insulating layer 150 may include an organic insulating material. In one embodiment, for example, the second via insulating layer 150 may be formed by using a photoresist, a polyacrylic resin, a polyimide resin, an acrylic resin, or the like.
  • The light-emitting structure 180 may include a lower electrode 181, a light-emitting layer 182 and an upper electrode 183.
  • The lower electrode 181 may be disposed on the second via insulating layer 150. In an embodiment, the lower electrode 181 may be formed of a reflective material or a light-transmitting material based on a light emission method of the display device. In an embodiment, the lower electrode 181 may have a single-layer structure or a multi-layer structure including a metal film, an alloy film, a metal nitride film, a conductive metal oxide film, and/or a transparent conductive material film.
  • The pixel defining layer PDL may be disposed on the second via insulating layer 150 on which the lower electrode 181 is disposed. The pixel defining layer PDL may be formed using an organic material, an inorganic material, or the like. In one embodiment, for example, the pixel defining layer PDL may be formed using a photoresist, a poly acrylic resin, a polyimide resin, an acrylic resin, a silicone compound, or the like. According to an embodiment, an opening that partially exposes the lower electrode 181 may be formed by etching the pixel defining layer PDL. An emission area and a non-emission area of the display device may be defined by the opening of the pixel defining layer PDL. In one embodiment, for example, a portion in which the opening of the pixel defining layer PDL is located may correspond to the emission area, and the non-emission area may correspond to a portion adjacent to the opening of the pixel defining layer PDL.
  • The light-emitting layer 182 may be disposed on the lower electrode 181 exposed through the opening of the pixel defining layer PDL. In an embodiment, the light-emitting layer 182 may extend on a sidewall of the opening of the pixel defining layer PDL. In an embodiment, the light-emitting layer 182 may have a multilayer structure including an organic light-emitting layer, a hole injection layer, a hole transport layer, an electron transport layer, an electron injection layer, and the like. In an alternative embodiment, the hole injection layer, the hole transport layer, the electron transport layer, and the electron injection layer excluding the organic light-emitting layer may be formed in common to correspond to a plurality of pixels. The organic light-emitting layer EL of the light-emitting layer 182 may be formed using light-emitting materials capable of generating different color lights such as red light, green light and blue light according to each pixel of the display device. According to an alternative embodiment, the organic light-emitting layer of the light-emitting layer 182 may have a structure in which a plurality of emission materials capable of implementing different color lights such as red light, green light, and blue light are stacked to emit white light. In such an embodiment, the light-emitting structures are commonly formed to correspond to a plurality of pixels, and each of the pixels may be classified by the color filter layer.
  • The upper electrode 183 may be disposed on the pixel defining layer PDL and the light-emitting layer 182. In an embodiment, the upper electrode 183 may include a light-transmitting material or a reflective material based on the light-emitting method of the display device. In an embodiment, the upper electrode 183 may have a single layer structure or a multilayer structure including a metal film, an alloy film, a metal nitride film, a conductive metal oxide film, and/or a transparent conductive material film.
  • The thin-film encapsulating layer TFE may be disposed on the upper electrode 183. The thin-film encapsulating layer TFE may prevent penetration of external moisture and oxygen. The thin-film encapsulating layer TFE may include at least one organic layer and at least one inorganic layer. At least one organic layer and at least one inorganic layer may be alternately stacked with each other. For example, the thin-film encapsulating layer TFE may include two inorganic layers and an organic layer therebetween, but it is not limited thereto. In another embodiment, instead of the thin-film encapsulating layer TFE, a sealing substrate may be provided to block a penetration of outside air and moisture into the display device.
  • In an embodiment, the horizontal transmission line may be formed when the second source/drain pattern is formed, but not being limited thereto. Alternatively, the horizontal transmission line may be formed when the lower electrode of the light emitting structure is formed. In an embodiment, as shown in FIG. 5 and FIG. 6, additional via holes are defined or formed in the second via insulating layer 150 and the first via insulating layer 140 to correspond with the (n)-th vertical transmission line ELVn and the (m)-th vertical transmission line ELVm. Then, the conductive layer forming the lower electrode of the light-emitting structure may be patterned to form the horizontal transmission line to contact the (n)-th vertical transmission line ELVn and the (m)-th vertical transmission line ELVm formed at the bottom.
  • FIG. 7 is a plan view of a display device according to an alternative embodiment of the invention.
  • Referring to FIG. 7, an embodiment of a display device according to the invention may include a display area AA in which an image is displayed and a peripheral area PA adjacent to the display area AA and surrounding the display area AA.
  • The display device shown in FIG. 7 may be substantially the same as the display device described above with reference to FIG. 1 except for at least a horizontal transmission lines ELH formed in the second direction D2 in the lower display area AAL. Thus, the same or like reference characters are used in FIG. 7 to refer to the same or like components as those shown in FIG. 1, and thus, any repetitive detailed description thereof will be omitted or simplified.
  • In an embodiment, the lower display area AAL may be divided into a left corner area, a right corner area and a middle area between the left corner area and the right corner area.
  • In each of a left corner area and a right corner area of the lower display area AAL, the horizontal transmission lines ELH are connected to the vertical transmission line ELV and the data line DL through each of the first contact hole BC1 and the second contact hole BC2, so that the horizontal transmission lines ELH transmit the data voltage to the data line DL. In such an embodiment, in each of the left corner area and the right corner area of the lower display area AAL, a dummy horizontal transmission line ELHm may be further disposed or formed in an imaginary extension line of the horizontal transmission line ELH. In the lower display area AAL, the dummy horizontal transmission line ELHm disposed or formed in each of the left corner area and the right corner area may have one end physically separated from the horizontal transmission line ELH and the other end connected to the peripheral line ELP that carries the ground power supply voltage ELVSS. Accordingly, the dummy horizontal transmission line ELHm may be used as a low voltage power line (EOA).
  • In a middle area that is the remaining area of the lower display area AAL, the horizontal transmission lines ELH are not connected to the data line DL. In an embodiment, the horizontal transmission lines ELH may be connected to the vertical transmission line ELV through a contact hole. Alternatively, the horizontal transmission lines ELH may be electrically insulated from the vertical transmission line ELV.
  • Accordingly, in such an embodiment, in each of the left corner area and the right corner area under the display area, since both ends of the horizontal transmission lines ELH are respectively connected to the vertical transmission line ELV and the data line DL, a border reduction structure (BRS) in which fan-out lines are disposed in a display area may be realized.
  • In such an embodiment, in the remaining area of the display area, the horizontal transmission lines ELH may be connected to the vertical transmission lines ELV for delivering a low-voltage power, so that a low-voltage power supply line structure in the display area (EOA) may be realized.
  • As described above, according to embodiments of the invention, infrared rays that may be generated in the display device may be reduced by combining the BRS, which is a technology for reducing a dead area at a lower end of the display device, and the EOA, a technology for forming a low-voltage power line in a display area. In such embodiments, even if infrared rays are generated in the display device, since the horizontal transmission line serves to block infrared rays emitted to an outside may be reduced.
  • In general, when an area of a lower end of a display device is reduced, a design space of a power line unit is insufficient, such that heat may be generated and power consumption may increase. However, according to embodiments of the invention, the risk of heat generation and power consumption may be reduced by forming the fan-out line in the display area through the implementation of the BRS by the horizontal transmission line. In such embodiments, since a design space of the power line unit may be secured, so that a risk of heat generation may be substantially reduced and an increase in power consumption may be effectively prevented.
  • In such embodiments according to the invention, since the display device may be manufactured without using an additional mask, thereby not incurring any additional manufacturing cost.
  • The invention should not be construed as being limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete and will fully convey the concept of the invention to those skilled in the art.
  • While the invention has been particularly shown and described with reference to embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit or scope of the invention as defined by the following claims.

Claims (17)

What is claimed is:
1. A display device comprising:
a data line extending in a first direction and arranged in a second direction on a display area, and connected to a plurality of pixels, wherein the display area is divided into an upper display area and a lower display area;
a vertical transmission line extending in the first direction on the display area, wherein the vertical transmission line receives a ground power supply voltage from an upper side of the display area to transfer the ground power supply voltage to the pixel, and receives a data voltage from a lower side of the display area; and
a horizontal transmission line extending in the second direction on the display area and arranged in the first direction on the display area, and connected to each of the vertical transmission line and the data line on the lower display area to transfer the data voltage to the data line.
2. The display device of claim 1, wherein the horizontal transmission line in one imaginary horizontal line is divided into two parts electrically disconnected from each other.
3. The display device of claim 1, further comprising:
a dummy horizontal transmission line extending in the second direction on the display area,
wherein the dummy horizontal transmission line is in an imaginary extension line of the horizontal transmission line.
4. The display device of claim 3, wherein the dummy horizontal transmission line is electrically insulated from the vertical transmission line and the data line.
5. The display device of claim 1,
wherein the lower display area comprises a left corner area, a right corner area and a middle area, and
wherein the horizontal transmission line is in each of the left corner area and the right corner area.
6. The display device of claim 5, further comprising:
a dummy horizontal transmission line extending in the second direction on the display area,
wherein the dummy horizontal transmission line is in an imaginary extension line of the horizontal transmission line.
7. The display device of claim 6, wherein a dummy horizontal transmission line corresponding to the middle area is electrically connected to the vertical transmission line.
8. The display device of claim 6, wherein a dummy horizontal transmission line corresponding to each of the left corner area and the right corner area is electrically insulated from the vertical transmission line and the data line.
9. The display device of claim 1, wherein the horizontal transmission line is further connected to the vertical transmission line in the upper area to transfer the ground power supply voltage to the vertical transmission line.
10. The display device of claim 1, further comprising:
a peripheral line disposed on a peripheral area surrounding the display area and connected to the vertical transmission line to transfer the ground power supply voltage to the vertical transmission line.
11. The display device of claim 1, wherein the vertical transmission line in one imaginary vertical line is divided into at least two parts electrically disconnected from each other.
12. The display device of claim 1, wherein the vertical transmission line includes a same material as the data line.
13. The display device of claim 1, wherein the vertical transmission line is disposed in a same layer as the data line.
14. The display device of claim 1, wherein the horizontal transmission line includes a same material as a contact pad which electrically connects a drain electrode of a thin-film transistor and a lower electrode of a light-emitting structure to each other.
15. The display device of claim 1, wherein the horizontal transmission line is disposed in a same layer as a contact pad which electrically connects a drain electrode of a thin-film transistor and a lower electrode of a light-emitting structure to each other.
16. The display device of claim 1, wherein the horizontal transmission line includes a same material as a lower electrode of a light-emitting structure.
17. The display device of claim 1, wherein the horizontal transmission line is disposed in a same layer as a lower electrode of a light-emitting structure.
US17/319,458 2020-12-01 2021-05-13 Display device Abandoned US20220173197A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US18/232,575 US20230422564A1 (en) 2020-12-01 2023-08-10 Display device

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR10-2020-0166121 2020-12-01
KR1020200166121A KR20220077323A (en) 2020-12-01 2020-12-01 Display device

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US18/232,575 Division US20230422564A1 (en) 2020-12-01 2023-08-10 Display device

Publications (1)

Publication Number Publication Date
US20220173197A1 true US20220173197A1 (en) 2022-06-02

Family

ID=81751654

Family Applications (2)

Application Number Title Priority Date Filing Date
US17/319,458 Abandoned US20220173197A1 (en) 2020-12-01 2021-05-13 Display device
US18/232,575 Pending US20230422564A1 (en) 2020-12-01 2023-08-10 Display device

Family Applications After (1)

Application Number Title Priority Date Filing Date
US18/232,575 Pending US20230422564A1 (en) 2020-12-01 2023-08-10 Display device

Country Status (3)

Country Link
US (2) US20220173197A1 (en)
KR (1) KR20220077323A (en)
CN (1) CN114582931A (en)

Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140211135A1 (en) * 2013-01-30 2014-07-31 Samsung Display Co., Ltd. Liquid crystal display and method of manufacturing the same
US20150062453A1 (en) * 2013-08-28 2015-03-05 Samsung Display Co., Ltd. Display device
US20180166010A1 (en) * 2016-12-13 2018-06-14 Samsung Display Co., Ltd. Display apparatus and method of driving the same
US20190131360A1 (en) * 2017-10-30 2019-05-02 Lg Display Co., Ltd. Display Apparatus
US20190348491A1 (en) * 2018-05-10 2019-11-14 Samsung Display Co., Ltd. Organic light emitting display apparatus
US20190393295A1 (en) * 2018-06-22 2019-12-26 Apple Inc. Power and Data Routing Structures for Organic Light-Emitting Diode Displays
US20200273928A1 (en) * 2016-01-21 2020-08-27 Apple Inc. Power and Data Routing Structures for Organic Light-Emitting Diode Displays
US20210098552A1 (en) * 2019-09-27 2021-04-01 Samsung Display Co., Ltd. Display apparatus
US20210273035A1 (en) * 2018-07-19 2021-09-02 Samsung Display Co., Ltd. Display apparatus
US20210280609A1 (en) * 2020-03-06 2021-09-09 Samsung Display Co., Ltd. Display device
US20220037447A1 (en) * 2018-09-13 2022-02-03 Samsung Display Co., Ltd. Organic light emitting display device
US20220140042A1 (en) * 2020-11-05 2022-05-05 Samsung Display Co., Ltd. Display apparatus

Patent Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140211135A1 (en) * 2013-01-30 2014-07-31 Samsung Display Co., Ltd. Liquid crystal display and method of manufacturing the same
US20150062453A1 (en) * 2013-08-28 2015-03-05 Samsung Display Co., Ltd. Display device
US20200273928A1 (en) * 2016-01-21 2020-08-27 Apple Inc. Power and Data Routing Structures for Organic Light-Emitting Diode Displays
US20180166010A1 (en) * 2016-12-13 2018-06-14 Samsung Display Co., Ltd. Display apparatus and method of driving the same
US20190131360A1 (en) * 2017-10-30 2019-05-02 Lg Display Co., Ltd. Display Apparatus
US20190348491A1 (en) * 2018-05-10 2019-11-14 Samsung Display Co., Ltd. Organic light emitting display apparatus
US20190393295A1 (en) * 2018-06-22 2019-12-26 Apple Inc. Power and Data Routing Structures for Organic Light-Emitting Diode Displays
US20210273035A1 (en) * 2018-07-19 2021-09-02 Samsung Display Co., Ltd. Display apparatus
US20220037447A1 (en) * 2018-09-13 2022-02-03 Samsung Display Co., Ltd. Organic light emitting display device
US20210098552A1 (en) * 2019-09-27 2021-04-01 Samsung Display Co., Ltd. Display apparatus
US20210280609A1 (en) * 2020-03-06 2021-09-09 Samsung Display Co., Ltd. Display device
US20220140042A1 (en) * 2020-11-05 2022-05-05 Samsung Display Co., Ltd. Display apparatus

Also Published As

Publication number Publication date
US20230422564A1 (en) 2023-12-28
KR20220077323A (en) 2022-06-09
CN114582931A (en) 2022-06-03

Similar Documents

Publication Publication Date Title
USRE49201E1 (en) Organic light-emitting display device and manufacturing method of the same
US10418430B2 (en) Display device
WO2018054149A1 (en) Organic light-emitting diode (oled) array substrate and fabrication method therefor, display device
KR102612734B1 (en) Display Device
CN111354304B (en) Display device
US9183776B2 (en) Organic light-emitting diode (OLED) display
US10916613B1 (en) Array substrate and OLED display device
US10950822B2 (en) Display device capable of improving light extraction efficiency
CN109599422B (en) Flexible organic light emitting diode device and forming method thereof
KR20150019698A (en) Organic light emitting diode display
US10665820B2 (en) Display device
US11688350B2 (en) Display apparatus
US20230413620A1 (en) Display apparatus
KR20200039263A (en) Display Device
KR20170080306A (en) Organic light emitting display device and method of fabricating the same
US20220173197A1 (en) Display device
US20220059637A1 (en) Display apparatus
KR20220038649A (en) Display Device
CN113809122A (en) Display device
US20220199750A1 (en) Display device
US20220320253A1 (en) Display apparatus
US20230363206A1 (en) Display apparatus
KR102608778B1 (en) Display Device
KR20210141821A (en) Display apparatus

Legal Events

Date Code Title Description
STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

AS Assignment

Owner name: SAMSUNG DISPLAY CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BANG, KIHO;CHO, SEUNG-HWAN;CHOI, WONSUK;REEL/FRAME:061461/0710

Effective date: 20210304

STPP Information on status: patent application and granting procedure in general

Free format text: EX PARTE QUAYLE ACTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION