US20210210670A1 - Methods for forming thermoelectric elements - Google Patents

Methods for forming thermoelectric elements Download PDF

Info

Publication number
US20210210670A1
US20210210670A1 US16/924,103 US202016924103A US2021210670A1 US 20210210670 A1 US20210210670 A1 US 20210210670A1 US 202016924103 A US202016924103 A US 202016924103A US 2021210670 A1 US2021210670 A1 US 2021210670A1
Authority
US
United States
Prior art keywords
substrate
holes
layer
wires
etching
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US16/924,103
Inventor
Akram I. Boukai
Douglas W. Tham
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Matrix Industries Inc
Original Assignee
Matrix Industries Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Matrix Industries Inc filed Critical Matrix Industries Inc
Priority to US16/924,103 priority Critical patent/US20210210670A1/en
Assigned to MATRIX INDUSTRIES, INC. reassignment MATRIX INDUSTRIES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BOUKAI, Akram I., THAM, DOUGLAS W.
Priority to US17/026,110 priority patent/US20210242389A1/en
Publication of US20210210670A1 publication Critical patent/US20210210670A1/en
Assigned to DEEB, ANTOINE E. reassignment DEEB, ANTOINE E. SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MATRIX INDUSTRIES, INC.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N10/00Thermoelectric devices comprising a junction of dissimilar materials, i.e. devices exhibiting Seebeck or Peltier effects
    • H10N10/01Manufacture or treatment
    • H01L35/34
    • H01L35/32
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N10/00Thermoelectric devices comprising a junction of dissimilar materials, i.e. devices exhibiting Seebeck or Peltier effects
    • H10N10/10Thermoelectric devices comprising a junction of dissimilar materials, i.e. devices exhibiting Seebeck or Peltier effects operating with only the Peltier or Seebeck effects
    • H10N10/17Thermoelectric devices comprising a junction of dissimilar materials, i.e. devices exhibiting Seebeck or Peltier effects operating with only the Peltier or Seebeck effects characterised by the structure or configuration of the cell or thermocouple forming the device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02002Preparing wafers
    • H01L21/02005Preparing bulk and homogeneous wafers
    • H01L21/02008Multistep processes
    • H01L21/0201Specific process step
    • H01L21/02019Chemical etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/0445Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising crystalline silicon carbide
    • H01L21/0475Changing the shape of the semiconductor body, e.g. forming recesses
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/30604Chemical etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/30604Chemical etching
    • H01L21/30608Anisotropic liquid etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/30604Chemical etching
    • H01L21/30612Etching of AIIIBV compounds
    • H01L21/30621Vapour phase etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/30625With simultaneous mechanical treatment, e.g. mechanico-chemical polishing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/3063Electrolytic etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/31051Planarisation of the insulating layers
    • H01L21/31053Planarisation of the insulating layers involving a dielectric removal step
    • H01L21/31055Planarisation of the insulating layers involving a dielectric removal step the removal being a chemical etching step, e.g. dry etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/3213Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
    • H01L21/32133Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/3213Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
    • H01L21/32133Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
    • H01L21/32135Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only

Definitions

  • thermoelectric effect encompasses the Seebeck effect, Peltier effect and Thomson effect. Solid-state cooling and power generation based on thermoelectric effects typically employ the Seebeck effect or Peltier effect for power generation and heat pumping.
  • the utility of such conventional thermoelectric devices is, however, typically limited by their low coefficient-of-performance (COP) (for refrigeration applications) or low efficiency (for power generation applications).
  • COP coefficient-of-performance
  • Z is typically employed as the indicator of the COP and the efficiency of thermoelectric devices—that is, COP scales with Z.
  • a dimensionless figure-of-merit, ZT may be employed to quantify thermoelectric device performance, where ‘T’ can be an average temperature of the hot and the cold sides of the device.
  • thermoelectric coolers are rather limited, as a result of a low figure-of-merit, despite many advantages that they provide over other refrigeration technologies.
  • low efficiency of thermoelectric devices made from conventional thermoelectric materials with a small figure-of-merit limits their applications in providing efficient thermoelectric cooling.
  • thermoelectric materials and systems and methods for their fabrication Recognized herein is a need for enhanced thermoelectric materials and systems and methods for their fabrication.
  • thermoelectric devices and methods for forming thermoelectric devices.
  • a thermoelectric device comprises a semiconductor substrate having a mesh (e.g., a plurality of holes) disposed between electrodes of the thermoelectric device. Holes included in the mesh can have dimensions on the order of nanometers to micrometers. In some cases, the holes can be filled with a metallic material, semiconductor, or insulator to provide inclusions. The inclusions can have dimensions on the order of nanometers to micrometers.
  • thermoelectric device performance can be dependent on the uniformity of holes defining a mesh.
  • Mesh uniformity can depend, at least in part, on the method used to form the mesh.
  • systems and methods for enabling the formation of a uniform mesh are provided herein.
  • thermoelectric device having a semiconductor substrate and an array of nanostructures, such as wires (or nanowires) or holes.
  • the nanostructures can have a high aspect ratio, such as at least 10:1, 100:1, 1000:1, 10,000:1, 100,000:1, 1,000,000:1, or higher, and can be monodisperse.
  • the nanostructures are anchored to a semiconductor substrate, such as a silicon substrate.
  • An aspect of the disclosure provides a method for forming a thermoelectric device, comprising providing a multi-phase alloy having first solid state material and a second solid state material, wherein the second solid state material is phase separated from the first solid state material into one or more domains of the second solid state material. The second solid state material is then selectively removed in relation to the first solid state material to yield one or more inclusions corresponding to the one or more domains of the second solid state material.
  • thermoelectric device comprising providing a mask adjacent to a substrate, the mask having a polymeric mixture.
  • a template having a first pattern is brought in contact with the mask to define a second pattern in the mask, the second pattern comprising holes exposing portions of the substrate.
  • a layer of a metallic material is deposited adjacent to the mask and exposed portions of the substrate.
  • the mask having the layer of metallic material is then removed to provide particles of the metallic material adjacent to the substrate. Inclusions (e.g., holes or cylinders) are then formed in the substrate with the aid of the metallic material.
  • thermoelectric device comprising immersing at least a portion of a solid state material in a solution comprising an emulsion of particles of a metallic material; removing the immersed portion of the solid state material from the solution to provide particles of the metallic material adjacent to the substrate; and forming holes or cylinders in the substrate with the aid of the metallic material.
  • thermoelectric device comprising providing a photoresist adjacent to a substrate; exposing portions of the photoresist to electromagnetic radiation; removing exposed portions of the photoresist to define a pattern comprising holes in the photoresist, the holes exposing portions of the substrate; depositing a layer of a metallic material adjacent to the photoresist and exposed portions of the substrate; removing the photoresist having the layer of metallic material formed thereon to provide particles of the metallic material adjacent to the substrate; and forming holes or cylinders in the substrate with the aid of the metallic material.
  • thermoelectric device comprising (a) providing a semiconductor substrate; (b) providing a first layer of an etching material adjacent to the semiconductor substrate, wherein the etching material facilitates the etching of the semiconductor substrate upon exposure to an oxidizing agent and a chemical etchant; (c) providing a second layer of a semiconductor oxide adjacent to the first layer; (d) patterning the second layer to form a pattern of holes or wires; (e) sequentially etching the second layer and the first layer to expose portions of the semiconductor substrate; and (f) contacting exposed portions of the semiconductor substrate to an oxidizing agent and a chemical etchant to transfer the pattern to the semiconductor substrate.
  • (d) comprises forming a pattern of holes.
  • the method further comprises, between (c) and (d): providing a third layer of an etch block material adjacent to the second layer; and patterning the third layer to form the pattern of holes.
  • (e) further comprises etching the second and the first layer at a higher rate than the etch block material.
  • the etch block material comprises one or more of chromium, tungsten, molybdenum, tungsten, titanium and niobium.
  • the etching layer comprises one or more of gold, silver, platinum, chromium, molybdenum, tungsten and palladium.
  • the semiconductor substrate is formed of silicon.
  • the semiconductor substrate is doped n-type or p-type.
  • (f) further comprises applying a negative potential bias across the semiconductor substrate while contacting exposed portions of the semiconductor substrate to the oxidizing agent and the chemical etchant.
  • the oxidizing agent is selected from the group consisting of O 2 , O 3 , NO 2 and H 2 O 2 .
  • the vapor chemical etchant is selected from the group consisting of HF, HCl, HBr and HI.
  • the second layer and the first layer are etched by exposing portions of the second layer and the first layer to energized ions.
  • the second layer and the first layer are etched by reactive-ion etching.
  • the method further comprises doping the semiconductor substrate n-type or p-type subsequent to (f).
  • the semiconductor substrate is doped n-type or p-type prior to (f).
  • (f) further comprises forming holes in or wires from the semiconductor substrate, which holes or wires have aspect ratios of at least about 100-to-1.
  • (f) further comprises forming holes in or wires from the semiconductor substrate, which holes or wires have aspect ratios of at least about 100-to-1.
  • (f) is performed while applying an electrical potential to the semiconductor substrate.
  • (f) is performed without an electrical potential applied to the semiconductor substrate.
  • the semiconductor substrate is etched at a rate of at least about 0.1 nanometers/second.
  • thermoelectric device comprising: bringing a first semiconductor substrate adjacent to a second semiconductor substrate; and bonding the first semiconductor substrate to the second semiconductor substrate, wherein each of the first and second semiconductor substrates includes holes or wires having aspect ratios of at least about 10-to-1.
  • the aspect ratios are at least about 100-to-1.
  • the aspect ratios are at least about 1000-to-1.
  • each of the semiconductor substrates comprises primary and secondary pores at a ratio of at least about 10:1.
  • the bonding comprises: forming OH groups on a surface of each of the first and second semiconductor substrates; bringing an OH covered surface of the first semiconductor substrate in contact with a surface of the second semiconductor substrate; and applying pressure and/or heat to the first and second semiconductor substrates.
  • the bonding comprises: providing an intermediate layer between the first and second semiconductor substrates; and pressing the first substrate against the second substrate.
  • the intermediate layer is layer of a semiconductor oxide.
  • the bonding comprises applying an electrostatic voltage across the first and second semiconductor substrate.
  • the first and second semiconductor substrates comprise silicon.
  • thermoelectric device comprising: (a) forming a mask adjacent to a substrate, the mask having three-dimensional structures phase-separated in a polymer matrix; (b) removing the three-dimensional structures, thereby providing a plurality of holes in the polymer matrix, which holes expose portions of the substrate; (c) depositing a layer of a metallic material adjacent to the mask and exposed portions of the substrate; and (d) exposing the substrate to an oxidizing agent and a chemical etchant while applying an electrical potential to the substrate, thereby forming holes in or wires from the substrate, which holes or wires have an aspect ratio of at least about 20:1, wherein surfaces of the substrate exposed by the holes or wires have a roughness between about 0.5 nanometers (nm) and 50 nm across the holes or wires as measured by transmission electron microscopy.
  • the electrical potential is a negative electrical potential relative to ground.
  • the oxidizing agent is O 2 , O 3 , NO 2 , H 2 O 2 , or any combination thereof.
  • the chemical etchant is selected from the group consisting of HF, HCl, HBr and HI.
  • the holes or wires have an aspect ratio of at least about 100-to-1.
  • the holes or wires have an aspect ratio of at least about 1000-to-1.
  • the exposing generates primary and secondary holes in the substrate at a ratio of at least about 10:1.
  • thermoelectric element Another aspect of the present disclosure provides a method for forming a thermoelectric element, comprising (a) applying an electrical potential to a semiconductor substrate, wherein the semiconductor substrate comprises a layer of a metal catalyst on a surface thereof and (b) contacting the metallic material and the semiconductor substrate with an oxidizing agent and a chemical etchant to form holes in or wires from the semiconductor substrate at an etch rate of at least about 0.1 nanometers/second, wherein the holes or wires have an aspect ratio of at least about 20:1, and wherein surfaces of the substrate exposed by the holes or wires have a roughness between about 0.5 nanometers (nm) and 50 nm across the holes or wires as measured by transmission electron microscopy.
  • the method further comprises, subsequent to (c), chemically doping the semiconductor substrate with a p-type or n-type chemical dopant.
  • Another aspect of the present disclosure provides machine executable code that, upon execution by a computer processor, implements any of the methods above or elsewhere herein.
  • Another aspect of the present disclosure provides a computer system comprising a computer processor and memory coupled to the computer processor.
  • the memory comprises machine executable code that, upon execution by the computer processor, implements any of the methods above or elsewhere herein.
  • FIG. 1 shows a thermoelectric device having a plurality of elements
  • FIG. 2 is a schematic perspective view of a thermoelectric element, in accordance with an embodiment of the present disclosure
  • FIG. 3 is a schematic top view of the thermoelectric element of FIG. 2 , in accordance with an embodiment of the present disclosure
  • FIG. 4 is a schematic side view of the thermoelectric element of FIGS. 2 and 3 , in accordance with an embodiment of the present disclosure
  • FIG. 5 is a schematic perspective top view of a thermoelectric element, in accordance with an embodiment of the present disclosure.
  • FIG. 6 is a schematic perspective top view of the thermoelectric element of FIG. 5 , in accordance with an embodiment of the present disclosure
  • FIG. 7 is a schematic perspective view of a thermoelectric device comprising elements having an array of wires, in accordance with an embodiment of the present disclosure
  • FIG. 8 is a schematic perspective view of a thermoelectric device comprising elements having an array of holes, in accordance with an embodiment of the present disclosure
  • FIG. 9 is a schematic perspective view of a thermoelectric device comprising elements having an array of holes that are oriented perpendicularly with respect to the vector V, in accordance with an embodiment of the present disclosure
  • FIG. 10 schematically illustrates a semiconductor wafer bonding process, in accordance with an embodiment of the present disclosure
  • FIG. 11A-11C schematically illustrate a process for catalytically forming an array of holes, in accordance with an embodiment of the present disclosure
  • FIG. 12 schematically illustrates a method for forming holes in or wires from a semiconductor substrate with (right) or without (left) secondary pores, in accordance with an embodiment of the present disclosure
  • FIG. 13 schematically illustrates a method for doping a semiconductor substrate subsequent to forming holes in, or wires from, the substrate, in accordance with an embodiment of the present disclosure
  • FIG. 14 shows a template having three-dimensional structures in a fingerprint pattern, in accordance with an embodiment of the present disclosure
  • FIGS. 15A-15J shows various stages of an ion milling method for forming a thermoelectric element, in accordance with an embodiment of the present disclosure.
  • FIG. 16 schematically illustrates a computer system that is programmed or otherwise configured to implement the methods of the disclosure.
  • Disclosure of ranges herein includes disclosure of all values and further divided ranges within the entire range, including endpoints given for the ranges.
  • nanostructure generally refers to structures having a first dimension (e.g., width) along a first axis that is less than about 1 micrometer (“micron”) in size. Along a second axis orthogonal to the first axis, such nanostructures can have a second dimension from nanometers or smaller to microns, millimeters or larger. In some cases, the dimension (e.g., width) is less than about 1000 nanometers (“nm”), or 500 nm, or 100 nm, or 50 nm, or smaller. Nanostructures can include holes formed in a substrate material. The holes can form a mesh having an array of holes.
  • nanostructure can include rod-like structures, such as wires, cylinders or box-like structure.
  • the rod-like structures can have circular, elliptical, triangular, square, rectangular, pentagonal, hexagonal, heptagonal, octagonal or nonagonal, or other cross-sections.
  • nanohole generally refers to a hole, filled or unfilled, having a width or diameter less than or equal to about 1000 nanometers (“nm”), or 500 nm, or 100 nm, or 50 nm, or smaller.
  • nm nanometers
  • a nanohole filled with a metallic, semiconductor, or insulating material can be referred to as a “nanoinclusion.”
  • nanowire generally refers to a wire or other elongate structure having a width or diameter that is less than or equal to about 1000 nm, or 500 nm, or 100 nm, or 50 nm, or smaller.
  • n-type generally refers to a material that is chemically doped (“doped”) with an n-type dopant.
  • doped silicon can be doped n-type using phosphorous or arsenic.
  • p-type generally refers to a material that is doped with an p-type dopant.
  • silicon can be doped p-type using boron or aluminum.
  • metallic generally refers to a substance exhibiting metallic properties.
  • a metallic material can include one or more elemental metals.
  • monodisperse generally refers to features having shapes, sizes (e.g., widths, cross-sections, volumes) or distributions (e.g., nearest neighbor spacing, center-to-center spacing) that are similar to one another.
  • monodisperse features e.g., holes, wires
  • monodisperse features have shapes or sizes that deviate from one another by at most about 20%, 15%, 10%, 5%, 4%, 3%, 2%, 1%, 0.5%, or 0.1%.
  • monodisperse features are substantially monodisperse.
  • etching material generally refers to a material that facilitates the etching of substrate (e.g., semiconductor substrate) adjacent to the etching material.
  • an etching material catalyzes the etching of a substrate upon exposure of the etching material to an oxidizing agent and a chemical etchant.
  • etching layer generally refers to a layer that comprises an etching material.
  • etching materials include silver, platinum, chromium, molybdenum, tungsten, osmium, iridium, rhodium, ruthenium, palladium, copper, nickel and other metals (e.g., noble metals), or any combination thereof, or any non-noble metal that can catalyze the decomposition of a chemical oxidant, such as, for example, copper, nickel, or combinations thereof.
  • etch block material generally refers to a material that blocks or otherwise impedes the etching of a substrate adjacent to the etch block material.
  • An etch block material may provide a substrate etch rate that is reduced, or in some cases substantially reduced, in relation to a substrate etch rate associated with an etching material.
  • etch block layer generally refers to a layer that comprises an etch block material.
  • An etch block material can have an etch rate that is lower than that of an etching material.
  • reaction space generally refers to any environment suitable for the formation of a thermoelectric device or a component of the thermoelectric device.
  • a reaction space can be suitable for the deposition of a material film or thin film adjacent to a substrate, or the measurement of the physical characteristics of the material film or thin film.
  • a reaction space may include a chamber, which may be a chamber in a system having a plurality chambers.
  • the system may include a plurality of fluidically separated (or isolated) chambers.
  • the system may include multiple reactions spaces, with each reaction space being fluidically separated from another reaction space.
  • a reaction space may be suitable for conducting measurements on a substrate or a thin film formed adjacent to the substrate.
  • adjacent or “adjacent to,” as used herein, includes ‘next to’, ‘adjoining’, ‘in contact with’, and ‘in proximity to’.
  • adjacent components are separated from one another by one or more intervening layers.
  • the one or more intervening layers may have a thickness less than about 10 micrometers (“microns”), 1 micron, 500 nanometers (“nm”), 100 nm, 50 nm, 10 nm, 1 nm, 0.5 nm or less.
  • a first layer adjacent to a second layer can be in direct contact with the second layer.
  • a first layer adjacent to a second layer can be separated from the second layer by at least a third layer.
  • thermoelectric elements, devices and systems that can be employed for use in various applications, such as heating and/or cooling applications, or power generation.
  • Thermoelectric devices of the present disclosure have various non-limiting advantages and benefits, such as substantially high aspect ratios, uniformity of holes or wires, and figure-of-merit, ZT, that can be suitable for optimum thermoelectric device performance.
  • Z can be an indicator of coefficient-of-performance (COP) and the efficiency of a thermoelectric device
  • T can be an average temperature of the hot and the cold sides of the thermoelectric device.
  • the figure-of-merit (ZT) of a thermoelectric element or thermoelectric device is at least about 0.01, 0.1, 0.2, 0.3, 0.4, 0.5, 0.6, 0.7, 0.8, 0.9, 1.0, 1.1, 1.2, 1.3, 1.4, 1.5, 1.6, 1.7, 1.8, 1.9, 2.0, 2.1, 2.2, 2.3, 2.4, 2.5, 2.6, 2.7, 2.8, 2.9, or 3.0.
  • the figure-of-merit is between about 0.01 and 3, or 0.1 and 2.5, or 0.5 and 2.0.
  • Thermoelectric devices of the present disclosure can have electrodes each comprising an array of nanostructures (e.g., holes or wires).
  • the array of nanostructures can include a plurality of holes or elongate structures, such as wires (e.g., nanowires). Methods for forming the array of nanostructures are provided elsewhere herein.
  • FIG. 1 shows a thermoelectric device 100 , in accordance with an embodiment of the invention.
  • the thermoelectric device 100 includes n-type 101 and p-type 102 elements disposed between a first set of electrodes 103 and a second set of electrodes 104 of the thermoelectric device 100 .
  • the first set of electrodes 103 connects adjacent n-type 101 and p-type elements, as illustrated.
  • the electrodes 103 and 104 are in contact with a hot side material 105 and a cold side material 106 respectively.
  • the hot side material 105 and cold side material 106 are electrically insulating but thermally conductive.
  • the application of an electrical potential to the electrodes 103 and 104 leads to the flow of current, which generates a temperature gradient ( ⁇ T) across the thermoelectric device 100 .
  • the temperature gradient ( ⁇ T) extends from a first temperature (average), T 1 , at the hot side material 105 to a second temperature (average), T 2 , at the cold side material 106 , where T 1 >T 2 .
  • the temperature gradient can be used for heating and cooling purposes.
  • the n-type 101 and p-type 102 elements of the thermoelectric device 100 can be formed of structures having dimensions from nanometers to micrometers, such as, e.g., nanostructures.
  • the nanostructures are holes or inclusions, which can be provided in an array of holes (i.e., mesh).
  • the nanostructures are rod-like structures, such as nanowires. In some cases, the rod-like structures are laterally separated from one another.
  • the n-type 101 and/or p-type 102 elements are formed of an array of wires or holes oriented along the direction of the temperature gradient. That is, the wires extend from the first set of electrodes 103 to the second set of electrodes 104 .
  • the n-type 101 and/or p-type 102 elements are formed of an array of holes oriented along a direction that is angled between about 0° and 90° in relation to the temperature gradient. In an example, the array of holes is orthogonal to the temperature gradient.
  • the holes or wires in some cases, have dimensions on the order of nanometers to micrometers. In some cases, holes can define a nanomesh.
  • FIG. 2 is a schematic perspective view of a thermoelectric element 200 having an array of holes 201 (select holes circled), in accordance with an embodiment of the present disclosure.
  • the array of holes can be referred to as a “nanomesh” herein.
  • FIGS. 3 and 4 are perspective top and side views of the thermoelectric element 200 .
  • the element 200 can be an n-type or p-type element, as described elsewhere herein.
  • the array of holes 201 includes individual holes 201 a that can have widths from several nanometers or less up to microns, millimeters or more.
  • the holes have widths (or diameters, if circular) (“d”) between about 1 nm and 500 nm, or 5 nm and 100 nm, or 10 nm and 30 nm.
  • the holes can have lengths (“L”) from about several nanometers or less up to microns, millimeters or more. In some embodiments, the holes have lengths between about 0.5 microns and 1 centimeter, or 1 micron and 500 millimeters, or 10 microns and 1 millimeter.
  • the holes 201 a are formed in a substrate 200 a .
  • the substrate 200 a is a solid state material, such as e.g., carbon, silicon, germanium, gallium arsenide, aluminum gallium arsenide, silicides, silicon germanium, bismuth telluride, lead telluride, oxides (e.g., SiO x , where ‘x’ is a number greater than zero), gallium nitride and tellurium silver germanium antimony (TAGS) containing alloys.
  • the substrate 200 a can be a Group IV material (e.g., silicon or germanium) or a Group III-V material (e.g., gallium arsenide).
  • the substrate 200 a may be formed of a semiconductor material comprising one or more semiconductors.
  • the semiconductor material can be doped n-type or p-type for n-type or p-type elements, respectively.
  • the holes 201 a are filled with a gas, such as He, Ne, Ar, N 2 , H 2 , CO 2 , O 2 , or a combination thereof. In other cases, the holes 201 a are under vacuum. Alternatively, the holes may be filled (e.g., partially filled or completely filled) with a semiconductor material, an insulating (or dielectric) material, or a gas (e.g., He, Ar, H 2 , N 2 , CO 2 ).
  • a gas such as He, Ne, Ar, N 2 , H 2 , CO 2 , O 2 , or a combination thereof.
  • the holes 201 a are under vacuum.
  • the holes may be filled (e.g., partially filled or completely filled) with a semiconductor material, an insulating (or dielectric) material, or a gas (e.g., He, Ar, H 2 , N 2 , CO 2 ).
  • a first end 202 and second end 203 of the element 200 can be in contact with a substrate having a semiconductor-containing material, such as silicon or a silicide.
  • the substrate can aid in providing an electrical contact to an electrode on each end 202 and 203 .
  • the substrate can be precluded, and the first end 202 and second end 203 can be in contact with a first electrode (not shown) and a second electrode (not shown), respectively.
  • the holes 201 a are substantially monodisperse. Monodisperse holes may have substantially the same size, shape and/or distribution (e.g., cross-sectional distribution). In other embodiments, the holes 201 a are distributed in domains of holes of various sizes, such that the holes 201 a are not necessarily monodisperse. For example, the holes 201 a may be polydisperse. In some situations, the device 200 includes a first set of holes with a first diameter and a second set of holes with a second diameter. The first diameter is larger than the second diameter. In other cases, the device 200 includes two or more sets of holes with different diameters.
  • the holes 201 a can have various packing arrangements. In some cases, the holes 201 a , when viewed from the top (see FIG. 3 ), have a hexagonal close-packing arrangement.
  • the holes 201 a in the array of holes 201 have a center-to-center spacing between about 1 nm and 500 nm, or 5 nm and 100 nm, or 10 nm and 30 nm. In some cases, the center-to-center spacing is the same, which may be the case for monodisperse holes 201 a . In other cases, the center-to-center spacing can be different for groups of holes with various diameters and/or arrangements.
  • the dimensions (lengths, widths) and packing arrangement of the holes 201 , and the material and doping configuration (e.g., doping concentration) of the element 200 can be selected to effect a predetermined electrical conductivity and thermal conductivity of the element 200 , and a thermoelectric device having the element 200 .
  • the diameters and packing configuration of the holes 201 can be selected to minimize the thermal conductivity
  • the doping concentration can be selected to maximize the electrical conductivity of the element 200 .
  • the array of holes 201 can have an aspect ratio (e.g., the length of the element 200 divided by width of an individual hole 201 a ) of at least about 1.5:1, or 2:1, or 5:1, or 10:1, or 20:1, or 50:1, or 100:1, or 1000:1, or 5,000:1, or 10,000:1, or 100,000:1, or 1,000,000:1, or 10,000,000:1, or 100,000,000:1, or more.
  • an aspect ratio e.g., the length of the element 200 divided by width of an individual hole 201 a ) of at least about 1.5:1, or 2:1, or 5:1, or 10:1, or 20:1, or 50:1, or 100:1, or 1000:1, or 5,000:1, or 10,000:1, or 100,000:1, or 1,000,000:1, or 10,000,000:1, or 100,000,000:1, or more.
  • thermoelectric elements can include an array of wires.
  • the array of wires can include individual wires that are, for example, rod-like structures.
  • FIG. 5 is a schematic perspective top view of a thermoelectric element 500 , in accordance with an embodiment of the present disclosure.
  • FIG. 6 is a schematic perspective top view of the thermoelectric element 500 .
  • the thermoelectric element 500 may be used with devices, systems and methods provided herein.
  • the element 500 includes an array of wires 501 having individual wires 501 a .
  • the wires have widths (or diameters, if circular) (“d”) between about 1 nm and 500 nm, or 5 nm and 100 nm, or 10 nm and 30 nm.
  • the wires can have lengths (“L”) from about several nanometers or less up to microns, millimeters or more. In some embodiments, the wires have lengths between about 0.5 microns and 1 centimeter, or 1 micron and 500 millimeters, or 10 microns and 1 millimeter.
  • the wires 501 a are substantially monodisperse.
  • Monodisperse wires may have substantially the same size, shape and/or distribution (e.g., cross-sectional distribution).
  • the wires 501 a are distributed in domains of wires of various sizes, such that the wires 501 a are not necessarily monodisperse.
  • the wires 501 a may be polydisperse.
  • the wires 501 a in the array of wires 501 have a center-to-center spacing between about 1 nm and 500 nm, or 5 nm and 100 nm, or 10 nm and 30 nm. In some cases, the center-to-center spacing is the same, which may be the case for monodisperse wires 501 . In other cases, the center-to-center spacing can be different for groups of wires with various diameters and/or arrangements.
  • the wires 501 a are formed of a semiconductor material, such as, e.g., silicon, germanium, gallium arsenide, aluminum gallium arsenide, silicide alloys, alloys of silicon germanium, bismuth telluride, lead telluride, oxides (e.g., SiO x , where ‘x’ is a number greater than zero), gallium nitride and tellurium silver germanium antimony (TAGS) containing alloys.
  • the wires 501 a can be doped with an n-type dopant or a p-type dopant.
  • the wires 501 a are attached to semiconductor substrates at a first end 502 and second end 503 of the element 500 .
  • the semiconductor substrates can have the n-type or p-type doping configuration of the individual wires 501 a .
  • the wires 501 a at the first end 502 and second end 503 are not attached to semiconductor substrates, but can be attached to electrodes.
  • a first electrode (not shown) can be in electrical contact with the first end 502 and a second electrode can be electrical contact with the second end 503 .
  • space 504 between the wires 501 a may be filled with a vacuum or various materials.
  • the wires are laterally separated from one another by an electrically insulating material, such as a silicon dioxide, germanium dioxide, gallium arsenic oxide, spin on glass, and other insulators deposited using, for example, vapor phase deposition, such as chemical vapor deposition or atomic layer deposition.
  • the wires are laterally separated from one another by vacuum or a gas, such as He, Ne, Ar, N 2 , H 2 , CO 2 , O 2 , or a combination thereof.
  • the array of wires 501 can have an aspect ratio—length of the element 500 divided by width of an individual wire 501 a —of at least about 1.5:1, or 2:1, or 5:1, or 10:1, or 20:1, or 50:1, or 100:1, or 1000:1, or 5,000:1, or 10,000:1, or 100,000:1, or 1,000,000:1, or 10,000,000:1, or 100,000,000:1, or more. In some cases, the length of the element 500 and the length of an individual wire 501 a are substantially the same.
  • thermoelectric elements can be incorporated in thermoelectric devices for use in cooling and/or heating and, in some cases, power generation.
  • the device 100 may be used as a power generation device.
  • the device 100 is used for power generation by providing a temperature gradient across the electrodes and the thermoelectric elements of the device 100 .
  • FIG. 7 shows a thermoelectric device 700 having n-type elements 701 and p-type elements 702 , in accordance with an embodiment of the present disclosure.
  • the n-type elements 701 and p-type elements 702 each include an array of wires, such as nanowires.
  • An array of wires can include a plurality of wires.
  • the n-type elements 701 include n-type (or n-doped) wires and the p-type elements 702 include p-type wires.
  • the wires can be nanowires or other rod-like structures.
  • Adjacent n-type elements 701 and p-type elements 702 are electrically connected to one another at their ends using electrodes 703 and 704 .
  • the device 700 includes a first thermally conductive, electrically insulating layer 705 and a second thermally conductive, electrically insulating layer 706 at opposite ends of the elements 701 and 702 .
  • the device 700 includes terminals 707 and 708 that are in electrical communication with the electrodes 703 and 704 .
  • the application of an electrical potential across the terminals 707 and 708 generates a flow of electrons and holes in the n-type and p-type elements 701 and 702 , respectively, which generates a temperature gradient across the elements 701 and 702 .
  • the first thermally conductive, electrically insulating layer 705 is a cold side of the device 700 ;
  • the second thermally conductive, electrically insulating layer 706 is a hot side of the device 700 .
  • the cold side is cooler (i.e., has a lower operating temperature) than the hot side.
  • FIG. 8 shows a thermoelectric device 800 having n-type elements 801 and p-type elements 802 , in accordance with an embodiment of the present disclosure.
  • the n-type elements 801 and p-type elements 802 are formed in n-type and p-type semiconductor substrates, respectively.
  • Each substrate can include an array of holes, such as nanoholes.
  • the array of holes each include a plurality of holes.
  • An individual hole can span the length of an n-type or p-type element.
  • the holes can be monodisperse, in which case hole dimensions and center-to-center spacing may be substantially constant.
  • the array of holes includes holes with center-to-center spacing and hole dimensions (e.g., widths or diameters) that may be different. In such a case, the holes may not be monodisperse.
  • the device 800 includes a first thermally conductive, electrically insulating layer (“first layer”) 805 and a second thermally conductive, electrically insulating layer (“second layer”) 806 at opposite ends of the elements 801 and 802 .
  • the device 800 includes terminals 807 and 808 that are in electrical communication with the electrodes 803 and 804 .
  • the application of an electrical potential across the terminals 807 and 808 generates the flow of electrons and holes in the n-type and p-type elements 801 and 802 , respectively, which generates a temperature gradient across the elements 801 and 802 .
  • the first thermally conductive, electrically insulating layer 805 is a cold side of the device 800 ;
  • the second thermally conductive, electrically insulating layer 806 is a hot side of the device 800 .
  • the cold side is cooler (i.e., has a lower operating temperature) than the hot side.
  • the thermoelectric device 800 has a temperature gradient from the second thermally conductive, electrically insulating layer 806 to the first thermally conductive, electrically insulating layer 805 .
  • the holes are disposed parallel to a vector oriented from the first layer 805 to the second layer 806 .
  • the holes are disposed at an angle greater than 0° in relation to the vector.
  • the holes can be disposed at an angle of at least about 1°, 10°, 20°, 30°, 40°, 50°, 60°, 70°, 80°, or 90° in relation to the vector.
  • FIG. 9 shows a thermoelectric device 900 having n-type elements 901 and p-type elements 902 , with the elements having holes formed in substrates of the n-type and p-type elements.
  • the holes are oriented perpendicular to a vector (“V”) orthogonal to the electrodes 903 and 904 of the device 900 .
  • Wires or holes of thermoelectric elements provided herein may be formed in a substrate and oriented substantially anti-parallel to a support structure, such as an electrode.
  • the wires or holes are oriented at an angle greater than 0°, or 10°, or 20°, or 30°, or 40°, or 50°, or 60°, or 70°, or 80°, or 85° in relation to the support structure.
  • the wires or holes are oriented at an angle of about 90° in relation to the support structure.
  • the electrode may be an electrode of a thermoelectric device. In some cases, wires or holes may be oriented substantially parallel to the electrode.
  • a hole or wire of the disclosure may have a surface roughness that is suitable for optimized thermoelectric device performance.
  • the root mean square roughness of a hole or wire is between about 0.1 nm and 50 nm, or 1 nm and 20 nm, or 1 nm and 10 nm.
  • the roughness can be determined by transmission electron microscopy (TEM) or other surface analytical technique, such as atomic force microscopy (AFM) or scanning tunneling microscopy (STM).
  • the surface roughness may be characterized by a surface corrugation.
  • thermoelectric elements can include holes or wires, or a pattern of holes or wires.
  • holes can be formed on, or wires can be formed from, a substrate.
  • a method for forming a thermoelectric element can comprise defining, with the aid of a metallic material, a pattern to be transferred to the substrate, and catalytically etching the substrate to define the pattern in the substrate.
  • a method for forming a thermoelectric device having a plurality of holes comprises forming a pattern of holes or wires in a mask, and transferring the pattern of holes or wires to a substrate to form holes or wires in the substrate.
  • Methods for forming masks having a pattern of holes or wires and transferring the pattern to a substrate are provided in PCT/US13/21900 to Boukai et al. (“SYSTEMS AND METHODS FOR FORMING THERMOELECTRIC DEVICES”), which is entirely incorporated herein by reference for all purposes.
  • a mask is provided adjacent to a substrate.
  • the mask includes three-dimensional structures phase-separated in a polymer matrix.
  • the substrate can be a semiconductor substrate, such as a silicon substrate.
  • the mask is formed by providing a polymeric mixture having a first polymeric material and a second polymeric material adjacent to the substrate, and spin coating the polymeric mixture over the substrate. Next, the polymeric mixture is thermally annealed, upon which annealing the polymeric mixture phase separates into domains of three-dimensional structures (e.g., cylindrical structures) that define a pattern.
  • the three-dimensional structures can include block copolymers (see below).
  • the polymeric mixture can be phase separated by evaporating a solvent.
  • the three-dimensional structures are disposed in a polymeric matrix having the first polymeric material.
  • an array of holes is formed in the substrate by etching the three-dimensional structures to reveal the substrate, and catalytically transferring the array to the substrate to provide an array of holes (or inclusions) in the substrate.
  • the three-dimensional structures can be generally cylindrical in shape.
  • the three-dimensional structure can have other shapes, such as shapes with triangular, square, rectangular, pentagonal, hexagonal, heptagonal, octagonal, or nonagonal, or partial shapes or combinations thereof.
  • the three-dimensional structures can have a fingerprint pattern (see FIG. 14 ), which can comprise elongate three-dimensional structures in various patterns, such as a maze-like pattern.
  • a template can be formed of a copolymer (e.g., block copolymer).
  • a template is formed by providing a block copolymer and forming an array of cylinders in the block copolymer to define the template.
  • the block copolymer can be a cylinder forming block copolymer, which can provide cylindrical three-dimensional structures, or a lamellar-forming block copolymer, which can provide three-dimensional structures in a fingerprint pattern (see FIG. 14 ).
  • a template can be formed of a first polymeric material and the three-dimensional structures defining a pattern are formed of a second polymeric material.
  • the second polymeric material is embedded in a polymeric matrix comprising the first and second polymeric materials.
  • the polymeric matrix comprises a block copolymer having the first polymeric material and the second polymeric material.
  • the polymeric matrix can include a multi-block copolymer, such as a di-block copolymer, tri-block copolymer or tetra-block copolymer.
  • the polymeric matrix comprises homo polymers of the first and second polymeric materials.
  • the first polymeric material can be formed of a material having a molecular weight of at least about 1 kilodalton (kDa), or 2 kDa, or 3 kDa, or 4 kDa, or 5 kDa, or 6 kDa, or 7 kDa, or 8 kDa, or 9 kDa, or 10 kDa, or 20 kDa, or 30 kDa, or 40 kDa, or 50 kDa, or 100 kDa, or 200 kDa, or more.
  • kDa kilodalton
  • the first polymeric material has a molecular weight between about 10 kDa and 80 kDa, or 20 kDa and 60 kDa, or 30 kDa and 50 kDa. In some examples, the first polymeric material is polystyrene.
  • the second polymeric material can be formed of a material having a molecular weight of at least about 1 kDa, or 2 kDa, or 3 kDa, or 4 kDa, or 5 kDa, or 6 kDa, or 7 kDa, or 8 kDa, or 9 kDa, or 10 kDa, or 20 kDa, or 30 kDa, or 40 kDa, or 50 kDa, or 100 kDa, or more.
  • the second polymeric material has a molecular weight between about 5 kDa and 40 kDa, or 10 kDa and 30 kDa, or 15 kDa and 25 kDa.
  • the second polymeric material is a block copolymer.
  • the second polymeric material can be selected from poly(methyl methacrylate) (PMMA), poly(dimethylsiloxane) (PDMS), poly(ethylene oxide) (PEO), poly(4-vinylpyridine) (P4VP), poly(2-vinylpyridine) (P2VP), or mixtures thereof.
  • the second polymeric material can be removed with the aid of an etching chemistry that can be selected based on the material comprising the second polymeric material and, in some cases, the first polymeric material.
  • a second polymeric material formed of PDMS can be etched using hydrogen fluoride.
  • a second polymeric material formed of PEO can be etched using hydrogen iodide.
  • PMMA can be etched using acetic acid. Etching chemistries for various polymeric materials can be found at, for example, Silverstein, M. S., Cameron, N. R., & Hillmyer, M. A. (2011), Porous Polymers , New Jersey: John Wiley & Sons, Inc., which is entirely incorporated herein by reference.
  • the template can be used to form a pattern of holes or rod-like structures.
  • An array of holes can be formed in the substrate by providing a metallic material in the holes of the template to define an array of particles (e.g., nanoparticles) adjacent to the substrate. With the aid of the metallic material, the substrate can be etched to form a thermoelectric element having an array of holes.
  • an array of rod-like structure can be formed from the substrate by etching, with the aid of a metallic material, the substrate relative to metallic particles adjacent to the substrate to form a thermoelectric element having an array of rods (or wires).
  • the disclosure provides various methods for forming inclusions (e.g., holes, wires) in or from a substrate, which can subsequently be used as a thermoelectric element (e.g., element 101 of FIG. 1 ) of a thermoelectric device.
  • the disclosure also provides various methods for forming thermoelectric elements.
  • Thermoelectric elements in peltier and power generating modules may require mechanical properties to keep the elements from fracturing under thermal load and the weight of the hot and cold side heat exchangers. This may require thermoelectric elements that are about 1 mm 2 in thickness and about 1 mm in length, for example. Semiconductor wafers currently available, however, may have thicknesses from about 10 micrometers (“microns”) to 500 microns and, individually, may not have a mechanical robustness and properties that are suitable for forming thermoelectric elements. A thermoelectric element formed from a semiconductor wafer having a thickness from about 10 microns to 500 microns may exhibit various issues during use, such as, for example, when the temperature gradient or current flow is parallel to the thickness.
  • thermoelectric element by bonding individual thermoelectric elements together.
  • the individual thermoelectric elements may be as described above or elsewhere herein.
  • the individual thermoelectric elements may have holes (e.g., nanoholes) or wires (e.g., nanowires).
  • Bonding can be accomplished with the aid of wafer bonding approaches, such as direct bonding and indirect bonding. Bonding of semiconductor wafers can allow for stacking of individual (e.g., thinner) thermoelectric elements to form a stack having various thicknesses, such as thicknesses greater than or equal to about 0.01 micrometers (“micron”), 0.1 microns, 0.5 microns, 1 micron, 10 microns, 100 microns, 1 millimeter. In some cases, a plurality of semiconductor wafers can be bonded or otherwise mechanically coupled to one another to form a thermoelectric element of a desired or otherwise predetermined thickness.
  • micron micrometers
  • a plurality of semiconductor wafers can be bonded or otherwise mechanically coupled to one another to form a thermoelectric element of a desired or otherwise predetermined thickness.
  • FIG. 10 shows a method for forming a thermoelectric element (TE) from a plurality of individual thermoelectric elements having thicknesses of about 100 microns.
  • TE thermoelectric element
  • Adjacent thermoelectric elements in the stack can be bonded together via direct bonding, indirect bonding, or anodic bonding.
  • a direct bonding technique can include pre-treating a semiconductor wafer (e.g., silicon wafer) by cleaning the wafer in an oxidizing plasma (e.g., O 2 plasma, NO 2 plasma, H 2 O 2 plasma or O 3 plasma) or a wet chemical, such as piranha (e.g., sulfuric acid and hydrogen peroxide), to form —OH (e.g., silanol) groups on the surface of the semiconductor wafer.
  • oxidizing plasma e.g., O 2 plasma, NO 2 plasma, H 2 O 2 plasma or O 3 plasma
  • piranha e.g., sulfuric acid and hydrogen peroxide
  • the OH can polymerize into Si—O—Si bonds between the two wafers, thereby bonding adjacent wafers together.
  • pressure can be applied to press the wafers together. Adjacent wafers can be pressed together at a pressure that is greater than or equal to about 1 atm, 2 atm, 3 atm, 4 atm, 5 atm, 10 atm, 100 atm, 1000 atm, 10,000 atm, in some cases while the wafers are heated at a temperature between about 150° C. and 1000° C.
  • an intermediate later between adjacent wafers can be used to bond the wafers together.
  • the intermediate layer can include a semiconductor oxide.
  • a thin layer of spin-on glass is drop-cast onto one semiconductor (e.g., silicon) wafer and pressed onto an adjacent semiconductor wafer. Pressure and heat can then be applied to the two wafers for at least about 10 minutes, 30 minutes, 1 hour, 2 hours, 3 hours, 4 hours, 5 hours, 6 hours, 12 hours, or more.
  • Adjacent wafers can be pressed together at a pressure that is greater than or equal to about 1 atm, 2 atm, 3 atm, 4 atm, 5 atm, 10 atm, 100 atm, 1000 atm, 10,000 atm, while the wafers are heated at a temperature between about 100° C. and 1000° C.
  • Adjacent wafers can be pressed together in an inert (e.g., N 2 , Ar, or He) environment or under vacuum. This may result in a strong bond between the wafers.
  • SOG Spin on glass
  • SiO 2 or other semiconductor oxide
  • dopants e.g., boron or phosphorous
  • the SOG can be applied to a clean wafer by spin-coating, in a manner similar to the application of a photoresist.
  • the SOG can be a dopant source for the wafer.
  • the dopant from the SOG can deposit on the surface of the wafer. Subsequent heat can drive the dopant into the wafer.
  • an electrostatic voltage is used to bond adjacent wafers together.
  • two semiconductor (e.g., silicon) wafers are cleaned (e.g., with the aid of piranha) and an electrostatic voltage is supplied between the two wafers at an elevated temperature to bond the wafers together.
  • the elevated temperature can be between about 100° C. and 1000° C.
  • the electrostatic voltage can be applied using electrodes disposed on opposite surfaces of the wafers, such as a top surface of a first wafer and a bottom surface of a second wafer.
  • the electrostatic voltage can be in the range of about 1 V and 1000 V, or 10 V and 500 V, or 20 V and 200 V.
  • Wafer bonding can include a combination of direct bonding, indirect bonding and anodic bonding.
  • wafers may be bonded using an intermediate layer while applying electrostatic voltage across the wafers when they are brought in contact with, and pressed against, the intermediate layer.
  • the individual wafers of FIG. 10 may include nanostructures, such as holes or wires.
  • the nanostructures can be formed in the wafers before bonding the wafers together.
  • the nanostructures may be formed in the stack of wafers during wafer bonding or after the wafers have been bonded together.
  • thermoelectric element can include a stack of individual thermoelectric elements having at least 2, 3, 4, 5, 6, 7, 8, 9, 10, 20, 30, 40, 50, 60, 70, 80, 90, 100, 1000, or 10,000, with adjacent thermoelectric elements bonded together as described herein.
  • Another aspect of the disclosure provides methods for the cathodic protection of semiconductors undergoing metal assisted etching to prevent porosity.
  • Cathodic protection can permit the formation of thermoelectric elements with a desired or otherwise predetermined porosity.
  • a semiconductor wafer may be used to form a pattern of nanostructures (e.g., holes or wires) by catalytically etching the semiconductor substrate.
  • the semiconductor wafer is formed of silicon.
  • FIGS. 11A-11C schematically illustrate a process for catalytically etching a substrate. The illustrated process can be applied to various semiconductor materials, such as, for example, silicon.
  • an oxidizing agent such as hydrogen peroxide (H 2 O 2 )
  • H 2 O 2 hydrogen peroxide
  • a chemical etchant such as hydrofluoric acid (HF)
  • the silicon substrate and the catalyst are simultaneously contacted with the oxidizing agent and the chemical etchant, while in other situations the silicon substrate and the catalyst are alternately and sequentially contacted with the oxidizing agent and the chemical etchant.
  • a semiconductor substrate can be catalytically etched by applying an electrical potential to the substrate, such as using electrodes adjacent to opposing surfaces of the substrate.
  • the potential can be, for example, at least about ⁇ 0.01 V, ⁇ 0.02 V, ⁇ 0.03 V, ⁇ 0.04 V, ⁇ 0.05 V, ⁇ 0.06 V, ⁇ 0.07 V, ⁇ 0.08 V, ⁇ 0.09 V, ⁇ 0.1 V, ⁇ 0.2 V, ⁇ 0.3 V, ⁇ 0.4 V, ⁇ 0.5 V, ⁇ 0.6 V, ⁇ 0.7 V, ⁇ 0.8 V, ⁇ 0.9 V, ⁇ 1.0 V, ⁇ 2.0 V, ⁇ 3.0 V, ⁇ 4.0 V, ⁇ 5.0 V, ⁇ 10 V, ⁇ 20 V, ⁇ 30 V, ⁇ 40 V, or ⁇ 50 V relative to ground.
  • the potential can be direct current (DC) or alternating current (AC), or a combination of DC and AC potentials.
  • the electrical potential can direct an electric field across the substrate.
  • no electrical potential is applied to the substrate during
  • metals can be used to form nanostructures in a substrate.
  • metals that can be used to form nanostructures include gold, silver, platinum, chromium, molybdenum, tungsten, osmium, iridium, rhodium, ruthenium, palladium, copper, nickel and other metals (e.g., noble metals), or any combination thereof, or any non-noble metal that can catalyze the decomposition of a chemical oxidant, such as, for example, copper, nickel, or combinations thereof.
  • Holes or wires can be formed in a semiconductor substrate using, for example, etching particles of gold, silver, platinum, chromium, molybdenum, tungsten, palladium, other noble metals, or combinations thereof.
  • the particles may include magnetic elements (e.g., Fe, Co, Ni, Gd, Dy, etc) with noble metals.
  • magnetic compounds may be used in combination with noble metals (e.g., AlNiCo, SmCo, NdFeB, etc). In some cases, a trilayer stack of noble metals sandwiching the magnetic element/compound can be used. If an etching particle comprises a magnetic material, catalyzed etching can be performed in the presence of a magnetic field in order to direct the particles.
  • FIGS. 11A-11C may be used to form a pattern of holes or wires in a substrate, such as a semiconductor, insulating or metallic substrate.
  • a substrate such as a semiconductor, insulating or metallic substrate.
  • the substrate may be intrinsic or doped with an n-type (e.g., N, P) or p-type (e.g., B, Al) chemical dopant.
  • Metal assisted etching of a semiconductor substrate can produce pores in the substrate near the vicinity of the etched region.
  • the pores can be along the direction of etching to form holes in or wires from the substrate (“primary holes”).
  • pores may be formed in other directions (“secondary pores”).
  • secondary pores may be formed along a direction that is not parallel to the direction of etching.
  • secondary pores can be formed along a direction that is perpendicular to the orientation of the holes or wires.
  • porous silicon 1202 is formed in the silicon substrate 1203 .
  • the porous silicon 1202 includes secondary pores. Etching of the silicon substrate 1203 also forms primary pores 1204 .
  • the porosity of a thermoelectric element may be detrimental to the electrical performance of a thermoelectric device, such as, for example, in cases in which the secondary holes are electrically insulating.
  • secondary pores may be used to provide a given thermoelectric property.
  • the density of pores i.e., porosity
  • Cathodic protection can be performed by supplying electrons to the semiconductor to control etching, including minimizing or preventing the formation of secondary pores.
  • a metal assisted etch of a semiconductor can result in etching of the semiconductor below the metal catalyst, but the porosity in the vicinity of the etched region can be controlled (e.g., eliminated) due to the application of a cathodic current to the semiconductor substrate.
  • a potential or bias e.g., direct current bias, ⁇ V
  • ⁇ V direct current bias
  • the semiconductor substrate 1205 includes primary pores but little to no secondary pores, and may thus not be porous. As a result of cathodic protection, the semiconductor retains its electrical performance. In some examples, by employing an applied bias, the porosity observed in FIG. 12 (right) is reduced, if not eliminated.
  • Porosity can be controlled by applying a potential to the semiconductor substrate during metal-assisted etching.
  • the potential can be, for example, at least about ⁇ 0.01 V, ⁇ 0.02 V, ⁇ 0.03 V, ⁇ 0.04 V, ⁇ 0.05 V, ⁇ 0.06 V, ⁇ 0.07 V, ⁇ 0.08 V, ⁇ 0.09 V, ⁇ 0.1 V, ⁇ 0.2 V, ⁇ 0.3 V, ⁇ 0.4 V, ⁇ 0.5 V, ⁇ 0.6 V, ⁇ 0.7 V, ⁇ 0.8 V, ⁇ 0.9 V, ⁇ 1.0 V, ⁇ 2.0 V, ⁇ 3.0 V, ⁇ 4.0 V, ⁇ 5.0 V, ⁇ 10 V, ⁇ 20 V, ⁇ 30 V, ⁇ 40 V, or ⁇ 50 V relative to ground.
  • the potential can be DC or AC, or a combination of DC and AC potentials.
  • Use of an AC bias with DC offset can provide control over the etch rate using the DC bias and control over ions using the AC bias.
  • the AC bias can alternately enhance and retard the etch rate.
  • the electrical potential can be constant, varied or pulsed.
  • the electrical potential is constant during the etching period.
  • the electrical potential is pulsed on and off during the etching period.
  • the electrical potential is varied during the etching period, such as varied gradually from a first value to a second value, which second value can be less than or greater than the first value. The electrical potential can then be varied from the second value to the first value, and so on.
  • An electrical potential can be applied with no electrical contact made to the substrate, but with the substrate placed between external conductive plates that have been energized with an external DC bias.
  • the DC bias can be used to direct catalytically generated electron holes to the actively etched front surface or to the back surface of the substrate. This can be used to manipulate the front surface etch rate by directing excess electron holes to the back surface which is sacrificially etched.
  • An electrical potential can be applied continuously or discontinuously while catalytically etching a semiconductor substrate.
  • the electrical potential is applied continuously while exposing the substrate and a metal catalyst adjacent to the substrate to the oxidizing agent and the chemical etchant.
  • the electrical potential is applied intermittently while exposing the substrate and a metal catalyst adjacent to the substrate to the oxidizing agent and the chemical etchant.
  • Such intermittent application of the electrical potential can be every at least 0.1 seconds, 1 second, 10 seconds, 30 seconds, 1 minute, or 10 minutes, with gaps in between.
  • an electrical potential is not applied, or the magnitude of the applied potential is decrease to less than or equal to about 80%, 70%, 60%, 50%, 40%, 30%, 20%, 10%, 5%, or 1% of the maximum applied potential (during non-gap periods).
  • the gaps can have durations of at least about 0.1 seconds, 1 second, 10 seconds, 30 seconds, 1 minute, or 10 minutes.
  • the porosity of a semiconductor substrate during etching using an applied potential can provide a substrate having a primary pores to secondary pores at a ratio (primary to secondary) of at least about 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 20, 30, 40, 50, 60, 70, 80, 90, 100, 1000, or 10,000 to 1.
  • the application of an electrical potential to a substrate and simultaneous exposure of the substrate to an oxidizing agent and a chemical etchant forms
  • a pattern of metal catalysts e.g., silver
  • a potential of ⁇ 1 V is applied to the silicon.
  • the metal catalyst is then exposed to an oxidizing agent and a chemical etchant, such as, for example, H 2 O 2 and HF, respectively. This generates holes that are orthogonal to a top surface of the silicon substrate, but little to no secondary holes.
  • the bias applied to the semiconductor substrate can be changed during the formation of holes in, or wires from, the substrate to regulate the porosity of the semiconductor substrate, including the density and location of secondary holes in the semiconductor substrate.
  • the application of an electrical potential to a semiconductor substrate during catalytic etching can provide for a given etch rate.
  • exposing a metallic material adjacent to a semiconductor substrate to an oxidizing agent and a chemical etchant while applying a potential across the semiconductor substrate can etch the substrate at an etch rate of at least about 0.1 nanometers (nm)/second (s), 0.5 nm/s, 1 nm/s, 2 nm/s, 3 nm/s, 4 nm/s, 5 nm/s, 6 nm/s, 7 nm/s, 8 nm/s, 9 nm/s, 10 nm/s, 20 nm/s, 30 nm/s, 40 nm/s, 50 nm/s, 100 nm/s, 1000 nm/s, or 10,000 nm/s at 25° C.
  • the etch rate may be lower at elevated temperatures.
  • a patterned substrate is loaded into reaction space provided with up to five or more electrode connections.
  • One of the electrodes is in ohmic contact with the substrate backside (the working electrode) and is isolated from an etchant electrolyte.
  • Another electrode (the counter electrode) is submerged in the electrolyte but not in direct contact with the substrate, and used to supply current through the electrolyte to the substrate working electrode.
  • Another electrode (the reference electrode) is immersed in the electrolyte and isolated from both the working and counter electrodes, in some cases using a frit, and used to sense the operating potential of the etch cell using a known or predetermined reference standard.
  • Another two or more electrodes may be placed outside the reaction space in order to set up an external electric field.
  • the reaction space can be used in a number of ways.
  • the reaction space can be used in a two-electrode configuration by passing an anodic current via the substrate backside through a suitable electrolyte.
  • the electrolyte can be, for example, a liquid mixture containing a diluent, such as water, or a fluoride-containing reagent, such as hydrofluoric acid, or an oxidizer, such as hydrogen peroxide.
  • the electrolyte can include surfactants and/or modifying agents.
  • the working potential can be sensed during anodization using the counter electrode in a three-electrode configuration.
  • the anodization can be performed in the presence of a DC or AC external field using the electrodes placed outside the reaction space.
  • Another aspect of the present disclosure provides methods chemically doping of lightly doped or intrinsic semiconductor wafers (or substrates) after metal-assisted etching.
  • a lightly doped n-type or p-type silicon substrate or intrinsic silicon substrate can be doped to a higher concentration of an n-type or p-type dopant.
  • a lightly doped (e.g., p-type of n-type) or intrinsic semiconductor substrate is initially patterned with a metal and etched using metal assisted etching to make nanowires or a holes in the semiconductor, as described elsewhere herein (see, e.g., FIG. 11A-11C ).
  • the semiconductor substrate is then doped with a p-type dopant or an n-type dopant to tune or otherwise adjust the electrical conductivity of the semiconductor substrate.
  • the semiconductor substrate can then be used as a thermoelectric element.
  • a semiconductor substrate can be doped by diffusion doping or ion implantation, or modulation doping.
  • an n-type chemical precursor e.g., phosphene, POCl 3
  • a p-type chemical precursor e.g., borane, BN, BBr 3
  • the semiconductor substrate can be doped using ion implantation in which dopant atoms are injected into the semiconductor substrate.
  • ions of a material are accelerated in an electrical field and impacted into the semiconductor substrate.
  • modulation doping can be carried out using by depositing a film containing electrical carriers onto the semiconductor substrate.
  • the film can be deposited by various deposition techniques, such as chemical vapor deposition or physical vapor deposition.
  • doping is used to form a p-type (p, p+, p++) or n-type (n, n+, n++) semiconductor substrate following the formation of holes in, or wires from, the substrate.
  • Another aspect of the disclosure provides a metal patterning process for forming nanostructures in a semiconductor (e.g., silicon) substrate by depositing a catalyst metal film adjacent to a semiconductor substrate, defining a pattern of features in the catalyst metal film, and catalytically etching the semiconductor substrate using the catalyst metal film to transfer the pattern to the substrate.
  • a metal patterning process for forming nanostructures in a semiconductor (e.g., silicon) substrate by depositing a catalyst metal film adjacent to a semiconductor substrate, defining a pattern of features in the catalyst metal film, and catalytically etching the semiconductor substrate using the catalyst metal film to transfer the pattern to the substrate.
  • Such an approach can be used to form holes in, or wires from, the semiconductor substrate.
  • a catalyst metal film is deposited on a semiconductor wafer.
  • the semiconductor wafer may be cleaned prior to deposition of the metal film, such as using piranha.
  • a semiconductor oxide (e.g., SiO 2 ) layer is deposited on the metal film.
  • the semiconductor oxide layer can serve as a surface that is amenable to accepting a template having a polymer (see above).
  • the semiconductor oxide layer can also serve as a pattern transfer resist.
  • a template is provided on the silicon oxide layer and a pattern of cylinders is formed in the template.
  • the cylinders may be formed of a block copolymer, as described elsewhere herein. The cylinders are then removed to provide holes in the template. The holes expose the silicon oxide.
  • a masking (or etch block) metal such as, for example, chromium (Cr), tungsten (W), and/or titanium (Ti), is then deposited in the holes, and the template is removed. Portions of the silicon oxide layer not protected by the masking metal are then removed with the aid of an etching chemistry, such as a selective anisotropic etch (e.g., reactive-ion etching (RIE) plasma etch with CF 4 , CHF 3 , C 4 F 8 , or similar chemistries). This forms pillars of silicon oxide (e.g., SiO 2 ) atop the catalyst metal film.
  • RIE reactive-ion etching
  • the pillars can serve as an etch mask for a subsequent ion-milling step—using, for example, RIE plasma etch with Ar—to transfer the pattern into the catalyst metal layer.
  • any remaining silicon oxide is removed by contacting the substrate with an etching chemistry (e.g., HF) to produce a pattern of catalyst metal particles on the semiconductor substrate.
  • the pattern can be subsequently transferred to the semiconductor substrate, as described elsewhere herein (see, e.g., FIGS. 11A-11C ).
  • the pattern can be transferred to the semiconductor substrate by exposing the catalyst metal layer to an oxidizing agent and a chemical etchant, such as H 2 O 2 and HF, respectively.
  • RIE is used to etch the semiconductor oxide and the catalyst metal layer.
  • RIE can involve generating a plasma of a gas (e.g., Ar) under low pressure (vacuum) by an electromagnetic field to generate high energy ions from the gas, and directing the high energy ions from the plasma to an exposed surface, such as an exposed surface of the semiconductor oxide.
  • the high energy ions can be directed to the surface under an applied electric field.
  • FIG. 15 schematically illustrates a process for forming holes in a semiconductor substrate 1501 .
  • FIGS. 15A-15J show various stages of formation of the holes.
  • the holes can be nanoholes.
  • the semiconductor substrate 1501 can be formed of any semiconductor material, such as a Group III-V (e.g., Ga—As) or Group IV (e.g., Si or Ge) semiconductor or combination of semiconductors.
  • the substrate 1501 is initially cleaned.
  • a first layer 1502 of an etching material is then deposited on an exposed surface of the substrate 1501 ( FIG. 15B ).
  • the etching material can be a catalyst material.
  • the catalyst metal can be selected from any metals described above or elsewhere herein, such as gold, silver, platinum, chromium, molybdenum, tungsten and palladium.
  • the first layer 1502 can be deposited using vapor phase deposition, such as physical vapor deposition (PVD), chemical vapor deposition (CVD), or atomic layer deposition (ALD), or variants thereof, such as plasma enhanced variants.
  • PVD physical vapor deposition
  • CVD chemical vapor deposition
  • ALD atomic layer deposition
  • a second layer 1503 of a semiconductor oxide (e.g., silicon oxide) or semiconductor nitride (e.g., silicon nitride) is deposited over the first layer 1502 .
  • the second layer 1503 can be deposited using various vapor phase deposition techniques, such as CVD or ALD.
  • the second layer 1503 is formed of silicon oxide, which can be formed by exposing the first layer 1502 to a silicon source gas (e.g., SiH 4 ) and oxygen source gas (e.g., oxygen) at a substrate temperature of about 400° C.-450° C.
  • the second layer 1503 is formed by varying the quantity of silicon source gas and the oxidizing agent.
  • the source feed can be temporarily starved of the oxygen source gas or nitrogen source gas for the first few seconds or minutes of deposition.
  • the silicon source content of the gas feed can be temporarily increased during the same duration.
  • the increased silicon content of the resulting deposited material can enhance the adhesion of the second layer 1503 to the first layer 1502 .
  • the ratio of the oxygen/nitrogen source feed to the silicon source feed can be restored to a setting for the targeted purpose or property (e.g., stoichiometry, film stress, etc). This approach can form a designed semiconductor oxide or dielectric material that combines preferable adhesion.
  • an adhesive metal layer of a more adhesive metal (e.g., titanium, chromium, aluminum), as compared to the metal of the etching material in the first layer 1502 , is deposited over the first layer 1502 before depositing the second layer 1503 .
  • the second layer 1503 may be formed of a noble metal or an alloy of noble metals.
  • the adhesive metal layer can cap the first layer 1502 , and the second layer 1503 is then deposited adjacent to the adhesive metal layer.
  • the adhesive metal layer can provide enhanced contact or adhesion to the second layer 1503 .
  • a photoresist layer 1504 is deposited on the second layer 1503 ( FIG. 15D ) and subsequently patterned ( FIG. 15E ) to include a pattern of holes 1505 .
  • the photoresist can be provided by spin coating the photoresist layer 1504 layer on the second layer 1503 .
  • the holes 1505 can be formed by exposing the photoresist layer 1504 to electromagnetic radiation through a pattern (or reticle), and performing a wash to remove exposed portion of the photoresist layer 1504 .
  • an etch block material 1506 is deposited in the holes 1505 , as shown in FIG. 15F .
  • the etch block material 1506 can be selected such that it is resistive to etching with respect to the material of the second layer 1503 .
  • the etch block material 1506 can be a metal, such as chromium, tungsten, molybdenum, tungsten, titanium, niobium, or a combination thereof.
  • the etch block material 1506 can be deposited by vapor phase deposition, such as PVD. Examples of PVD deposition include sputtering. Any etch block material 1506 that may deposit on the photoresist layer 1504 may be removed by an isotropic etch or chemical mechanical planarization (CMP), for example.
  • CMP chemical mechanical planarization
  • the photoresist layer 1504 and the second layer 1503 are etched down to the first layer 1502 , as shown in FIG. 15G .
  • the photoresist layer 1504 and the second layer 1503 can be etched using a selective anisotropic etch, such as, for example, a plasma etch with CF 4 , CHF 3 , C 4 F 8 , or similar chemistries.
  • This forms pillars 1507 on top of the first layer 1502 .
  • the pillars 1507 comprise the etch block material 1506 and a portion of the second layer 1503 .
  • the first layer 1502 is etched to provide the structure of FIG. 1511 .
  • the first layer 1502 is etched using ion milling. Ion milling can involve directing ions (e.g., Ar+) at a surface, in some cases under an applied electric field that directs the ions to the surface. In an example, the first layer 1502 is etched using a reactive-ion etching with Ar. This can permit the first layer 1502 to be etched at a higher rate than the pillars 1507 . Etching the first layer 1502 selectively with respect to the pillars 1507 transfers the pattern of holes 1505 to the first layer 1502 . This provides a pattern of pillars 1507 comprising the etch block material 1506 and portions of the second layer 1503 and first layer 1502 , as shown in FIG. 1511 .
  • Ion milling can involve directing ions (e.g., Ar+) at a surface, in some cases under an applied electric field that directs the ions to the surface.
  • the first layer 1502 is etched using a reactive-ion etching with Ar. This can
  • the substrate 1501 is exposed to an etching chemistry to remove the etch block material 1506 and the second layer 1503 from the pillars 1507 .
  • the particles 1508 are distributed in a pattern that may be determined by the pattern of holes 1505 .
  • the etching chemistry can be an acid etch, such as HF or HI.
  • the catalyst metal is then used to catalytically etch the substrate 1501 to form holes 1509 in the substrate 1501 .
  • the holes 1509 may be in a pattern that is determined by the pattern of holes 1505 .
  • the substrate 1501 can be etched by exposing the catalyst metal of the particles 1508 to an oxidizing agent and a chemical etchant, such as H 2 O 2 and HF, respectively.
  • a potential bias is applied across the substrate 1501 during etching, as described elsewhere herein (e.g., FIG. 12 and corresponding text).
  • the pattern of holes 1505 and the dimensions of the holes can be selected to provide a predetermined distribution of holes 1509 in the substrate 1501 .
  • the pattern of holes 1505 can be monodisperse, which can provide a pattern of holes 1509 in the substrate 1501 that is monodisperse.
  • the holes 1509 can have aspect ratios of at least about 1.5:1, or 2:1, or 5:1, or 10:1, or 20:1, or 50:1, or 100:1, or 1000:1, or 5,000:1, or 10,000:1, or 100,000:1, or 1,000,000:1, or 10,000,000:1, or 100,000,000:1, or more.
  • the aspect ratios can be provided by regulating the etching rate, etching time and directionality of the substrate 1501 .
  • the etch block material 1506 is precluded to form a pattern of wires in the substrate 1501 .
  • the exposed second layer 1503 can be etched down to the first layer 1502 using a selective anisotropic etch, such as, for example, a plasma etch with CF 4 , CHF 3 , C 4 F 8 , or similar chemistries.
  • the first layer 1502 is etched down to the substrate 1501 .
  • the first layer 1502 is etched using ion milling, as described above. This provides a pattern of holes in the first layer 1502 .
  • Any photoresist or material of the second layer 1503 can be removed, such as using CMP or a plasma comprising trifluoromethane.
  • the pattern of holes in the first layer 1502 can then exposed to an oxidizing agent (e.g., H 2 O 2 ) and a chemical etchant (e.g., HF, HI, HBr, or HCl) to form wires from the substrate 1501 .
  • the wires can be nanowires.
  • the chemical etchant is combined with a salt, such as KF or NaCl, which can change the concentration of a solution containing the salt.
  • a salt such as KF or NaCl
  • a salt can be selected to complement the chemical etchant. For example, if the chemical etchant is HF, the salt can be KF, and if the chemical etchant is HCl, the salt can be NaCl.
  • the concentration of the chemical etchant with respect to the oxidizing agent can be varied during etching.
  • concentration of hydrofluoric acid (HF) and/or hydrogen peroxide (H 2 O 2 ) can be increased or decreased gradually to control etching directions and speed.
  • additives such as fluoride salts, can be added gradually to the etching solution.
  • the etching speed and direction can also be controlled by gradual change of the etching solution temperature during the etching.
  • the addition of a fluoride salt for instance, can enhance etching speed.
  • the decrease of the concentration of the chemical etchant with respect to the oxidizing agent can decrease the etching rate.
  • a pattern of holes or wires may have a pitch (e.g., center-to-center spacing between adjacent holes or wires) that is less than or equal to about 5000 nanometers (nm), or 1000 nm, or 500 nm, or 400 nm, or 300 nm, or 200 nm, or 100 nm, or 50 nm, or 40 nm, or 30 nm, or 20 nm, or 15 nm, or 10 nm, or 5 nm, or less.
  • Exposed surfaces of each of holes or wires can have a roughness, as measured by transmission electron microscopy (TEM), between about 0.5 nm and 50 nm, or 1 nm and 20 nm, or 1 nm and 10 nm.
  • TEM transmission electron microscopy
  • At least a fraction of a catalyst material may be deposited on the exposed surfaces of holes or wires. This may be the case if, for example, a residual amount of the metallic materials (or residue) remain after removal of the catalyst material.
  • the fraction of metallic material adsorbed on the exposed surfaces of the holes or wires, taken against the number of surface atoms on the exposed surfaces is at least about 0.000001%, 0.00001%, 0.0001%, 0.001%, 0.01%, 0.1%, 1%, 5%, 10%, 15%, or 20%, as measured by x-ray photoelectron spectroscopy (XPS).
  • the fraction of metallic material adsorbed on the exposed surfaces of the holes or wires, taken against the number of surface atoms on the exposed surfaces is at most about 0.000001%, 0.00001%, 0.0001%, 0.001%, 0.01%, 0.1%, 1%, 5%, 10%, 15%, 20%, or 25%, as measured by XPS. In some situations, the fraction of metallic material adsorbed on exposed surfaces of the holes or wires, taken against the number of surface atoms on the exposed surfaces, is between about 0.000001% and 25%, as measured by XPS.
  • Substrates comprising a pattern of holes or wires can be chemically doped p-type or n-type and can be employed for use as thermoelectric elements. Substrates can be doped p-type or n-type subsequent to forming holes in or wires from the substrates, before forming the holes or wires, or while forming the holes or wires.
  • a sacrificial metal layer can be deposited on the substrate (e.g., silicon, silicon germanium, etc.) surface as an initial step. Then, a layer of a photoresist is provided adjacent to the sacrificial metal layer and a template is formed through the layer of the photoresist through, for example, nano-imprinting, block copolymer lithography, photolithography, e-beam lithography, etc. See, e.g., PCT/US2013/021900 to Boukai et al, which is entirely incorporated herein by reference for all purposes. This exposes portions of the sacrificial metal layer.
  • a reactive ion etch is performed to remove exposed portions of the sacrificial metal sheet to expose portions of the substrate.
  • a layer of an etching material is then deposited on exposed portions of the substrate, and the remainder of the sacrificial metal layer is removed by a selective wet etch that may not substantially etch the etching material.
  • the etching material is exposed to an oxidizing agent and a chemical etchant to form holes in the substrate.
  • the sacrificial metal layer can be precluded.
  • a layer of a photoresist can be deposited adjacent to a substrate and exposed to define a pattern of holes. Exposed portions of the photoresist can be removed (e.g., by a wash) to provide holes in the photoresist that expose portions of the substrate. An etching material can then be deposited on exposed portions of the substrate. The photoresist can then be removed (e.g., with a solvent or an ozone or oxygen containing plasma). In some examples, removal of the photoresist can be accelerated by partial removal of the photoresist, such as by exposure to ozone or oxygen-containing plasma, which can reduce liftoff times from several hours to minutes or seconds.
  • the etching material can then be exposed to an oxidizing agent and a chemical etchant to form holes in the substrate.
  • an electrical potential e.g., negative potential
  • an electrical potential can be applied across the substrate.
  • Another aspect of the present disclosure provides methods for fabricating metal catalyst particles adjacent to the surface of a semiconductor substrate (e.g., silicon), which can be used to form holes in, or wires from, the semiconductor substrate.
  • a semiconductor substrate e.g., silicon
  • a polymer film is provided adjacent to the semiconductor substrate.
  • the polymer film can be deposited or spin coated onto the semiconductor surface.
  • the polymer film can be as described above or elsewhere herein.
  • a pre-patterned mold with nanoscale features is pressed against the polymer film.
  • the pre-patterned mold can include a pattern of pillars or holes.
  • the pre-patterned mold can be brought in contact with the polymer film and pressed against the polymer film to deliver the pattern of features to the polymer film.
  • the mold can deform the polymer film only where the polymer film is in contact with the nanoscale features. This forms a pattern of features corresponding to the mold in the polymer film.
  • An inverse replica of the mold can be transferred to the polymer surface after the mold is removed.
  • the patterned polymer film can expose the substrate.
  • the patterned polymer film includes holes that expose the substrate.
  • the patterned polymer film includes wires and exposed portions of the substrate in-between the wires.
  • the polymer replica can be used as a lift-off resist to form a pattern of metal catalysts for subsequent etching into the semiconductor substrate or as the masking metal for an ion milling procedure, as described above or elsewhere herein.
  • an etching material e.g., silver
  • a plasma such as a plasma comprising trifluoromethane. This leaves the etching material as particles adjacent to the substrate.
  • the etching material is exposed to an oxidizing agent and a chemical etchant to catalytically etch the substrate to form holes in the substrate.
  • the holes can be nanoholes.
  • the polymer film includes wires.
  • An etching material is deposited over the polymer film and exposed portions of the substrate.
  • the polymer film is then removed (e.g., by CMP) and the etching material is exposed to an oxidizing agent and a chemical etchant to catalytically etch the substrate to form wires from the substrate.
  • the wires can be nanowires.
  • an electrical potential can be applied to the substrate to regulate the etch rate of the substrate.
  • the application of a potential across the substrate can etch the substrate at an etch rate of at least about 0.1 nanometers (nm)/second (s), 0.5 nm/s, 1 nm/s, 2 nm/s, 3 nm/s, 4 nm/s, 5 nm/s, 6 nm/s, 7 nm/s, 8 nm/s, 9 nm/s, 10 nm/s, 20 nm/s, 30 nm/s, 40 nm/s, 50 nm/s, 100 nm/s, 1000 nm/s, or 10,000 nm/s at 25° C.
  • the etch rate may be lower at elevated temperatures.
  • the potential can be, for example, at least about ⁇ 0.01 V, ⁇ 0.02 V, ⁇ 0.03 V, ⁇ 0.04 V, ⁇ 0.05 V, ⁇ 0.06 V, ⁇ 0.07 V, ⁇ 0.08 V, ⁇ 0.09 V, ⁇ 0.1 V, ⁇ 0.2 V, ⁇ 0.3 V, ⁇ 0.4 V, ⁇ 0.5 V, ⁇ 0.6 V, ⁇ 0.7 V, ⁇ 0.8 V, ⁇ 0.9 V, ⁇ 1.0 V, ⁇ 2.0 V, ⁇ 3.0 V, ⁇ 4.0 V, ⁇ 5.0 V, ⁇ 10 V, ⁇ 20 V, ⁇ 30 V, ⁇ 40 V, or ⁇ 50 V relative to ground.
  • Methods described herein can be automated with the aid of computer systems having storage locations with machine-executable code implementing the methods provided herein, and one or more processors for executing the machine-executable code.
  • thermoelectric elements are formed at low pressure, such as using a vacuum chamber. In other cases, thermoelectric elements are formed in air. Alternatively, thermoelectric elements can be formed in an inert gas (e.g., N 2 , Ar, He) atmosphere.
  • inert gas e.g., N 2 , Ar, He
  • FIG. 16 shows a computer system (also “system” herein) 1601 programmed or otherwise configured to facilitate the formation of thermoelectric devices of the disclosure.
  • the system 1601 can be programmed or otherwise configured to implement methods described herein.
  • the system 1601 includes a central processing unit (CPU, also “processor” and “computer processor” herein) 1605 , which can be a single core or multi core processor, or a plurality of processors for parallel processing.
  • the system 1601 also includes memory 1610 (e.g., random-access memory, read-only memory, flash memory), electronic storage unit 1615 (e.g., hard disk), communications interface 1620 (e.g., network adapter) for communicating with one or more other systems, and peripheral devices 1625 , such as cache, other memory, data storage and/or electronic display adapters.
  • the memory 1610 , storage unit 1615 , interface 1620 and peripheral devices 1625 are in communication with the CPU 1605 through a communications bus (solid lines), such as a motherboard.
  • the storage unit 1615 can be a data storage unit (or data repository) for storing data.
  • the system 1601 is operatively coupled to a computer network (“network”) 1630 with the aid of the communications interface 1620 .
  • network computer network
  • the network 1630 can be the Internet, an internet and/or extranet, or an intranet and/or extranet that is in communication with the Internet.
  • the network 1630 in some cases is a telecommunication and/or data network.
  • the network 1630 can include one or more computer servers, which can enable distributed computing, such as cloud computing.
  • the network 1630 in some cases, with the aid of the system 1601 , can implement a peer-to-peer network, which may enable devices coupled to the system 1601 to behave as a client or a server.
  • the system 1601 is in communication with a processing system 1635 for forming thermoelectric devices of the disclosure.
  • the processing system 1635 can be configured to implement various operations to form nanostructures (e.g., holes or wires) in a substrate 1640 in the processing system 1635 , such directing an oxidizing agent and a chemical etchant to the substrate, when appropriate, to form holes in, or wires from, the substrate.
  • the processing system 1635 can be in communication with the system 1601 through the network 1630 , or by direct (e.g., wired, wireless) connection.
  • the processing system 1635 is a vacuum chamber.
  • the processing system 1635 is a dry box.
  • the processing system 1635 can include a reaction space for forming nanostructures (e.g., holes or wires) in the substrate 1640 .
  • the reaction space can be in fluid communication with various chemicals for forming the holes or wires.
  • the reaction space is in communication with a source of an oxidizing agent and a source of a chemical etchant.
  • the processing system 1635 can be a deposition system.
  • the processing system 1635 can be configured to perform reactive-ion etching.
  • Methods as described herein can be implemented by way of machine (or computer processor) executable code (or software) stored on an electronic storage location of the system 1601 , such as, for example, on the memory 1610 or electronic storage unit 1615 .
  • the code can be executed by the processor 1605 .
  • the code can be retrieved from the storage unit 1615 and stored on the memory 1610 for ready access by the processor 1605 .
  • the electronic storage unit 1615 can be precluded, and machine-executable instructions are stored on memory 1610 .
  • the code can be pre-compiled and configured for use with a machine have a processer adapted to execute the code, or can be compiled during runtime.
  • the code can be supplied in a programming language that can be selected to enable the code to execute in a pre-compiled or as-compiled fashion.
  • aspects of the systems and methods provided herein can be embodied in programming.
  • Various aspects of the technology may be thought of as “products” or “articles of manufacture” typically in the form of machine (or processor) executable code and/or associated data that is carried on or embodied in a type of machine readable medium.
  • Machine-executable code can be stored on an electronic storage unit, such memory (e.g., read-only memory, random-access memory, flash memory) or a hard disk.
  • “Storage” type media can include any or all of the tangible memory of the computers, processors or the like, or associated modules thereof, such as various semiconductor memories, tape drives, disk drives and the like, which may provide non-transitory storage at any time for the software programming.
  • All or portions of the software may at times be communicated through the Internet or various other telecommunication networks. Such communications, for example, may enable loading of the software from one computer or processor into another, for example, from a management server or host computer into the computer platform of an application server.
  • another type of media that may bear the software elements includes optical, electrical and electromagnetic waves, such as used across physical interfaces between local devices, through wired and optical landline networks and over various air-links.
  • the physical elements that carry such waves, such as wired or wireless links, optical links or the like, also may be considered as media bearing the software.
  • terms such as computer or machine “readable medium” refer to any medium that participates in providing instructions to a processor for execution.
  • a machine readable medium such as computer-executable code
  • a tangible storage medium such as computer-executable code
  • Non-volatile storage media include, for example, optical or magnetic disks, such as any of the storage devices in any computer(s) or the like, such as may be used to implement the databases, etc. shown in the drawings.
  • Volatile storage media include dynamic memory, such as main memory of such a computer platform.
  • Tangible transmission media include coaxial cables; copper wire and fiber optics, including the wires that comprise a bus within a computer system.
  • Carrier-wave transmission media may take the form of electric or electromagnetic signals, or acoustic or light waves such as those generated during radio frequency (RF) and infrared (IR) data communications.
  • RF radio frequency
  • IR infrared
  • Common forms of computer-readable media therefore include for example: a floppy disk, a flexible disk, hard disk, magnetic tape, any other magnetic medium, a CD-ROM, DVD or DVD-ROM, any other optical medium, punch cards paper tape, any other physical storage medium with patterns of holes, a RAM, a ROM, a PROM and EPROM, a FLASH-EPROM, any other memory chip or cartridge, a carrier wave transporting data or instructions, cables or links transporting such a carrier wave, or any other medium from which a computer may read programming code and/or data.
  • Many of these forms of computer readable media may be involved in carrying one or more sequences of one or more instructions to a processor for execution.
  • Methods described herein can be automated with the aid of computer systems having storage locations with machine-executable code implementing the methods provided herein, and a processor for executing the machine-executable code.
  • substrates formed of metallic or insulating (dielectric) materials While various embodiments described herein have made reference to semiconductor substrates, methods described above may be employed for use with other types of substrates, such as substrates formed of metallic or insulating (dielectric) materials.
  • the words ‘comprise,’ ‘comprising,’ and the like are to be construed in an inclusive sense as opposed to an exclusive or exhaustive sense; that is to say, in a sense of ‘including, but not limited to.’ Words using the singular or plural number also include the plural or singular number respectively. Additionally, the words ‘herein,’ ‘hereunder,’ ‘above,’ ‘below,’ and words of similar import refer to this application as a whole and not to any particular portions of this application. When the word ‘or’ is used in reference to a list of two or more items, that word covers all of the following interpretations of the word: any of the items in the list, all of the items in the list and any combination of the items in the list.
  • Devices, systems and methods provided herein may be combined with or modified by other devices, systems and methods, such as devices, systems and/or methods described in U.S. Pat. No. 7,309,830 to Zhang et al., U.S. Patent Publication No. 2006/0032526 to Fukutani et al. U.S. Patent Publication No. 2009/0020148 to Boukai et al., and U.S. patent application Ser. No. 13/550,424 to Boukai et al. (“THERMOELECTRIC DEVICES, SYSTEMS AND METHODS”), each of which is entirely incorporated herein by reference.

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)

Abstract

The present disclosure provides a method for forming a thermoelectric device, comprising providing a semiconductor substrate and providing a first layer of an etching material adjacent to the semiconductor substrate. The etching material facilitates the etching of the semiconductor substrate upon exposure to an oxidizing agent and a chemical etchant. Next, a second layer of a semiconductor oxide is provided adjacent to the first layer, and the second layer is patterned to form a pattern of holes or wires. The second layer and first layer are then sequentially etched to expose portions of the semiconductor substrate. Exposed portions of the semiconductor substrate are then contacted with an oxidizing agent and a chemical etchant to transfer the pattern to the semiconductor substrate.

Description

    CROSS-REFERENCE
  • This application is a continuation of U.S. application Ser. No. 16/865,150, filed May 1, 2020, which is a continuation of U.S. application Ser. No. 16/784,123, filed Feb. 6, 2020, which is a continuation of U.S. application Ser. No. 15/982,672, filed May 17, 2018, which is a continuation application of U.S. application Ser. No. 14/700,082, filed Apr. 29, 2015, now U.S. Pat. No. 10,003,004, which is a continuation of PCT Application No. PCT/US2013/067346, filed Oct. 29, 2013, which claims priority to U.S. Provisional Patent Application Ser. No. 61/720,972, filed Oct. 31, 2012, each of which are incorporated herein by reference in their entirety.
  • BACKGROUND
  • Over 15 Terawatts of heat is lost to the environment annually around the world by heat engines that require petroleum as their primary fuel source. This is because these engines only convert about 30 to 40% of petroleum's chemical energy into useful work. Waste heat generation is an unavoidable consequence of the second law of thermodynamics.
  • The term “thermoelectric effect” encompasses the Seebeck effect, Peltier effect and Thomson effect. Solid-state cooling and power generation based on thermoelectric effects typically employ the Seebeck effect or Peltier effect for power generation and heat pumping. The utility of such conventional thermoelectric devices is, however, typically limited by their low coefficient-of-performance (COP) (for refrigeration applications) or low efficiency (for power generation applications).
  • Thermoelectric device performance may be captured by a so-called thermoelectric figure-of-merit, Z=S2σ/k, where ‘S’ is the Seebeck coefficient, ‘σ’ is the electrical conductivity, and ‘k’ is thermal conductivity. Z is typically employed as the indicator of the COP and the efficiency of thermoelectric devices—that is, COP scales with Z. A dimensionless figure-of-merit, ZT, may be employed to quantify thermoelectric device performance, where ‘T’ can be an average temperature of the hot and the cold sides of the device.
  • Applications of conventional semiconductor thermoelectric coolers are rather limited, as a result of a low figure-of-merit, despite many advantages that they provide over other refrigeration technologies. In cooling, low efficiency of thermoelectric devices made from conventional thermoelectric materials with a small figure-of-merit limits their applications in providing efficient thermoelectric cooling.
  • SUMMARY
  • Recognized herein is a need for enhanced thermoelectric materials and systems and methods for their fabrication.
  • The disclosure provides thermoelectric devices and methods for forming thermoelectric devices. In some embodiments, a thermoelectric device comprises a semiconductor substrate having a mesh (e.g., a plurality of holes) disposed between electrodes of the thermoelectric device. Holes included in the mesh can have dimensions on the order of nanometers to micrometers. In some cases, the holes can be filled with a metallic material, semiconductor, or insulator to provide inclusions. The inclusions can have dimensions on the order of nanometers to micrometers.
  • In some situations, thermoelectric device performance can be dependent on the uniformity of holes defining a mesh. Mesh uniformity can depend, at least in part, on the method used to form the mesh. Provided herein are systems and methods for enabling the formation of a uniform mesh.
  • In some cases, a thermoelectric device is provided having a semiconductor substrate and an array of nanostructures, such as wires (or nanowires) or holes. The nanostructures can have a high aspect ratio, such as at least 10:1, 100:1, 1000:1, 10,000:1, 100,000:1, 1,000,000:1, or higher, and can be monodisperse. In some cases, the nanostructures are anchored to a semiconductor substrate, such as a silicon substrate.
  • An aspect of the disclosure provides a method for forming a thermoelectric device, comprising providing a multi-phase alloy having first solid state material and a second solid state material, wherein the second solid state material is phase separated from the first solid state material into one or more domains of the second solid state material. The second solid state material is then selectively removed in relation to the first solid state material to yield one or more inclusions corresponding to the one or more domains of the second solid state material.
  • Another aspect provides a method for forming a thermoelectric device, comprising providing a mask adjacent to a substrate, the mask having a polymeric mixture. A template having a first pattern is brought in contact with the mask to define a second pattern in the mask, the second pattern comprising holes exposing portions of the substrate. A layer of a metallic material is deposited adjacent to the mask and exposed portions of the substrate. The mask having the layer of metallic material is then removed to provide particles of the metallic material adjacent to the substrate. Inclusions (e.g., holes or cylinders) are then formed in the substrate with the aid of the metallic material.
  • Another aspect provides a method for forming a thermoelectric device, comprising immersing at least a portion of a solid state material in a solution comprising an emulsion of particles of a metallic material; removing the immersed portion of the solid state material from the solution to provide particles of the metallic material adjacent to the substrate; and forming holes or cylinders in the substrate with the aid of the metallic material.
  • Another aspect provides a method for forming a thermoelectric device, comprising providing a photoresist adjacent to a substrate; exposing portions of the photoresist to electromagnetic radiation; removing exposed portions of the photoresist to define a pattern comprising holes in the photoresist, the holes exposing portions of the substrate; depositing a layer of a metallic material adjacent to the photoresist and exposed portions of the substrate; removing the photoresist having the layer of metallic material formed thereon to provide particles of the metallic material adjacent to the substrate; and forming holes or cylinders in the substrate with the aid of the metallic material.
  • Another aspect of the present disclosure provides a method for forming a thermoelectric device, comprising (a) providing a semiconductor substrate; (b) providing a first layer of an etching material adjacent to the semiconductor substrate, wherein the etching material facilitates the etching of the semiconductor substrate upon exposure to an oxidizing agent and a chemical etchant; (c) providing a second layer of a semiconductor oxide adjacent to the first layer; (d) patterning the second layer to form a pattern of holes or wires; (e) sequentially etching the second layer and the first layer to expose portions of the semiconductor substrate; and (f) contacting exposed portions of the semiconductor substrate to an oxidizing agent and a chemical etchant to transfer the pattern to the semiconductor substrate. In an embodiment, (d) comprises forming a pattern of holes. In another embodiment, the method further comprises, between (c) and (d): providing a third layer of an etch block material adjacent to the second layer; and patterning the third layer to form the pattern of holes. In another embodiment, (e) further comprises etching the second and the first layer at a higher rate than the etch block material. In another embodiment, the etch block material comprises one or more of chromium, tungsten, molybdenum, tungsten, titanium and niobium. In another embodiment, the etching layer comprises one or more of gold, silver, platinum, chromium, molybdenum, tungsten and palladium. In another embodiment, the semiconductor substrate is formed of silicon. In another embodiment, the semiconductor substrate is doped n-type or p-type. In another embodiment, (f) further comprises applying a negative potential bias across the semiconductor substrate while contacting exposed portions of the semiconductor substrate to the oxidizing agent and the chemical etchant. In another embodiment, the oxidizing agent is selected from the group consisting of O2, O3, NO2 and H2O2. In another embodiment, the vapor chemical etchant is selected from the group consisting of HF, HCl, HBr and HI. In another embodiment, in (e), the second layer and the first layer are etched by exposing portions of the second layer and the first layer to energized ions. In another embodiment, in (e), the second layer and the first layer are etched by reactive-ion etching. In another embodiment, the method further comprises doping the semiconductor substrate n-type or p-type subsequent to (f). In another embodiment, the semiconductor substrate is doped n-type or p-type prior to (f). In another embodiment, (f) further comprises forming holes in or wires from the semiconductor substrate, which holes or wires have aspect ratios of at least about 100-to-1. In another embodiment, (f) further comprises forming holes in or wires from the semiconductor substrate, which holes or wires have aspect ratios of at least about 100-to-1. In another embodiment, (f) is performed while applying an electrical potential to the semiconductor substrate. In another embodiment, (f) is performed without an electrical potential applied to the semiconductor substrate. In another embodiment, in (f) the semiconductor substrate is etched at a rate of at least about 0.1 nanometers/second.
  • Another aspect of the present disclosure provides a method for forming a thermoelectric device, comprising: bringing a first semiconductor substrate adjacent to a second semiconductor substrate; and bonding the first semiconductor substrate to the second semiconductor substrate, wherein each of the first and second semiconductor substrates includes holes or wires having aspect ratios of at least about 10-to-1. In an embodiment, the aspect ratios are at least about 100-to-1. In another embodiment, the aspect ratios are at least about 1000-to-1. In another embodiment, each of the semiconductor substrates comprises primary and secondary pores at a ratio of at least about 10:1. In another embodiment, the bonding comprises: forming OH groups on a surface of each of the first and second semiconductor substrates; bringing an OH covered surface of the first semiconductor substrate in contact with a surface of the second semiconductor substrate; and applying pressure and/or heat to the first and second semiconductor substrates. In another embodiment, the bonding comprises: providing an intermediate layer between the first and second semiconductor substrates; and pressing the first substrate against the second substrate. In another embodiment, the intermediate layer is layer of a semiconductor oxide. In another embodiment, the bonding comprises applying an electrostatic voltage across the first and second semiconductor substrate. In another embodiment, the first and second semiconductor substrates comprise silicon.
  • Another aspect of the present disclosure provides a method for forming a thermoelectric device, comprising: (a) forming a mask adjacent to a substrate, the mask having three-dimensional structures phase-separated in a polymer matrix; (b) removing the three-dimensional structures, thereby providing a plurality of holes in the polymer matrix, which holes expose portions of the substrate; (c) depositing a layer of a metallic material adjacent to the mask and exposed portions of the substrate; and (d) exposing the substrate to an oxidizing agent and a chemical etchant while applying an electrical potential to the substrate, thereby forming holes in or wires from the substrate, which holes or wires have an aspect ratio of at least about 20:1, wherein surfaces of the substrate exposed by the holes or wires have a roughness between about 0.5 nanometers (nm) and 50 nm across the holes or wires as measured by transmission electron microscopy. In an embodiment, the electrical potential is a negative electrical potential relative to ground. In another embodiment, the oxidizing agent is O2, O3, NO2, H2O2, or any combination thereof. In another embodiment, the chemical etchant is selected from the group consisting of HF, HCl, HBr and HI. In another embodiment, the holes or wires have an aspect ratio of at least about 100-to-1. In another embodiment, the holes or wires have an aspect ratio of at least about 1000-to-1. In another embodiment, the exposing generates primary and secondary holes in the substrate at a ratio of at least about 10:1.
  • Another aspect of the present disclosure provides a method for forming a thermoelectric element, comprising (a) applying an electrical potential to a semiconductor substrate, wherein the semiconductor substrate comprises a layer of a metal catalyst on a surface thereof and (b) contacting the metallic material and the semiconductor substrate with an oxidizing agent and a chemical etchant to form holes in or wires from the semiconductor substrate at an etch rate of at least about 0.1 nanometers/second, wherein the holes or wires have an aspect ratio of at least about 20:1, and wherein surfaces of the substrate exposed by the holes or wires have a roughness between about 0.5 nanometers (nm) and 50 nm across the holes or wires as measured by transmission electron microscopy. In an embodiment, the method further comprises, subsequent to (c), chemically doping the semiconductor substrate with a p-type or n-type chemical dopant.
  • Another aspect of the present disclosure provides machine executable code that, upon execution by a computer processor, implements any of the methods above or elsewhere herein.
  • Another aspect of the present disclosure provides a computer system comprising a computer processor and memory coupled to the computer processor. The memory comprises machine executable code that, upon execution by the computer processor, implements any of the methods above or elsewhere herein.
  • Additional aspects and advantages of the present disclosure will become readily apparent to those skilled in this art from the following detailed description, wherein only illustrative embodiments of the present disclosure are shown and described. As will be realized, the present disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects, all without departing from the disclosure. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
  • INCORPORATION BY REFERENCE
  • All publications, patents, and patent applications mentioned in this specification are herein incorporated by reference to the same extent as if each individual publication, patent, or patent application was specifically and individually indicated to be incorporated by reference.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The novel features of the invention are set forth with particularity in the appended claims. A better understanding of the features and advantages of the present invention will be obtained by reference to the following detailed description that sets forth illustrative embodiments, in which the principles of the invention are utilized, and the accompanying drawings (also “FIG.” and “FIGs.” herein), of which:
  • FIG. 1 shows a thermoelectric device having a plurality of elements;
  • FIG. 2 is a schematic perspective view of a thermoelectric element, in accordance with an embodiment of the present disclosure;
  • FIG. 3 is a schematic top view of the thermoelectric element of FIG. 2, in accordance with an embodiment of the present disclosure;
  • FIG. 4 is a schematic side view of the thermoelectric element of FIGS. 2 and 3, in accordance with an embodiment of the present disclosure;
  • FIG. 5 is a schematic perspective top view of a thermoelectric element, in accordance with an embodiment of the present disclosure;
  • FIG. 6 is a schematic perspective top view of the thermoelectric element of FIG. 5, in accordance with an embodiment of the present disclosure;
  • FIG. 7 is a schematic perspective view of a thermoelectric device comprising elements having an array of wires, in accordance with an embodiment of the present disclosure;
  • FIG. 8 is a schematic perspective view of a thermoelectric device comprising elements having an array of holes, in accordance with an embodiment of the present disclosure;
  • FIG. 9 is a schematic perspective view of a thermoelectric device comprising elements having an array of holes that are oriented perpendicularly with respect to the vector V, in accordance with an embodiment of the present disclosure;
  • FIG. 10 schematically illustrates a semiconductor wafer bonding process, in accordance with an embodiment of the present disclosure;
  • FIG. 11A-11C schematically illustrate a process for catalytically forming an array of holes, in accordance with an embodiment of the present disclosure;
  • FIG. 12 schematically illustrates a method for forming holes in or wires from a semiconductor substrate with (right) or without (left) secondary pores, in accordance with an embodiment of the present disclosure;
  • FIG. 13 schematically illustrates a method for doping a semiconductor substrate subsequent to forming holes in, or wires from, the substrate, in accordance with an embodiment of the present disclosure;
  • FIG. 14 shows a template having three-dimensional structures in a fingerprint pattern, in accordance with an embodiment of the present disclosure;
  • FIGS. 15A-15J shows various stages of an ion milling method for forming a thermoelectric element, in accordance with an embodiment of the present disclosure; and
  • FIG. 16 schematically illustrates a computer system that is programmed or otherwise configured to implement the methods of the disclosure.
  • DETAILED DESCRIPTION
  • While various embodiments of the invention have been shown and described herein, it will be obvious to those skilled in the art that such embodiments are provided by way of example only. Numerous variations, changes, and substitutions may occur to those skilled in the art without departing from the invention. It should be understood that various alternatives to the embodiments of the invention described herein may be employed in practicing the invention.
  • Disclosure of ranges herein includes disclosure of all values and further divided ranges within the entire range, including endpoints given for the ranges.
  • The term “nanostructure,” as used herein, generally refers to structures having a first dimension (e.g., width) along a first axis that is less than about 1 micrometer (“micron”) in size. Along a second axis orthogonal to the first axis, such nanostructures can have a second dimension from nanometers or smaller to microns, millimeters or larger. In some cases, the dimension (e.g., width) is less than about 1000 nanometers (“nm”), or 500 nm, or 100 nm, or 50 nm, or smaller. Nanostructures can include holes formed in a substrate material. The holes can form a mesh having an array of holes. In other cases, nanostructure can include rod-like structures, such as wires, cylinders or box-like structure. The rod-like structures can have circular, elliptical, triangular, square, rectangular, pentagonal, hexagonal, heptagonal, octagonal or nonagonal, or other cross-sections.
  • The term “nanohole,” as used herein, generally refers to a hole, filled or unfilled, having a width or diameter less than or equal to about 1000 nanometers (“nm”), or 500 nm, or 100 nm, or 50 nm, or smaller. A nanohole filled with a metallic, semiconductor, or insulating material can be referred to as a “nanoinclusion.”
  • The term “nanowire,” as used herein, generally refers to a wire or other elongate structure having a width or diameter that is less than or equal to about 1000 nm, or 500 nm, or 100 nm, or 50 nm, or smaller.
  • The term “n-type,” as used herein, generally refers to a material that is chemically doped (“doped”) with an n-type dopant. For instance, silicon can be doped n-type using phosphorous or arsenic.
  • The term “p-type,” as used herein, generally refers to a material that is doped with an p-type dopant. For instance, silicon can be doped p-type using boron or aluminum.
  • The term “metallic,” as used herein, generally refers to a substance exhibiting metallic properties. A metallic material can include one or more elemental metals.
  • The term “monodisperse,” as used herein, generally refers to features having shapes, sizes (e.g., widths, cross-sections, volumes) or distributions (e.g., nearest neighbor spacing, center-to-center spacing) that are similar to one another. In some examples, monodisperse features (e.g., holes, wires) have shapes or sizes that deviate from one another by at most about 20%, 15%, 10%, 5%, 4%, 3%, 2%, 1%, 0.5%, or 0.1%. In some cases, monodisperse features are substantially monodisperse.
  • The term “etching material,” as used herein, generally refers to a material that facilitates the etching of substrate (e.g., semiconductor substrate) adjacent to the etching material. In some examples, an etching material catalyzes the etching of a substrate upon exposure of the etching material to an oxidizing agent and a chemical etchant. The term “etching layer,” as used herein, generally refers to a layer that comprises an etching material. Examples of etching materials include silver, platinum, chromium, molybdenum, tungsten, osmium, iridium, rhodium, ruthenium, palladium, copper, nickel and other metals (e.g., noble metals), or any combination thereof, or any non-noble metal that can catalyze the decomposition of a chemical oxidant, such as, for example, copper, nickel, or combinations thereof.
  • The term “etch block material,” as used herein, generally refers to a material that blocks or otherwise impedes the etching of a substrate adjacent to the etch block material. An etch block material may provide a substrate etch rate that is reduced, or in some cases substantially reduced, in relation to a substrate etch rate associated with an etching material. The term “etch block layer,” as used herein, generally refers to a layer that comprises an etch block material. An etch block material can have an etch rate that is lower than that of an etching material.
  • The term “reaction space,” as used herein, generally refers to any environment suitable for the formation of a thermoelectric device or a component of the thermoelectric device. A reaction space can be suitable for the deposition of a material film or thin film adjacent to a substrate, or the measurement of the physical characteristics of the material film or thin film. A reaction space may include a chamber, which may be a chamber in a system having a plurality chambers. The system may include a plurality of fluidically separated (or isolated) chambers. The system may include multiple reactions spaces, with each reaction space being fluidically separated from another reaction space. A reaction space may be suitable for conducting measurements on a substrate or a thin film formed adjacent to the substrate.
  • The term “adjacent” or “adjacent to,” as used herein, includes ‘next to’, ‘adjoining’, ‘in contact with’, and ‘in proximity to’. In some instances, adjacent components are separated from one another by one or more intervening layers. The one or more intervening layers may have a thickness less than about 10 micrometers (“microns”), 1 micron, 500 nanometers (“nm”), 100 nm, 50 nm, 10 nm, 1 nm, 0.5 nm or less. For example, a first layer adjacent to a second layer can be in direct contact with the second layer. As another example, a first layer adjacent to a second layer can be separated from the second layer by at least a third layer.
  • Thermoelectric Elements, Devices and Systems
  • The present disclosure provides thermoelectric elements, devices and systems that can be employed for use in various applications, such as heating and/or cooling applications, or power generation. Thermoelectric devices of the present disclosure have various non-limiting advantages and benefits, such as substantially high aspect ratios, uniformity of holes or wires, and figure-of-merit, ZT, that can be suitable for optimum thermoelectric device performance. With respect to the figure-of-merit, Z can be an indicator of coefficient-of-performance (COP) and the efficiency of a thermoelectric device, and T can be an average temperature of the hot and the cold sides of the thermoelectric device. In some embodiments, the figure-of-merit (ZT) of a thermoelectric element or thermoelectric device is at least about 0.01, 0.1, 0.2, 0.3, 0.4, 0.5, 0.6, 0.7, 0.8, 0.9, 1.0, 1.1, 1.2, 1.3, 1.4, 1.5, 1.6, 1.7, 1.8, 1.9, 2.0, 2.1, 2.2, 2.3, 2.4, 2.5, 2.6, 2.7, 2.8, 2.9, or 3.0. In some case, the figure-of-merit is between about 0.01 and 3, or 0.1 and 2.5, or 0.5 and 2.0.
  • Thermoelectric devices of the present disclosure can have electrodes each comprising an array of nanostructures (e.g., holes or wires). The array of nanostructures can include a plurality of holes or elongate structures, such as wires (e.g., nanowires). Methods for forming the array of nanostructures are provided elsewhere herein.
  • FIG. 1 shows a thermoelectric device 100, in accordance with an embodiment of the invention. The thermoelectric device 100 includes n-type 101 and p-type 102 elements disposed between a first set of electrodes 103 and a second set of electrodes 104 of the thermoelectric device 100. The first set of electrodes 103 connects adjacent n-type 101 and p-type elements, as illustrated.
  • The electrodes 103 and 104 are in contact with a hot side material 105 and a cold side material 106 respectively. In some embodiments, the hot side material 105 and cold side material 106 are electrically insulating but thermally conductive. The application of an electrical potential to the electrodes 103 and 104 leads to the flow of current, which generates a temperature gradient (ΔT) across the thermoelectric device 100. The temperature gradient (ΔT) extends from a first temperature (average), T1, at the hot side material 105 to a second temperature (average), T2, at the cold side material 106, where T1>T2. The temperature gradient can be used for heating and cooling purposes.
  • The n-type 101 and p-type 102 elements of the thermoelectric device 100 can be formed of structures having dimensions from nanometers to micrometers, such as, e.g., nanostructures. In some situations, the nanostructures are holes or inclusions, which can be provided in an array of holes (i.e., mesh). In other situations, the nanostructures are rod-like structures, such as nanowires. In some cases, the rod-like structures are laterally separated from one another.
  • In some cases, the n-type 101 and/or p-type 102 elements are formed of an array of wires or holes oriented along the direction of the temperature gradient. That is, the wires extend from the first set of electrodes 103 to the second set of electrodes 104. In other cases, the n-type 101 and/or p-type 102 elements are formed of an array of holes oriented along a direction that is angled between about 0° and 90° in relation to the temperature gradient. In an example, the array of holes is orthogonal to the temperature gradient. The holes or wires, in some cases, have dimensions on the order of nanometers to micrometers. In some cases, holes can define a nanomesh.
  • FIG. 2 is a schematic perspective view of a thermoelectric element 200 having an array of holes 201 (select holes circled), in accordance with an embodiment of the present disclosure. The array of holes can be referred to as a “nanomesh” herein. FIGS. 3 and 4 are perspective top and side views of the thermoelectric element 200. The element 200 can be an n-type or p-type element, as described elsewhere herein. The array of holes 201 includes individual holes 201 a that can have widths from several nanometers or less up to microns, millimeters or more. In some embodiments, the holes have widths (or diameters, if circular) (“d”) between about 1 nm and 500 nm, or 5 nm and 100 nm, or 10 nm and 30 nm. The holes can have lengths (“L”) from about several nanometers or less up to microns, millimeters or more. In some embodiments, the holes have lengths between about 0.5 microns and 1 centimeter, or 1 micron and 500 millimeters, or 10 microns and 1 millimeter.
  • The holes 201 a are formed in a substrate 200 a. In some cases, the substrate 200 a is a solid state material, such as e.g., carbon, silicon, germanium, gallium arsenide, aluminum gallium arsenide, silicides, silicon germanium, bismuth telluride, lead telluride, oxides (e.g., SiOx, where ‘x’ is a number greater than zero), gallium nitride and tellurium silver germanium antimony (TAGS) containing alloys. For example, the substrate 200 a can be a Group IV material (e.g., silicon or germanium) or a Group III-V material (e.g., gallium arsenide). The substrate 200 a may be formed of a semiconductor material comprising one or more semiconductors. The semiconductor material can be doped n-type or p-type for n-type or p-type elements, respectively.
  • In some cases, the holes 201 a are filled with a gas, such as He, Ne, Ar, N2, H2, CO2, O2, or a combination thereof. In other cases, the holes 201 a are under vacuum. Alternatively, the holes may be filled (e.g., partially filled or completely filled) with a semiconductor material, an insulating (or dielectric) material, or a gas (e.g., He, Ar, H2, N2, CO2).
  • A first end 202 and second end 203 of the element 200 can be in contact with a substrate having a semiconductor-containing material, such as silicon or a silicide. The substrate can aid in providing an electrical contact to an electrode on each end 202 and 203. Alternatively, the substrate can be precluded, and the first end 202 and second end 203 can be in contact with a first electrode (not shown) and a second electrode (not shown), respectively.
  • In some embodiments, the holes 201 a are substantially monodisperse. Monodisperse holes may have substantially the same size, shape and/or distribution (e.g., cross-sectional distribution). In other embodiments, the holes 201 a are distributed in domains of holes of various sizes, such that the holes 201 a are not necessarily monodisperse. For example, the holes 201 a may be polydisperse. In some situations, the device 200 includes a first set of holes with a first diameter and a second set of holes with a second diameter. The first diameter is larger than the second diameter. In other cases, the device 200 includes two or more sets of holes with different diameters.
  • The holes 201 a can have various packing arrangements. In some cases, the holes 201 a, when viewed from the top (see FIG. 3), have a hexagonal close-packing arrangement.
  • In some embodiments, the holes 201 a in the array of holes 201 have a center-to-center spacing between about 1 nm and 500 nm, or 5 nm and 100 nm, or 10 nm and 30 nm. In some cases, the center-to-center spacing is the same, which may be the case for monodisperse holes 201 a. In other cases, the center-to-center spacing can be different for groups of holes with various diameters and/or arrangements.
  • The dimensions (lengths, widths) and packing arrangement of the holes 201, and the material and doping configuration (e.g., doping concentration) of the element 200 can be selected to effect a predetermined electrical conductivity and thermal conductivity of the element 200, and a thermoelectric device having the element 200. For instance, the diameters and packing configuration of the holes 201 can be selected to minimize the thermal conductivity, and the doping concentration can be selected to maximize the electrical conductivity of the element 200.
  • The array of holes 201 can have an aspect ratio (e.g., the length of the element 200 divided by width of an individual hole 201 a) of at least about 1.5:1, or 2:1, or 5:1, or 10:1, or 20:1, or 50:1, or 100:1, or 1000:1, or 5,000:1, or 10,000:1, or 100,000:1, or 1,000,000:1, or 10,000,000:1, or 100,000,000:1, or more.
  • In some embodiments, thermoelectric elements can include an array of wires. The array of wires can include individual wires that are, for example, rod-like structures.
  • FIG. 5 is a schematic perspective top view of a thermoelectric element 500, in accordance with an embodiment of the present disclosure. FIG. 6 is a schematic perspective top view of the thermoelectric element 500. The thermoelectric element 500 may be used with devices, systems and methods provided herein. The element 500 includes an array of wires 501 having individual wires 501 a. In some embodiments, the wires have widths (or diameters, if circular) (“d”) between about 1 nm and 500 nm, or 5 nm and 100 nm, or 10 nm and 30 nm. The wires can have lengths (“L”) from about several nanometers or less up to microns, millimeters or more. In some embodiments, the wires have lengths between about 0.5 microns and 1 centimeter, or 1 micron and 500 millimeters, or 10 microns and 1 millimeter.
  • In some embodiments, the wires 501 a are substantially monodisperse. Monodisperse wires may have substantially the same size, shape and/or distribution (e.g., cross-sectional distribution). In other embodiments, the wires 501 a are distributed in domains of wires of various sizes, such that the wires 501 a are not necessarily monodisperse. For example, the wires 501 a may be polydisperse.
  • In some embodiments, the wires 501 a in the array of wires 501 have a center-to-center spacing between about 1 nm and 500 nm, or 5 nm and 100 nm, or 10 nm and 30 nm. In some cases, the center-to-center spacing is the same, which may be the case for monodisperse wires 501. In other cases, the center-to-center spacing can be different for groups of wires with various diameters and/or arrangements.
  • In some embodiments, the wires 501 a are formed of a semiconductor material, such as, e.g., silicon, germanium, gallium arsenide, aluminum gallium arsenide, silicide alloys, alloys of silicon germanium, bismuth telluride, lead telluride, oxides (e.g., SiOx, where ‘x’ is a number greater than zero), gallium nitride and tellurium silver germanium antimony (TAGS) containing alloys. The wires 501 a can be doped with an n-type dopant or a p-type dopant.
  • In some embodiments, the wires 501 a are attached to semiconductor substrates at a first end 502 and second end 503 of the element 500. The semiconductor substrates can have the n-type or p-type doping configuration of the individual wires 501 a. In other embodiments, the wires 501 a at the first end 502 and second end 503 are not attached to semiconductor substrates, but can be attached to electrodes. For instance, a first electrode (not shown) can be in electrical contact with the first end 502 and a second electrode can be electrical contact with the second end 503.
  • With reference to FIG. 6, space 504 between the wires 501 a may be filled with a vacuum or various materials. In some embodiments, the wires are laterally separated from one another by an electrically insulating material, such as a silicon dioxide, germanium dioxide, gallium arsenic oxide, spin on glass, and other insulators deposited using, for example, vapor phase deposition, such as chemical vapor deposition or atomic layer deposition. In other embodiments, the wires are laterally separated from one another by vacuum or a gas, such as He, Ne, Ar, N2, H2, CO2, O2, or a combination thereof.
  • The array of wires 501 can have an aspect ratio—length of the element 500 divided by width of an individual wire 501 a—of at least about 1.5:1, or 2:1, or 5:1, or 10:1, or 20:1, or 50:1, or 100:1, or 1000:1, or 5,000:1, or 10,000:1, or 100,000:1, or 1,000,000:1, or 10,000,000:1, or 100,000,000:1, or more. In some cases, the length of the element 500 and the length of an individual wire 501 a are substantially the same.
  • Thermoelectric elements provided herein can be incorporated in thermoelectric devices for use in cooling and/or heating and, in some cases, power generation. In some examples, the device 100 may be used as a power generation device. In an example, the device 100 is used for power generation by providing a temperature gradient across the electrodes and the thermoelectric elements of the device 100.
  • FIG. 7 shows a thermoelectric device 700 having n-type elements 701 and p-type elements 702, in accordance with an embodiment of the present disclosure. The n-type elements 701 and p-type elements 702 each include an array of wires, such as nanowires. An array of wires can include a plurality of wires. The n-type elements 701 include n-type (or n-doped) wires and the p-type elements 702 include p-type wires. The wires can be nanowires or other rod-like structures.
  • Adjacent n-type elements 701 and p-type elements 702 are electrically connected to one another at their ends using electrodes 703 and 704. The device 700 includes a first thermally conductive, electrically insulating layer 705 and a second thermally conductive, electrically insulating layer 706 at opposite ends of the elements 701 and 702.
  • The device 700 includes terminals 707 and 708 that are in electrical communication with the electrodes 703 and 704. The application of an electrical potential across the terminals 707 and 708 generates a flow of electrons and holes in the n-type and p- type elements 701 and 702, respectively, which generates a temperature gradient across the elements 701 and 702. The first thermally conductive, electrically insulating layer 705 is a cold side of the device 700; the second thermally conductive, electrically insulating layer 706 is a hot side of the device 700. The cold side is cooler (i.e., has a lower operating temperature) than the hot side.
  • FIG. 8 shows a thermoelectric device 800 having n-type elements 801 and p-type elements 802, in accordance with an embodiment of the present disclosure. The n-type elements 801 and p-type elements 802 are formed in n-type and p-type semiconductor substrates, respectively. Each substrate can include an array of holes, such as nanoholes. The array of holes each include a plurality of holes. An individual hole can span the length of an n-type or p-type element. The holes can be monodisperse, in which case hole dimensions and center-to-center spacing may be substantially constant. In some cases, the array of holes includes holes with center-to-center spacing and hole dimensions (e.g., widths or diameters) that may be different. In such a case, the holes may not be monodisperse.
  • Select n-type elements 801 and p-type elements 802 are electrically connected to one another at their ends by electrodes 803 and 804. The device 800 includes a first thermally conductive, electrically insulating layer (“first layer”) 805 and a second thermally conductive, electrically insulating layer (“second layer”) 806 at opposite ends of the elements 801 and 802.
  • The device 800 includes terminals 807 and 808 that are in electrical communication with the electrodes 803 and 804. The application of an electrical potential across the terminals 807 and 808 generates the flow of electrons and holes in the n-type and p- type elements 801 and 802, respectively, which generates a temperature gradient across the elements 801 and 802. The first thermally conductive, electrically insulating layer 805 is a cold side of the device 800; the second thermally conductive, electrically insulating layer 806 is a hot side of the device 800. The cold side is cooler (i.e., has a lower operating temperature) than the hot side.
  • The thermoelectric device 800 has a temperature gradient from the second thermally conductive, electrically insulating layer 806 to the first thermally conductive, electrically insulating layer 805. In some cases, the holes are disposed parallel to a vector oriented from the first layer 805 to the second layer 806. In other cases, the holes are disposed at an angle greater than 0° in relation to the vector. For instance, the holes can be disposed at an angle of at least about 1°, 10°, 20°, 30°, 40°, 50°, 60°, 70°, 80°, or 90° in relation to the vector.
  • FIG. 9 shows a thermoelectric device 900 having n-type elements 901 and p-type elements 902, with the elements having holes formed in substrates of the n-type and p-type elements. The holes are oriented perpendicular to a vector (“V”) orthogonal to the electrodes 903 and 904 of the device 900.
  • Wires or holes of thermoelectric elements provided herein may be formed in a substrate and oriented substantially anti-parallel to a support structure, such as an electrode. In some examples, the wires or holes are oriented at an angle greater than 0°, or 10°, or 20°, or 30°, or 40°, or 50°, or 60°, or 70°, or 80°, or 85° in relation to the support structure. In an example, the wires or holes are oriented at an angle of about 90° in relation to the support structure. The electrode may be an electrode of a thermoelectric device. In some cases, wires or holes may be oriented substantially parallel to the electrode.
  • A hole or wire of the disclosure may have a surface roughness that is suitable for optimized thermoelectric device performance. In some cases, the root mean square roughness of a hole or wire is between about 0.1 nm and 50 nm, or 1 nm and 20 nm, or 1 nm and 10 nm. The roughness can be determined by transmission electron microscopy (TEM) or other surface analytical technique, such as atomic force microscopy (AFM) or scanning tunneling microscopy (STM). The surface roughness may be characterized by a surface corrugation.
  • Methods for Forming Thermoelectric Elements
  • The present disclosure provides methods for forming thermoelectric elements, which can be incorporated in thermoelectric devices and systems. Thermoelectric elements can include holes or wires, or a pattern of holes or wires. In some embodiments, holes can be formed on, or wires can be formed from, a substrate. A method for forming a thermoelectric element can comprise defining, with the aid of a metallic material, a pattern to be transferred to the substrate, and catalytically etching the substrate to define the pattern in the substrate.
  • In some embodiments, a method for forming a thermoelectric device having a plurality of holes comprises forming a pattern of holes or wires in a mask, and transferring the pattern of holes or wires to a substrate to form holes or wires in the substrate. Methods for forming masks having a pattern of holes or wires and transferring the pattern to a substrate are provided in PCT/US13/21900 to Boukai et al. (“SYSTEMS AND METHODS FOR FORMING THERMOELECTRIC DEVICES”), which is entirely incorporated herein by reference for all purposes.
  • In an example, a mask is provided adjacent to a substrate. The mask includes three-dimensional structures phase-separated in a polymer matrix. The substrate can be a semiconductor substrate, such as a silicon substrate. The mask is formed by providing a polymeric mixture having a first polymeric material and a second polymeric material adjacent to the substrate, and spin coating the polymeric mixture over the substrate. Next, the polymeric mixture is thermally annealed, upon which annealing the polymeric mixture phase separates into domains of three-dimensional structures (e.g., cylindrical structures) that define a pattern. The three-dimensional structures can include block copolymers (see below). Alternatively, the polymeric mixture can be phase separated by evaporating a solvent. The three-dimensional structures are disposed in a polymeric matrix having the first polymeric material. Next, an array of holes is formed in the substrate by etching the three-dimensional structures to reveal the substrate, and catalytically transferring the array to the substrate to provide an array of holes (or inclusions) in the substrate.
  • The three-dimensional structures can be generally cylindrical in shape. As an alternative, the three-dimensional structure can have other shapes, such as shapes with triangular, square, rectangular, pentagonal, hexagonal, heptagonal, octagonal, or nonagonal, or partial shapes or combinations thereof. In some cases, the three-dimensional structures can have a fingerprint pattern (see FIG. 14), which can comprise elongate three-dimensional structures in various patterns, such as a maze-like pattern.
  • A template can be formed of a copolymer (e.g., block copolymer). In an example, a template is formed by providing a block copolymer and forming an array of cylinders in the block copolymer to define the template. The block copolymer can be a cylinder forming block copolymer, which can provide cylindrical three-dimensional structures, or a lamellar-forming block copolymer, which can provide three-dimensional structures in a fingerprint pattern (see FIG. 14).
  • A template (or mask) can be formed of a first polymeric material and the three-dimensional structures defining a pattern are formed of a second polymeric material. The second polymeric material is embedded in a polymeric matrix comprising the first and second polymeric materials. In some embodiments, the polymeric matrix comprises a block copolymer having the first polymeric material and the second polymeric material. The polymeric matrix can include a multi-block copolymer, such as a di-block copolymer, tri-block copolymer or tetra-block copolymer. In other embodiments, the polymeric matrix comprises homo polymers of the first and second polymeric materials.
  • The first polymeric material can be formed of a material having a molecular weight of at least about 1 kilodalton (kDa), or 2 kDa, or 3 kDa, or 4 kDa, or 5 kDa, or 6 kDa, or 7 kDa, or 8 kDa, or 9 kDa, or 10 kDa, or 20 kDa, or 30 kDa, or 40 kDa, or 50 kDa, or 100 kDa, or 200 kDa, or more. In some situations, the first polymeric material has a molecular weight between about 10 kDa and 80 kDa, or 20 kDa and 60 kDa, or 30 kDa and 50 kDa. In some examples, the first polymeric material is polystyrene.
  • The second polymeric material can be formed of a material having a molecular weight of at least about 1 kDa, or 2 kDa, or 3 kDa, or 4 kDa, or 5 kDa, or 6 kDa, or 7 kDa, or 8 kDa, or 9 kDa, or 10 kDa, or 20 kDa, or 30 kDa, or 40 kDa, or 50 kDa, or 100 kDa, or more. In some situations, the second polymeric material has a molecular weight between about 5 kDa and 40 kDa, or 10 kDa and 30 kDa, or 15 kDa and 25 kDa. In some examples, the second polymeric material is a block copolymer. In some cases, the second polymeric material can be selected from poly(methyl methacrylate) (PMMA), poly(dimethylsiloxane) (PDMS), poly(ethylene oxide) (PEO), poly(4-vinylpyridine) (P4VP), poly(2-vinylpyridine) (P2VP), or mixtures thereof.
  • The second polymeric material can be removed with the aid of an etching chemistry that can be selected based on the material comprising the second polymeric material and, in some cases, the first polymeric material. For example, a second polymeric material formed of PDMS can be etched using hydrogen fluoride. As another example, a second polymeric material formed of PEO can be etched using hydrogen iodide. As another example, PMMA can be etched using acetic acid. Etching chemistries for various polymeric materials can be found at, for example, Silverstein, M. S., Cameron, N. R., & Hillmyer, M. A. (2011), Porous Polymers, New Jersey: John Wiley & Sons, Inc., which is entirely incorporated herein by reference.
  • The template can be used to form a pattern of holes or rod-like structures. An array of holes can be formed in the substrate by providing a metallic material in the holes of the template to define an array of particles (e.g., nanoparticles) adjacent to the substrate. With the aid of the metallic material, the substrate can be etched to form a thermoelectric element having an array of holes. Alternatively, an array of rod-like structure can be formed from the substrate by etching, with the aid of a metallic material, the substrate relative to metallic particles adjacent to the substrate to form a thermoelectric element having an array of rods (or wires).
  • The disclosure provides various methods for forming inclusions (e.g., holes, wires) in or from a substrate, which can subsequently be used as a thermoelectric element (e.g., element 101 of FIG. 1) of a thermoelectric device. The disclosure also provides various methods for forming thermoelectric elements.
  • Wafer Bonding
  • Thermoelectric elements in peltier and power generating modules may require mechanical properties to keep the elements from fracturing under thermal load and the weight of the hot and cold side heat exchangers. This may require thermoelectric elements that are about 1 mm2 in thickness and about 1 mm in length, for example. Semiconductor wafers currently available, however, may have thicknesses from about 10 micrometers (“microns”) to 500 microns and, individually, may not have a mechanical robustness and properties that are suitable for forming thermoelectric elements. A thermoelectric element formed from a semiconductor wafer having a thickness from about 10 microns to 500 microns may exhibit various issues during use, such as, for example, when the temperature gradient or current flow is parallel to the thickness.
  • An aspect of the disclosure provides a method for forming a thermoelectric element by bonding individual thermoelectric elements together. The individual thermoelectric elements may be as described above or elsewhere herein. For instance, the individual thermoelectric elements may have holes (e.g., nanoholes) or wires (e.g., nanowires).
  • Bonding can be accomplished with the aid of wafer bonding approaches, such as direct bonding and indirect bonding. Bonding of semiconductor wafers can allow for stacking of individual (e.g., thinner) thermoelectric elements to form a stack having various thicknesses, such as thicknesses greater than or equal to about 0.01 micrometers (“micron”), 0.1 microns, 0.5 microns, 1 micron, 10 microns, 100 microns, 1 millimeter. In some cases, a plurality of semiconductor wafers can be bonded or otherwise mechanically coupled to one another to form a thermoelectric element of a desired or otherwise predetermined thickness.
  • FIG. 10 shows a method for forming a thermoelectric element (TE) from a plurality of individual thermoelectric elements having thicknesses of about 100 microns. In the illustrated example, five individual thermoelectric elements are bonded together to form a thermoelectric element stack having a thickness of about 500 microns.
  • Adjacent thermoelectric elements in the stack can be bonded together via direct bonding, indirect bonding, or anodic bonding. A direct bonding technique can include pre-treating a semiconductor wafer (e.g., silicon wafer) by cleaning the wafer in an oxidizing plasma (e.g., O2 plasma, NO2 plasma, H2O2 plasma or O3 plasma) or a wet chemical, such as piranha (e.g., sulfuric acid and hydrogen peroxide), to form —OH (e.g., silanol) groups on the surface of the semiconductor wafer. Next, adjacent semiconductor wafers are pressed together and subsequently heated to a temperature between about 150° C. and 1000° C. for at least about 10 minutes, 30 minutes, 1 hour, 2 hours, 3 hours, 4 hours, 5 hours, 6 hours, 12 hours, or more. During heating, the OH can polymerize into Si—O—Si bonds between the two wafers, thereby bonding adjacent wafers together. As an alternative or in conjunction with heating, pressure can be applied to press the wafers together. Adjacent wafers can be pressed together at a pressure that is greater than or equal to about 1 atm, 2 atm, 3 atm, 4 atm, 5 atm, 10 atm, 100 atm, 1000 atm, 10,000 atm, in some cases while the wafers are heated at a temperature between about 150° C. and 1000° C.
  • In indirect bonding, an intermediate later between adjacent wafers can be used to bond the wafers together. The intermediate layer can include a semiconductor oxide. In an example, a thin layer of spin-on glass is drop-cast onto one semiconductor (e.g., silicon) wafer and pressed onto an adjacent semiconductor wafer. Pressure and heat can then be applied to the two wafers for at least about 10 minutes, 30 minutes, 1 hour, 2 hours, 3 hours, 4 hours, 5 hours, 6 hours, 12 hours, or more. Adjacent wafers can be pressed together at a pressure that is greater than or equal to about 1 atm, 2 atm, 3 atm, 4 atm, 5 atm, 10 atm, 100 atm, 1000 atm, 10,000 atm, while the wafers are heated at a temperature between about 100° C. and 1000° C. Adjacent wafers can be pressed together in an inert (e.g., N2, Ar, or He) environment or under vacuum. This may result in a strong bond between the wafers.
  • Spin on glass (SOG) is a mixture of SiO2 (or other semiconductor oxide) and dopants (e.g., boron or phosphorous) that is suspended in a solvent solution. The SOG can be applied to a clean wafer by spin-coating, in a manner similar to the application of a photoresist. The SOG can be a dopant source for the wafer. When an SOG is applied to the wafer, the dopant from the SOG can deposit on the surface of the wafer. Subsequent heat can drive the dopant into the wafer.
  • In anodic bonding, an electrostatic voltage is used to bond adjacent wafers together. In an example, two semiconductor (e.g., silicon) wafers are cleaned (e.g., with the aid of piranha) and an electrostatic voltage is supplied between the two wafers at an elevated temperature to bond the wafers together. The elevated temperature can be between about 100° C. and 1000° C. The electrostatic voltage can be applied using electrodes disposed on opposite surfaces of the wafers, such as a top surface of a first wafer and a bottom surface of a second wafer. The electrostatic voltage can be in the range of about 1 V and 1000 V, or 10 V and 500 V, or 20 V and 200 V.
  • Wafer bonding can include a combination of direct bonding, indirect bonding and anodic bonding. For example, wafers may be bonded using an intermediate layer while applying electrostatic voltage across the wafers when they are brought in contact with, and pressed against, the intermediate layer.
  • The individual wafers of FIG. 10 may include nanostructures, such as holes or wires. The nanostructures can be formed in the wafers before bonding the wafers together. As an alternative, the nanostructures may be formed in the stack of wafers during wafer bonding or after the wafers have been bonded together.
  • Bonding methods provides herein can permit the formation of thermoelectric elements from thinner thermoelectric elements. In some examples, a thermoelectric element can include a stack of individual thermoelectric elements having at least 2, 3, 4, 5, 6, 7, 8, 9, 10, 20, 30, 40, 50, 60, 70, 80, 90, 100, 1000, or 10,000, with adjacent thermoelectric elements bonded together as described herein.
  • Cathodic Protection
  • Another aspect of the disclosure provides methods for the cathodic protection of semiconductors undergoing metal assisted etching to prevent porosity. Cathodic protection can permit the formation of thermoelectric elements with a desired or otherwise predetermined porosity.
  • A semiconductor wafer may be used to form a pattern of nanostructures (e.g., holes or wires) by catalytically etching the semiconductor substrate. In some examples, the semiconductor wafer is formed of silicon. FIGS. 11A-11C schematically illustrate a process for catalytically etching a substrate. The illustrated process can be applied to various semiconductor materials, such as, for example, silicon. In FIG. 11A, with a silver catalyst deposited on a silicon substrate, the silicon substrate and the catalyst are exposed to an oxidizing agent, such as hydrogen peroxide (H2O2), to form silicon dioxide, which is then contact with a chemical etchant, such as hydrofluoric acid (HF), to remove the silicon dioxide (FIG. 11B). Further exposure of the silicon substrate and the catalyst to the oxidizing agent and the chemical etchant forms an array of holes in the silicon substrate, as shown in FIG. 11C. In some situations, the silicon substrate and the catalyst are simultaneously contacted with the oxidizing agent and the chemical etchant, while in other situations the silicon substrate and the catalyst are alternately and sequentially contacted with the oxidizing agent and the chemical etchant.
  • A semiconductor substrate can be catalytically etched by applying an electrical potential to the substrate, such as using electrodes adjacent to opposing surfaces of the substrate. The potential can be, for example, at least about −0.01 V, −0.02 V, −0.03 V, −0.04 V, −0.05 V, −0.06 V, −0.07 V, −0.08 V, −0.09 V, −0.1 V, −0.2 V, −0.3 V, −0.4 V, −0.5 V, −0.6 V, −0.7 V, −0.8 V, −0.9 V, −1.0 V, −2.0 V, −3.0 V, −4.0 V, −5.0 V, −10 V, −20 V, −30 V, −40 V, or −50 V relative to ground. The potential can be direct current (DC) or alternating current (AC), or a combination of DC and AC potentials. The electrical potential can direct an electric field across the substrate. As an alternative, no electrical potential is applied to the substrate during catalytic etching.
  • Various metals can be used to form nanostructures in a substrate. Examples of metals that can be used to form nanostructures include gold, silver, platinum, chromium, molybdenum, tungsten, osmium, iridium, rhodium, ruthenium, palladium, copper, nickel and other metals (e.g., noble metals), or any combination thereof, or any non-noble metal that can catalyze the decomposition of a chemical oxidant, such as, for example, copper, nickel, or combinations thereof.
  • Holes or wires can be formed in a semiconductor substrate using, for example, etching particles of gold, silver, platinum, chromium, molybdenum, tungsten, palladium, other noble metals, or combinations thereof. As an alternative, the particles may include magnetic elements (e.g., Fe, Co, Ni, Gd, Dy, etc) with noble metals. Alternatively, magnetic compounds may be used in combination with noble metals (e.g., AlNiCo, SmCo, NdFeB, etc). In some cases, a trilayer stack of noble metals sandwiching the magnetic element/compound can be used. If an etching particle comprises a magnetic material, catalyzed etching can be performed in the presence of a magnetic field in order to direct the particles.
  • The process of FIGS. 11A-11C may be used to form a pattern of holes or wires in a substrate, such as a semiconductor, insulating or metallic substrate. In the case of a semiconductor substrate, the substrate may be intrinsic or doped with an n-type (e.g., N, P) or p-type (e.g., B, Al) chemical dopant.
  • Metal assisted etching of a semiconductor substrate can produce pores in the substrate near the vicinity of the etched region. The pores can be along the direction of etching to form holes in or wires from the substrate (“primary holes”). In addition, pores may be formed in other directions (“secondary pores”). Such secondary pores may be formed along a direction that is not parallel to the direction of etching. For example, secondary pores can be formed along a direction that is perpendicular to the orientation of the holes or wires. With reference to FIG. 12 (right), during etching using a metal catalyst 1201, porous silicon 1202 is formed in the silicon substrate 1203. The porous silicon 1202 includes secondary pores. Etching of the silicon substrate 1203 also forms primary pores 1204.
  • The porosity of a thermoelectric element, including the density of secondary pores, may be detrimental to the electrical performance of a thermoelectric device, such as, for example, in cases in which the secondary holes are electrically insulating. In some cases, secondary pores may be used to provide a given thermoelectric property. The density of pores (i.e., porosity), including the density of secondary pores, may be controlled with the aid of cathodic protection. Cathodic protection can be performed by supplying electrons to the semiconductor to control etching, including minimizing or preventing the formation of secondary pores.
  • In cathodic protection, a metal assisted etch of a semiconductor (e.g., see FIGS. 11A-11C) can result in etching of the semiconductor below the metal catalyst, but the porosity in the vicinity of the etched region can be controlled (e.g., eliminated) due to the application of a cathodic current to the semiconductor substrate. In FIG. 12 (left), during etching of a semiconductor substrate 1205 using a metal catalyst 1206, a potential or bias (e.g., direct current bias, −V) is applied to the substrate using an underlying electrode 1207. This can result in the semiconductor substrate having an etched pattern of holes or nanowires, depending on the staring metal pattern. The density of primary and secondary pores can be controlled by adjusting the potential bias. In some cases, the semiconductor substrate 1205 includes primary pores but little to no secondary pores, and may thus not be porous. As a result of cathodic protection, the semiconductor retains its electrical performance. In some examples, by employing an applied bias, the porosity observed in FIG. 12 (right) is reduced, if not eliminated.
  • Porosity can be controlled by applying a potential to the semiconductor substrate during metal-assisted etching. The potential can be, for example, at least about −0.01 V, −0.02 V, −0.03 V, −0.04 V, −0.05 V, −0.06 V, −0.07 V, −0.08 V, −0.09 V, −0.1 V, −0.2 V, −0.3 V, −0.4 V, −0.5 V, −0.6 V, −0.7 V, −0.8 V, −0.9 V, −1.0 V, −2.0 V, −3.0 V, −4.0 V, −5.0 V, −10 V, −20 V, −30 V, −40 V, or −50 V relative to ground.
  • The potential can be DC or AC, or a combination of DC and AC potentials. Use of an AC bias with DC offset can provide control over the etch rate using the DC bias and control over ions using the AC bias. The AC bias can alternately enhance and retard the etch rate.
  • During the period in which the substrate is etched, the electrical potential can be constant, varied or pulsed. In an example, the electrical potential is constant during the etching period. In another example, the electrical potential is pulsed on and off during the etching period. In another example, the electrical potential is varied during the etching period, such as varied gradually from a first value to a second value, which second value can be less than or greater than the first value. The electrical potential can then be varied from the second value to the first value, and so on.
  • An electrical potential can be applied with no electrical contact made to the substrate, but with the substrate placed between external conductive plates that have been energized with an external DC bias. The DC bias can be used to direct catalytically generated electron holes to the actively etched front surface or to the back surface of the substrate. This can be used to manipulate the front surface etch rate by directing excess electron holes to the back surface which is sacrificially etched.
  • An electrical potential can be applied continuously or discontinuously while catalytically etching a semiconductor substrate. In some situations, the electrical potential is applied continuously while exposing the substrate and a metal catalyst adjacent to the substrate to the oxidizing agent and the chemical etchant. As an alternative, the electrical potential is applied intermittently while exposing the substrate and a metal catalyst adjacent to the substrate to the oxidizing agent and the chemical etchant. Such intermittent application of the electrical potential can be every at least 0.1 seconds, 1 second, 10 seconds, 30 seconds, 1 minute, or 10 minutes, with gaps in between. During the gaps, an electrical potential is not applied, or the magnitude of the applied potential is decrease to less than or equal to about 80%, 70%, 60%, 50%, 40%, 30%, 20%, 10%, 5%, or 1% of the maximum applied potential (during non-gap periods). The gaps can have durations of at least about 0.1 seconds, 1 second, 10 seconds, 30 seconds, 1 minute, or 10 minutes.
  • The porosity of a semiconductor substrate during etching using an applied potential can provide a substrate having a primary pores to secondary pores at a ratio (primary to secondary) of at least about 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 20, 30, 40, 50, 60, 70, 80, 90, 100, 1000, or 10,000 to 1.
  • In some situations, the application of an electrical potential to a substrate and simultaneous exposure of the substrate to an oxidizing agent and a chemical etchant forms
  • For example, a pattern of metal catalysts (e.g., silver) is formed adjacent to a silicon substrate using the methods described elsewhere herein. Next, a potential of −1 V is applied to the silicon. The metal catalyst is then exposed to an oxidizing agent and a chemical etchant, such as, for example, H2O2 and HF, respectively. This generates holes that are orthogonal to a top surface of the silicon substrate, but little to no secondary holes.
  • In some cases, the bias applied to the semiconductor substrate can be changed during the formation of holes in, or wires from, the substrate to regulate the porosity of the semiconductor substrate, including the density and location of secondary holes in the semiconductor substrate.
  • In some situations, the application of an electrical potential to a semiconductor substrate during catalytic etching can provide for a given etch rate. In some examples, exposing a metallic material adjacent to a semiconductor substrate to an oxidizing agent and a chemical etchant while applying a potential across the semiconductor substrate can etch the substrate at an etch rate of at least about 0.1 nanometers (nm)/second (s), 0.5 nm/s, 1 nm/s, 2 nm/s, 3 nm/s, 4 nm/s, 5 nm/s, 6 nm/s, 7 nm/s, 8 nm/s, 9 nm/s, 10 nm/s, 20 nm/s, 30 nm/s, 40 nm/s, 50 nm/s, 100 nm/s, 1000 nm/s, or 10,000 nm/s at 25° C. In some cases, the etch rate may be lower at elevated temperatures.
  • In an example, a patterned substrate is loaded into reaction space provided with up to five or more electrode connections. One of the electrodes is in ohmic contact with the substrate backside (the working electrode) and is isolated from an etchant electrolyte. Another electrode (the counter electrode) is submerged in the electrolyte but not in direct contact with the substrate, and used to supply current through the electrolyte to the substrate working electrode. Another electrode (the reference electrode) is immersed in the electrolyte and isolated from both the working and counter electrodes, in some cases using a frit, and used to sense the operating potential of the etch cell using a known or predetermined reference standard. Another two or more electrodes may be placed outside the reaction space in order to set up an external electric field.
  • The reaction space can be used in a number of ways. In one approach, the reaction space can be used in a two-electrode configuration by passing an anodic current via the substrate backside through a suitable electrolyte. The electrolyte can be, for example, a liquid mixture containing a diluent, such as water, or a fluoride-containing reagent, such as hydrofluoric acid, or an oxidizer, such as hydrogen peroxide. The electrolyte can include surfactants and/or modifying agents. The working potential can be sensed during anodization using the counter electrode in a three-electrode configuration. The anodization can be performed in the presence of a DC or AC external field using the electrodes placed outside the reaction space.
  • Doping
  • Another aspect of the present disclosure provides methods chemically doping of lightly doped or intrinsic semiconductor wafers (or substrates) after metal-assisted etching. In an example, a lightly doped n-type or p-type silicon substrate or intrinsic silicon substrate can be doped to a higher concentration of an n-type or p-type dopant.
  • With reference to FIG. 13, a lightly doped (e.g., p-type of n-type) or intrinsic semiconductor substrate is initially patterned with a metal and etched using metal assisted etching to make nanowires or a holes in the semiconductor, as described elsewhere herein (see, e.g., FIG. 11A-11C). The semiconductor substrate is then doped with a p-type dopant or an n-type dopant to tune or otherwise adjust the electrical conductivity of the semiconductor substrate. The semiconductor substrate can then be used as a thermoelectric element.
  • In some examples, a semiconductor substrate can be doped by diffusion doping or ion implantation, or modulation doping. During diffusion doping, an n-type chemical precursor (e.g., phosphene, POCl3) or a p-type chemical precursor (e.g., borane, BN, BBr3) from a vapor phase, liquid or solid source can be supplied into a reaction space containing the semiconductor substrate and brought in contact with the semiconductor substrate. As an alternative, or in addition to, the semiconductor substrate can be doped using ion implantation in which dopant atoms are injected into the semiconductor substrate. In an example, during ion implantation, ions of a material (e.g., NH3 or B2H6) are accelerated in an electrical field and impacted into the semiconductor substrate. Another alternative is modulation doping, which can be carried out using by depositing a film containing electrical carriers onto the semiconductor substrate. The film can be deposited by various deposition techniques, such as chemical vapor deposition or physical vapor deposition.
  • In the example of FIG. 13, doping is used to form a p-type (p, p+, p++) or n-type (n, n+, n++) semiconductor substrate following the formation of holes in, or wires from, the substrate.
  • Ion Milling
  • Another aspect of the disclosure provides a metal patterning process for forming nanostructures in a semiconductor (e.g., silicon) substrate by depositing a catalyst metal film adjacent to a semiconductor substrate, defining a pattern of features in the catalyst metal film, and catalytically etching the semiconductor substrate using the catalyst metal film to transfer the pattern to the substrate. Such an approach can be used to form holes in, or wires from, the semiconductor substrate.
  • In some embodiments, in a first operation, a catalyst metal film is deposited on a semiconductor wafer. The semiconductor wafer may be cleaned prior to deposition of the metal film, such as using piranha. Next, a semiconductor oxide (e.g., SiO2) layer is deposited on the metal film. The semiconductor oxide layer can serve as a surface that is amenable to accepting a template having a polymer (see above). The semiconductor oxide layer can also serve as a pattern transfer resist. Next, a template is provided on the silicon oxide layer and a pattern of cylinders is formed in the template. The cylinders may be formed of a block copolymer, as described elsewhere herein. The cylinders are then removed to provide holes in the template. The holes expose the silicon oxide. A masking (or etch block) metal, such as, for example, chromium (Cr), tungsten (W), and/or titanium (Ti), is then deposited in the holes, and the template is removed. Portions of the silicon oxide layer not protected by the masking metal are then removed with the aid of an etching chemistry, such as a selective anisotropic etch (e.g., reactive-ion etching (RIE) plasma etch with CF4, CHF3, C4F8, or similar chemistries). This forms pillars of silicon oxide (e.g., SiO2) atop the catalyst metal film. The pillars can serve as an etch mask for a subsequent ion-milling step—using, for example, RIE plasma etch with Ar—to transfer the pattern into the catalyst metal layer. Next, any remaining silicon oxide is removed by contacting the substrate with an etching chemistry (e.g., HF) to produce a pattern of catalyst metal particles on the semiconductor substrate. The pattern can be subsequently transferred to the semiconductor substrate, as described elsewhere herein (see, e.g., FIGS. 11A-11C). For example, the pattern can be transferred to the semiconductor substrate by exposing the catalyst metal layer to an oxidizing agent and a chemical etchant, such as H2O2 and HF, respectively.
  • In some examples, RIE is used to etch the semiconductor oxide and the catalyst metal layer. RIE can involve generating a plasma of a gas (e.g., Ar) under low pressure (vacuum) by an electromagnetic field to generate high energy ions from the gas, and directing the high energy ions from the plasma to an exposed surface, such as an exposed surface of the semiconductor oxide. The high energy ions can be directed to the surface under an applied electric field.
  • FIG. 15 schematically illustrates a process for forming holes in a semiconductor substrate 1501. FIGS. 15A-15J show various stages of formation of the holes. The holes can be nanoholes. The semiconductor substrate 1501 can be formed of any semiconductor material, such as a Group III-V (e.g., Ga—As) or Group IV (e.g., Si or Ge) semiconductor or combination of semiconductors.
  • With reference to FIG. 15A, the substrate 1501 is initially cleaned. A first layer 1502 of an etching material is then deposited on an exposed surface of the substrate 1501 (FIG. 15B). The etching material can be a catalyst material. The catalyst metal can be selected from any metals described above or elsewhere herein, such as gold, silver, platinum, chromium, molybdenum, tungsten and palladium. The first layer 1502 can be deposited using vapor phase deposition, such as physical vapor deposition (PVD), chemical vapor deposition (CVD), or atomic layer deposition (ALD), or variants thereof, such as plasma enhanced variants.
  • Next, with reference to FIG. 15C, a second layer 1503 of a semiconductor oxide (e.g., silicon oxide) or semiconductor nitride (e.g., silicon nitride) is deposited over the first layer 1502. The second layer 1503 can be deposited using various vapor phase deposition techniques, such as CVD or ALD. In an example, the second layer 1503 is formed of silicon oxide, which can be formed by exposing the first layer 1502 to a silicon source gas (e.g., SiH4) and oxygen source gas (e.g., oxygen) at a substrate temperature of about 400° C.-450° C.
  • In some situations, the second layer 1503 is formed by varying the quantity of silicon source gas and the oxidizing agent. To enhance the adhesion between the first layer 1502 and the second layer 1503, the source feed can be temporarily starved of the oxygen source gas or nitrogen source gas for the first few seconds or minutes of deposition. Alternatively, or in addition to, the silicon source content of the gas feed can be temporarily increased during the same duration. The increased silicon content of the resulting deposited material can enhance the adhesion of the second layer 1503 to the first layer 1502. After the initial deposition, the ratio of the oxygen/nitrogen source feed to the silicon source feed can be restored to a setting for the targeted purpose or property (e.g., stoichiometry, film stress, etc). This approach can form a designed semiconductor oxide or dielectric material that combines preferable adhesion.
  • In some cases, an adhesive metal layer of a more adhesive metal (e.g., titanium, chromium, aluminum), as compared to the metal of the etching material in the first layer 1502, is deposited over the first layer 1502 before depositing the second layer 1503. The second layer 1503 may be formed of a noble metal or an alloy of noble metals. The adhesive metal layer can cap the first layer 1502, and the second layer 1503 is then deposited adjacent to the adhesive metal layer. The adhesive metal layer can provide enhanced contact or adhesion to the second layer 1503.
  • Next, a photoresist layer 1504 is deposited on the second layer 1503 (FIG. 15D) and subsequently patterned (FIG. 15E) to include a pattern of holes 1505. The photoresist can be provided by spin coating the photoresist layer 1504 layer on the second layer 1503. The holes 1505 can be formed by exposing the photoresist layer 1504 to electromagnetic radiation through a pattern (or reticle), and performing a wash to remove exposed portion of the photoresist layer 1504.
  • Next, an etch block material 1506 is deposited in the holes 1505, as shown in FIG. 15F. The etch block material 1506 can be selected such that it is resistive to etching with respect to the material of the second layer 1503. The etch block material 1506 can be a metal, such as chromium, tungsten, molybdenum, tungsten, titanium, niobium, or a combination thereof. The etch block material 1506 can be deposited by vapor phase deposition, such as PVD. Examples of PVD deposition include sputtering. Any etch block material 1506 that may deposit on the photoresist layer 1504 may be removed by an isotropic etch or chemical mechanical planarization (CMP), for example.
  • Next, the photoresist layer 1504 and the second layer 1503 are etched down to the first layer 1502, as shown in FIG. 15G. The photoresist layer 1504 and the second layer 1503 can be etched using a selective anisotropic etch, such as, for example, a plasma etch with CF4, CHF3, C4F8, or similar chemistries. This forms pillars 1507 on top of the first layer 1502. The pillars 1507 comprise the etch block material 1506 and a portion of the second layer 1503. Next, with the pillars serving as an etch mask, the first layer 1502 is etched to provide the structure of FIG. 1511. In some examples, the first layer 1502 is etched using ion milling. Ion milling can involve directing ions (e.g., Ar+) at a surface, in some cases under an applied electric field that directs the ions to the surface. In an example, the first layer 1502 is etched using a reactive-ion etching with Ar. This can permit the first layer 1502 to be etched at a higher rate than the pillars 1507. Etching the first layer 1502 selectively with respect to the pillars 1507 transfers the pattern of holes 1505 to the first layer 1502. This provides a pattern of pillars 1507 comprising the etch block material 1506 and portions of the second layer 1503 and first layer 1502, as shown in FIG. 1511.
  • Next, with reference to FIG. 151, the substrate 1501 is exposed to an etching chemistry to remove the etch block material 1506 and the second layer 1503 from the pillars 1507. This yields particles 1508 of the catalyst metal from the first layer 1502 adjacent to the substrate 1501. The particles 1508 are distributed in a pattern that may be determined by the pattern of holes 1505. The etching chemistry can be an acid etch, such as HF or HI.
  • With reference to FIG. 15J, the catalyst metal is then used to catalytically etch the substrate 1501 to form holes 1509 in the substrate 1501. The holes 1509 may be in a pattern that is determined by the pattern of holes 1505. In some examples, the substrate 1501 can be etched by exposing the catalyst metal of the particles 1508 to an oxidizing agent and a chemical etchant, such as H2O2 and HF, respectively. In some situations, a potential bias is applied across the substrate 1501 during etching, as described elsewhere herein (e.g., FIG. 12 and corresponding text).
  • The pattern of holes 1505 and the dimensions of the holes can be selected to provide a predetermined distribution of holes 1509 in the substrate 1501. The pattern of holes 1505 can be monodisperse, which can provide a pattern of holes 1509 in the substrate 1501 that is monodisperse. The holes 1509 can have aspect ratios of at least about 1.5:1, or 2:1, or 5:1, or 10:1, or 20:1, or 50:1, or 100:1, or 1000:1, or 5,000:1, or 10,000:1, or 100,000:1, or 1,000,000:1, or 10,000,000:1, or 100,000,000:1, or more. The aspect ratios can be provided by regulating the etching rate, etching time and directionality of the substrate 1501.
  • As an alternative, the etch block material 1506 is precluded to form a pattern of wires in the substrate 1501. In some examples, following formation of the photoresist layer 1504 and subsequent formation of holes 1505, the exposed second layer 1503 can be etched down to the first layer 1502 using a selective anisotropic etch, such as, for example, a plasma etch with CF4, CHF3, C4F8, or similar chemistries. Next, the first layer 1502 is etched down to the substrate 1501. In some examples, the first layer 1502 is etched using ion milling, as described above. This provides a pattern of holes in the first layer 1502. Any photoresist or material of the second layer 1503 can be removed, such as using CMP or a plasma comprising trifluoromethane. The pattern of holes in the first layer 1502 can then exposed to an oxidizing agent (e.g., H2O2) and a chemical etchant (e.g., HF, HI, HBr, or HCl) to form wires from the substrate 1501. The wires can be nanowires.
  • In some cases, the chemical etchant is combined with a salt, such as KF or NaCl, which can change the concentration of a solution containing the salt. The addition of a salt can increase etch speed, improve etch depth, and decrease secondary porosity by altering mass transport properties of etch reactants and byproducts. A salt can be selected to complement the chemical etchant. For example, if the chemical etchant is HF, the salt can be KF, and if the chemical etchant is HCl, the salt can be NaCl.
  • The concentration of the chemical etchant with respect to the oxidizing agent can be varied during etching. For example, concentration of hydrofluoric acid (HF) and/or hydrogen peroxide (H2O2) can be increased or decreased gradually to control etching directions and speed. In addition, additives, such as fluoride salts, can be added gradually to the etching solution. The etching speed and direction can also be controlled by gradual change of the etching solution temperature during the etching. The addition of a fluoride salt, for instance, can enhance etching speed. The decrease of the concentration of the chemical etchant with respect to the oxidizing agent can decrease the etching rate.
  • A pattern of holes or wires may have a pitch (e.g., center-to-center spacing between adjacent holes or wires) that is less than or equal to about 5000 nanometers (nm), or 1000 nm, or 500 nm, or 400 nm, or 300 nm, or 200 nm, or 100 nm, or 50 nm, or 40 nm, or 30 nm, or 20 nm, or 15 nm, or 10 nm, or 5 nm, or less. Exposed surfaces of each of holes or wires can have a roughness, as measured by transmission electron microscopy (TEM), between about 0.5 nm and 50 nm, or 1 nm and 20 nm, or 1 nm and 10 nm.
  • At least a fraction of a catalyst material may be deposited on the exposed surfaces of holes or wires. This may be the case if, for example, a residual amount of the metallic materials (or residue) remain after removal of the catalyst material. In some cases, the fraction of metallic material adsorbed on the exposed surfaces of the holes or wires, taken against the number of surface atoms on the exposed surfaces, is at least about 0.000001%, 0.00001%, 0.0001%, 0.001%, 0.01%, 0.1%, 1%, 5%, 10%, 15%, or 20%, as measured by x-ray photoelectron spectroscopy (XPS). In other cases, however, the fraction of metallic material adsorbed on the exposed surfaces of the holes or wires, taken against the number of surface atoms on the exposed surfaces, is at most about 0.000001%, 0.00001%, 0.0001%, 0.001%, 0.01%, 0.1%, 1%, 5%, 10%, 15%, 20%, or 25%, as measured by XPS. In some situations, the fraction of metallic material adsorbed on exposed surfaces of the holes or wires, taken against the number of surface atoms on the exposed surfaces, is between about 0.000001% and 25%, as measured by XPS.
  • Substrates comprising a pattern of holes or wires can be chemically doped p-type or n-type and can be employed for use as thermoelectric elements. Substrates can be doped p-type or n-type subsequent to forming holes in or wires from the substrates, before forming the holes or wires, or while forming the holes or wires.
  • As an alternative, a sacrificial metal layer can be deposited on the substrate (e.g., silicon, silicon germanium, etc.) surface as an initial step. Then, a layer of a photoresist is provided adjacent to the sacrificial metal layer and a template is formed through the layer of the photoresist through, for example, nano-imprinting, block copolymer lithography, photolithography, e-beam lithography, etc. See, e.g., PCT/US2013/021900 to Boukai et al, which is entirely incorporated herein by reference for all purposes. This exposes portions of the sacrificial metal layer. Next, a reactive ion etch is performed to remove exposed portions of the sacrificial metal sheet to expose portions of the substrate. A layer of an etching material is then deposited on exposed portions of the substrate, and the remainder of the sacrificial metal layer is removed by a selective wet etch that may not substantially etch the etching material. Next, the etching material is exposed to an oxidizing agent and a chemical etchant to form holes in the substrate.
  • As an alternative, the sacrificial metal layer can be precluded. A layer of a photoresist can be deposited adjacent to a substrate and exposed to define a pattern of holes. Exposed portions of the photoresist can be removed (e.g., by a wash) to provide holes in the photoresist that expose portions of the substrate. An etching material can then be deposited on exposed portions of the substrate. The photoresist can then be removed (e.g., with a solvent or an ozone or oxygen containing plasma). In some examples, removal of the photoresist can be accelerated by partial removal of the photoresist, such as by exposure to ozone or oxygen-containing plasma, which can reduce liftoff times from several hours to minutes or seconds. The etching material can then be exposed to an oxidizing agent and a chemical etchant to form holes in the substrate. During etching with an oxidizing agent and a chemical etchant, an electrical potential (e.g., negative potential) can be applied across the substrate.
  • Another aspect of the present disclosure provides methods for fabricating metal catalyst particles adjacent to the surface of a semiconductor substrate (e.g., silicon), which can be used to form holes in, or wires from, the semiconductor substrate. In a first step, a polymer film is provided adjacent to the semiconductor substrate. The polymer film can be deposited or spin coated onto the semiconductor surface. The polymer film can be as described above or elsewhere herein.
  • Next, a pre-patterned mold with nanoscale features is pressed against the polymer film. The pre-patterned mold can include a pattern of pillars or holes. The pre-patterned mold can be brought in contact with the polymer film and pressed against the polymer film to deliver the pattern of features to the polymer film. The mold can deform the polymer film only where the polymer film is in contact with the nanoscale features. This forms a pattern of features corresponding to the mold in the polymer film. An inverse replica of the mold can be transferred to the polymer surface after the mold is removed.
  • The patterned polymer film can expose the substrate. In some situations, the patterned polymer film includes holes that expose the substrate. As another example, the patterned polymer film includes wires and exposed portions of the substrate in-between the wires.
  • The polymer replica can be used as a lift-off resist to form a pattern of metal catalysts for subsequent etching into the semiconductor substrate or as the masking metal for an ion milling procedure, as described above or elsewhere herein. In an example, an etching material (e.g., silver) is deposited over the patterned polymer film to provide the etching material over the polymer film and in holes formed in the polymer film. Next, the polymer film and any etching material over the polymer film is removed, such as by CMP or etching using a plasma, such as a plasma comprising trifluoromethane. This leaves the etching material as particles adjacent to the substrate. Next, the etching material is exposed to an oxidizing agent and a chemical etchant to catalytically etch the substrate to form holes in the substrate. The holes can be nanoholes.
  • As an alternative, the polymer film includes wires. An etching material is deposited over the polymer film and exposed portions of the substrate. The polymer film is then removed (e.g., by CMP) and the etching material is exposed to an oxidizing agent and a chemical etchant to catalytically etch the substrate to form wires from the substrate. The wires can be nanowires.
  • While etching the substrate, an electrical potential can be applied to the substrate to regulate the etch rate of the substrate. The application of a potential across the substrate can etch the substrate at an etch rate of at least about 0.1 nanometers (nm)/second (s), 0.5 nm/s, 1 nm/s, 2 nm/s, 3 nm/s, 4 nm/s, 5 nm/s, 6 nm/s, 7 nm/s, 8 nm/s, 9 nm/s, 10 nm/s, 20 nm/s, 30 nm/s, 40 nm/s, 50 nm/s, 100 nm/s, 1000 nm/s, or 10,000 nm/s at 25° C. In some cases, the etch rate may be lower at elevated temperatures. The potential can be, for example, at least about −0.01 V, −0.02 V, −0.03 V, −0.04 V, −0.05 V, −0.06 V, −0.07 V, −0.08 V, −0.09 V, −0.1 V, −0.2 V, −0.3 V, −0.4 V, −0.5 V, −0.6 V, −0.7 V, −0.8 V, −0.9 V, −1.0 V, −2.0 V, −3.0 V, −4.0 V, −5.0 V, −10 V, −20 V, −30 V, −40 V, or −50 V relative to ground.
  • Control Systems
  • Methods described herein can be automated with the aid of computer systems having storage locations with machine-executable code implementing the methods provided herein, and one or more processors for executing the machine-executable code.
  • Methods or the present disclosure can be implemented using systems at low, ambient or high pressure. In some cases, thermoelectric elements are formed at low pressure, such as using a vacuum chamber. In other cases, thermoelectric elements are formed in air. Alternatively, thermoelectric elements can be formed in an inert gas (e.g., N2, Ar, He) atmosphere.
  • FIG. 16 shows a computer system (also “system” herein) 1601 programmed or otherwise configured to facilitate the formation of thermoelectric devices of the disclosure. The system 1601 can be programmed or otherwise configured to implement methods described herein. The system 1601 includes a central processing unit (CPU, also “processor” and “computer processor” herein) 1605, which can be a single core or multi core processor, or a plurality of processors for parallel processing. The system 1601 also includes memory 1610 (e.g., random-access memory, read-only memory, flash memory), electronic storage unit 1615 (e.g., hard disk), communications interface 1620 (e.g., network adapter) for communicating with one or more other systems, and peripheral devices 1625, such as cache, other memory, data storage and/or electronic display adapters. The memory 1610, storage unit 1615, interface 1620 and peripheral devices 1625 are in communication with the CPU 1605 through a communications bus (solid lines), such as a motherboard. The storage unit 1615 can be a data storage unit (or data repository) for storing data. The system 1601 is operatively coupled to a computer network (“network”) 1630 with the aid of the communications interface 1620. The network 1630 can be the Internet, an internet and/or extranet, or an intranet and/or extranet that is in communication with the Internet. The network 1630 in some cases is a telecommunication and/or data network. The network 1630 can include one or more computer servers, which can enable distributed computing, such as cloud computing. The network 1630 in some cases, with the aid of the system 1601, can implement a peer-to-peer network, which may enable devices coupled to the system 1601 to behave as a client or a server.
  • The system 1601 is in communication with a processing system 1635 for forming thermoelectric devices of the disclosure. The processing system 1635 can be configured to implement various operations to form nanostructures (e.g., holes or wires) in a substrate 1640 in the processing system 1635, such directing an oxidizing agent and a chemical etchant to the substrate, when appropriate, to form holes in, or wires from, the substrate. The processing system 1635 can be in communication with the system 1601 through the network 1630, or by direct (e.g., wired, wireless) connection. In an example, the processing system 1635 is a vacuum chamber. In another example, the processing system 1635 is a dry box.
  • The processing system 1635 can include a reaction space for forming nanostructures (e.g., holes or wires) in the substrate 1640. The reaction space can be in fluid communication with various chemicals for forming the holes or wires. For example, the reaction space is in communication with a source of an oxidizing agent and a source of a chemical etchant.
  • The processing system 1635 can be a deposition system. The processing system 1635 can be configured to perform reactive-ion etching.
  • Methods as described herein can be implemented by way of machine (or computer processor) executable code (or software) stored on an electronic storage location of the system 1601, such as, for example, on the memory 1610 or electronic storage unit 1615. During use, the code can be executed by the processor 1605. In some examples, the code can be retrieved from the storage unit 1615 and stored on the memory 1610 for ready access by the processor 1605. In some situations, the electronic storage unit 1615 can be precluded, and machine-executable instructions are stored on memory 1610.
  • The code can be pre-compiled and configured for use with a machine have a processer adapted to execute the code, or can be compiled during runtime. The code can be supplied in a programming language that can be selected to enable the code to execute in a pre-compiled or as-compiled fashion.
  • Aspects of the systems and methods provided herein, such as the system 1601, can be embodied in programming. Various aspects of the technology may be thought of as “products” or “articles of manufacture” typically in the form of machine (or processor) executable code and/or associated data that is carried on or embodied in a type of machine readable medium. Machine-executable code can be stored on an electronic storage unit, such memory (e.g., read-only memory, random-access memory, flash memory) or a hard disk. “Storage” type media can include any or all of the tangible memory of the computers, processors or the like, or associated modules thereof, such as various semiconductor memories, tape drives, disk drives and the like, which may provide non-transitory storage at any time for the software programming. All or portions of the software may at times be communicated through the Internet or various other telecommunication networks. Such communications, for example, may enable loading of the software from one computer or processor into another, for example, from a management server or host computer into the computer platform of an application server. Thus, another type of media that may bear the software elements includes optical, electrical and electromagnetic waves, such as used across physical interfaces between local devices, through wired and optical landline networks and over various air-links. The physical elements that carry such waves, such as wired or wireless links, optical links or the like, also may be considered as media bearing the software. As used herein, unless restricted to non-transitory, tangible “storage” media, terms such as computer or machine “readable medium” refer to any medium that participates in providing instructions to a processor for execution.
  • Hence, a machine readable medium, such as computer-executable code, may take many forms, including but not limited to, a tangible storage medium, a carrier wave medium or physical transmission medium. Non-volatile storage media include, for example, optical or magnetic disks, such as any of the storage devices in any computer(s) or the like, such as may be used to implement the databases, etc. shown in the drawings. Volatile storage media include dynamic memory, such as main memory of such a computer platform. Tangible transmission media include coaxial cables; copper wire and fiber optics, including the wires that comprise a bus within a computer system. Carrier-wave transmission media may take the form of electric or electromagnetic signals, or acoustic or light waves such as those generated during radio frequency (RF) and infrared (IR) data communications. Common forms of computer-readable media therefore include for example: a floppy disk, a flexible disk, hard disk, magnetic tape, any other magnetic medium, a CD-ROM, DVD or DVD-ROM, any other optical medium, punch cards paper tape, any other physical storage medium with patterns of holes, a RAM, a ROM, a PROM and EPROM, a FLASH-EPROM, any other memory chip or cartridge, a carrier wave transporting data or instructions, cables or links transporting such a carrier wave, or any other medium from which a computer may read programming code and/or data. Many of these forms of computer readable media may be involved in carrying one or more sequences of one or more instructions to a processor for execution.
  • Methods described herein can be automated with the aid of computer systems having storage locations with machine-executable code implementing the methods provided herein, and a processor for executing the machine-executable code.
  • While various embodiments described herein have made reference to semiconductor substrates, methods described above may be employed for use with other types of substrates, such as substrates formed of metallic or insulating (dielectric) materials.
  • Unless the context clearly requires otherwise, throughout the description and the claims, the words ‘comprise,’ ‘comprising,’ and the like are to be construed in an inclusive sense as opposed to an exclusive or exhaustive sense; that is to say, in a sense of ‘including, but not limited to.’ Words using the singular or plural number also include the plural or singular number respectively. Additionally, the words ‘herein,’ ‘hereunder,’ ‘above,’ ‘below,’ and words of similar import refer to this application as a whole and not to any particular portions of this application. When the word ‘or’ is used in reference to a list of two or more items, that word covers all of the following interpretations of the word: any of the items in the list, all of the items in the list and any combination of the items in the list.
  • Devices, systems and methods provided herein may be combined with or modified by other devices, systems and methods, such as devices, systems and/or methods described in U.S. Pat. No. 7,309,830 to Zhang et al., U.S. Patent Publication No. 2006/0032526 to Fukutani et al. U.S. Patent Publication No. 2009/0020148 to Boukai et al., and U.S. patent application Ser. No. 13/550,424 to Boukai et al. (“THERMOELECTRIC DEVICES, SYSTEMS AND METHODS”), each of which is entirely incorporated herein by reference.
  • While preferred embodiments of the present invention have been shown and described herein, it will be obvious to those skilled in the art that such embodiments are provided by way of example only. It is not intended that the invention be limited by the specific examples provided within the specification. While the invention has been described with reference to the aforementioned specification, the descriptions and illustrations of the embodiments herein are not meant to be construed in a limiting sense. Numerous variations, changes, and substitutions will now occur to those skilled in the art without departing from the invention. Furthermore, it shall be understood that all aspects of the invention are not limited to the specific depictions, configurations or relative proportions set forth herein which depend upon a variety of conditions and variables. It should be understood that various alternatives to the embodiments of the invention described herein may be employed in practicing the invention. It is therefore contemplated that the invention shall also cover any such alternatives, modifications, variations or equivalents. It is intended that the following claims define the scope of the invention and that methods and structures within the scope of these claims and their equivalents be covered thereby.

Claims (27)

What is claimed is:
1. A method for forming a thermoelectric element having a figure of merit (ZT) that is at least about 0.2, comprising:
(a) providing a chamber comprising a first substrate in contact with a second substrate, wherein said first substrate and said second substrate are disposed between and in electrical communication with a plurality of electrodes; and
(b) using said plurality of electrodes to apply an electrical potential across said first substrate and said second substrate to direct electrical current through said first substrate and said second substrate while applying a pressure of greater than or equal to about 10 atm to said first substrate and said second substrate to form a thermoelectric element comprising a pattern of holes, wherein said thermoelectric element has said ZT that is at least about 0.2.
2. The method of claim 1, wherein said pressure is greater than or equal to about 100 atm.
3. The method of claim 2, wherein said pressure is greater than or equal to about 1000 atm.
4. A method for forming a thermoelectric element having a figure of merit (ZT) that is at least about 0.2, comprising:
(a) providing a chamber comprising a first substrate in contact with a second substrate, wherein said first substrate and said second substrate are disposed between and in electrical communication with a plurality of electrodes; and
(b) using said plurality of electrodes to apply an electrical potential across said first substrate and said second substrate to direct electrical current through said first substrate and said second substrate to form a thermoelectric element comprising a pattern of holes, wherein said thermoelectric element is formed at a temperature from about 100° C. and 1000° C., and wherein said thermoelectric element has a ZT that is at least about 0.2.
5. The method of claim 1, wherein said first substrate or said second substrate comprises one or more members selected from the group consisting of bismuth, antimony, and tellurium.
6. The method of claim 6, wherein each of said first substrate and said second substrate comprises one or more members selected from the group consisting of bismuth, antimony, and tellurium.
7. The method of claim 1, wherein said ZT is at least about 0.5.
8. The method of claim 7, wherein said ZT is at least about 1.
9. The method of claim 8, wherein said ZT is at least about 1.5.
10. The method of claim 1, wherein said first substrate or said second substrate does not include a metallic coating.
11. The method of claim 1, wherein said electrical potential is applied to said first substrate and said second substrate by a direct current.
12. The method of claim 1, wherein said electrical potential is between about 1 volt and 1000 volts.
13. The method of claim 12, wherein said electrical potential is between about 10 volts and 500 volts.
14. The method of claim 13, wherein said electrical potential is between about 20 volts and 200 volts.
15. A method for forming a thermoelectric element having a figure of merit (ZT) that is at least about 0.2, comprising:
(a) providing a chamber comprising a first substrate in contact with a second substrate, wherein said first substrate and said second substrate are disposed between and in electrical communication with a plurality of electrodes, wherein said chamber comprises an inert gas; and
(b) using said plurality of electrodes to apply an electrical potential across said first substrate and said second substrate to direct electrical current through said first substrate and said second substrate to form a thermoelectric element comprising a pattern of holes, wherein said thermoelectric element has a ZT that is at least about 0.2.
16. The method of claim 15, wherein said inert gas comprises nitrogen, argon, or helium.
17. The method of claim 1, wherein said first substrate or said second substrate has a dimension from about 10 micrometers to 500 micrometers.
18. The method of claim 4, wherein said first substrate or said second substrate does not include a metallic coating.
19. The method of claim 4, wherein said electrical potential is applied to said first substrate and said second substrate by a direct current.
20. The method of claim 4, wherein said ZT is at least about 0.5.
21. The method of claim 20, wherein said ZT is at least about 1.
22. The method of claim 21, wherein said ZT is at least about 1.5.
23. The method of claim 15, wherein said first substrate or said second substrate does not include a metallic coating.
24. The method of claim 15, wherein said electrical potential is applied to said first substrate and said second substrate by a direct current.
25. The method of claim 15, wherein said ZT is at least about 0.5.
26. The method of claim 25, wherein said ZT is at least about 1.
27. The method of claim 26, wherein said ZT is at least about 1.5.
US16/924,103 2012-10-31 2020-07-08 Methods for forming thermoelectric elements Abandoned US20210210670A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US16/924,103 US20210210670A1 (en) 2012-10-31 2020-07-08 Methods for forming thermoelectric elements
US17/026,110 US20210242389A1 (en) 2012-10-31 2020-09-18 Methods for forming thermoelectric elements

Applications Claiming Priority (7)

Application Number Priority Date Filing Date Title
US201261720972P 2012-10-31 2012-10-31
PCT/US2013/067346 WO2014070795A1 (en) 2012-10-31 2013-10-29 Methods for forming thermoelectric elements
US14/700,082 US10003004B2 (en) 2012-10-31 2015-04-29 Methods for forming thermoelectric elements
US15/982,672 US20180337320A1 (en) 2012-10-31 2018-05-17 Methods for forming thermoelectric elements
US202016784123A 2020-02-06 2020-02-06
US16/865,150 US20200388743A1 (en) 2012-10-31 2020-05-01 Methods for forming thermoelectric elements
US16/924,103 US20210210670A1 (en) 2012-10-31 2020-07-08 Methods for forming thermoelectric elements

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US16/865,150 Continuation US20200388743A1 (en) 2012-10-31 2020-05-01 Methods for forming thermoelectric elements

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US17/026,110 Continuation US20210242389A1 (en) 2012-10-31 2020-09-18 Methods for forming thermoelectric elements

Publications (1)

Publication Number Publication Date
US20210210670A1 true US20210210670A1 (en) 2021-07-08

Family

ID=50628008

Family Applications (5)

Application Number Title Priority Date Filing Date
US14/700,082 Expired - Fee Related US10003004B2 (en) 2012-10-31 2015-04-29 Methods for forming thermoelectric elements
US15/982,672 Abandoned US20180337320A1 (en) 2012-10-31 2018-05-17 Methods for forming thermoelectric elements
US16/865,150 Abandoned US20200388743A1 (en) 2012-10-31 2020-05-01 Methods for forming thermoelectric elements
US16/924,103 Abandoned US20210210670A1 (en) 2012-10-31 2020-07-08 Methods for forming thermoelectric elements
US17/026,110 Abandoned US20210242389A1 (en) 2012-10-31 2020-09-18 Methods for forming thermoelectric elements

Family Applications Before (3)

Application Number Title Priority Date Filing Date
US14/700,082 Expired - Fee Related US10003004B2 (en) 2012-10-31 2015-04-29 Methods for forming thermoelectric elements
US15/982,672 Abandoned US20180337320A1 (en) 2012-10-31 2018-05-17 Methods for forming thermoelectric elements
US16/865,150 Abandoned US20200388743A1 (en) 2012-10-31 2020-05-01 Methods for forming thermoelectric elements

Family Applications After (1)

Application Number Title Priority Date Filing Date
US17/026,110 Abandoned US20210242389A1 (en) 2012-10-31 2020-09-18 Methods for forming thermoelectric elements

Country Status (2)

Country Link
US (5) US10003004B2 (en)
WO (1) WO2014070795A1 (en)

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9419198B2 (en) 2010-10-22 2016-08-16 California Institute Of Technology Nanomesh phononic structures for low thermal conductivity and thermoelectric energy conversion materials
US9362015B2 (en) 2010-12-16 2016-06-07 The Regents Of The University Of Michigan Silicon-based solar cell with eutectic composition
US20130019918A1 (en) 2011-07-18 2013-01-24 The Regents Of The University Of Michigan Thermoelectric devices, systems and methods
US10205080B2 (en) 2012-01-17 2019-02-12 Matrix Industries, Inc. Systems and methods for forming thermoelectric devices
WO2013149205A1 (en) 2012-03-29 2013-10-03 California Institute Of Technology Phononic structures and related devices and methods
JP6353447B2 (en) 2012-08-17 2018-07-04 マトリックス インダストリーズ,インコーポレイテッド System and method for forming a thermoelectric device
WO2014070795A1 (en) 2012-10-31 2014-05-08 Silicium Energy, Inc. Methods for forming thermoelectric elements
CN106537621B (en) * 2014-03-25 2018-12-07 美特瑞克斯实业公司 Thermoelectric device and system
MY168617A (en) 2014-04-21 2018-11-14 Nippon Micrometal Corp Bonding wire for semiconductor device
MY183371A (en) * 2015-08-12 2021-02-18 Nippon Micrometal Corp Bonding wire for semiconductor device
US20190058103A1 (en) * 2016-01-19 2019-02-21 The Regents Of The University Of Michigan Thermoelectric micro-module with high leg density for energy harvesting and cooling applications
CN109219780A (en) 2016-05-03 2019-01-15 美特瑞克斯实业公司 Thermoelectric device and system
US10396264B2 (en) 2016-11-09 2019-08-27 Advanced Semiconductor Engineering, Inc. Electronic module and method for manufacturing the same, and thermoelectric device including the same
USD819627S1 (en) 2016-11-11 2018-06-05 Matrix Industries, Inc. Thermoelectric smartwatch
US10170392B2 (en) * 2017-04-05 2019-01-01 International Business Machines Corporation Wafer level integration for embedded cooling
US11107707B2 (en) * 2018-11-26 2021-08-31 Taiwan Semiconductor Manufacturing Co., Ltd. Wet etch apparatus and method of using the same
CN112689886B (en) * 2020-06-16 2022-11-18 福建晶安光电有限公司 Substrate processing method and semiconductor device manufacturing method

Family Cites Families (140)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US365990A (en) 1887-07-05 Watch-case
US3653989A (en) 1970-04-02 1972-04-04 Rca Corp Zn DIFFUSION INTO GAP
CH604249B5 (en) 1975-05-07 1978-08-31 Centre Electron Horloger
JPS6027179B2 (en) 1975-11-05 1985-06-27 日本電気株式会社 How to form porous silicon
US4070821A (en) 1976-03-22 1978-01-31 Hughes Aircraft Company Electric watch battery contact spring
US4078945A (en) 1976-05-03 1978-03-14 Mobil Tyco Solar Energy Corporation Anti-reflective coating for silicon solar cells
US4261049A (en) 1977-11-16 1981-04-07 Citizen Watch Co., Ltd. Wristwatch with solar cells
US5089293A (en) 1984-07-31 1992-02-18 Rosemount Inc. Method for forming a platinum resistance thermometer
US4681657A (en) * 1985-10-31 1987-07-21 International Business Machines Corporation Preferential chemical etch for doped silicon
JPS63266829A (en) 1987-04-24 1988-11-02 Hitachi Ltd Forming method for plasma cvd film
KR970003907B1 (en) 1988-02-12 1997-03-22 도오교오 에레구토론 가부시끼 가이샤 Resist process system and resist processing method
USD332408S (en) 1989-02-01 1993-01-12 PLD Private Label Development SA Wristwatch
US5139624A (en) 1990-12-06 1992-08-18 Sri International Method for making porous semiconductor membranes
US5767020A (en) 1991-02-15 1998-06-16 Canon Kabushiki Kaisha Etching solution for etching porous silicon, etching method using the etching solution and method of preparing semiconductor member using the etching solution
US5206523A (en) 1991-08-29 1993-04-27 Goesele Ulrich M Microporous crystalline silicon of increased band-gap for semiconductor applications
EP0534474B1 (en) 1991-09-27 2002-01-16 Canon Kabushiki Kaisha Method of processing a silicon substrate
JP3352118B2 (en) 1992-08-25 2002-12-03 キヤノン株式会社 Semiconductor device and manufacturing method thereof
EP0605246B1 (en) 1992-12-28 2001-09-05 Canon Kabushiki Kaisha Sight line detector and camera with the detector
USD365767S (en) 1993-03-03 1996-01-02 Sportime Watches AG(Sportime Watches SA)(Sportime Watches Ltd.) Combined watch and bracelet
US6017811A (en) 1993-09-09 2000-01-25 The United States Of America As Represented By The Secretary Of The Navy Method of making improved electrical contact to porous silicon
US6093941A (en) 1993-09-09 2000-07-25 The United States Of America As Represented By The Secretary Of The Navy Photonic silicon on a transparent substrate
TW330313B (en) 1993-12-28 1998-04-21 Canon Kk A semiconductor substrate and process for producing same
US5510633A (en) 1994-06-08 1996-04-23 Xerox Corporation Porous silicon light emitting diode arrays and method of fabrication
US5837929A (en) * 1994-07-05 1998-11-17 Mantron, Inc. Microelectronic thermoelectric device and systems incorporating such device
US5565084A (en) 1994-10-11 1996-10-15 Qnix Computer Co., Ltd. Electropolishing methods for etching substrate in self alignment
JP3544827B2 (en) 1996-10-16 2004-07-21 セイコーインスツルメンツ株式会社 Thermoelectric watch
US5990605A (en) 1997-03-25 1999-11-23 Pioneer Electronic Corporation Electron emission device and display device using the same
US20050215063A1 (en) 1997-05-09 2005-09-29 Bergman Eric J System and methods for etching a silicon wafer using HF and ozone
US5981400A (en) 1997-09-18 1999-11-09 Cornell Research Foundation, Inc. Compliant universal substrate for epitaxial growth
WO1999019776A1 (en) 1997-10-14 1999-04-22 Seiko Instruments Inc. Watch containing flat heat conductor and provided with thermoelectric generation unit
US5895223A (en) 1997-12-10 1999-04-20 Industrial Technology Research Institute Method for etching nitride
USD409097S (en) 1998-01-23 1999-05-04 Omega S.A. Wristwatch
US6304520B1 (en) 1998-10-22 2001-10-16 Citizen Watch Co., Ltd. Wrist watch having thermoelectric generator
JP2000206272A (en) 1998-11-13 2000-07-28 Seiko Instruments Inc Electronic watch with thermoelectric generator
US6194323B1 (en) * 1998-12-16 2001-02-27 Lucent Technologies Inc. Deep sub-micron metal etch with in-situ hard mask etch
US6313015B1 (en) 1999-06-08 2001-11-06 City University Of Hong Kong Growth method for silicon nanowires and nanoparticle chains from silicon monoxide
WO2001002556A2 (en) 1999-06-30 2001-01-11 Max-Delbrück-Centrum für Molekulare Medizin Agents for the diagnosis, prognosis and treatment of malignant diseases
EP1268087A4 (en) 2000-03-22 2007-05-23 Univ Massachusetts Nanocylinder arrays
JP3859199B2 (en) 2000-07-18 2006-12-20 エルジー エレクトロニクス インコーポレイティド Carbon nanotube horizontal growth method and field effect transistor using the same
US6790785B1 (en) * 2000-09-15 2004-09-14 The Board Of Trustees Of The University Of Illinois Metal-assisted chemical etch porous silicon formation method
WO2002103752A2 (en) 2000-11-27 2002-12-27 The Board Of Trustees Of The University Of Illinois Metal-assisted chemical etch to produce porous group iii-v materials
KR100878281B1 (en) 2001-03-14 2009-01-12 유니버시티 오브 매사츄세츠 Nanofabrication
WO2002080280A1 (en) 2001-03-30 2002-10-10 The Regents Of The University Of California Methods of fabricating nanostructures and nanowires and devices fabricated therefrom
CN1150128C (en) 2002-03-15 2004-05-19 清华大学 Process for synthesizing nano linear carbon array
US7161168B2 (en) 2002-07-30 2007-01-09 The Regents Of The University Of California Superlattice nanopatterning of wires and complex patterns
US7135728B2 (en) 2002-09-30 2006-11-14 Nanosys, Inc. Large-area nanoenabled macroelectronic substrates and uses therefor
JP4434575B2 (en) 2002-12-13 2010-03-17 キヤノン株式会社 Thermoelectric conversion element and manufacturing method thereof
US20040152240A1 (en) 2003-01-24 2004-08-05 Carlos Dangelo Method and apparatus for the use of self-assembled nanowires for the removal of heat from integrated circuits
CA103755S (en) 2003-02-21 2004-09-07 Montblanc Simplo Gmbh Watchcase
US7629531B2 (en) 2003-05-19 2009-12-08 Digital Angel Corporation Low power thermoelectric generator
US7075161B2 (en) 2003-10-23 2006-07-11 Agilent Technologies, Inc. Apparatus and method for making a low capacitance artificial nanopore
US7181836B2 (en) 2003-12-19 2007-02-27 General Electric Company Method for making an electrode structure
US20050193742A1 (en) 2004-02-10 2005-09-08 Its Kool, Llc Personal heat control devicee and method
TW200526824A (en) 2004-02-11 2005-08-16 Ind Tech Res Inst Manufacturing method of silicon nanowire
US20050205883A1 (en) 2004-03-19 2005-09-22 Wierer Jonathan J Jr Photonic crystal light emitting device
US7115971B2 (en) 2004-03-23 2006-10-03 Nanosys, Inc. Nanowire varactor diode and methods of making same
KR100553317B1 (en) 2004-04-23 2006-02-20 한국과학기술연구원 Silicon nanowires and optoelectronic devices and preparing method for the same
US7465871B2 (en) 2004-10-29 2008-12-16 Massachusetts Institute Of Technology Nanocomposites with high thermoelectric figures of merit
US7309830B2 (en) 2005-05-03 2007-12-18 Toyota Motor Engineering & Manufacturing North America, Inc. Nanostructured bulk thermoelectric material
US9865790B2 (en) 2004-12-07 2018-01-09 Toyota Motor Engineering & Manufacturing North America, Inc. Nanostructured bulk thermoelectric material
US7254953B2 (en) 2005-01-06 2007-08-14 Caterpillar Inc Thermoelectric heat exchange element
US8044293B2 (en) 2005-02-18 2011-10-25 GM Global Technology Operations LLC High performance thermoelectric nanocomposite device
US7291282B2 (en) 2005-03-01 2007-11-06 Hewlett-Packard Development Company, L.P. Method of fabricating a mold for imprinting a structure
JP2006261451A (en) 2005-03-17 2006-09-28 Sony Corp Etching method
USD536994S1 (en) 2005-05-31 2007-02-20 Casio Keisanki Kabushiki Kaisha Wrist watch
US8048371B1 (en) * 2006-10-23 2011-11-01 E. I. Du Pont De Nemours And Company Fail-closed adaptive membrane structure
TWI284734B (en) 2005-12-20 2007-08-01 Nat Univ Chung Cheng Sensing apparatus containing noble metal and sensing system and method thereof
JP2007273746A (en) 2006-03-31 2007-10-18 Sumitomo Chemical Co Ltd Method of micromachining solid-state surface and light emitting element
US7369410B2 (en) 2006-05-03 2008-05-06 International Business Machines Corporation Apparatuses for dissipating heat from semiconductor devices
DE102006020823B4 (en) 2006-05-04 2008-04-03 Siltronic Ag Process for producing a polished semiconductor wafer
US20070277866A1 (en) 2006-05-31 2007-12-06 General Electric Company Thermoelectric nanotube arrays
US20100065810A1 (en) 2006-09-07 2010-03-18 Max-Planck-Gessellschaft Zur Foerderung Der Wissenschaften E.V. Method Of Synthesizing Semiconductor Nanostructures And Nanostructures Synthesized By The Method
US7515790B2 (en) 2006-11-09 2009-04-07 Electronics And Telecommunications Research Institute Two-dimensional planar photonic crystal superprism device and method of manufacturing the same
US8101449B2 (en) 2007-01-03 2012-01-24 Toyota Motor Engineering & Manufacturing North America, Inc. Process for altering thermoelectric properties of a material
US20080314429A1 (en) 2007-02-09 2008-12-25 Stichting Imec Nederland Method for Thermal Matching of a Thermoelectric Generator with a Heat Source Having High Thermal Resistance and Thermoelectric Generator thus Obtained
EP1976034A3 (en) 2007-03-29 2011-11-09 Stichting IMEC Nederland Method for manufacturing a thermopile, the thermopile thus obtrained and a thermoelectric generator comprising such thermopiles
WO2009011975A2 (en) 2007-05-23 2009-01-22 California Institute Of Technology Method for fabricating monolithic two-dimensional nanostructures
WO2009008127A1 (en) 2007-07-09 2009-01-15 Kabushiki Kaisha Toshiba Thermoelectric conversion module and heat exchanger employing the same, thermoelectric temperature control device and thermoelectric generator
US8227681B2 (en) 2007-07-20 2012-07-24 GM Global Technology Operations LLC Active material apparatus with activating thermoelectric device thereon and method of fabrication
WO2009014985A2 (en) 2007-07-20 2009-01-29 California Institute Of Technology Methods and devices for controlling thermal conductivity and thermoelectric power of semiconductor nanowires
KR20100056478A (en) 2007-08-21 2010-05-27 더 리전트 오브 더 유니버시티 오브 캘리포니아 Nanostructures having high performance thermoelectric properties
TW200913653A (en) 2007-09-12 2009-03-16 da-peng Zheng Watch-type body-temperature-charged interruption-free mobile phone device
US7855153B2 (en) 2008-02-08 2010-12-21 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
TW200935635A (en) * 2008-02-15 2009-08-16 Univ Nat Chiao Tung Method of manufacturing nanometer-scale thermoelectric device
EP2131406A1 (en) 2008-06-02 2009-12-09 Nederlandse Organisatie voor toegepast- natuurwetenschappelijk onderzoek TNO A method for manufacturing a thermoelectric generator, a wearable thermoelectric generator and a garment comprising the same
WO2010003629A2 (en) 2008-07-08 2010-01-14 Max-Planck-Gesellschaft Zur Förderung Der Wissenschaft E. V. Thermoelectric apparatus and methods of manufacturing the same
US8318386B2 (en) 2008-08-07 2012-11-27 Rolith Inc. Fabrication of nanostructured devices
WO2010027962A2 (en) * 2008-09-04 2010-03-11 The Board Of Trustees Of The University Of Illinois Method of forming a nanoscale three-demensional pattern in a porous semiconductor
KR100882240B1 (en) * 2008-09-11 2009-02-25 (주)플러스텍 Nitride semiconductor light-emitting device and method for fabrication thereof
US8415761B2 (en) * 2008-11-06 2013-04-09 Carrier Corporation Polarization aligned and polarization graded thermoelectric materials and method of forming thereof
KR101249292B1 (en) 2008-11-26 2013-04-01 한국전자통신연구원 Thermoelectric device, thermoelecric device module, and forming method of the same
TWI380487B (en) 2008-12-12 2012-12-21 Ind Tech Res Inst Thermoelectric device
JP5282598B2 (en) 2009-02-17 2013-09-04 富士通株式会社 Method for manufacturing thermoelectric conversion element
US8278191B2 (en) 2009-03-31 2012-10-02 Georgia Tech Research Corporation Methods and systems for metal-assisted chemical etching of substrates
US20120160290A1 (en) 2009-05-28 2012-06-28 Gmz Energy, Inc. Thermoelectric system and method of operating same
US20120174956A1 (en) 2009-08-06 2012-07-12 Laird Technologies, Inc. Thermoelectric Modules, Thermoelectric Assemblies, and Related Methods
EP2475612A4 (en) 2009-09-11 2017-09-13 Jp Laboratories, Inc. Monitoring devices and processes based on transformation, destruction and conversion of nanostructures
US20110088739A1 (en) * 2009-10-20 2011-04-21 Lockheed Martin Corporation High efficiency thermoelectric converter
WO2011049804A2 (en) * 2009-10-21 2011-04-28 The Board Of Trustees Of The University Of Illinois Method of forming an array of high aspect ratio semiconductor nanostructures
US20110114146A1 (en) 2009-11-13 2011-05-19 Alphabet Energy, Inc. Uniwafer thermoelectric modules
USD646183S1 (en) 2009-12-09 2011-10-04 Montres DeWitt SA Watch case
US8569740B2 (en) 2010-01-12 2013-10-29 MicroXact Inc. High efficiency thermoelectric materials and devices
JP2011153776A (en) 2010-01-28 2011-08-11 Mitsubishi Electric Corp Cooling device
TWI472477B (en) 2010-03-02 2015-02-11 Univ Nat Taiwan Silicon nanostructures and method for producing the same and application thereof
US8568877B2 (en) 2010-03-09 2013-10-29 Board Of Regents Of The University Of Texas System Porous and non-porous nanostructures
WO2011119149A1 (en) * 2010-03-23 2011-09-29 Hewlett-Packard Development Company Thermoelectric device
US9419198B2 (en) 2010-10-22 2016-08-16 California Institute Of Technology Nanomesh phononic structures for low thermal conductivity and thermoelectric energy conversion materials
US20150083180A1 (en) 2010-11-16 2015-03-26 Electron Holding, Llc Systems, methods and/or apparatus for thermoelectric energy generation
US9240328B2 (en) 2010-11-19 2016-01-19 Alphabet Energy, Inc. Arrays of long nanostructures in semiconductor materials and methods thereof
US8736011B2 (en) 2010-12-03 2014-05-27 Alphabet Energy, Inc. Low thermal conductivity matrices with embedded nanostructures and methods thereof
US9048004B2 (en) 2010-12-20 2015-06-02 Gmz Energy, Inc. Half-heusler alloys with enhanced figure of merit and methods of making
JP2014508395A (en) 2010-12-20 2014-04-03 トラスティーズ オブ ボストン カレッジ Half-Heusler alloy with enhanced figure of merit and manufacturing method
WO2012088085A1 (en) 2010-12-21 2012-06-28 Alphabet Energy, Inc. Arrays of filled nanostructures with protruding segments and methods thereof
KR101864211B1 (en) 2010-12-30 2018-06-05 한국전자통신연구원 Thermoelectric Device Based on Silicon Nanowires and Manufacturing Method Thereof
US8580100B2 (en) 2011-02-24 2013-11-12 Massachusetts Institute Of Technology Metal deposition using seed layers
US20120282435A1 (en) 2011-03-24 2012-11-08 University Of Massachusetts Nanostructured Silicon with Useful Thermoelectric Properties
US9238133B2 (en) 2011-05-09 2016-01-19 The Invention Science Fund I, Llc Method, device and system for modulating an activity of brown adipose tissue in a vertebrate subject
US20130019918A1 (en) 2011-07-18 2013-01-24 The Regents Of The University Of Michigan Thermoelectric devices, systems and methods
US20130087180A1 (en) 2011-10-10 2013-04-11 Perpetua Power Source Technologies, Inc. Wearable thermoelectric generator system
EP2786427A4 (en) 2011-12-01 2016-08-17 Quarkstar Llc Solid-state lighting device and method of manufacturing same
TWI419202B (en) * 2011-12-06 2013-12-11 Univ Nat Taiwan Method for producing a thin single crystal silicon having large surface area
US10205080B2 (en) 2012-01-17 2019-02-12 Matrix Industries, Inc. Systems and methods for forming thermoelectric devices
CN104205382A (en) 2012-01-25 2014-12-10 阿尔法贝特能源公司 Modular thermoelectric units for heat recovery systems and methods thereof
DE102012105086B4 (en) 2012-06-13 2014-02-13 Karlsruher Institut für Technologie Wound and folded thermoelectric system and method of making the same
CA2880888A1 (en) 2012-08-03 2014-02-06 Board Of Regents, The University Of Texas System Devices, systems and methods for thermoelectric heating and cooling of mammalian tissue
JP6353447B2 (en) 2012-08-17 2018-07-04 マトリックス インダストリーズ,インコーポレイテッド System and method for forming a thermoelectric device
US9018639B2 (en) 2012-10-26 2015-04-28 Dow Corning Corporation Flat SiC semiconductor substrate
WO2014070795A1 (en) 2012-10-31 2014-05-08 Silicium Energy, Inc. Methods for forming thermoelectric elements
USD736103S1 (en) 2013-01-11 2015-08-11 Lvmh Swiss Manufactures Sa Watch case
WO2014152570A2 (en) 2013-03-14 2014-09-25 Wake Forest University Thermoelectric apparatus and articles and applications thereof
US20140299169A1 (en) 2013-04-09 2014-10-09 Perpetua Power Source Technologies, Inc. Electronic power management system for a wearable thermoelectric generator
USD744866S1 (en) 2013-04-17 2015-12-08 LVHM Swiss Manufactures SA Watch case and dial
US20140326287A1 (en) 2013-05-02 2014-11-06 Perpetua Power Source Technologies, Inc. Wearable thermoelectric generator assembly and method of manufacturing same
US10182937B2 (en) 2013-10-11 2019-01-22 Embr Labs Inc. Methods and apparatuses for manipulating temperature
KR101493797B1 (en) 2013-10-18 2015-02-17 한국과학기술원 Flexible thermoelectric device using mesh substrate and fabricating method thereof
US20150162517A1 (en) 2013-12-06 2015-06-11 Sridhar Kasichainula Voltage generation across temperature differentials through a flexible thin film thermoelectric device
JP1526348S (en) 2014-02-19 2018-06-04
WO2015134394A1 (en) 2014-03-03 2015-09-11 Physiocue, Inc. Stimulation system, device, and method for use thereof
CN106537621B (en) 2014-03-25 2018-12-07 美特瑞克斯实业公司 Thermoelectric device and system
JP1532690S (en) 2014-06-05 2015-09-07

Also Published As

Publication number Publication date
WO2014070795A1 (en) 2014-05-08
US20150325772A1 (en) 2015-11-12
US20180337320A1 (en) 2018-11-22
US20210242389A1 (en) 2021-08-05
US10003004B2 (en) 2018-06-19
US20200388743A1 (en) 2020-12-10

Similar Documents

Publication Publication Date Title
US20210210670A1 (en) Methods for forming thermoelectric elements
US10749094B2 (en) Thermoelectric devices, systems and methods
US9515246B2 (en) Systems and methods for forming thermoelectric devices
US10205080B2 (en) Systems and methods for forming thermoelectric devices
US6465782B1 (en) Strongly textured atomic ridges and tip arrays
US9240328B2 (en) Arrays of long nanostructures in semiconductor materials and methods thereof
Menke et al. Bismuth telluride (Bi2Te3) nanowires: Synthesis by cyclic electrodeposition/stripping, thinning by electrooxidation, and electrical power generation
TW202105559A (en) Large area metrology and process control for anisotropic chemical etching
Kim et al. Self-anchored catalyst interface enables ordered via array formation from submicrometer to millimeter scale for polycrystalline and single-crystalline silicon
JP2005186270A (en) Manufacture of nano-object array
Dimaggio et al. Fabrication of silicon nanowire forests for thermoelectric applications by metal-assisted chemical etching
US10037896B2 (en) Electro-assisted transfer and fabrication of wire arrays
Guo et al. Controllable patterning of hybrid silicon nanowire and nanohole arrays by laser interference lithography
Choi et al. Nonlinear etch rate of Au-assisted chemical etching of silicon
US9691849B2 (en) Ultra-long silicon nanostructures, and methods of forming and transferring the same
Koto et al. Vertical germanium nanowire arrays in microfluidic channels for charged molecule detection
JP2017151081A (en) Hydrogen sensor and method for manufacturing the same
US20150357548A1 (en) Method for forming a thermoelectric film having a micro groove
Chouaibi et al. Study of magnetoconductance effect in silicon nanowires formed by chemical etching in HF/AgNO3 solution: Effect of etching time

Legal Events

Date Code Title Description
STPP Information on status: patent application and granting procedure in general

Free format text: APPLICATION UNDERGOING PREEXAM PROCESSING

AS Assignment

Owner name: MATRIX INDUSTRIES, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BOUKAI, AKRAM I.;THAM, DOUGLAS W.;REEL/FRAME:053166/0090

Effective date: 20151215

STCB Information on status: application discontinuation

Free format text: ABANDONED -- INCOMPLETE APPLICATION (PRE-EXAMINATION)

AS Assignment

Owner name: DEEB, ANTOINE E., TEXAS

Free format text: SECURITY INTEREST;ASSIGNOR:MATRIX INDUSTRIES, INC.;REEL/FRAME:060712/0791

Effective date: 20201230