US20200303397A1 - Three-dimensional memory device with self-aligned vertical conductive strips having a gate-all-around configuration and method of making the same - Google Patents
Three-dimensional memory device with self-aligned vertical conductive strips having a gate-all-around configuration and method of making the same Download PDFInfo
- Publication number
- US20200303397A1 US20200303397A1 US16/361,722 US201916361722A US2020303397A1 US 20200303397 A1 US20200303397 A1 US 20200303397A1 US 201916361722 A US201916361722 A US 201916361722A US 2020303397 A1 US2020303397 A1 US 2020303397A1
- Authority
- US
- United States
- Prior art keywords
- select
- drain
- level
- layer
- electrically conductive
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000004519 manufacturing process Methods 0.000 title description 4
- 230000015654 memory Effects 0.000 claims abstract description 292
- 239000000758 substrate Substances 0.000 claims abstract description 44
- 239000000463 material Substances 0.000 claims description 362
- 239000004065 semiconductor Substances 0.000 claims description 269
- 238000003860 storage Methods 0.000 claims description 38
- 230000004888 barrier function Effects 0.000 claims description 23
- 230000005641 tunneling Effects 0.000 claims description 22
- 239000011810 insulating material Substances 0.000 claims description 11
- 239000010410 layer Substances 0.000 description 640
- 239000003989 dielectric material Substances 0.000 description 68
- 238000000034 method Methods 0.000 description 60
- 230000008569 process Effects 0.000 description 49
- 230000000903 blocking effect Effects 0.000 description 35
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 33
- 229910052814 silicon oxide Inorganic materials 0.000 description 30
- 230000015572 biosynthetic process Effects 0.000 description 28
- NJPPVKZQTLUDBO-UHFFFAOYSA-N novaluron Chemical compound C1=C(Cl)C(OC(F)(F)C(OC(F)(F)F)F)=CC=C1NC(=O)NC(=O)C1=C(F)C=CC=C1F NJPPVKZQTLUDBO-UHFFFAOYSA-N 0.000 description 26
- 239000012792 core layer Substances 0.000 description 25
- 229910052751 metal Inorganic materials 0.000 description 24
- 239000011162 core material Substances 0.000 description 23
- 125000006850 spacer group Chemical group 0.000 description 23
- 229910052581 Si3N4 Inorganic materials 0.000 description 21
- 239000004020 conductor Substances 0.000 description 21
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 21
- 239000002019 doping agent Substances 0.000 description 20
- 238000000151 deposition Methods 0.000 description 19
- 238000012545 processing Methods 0.000 description 18
- 239000002184 metal Substances 0.000 description 17
- 229910044991 metal oxide Inorganic materials 0.000 description 16
- 150000004706 metal oxides Chemical class 0.000 description 16
- 230000006870 function Effects 0.000 description 14
- 238000005229 chemical vapour deposition Methods 0.000 description 13
- 230000002093 peripheral effect Effects 0.000 description 12
- WGTYBPLFGIVFAS-UHFFFAOYSA-M tetramethylammonium hydroxide Chemical compound [OH-].C[N+](C)(C)C WGTYBPLFGIVFAS-UHFFFAOYSA-M 0.000 description 12
- 238000000231 atomic layer deposition Methods 0.000 description 11
- 150000001875 compounds Chemical class 0.000 description 11
- 238000005137 deposition process Methods 0.000 description 11
- 229920002120 photoresistant polymer Polymers 0.000 description 11
- 229910021417 amorphous silicon Inorganic materials 0.000 description 10
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 9
- 229920005591 polysilicon Polymers 0.000 description 9
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical group [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 8
- 239000007789 gas Substances 0.000 description 8
- 230000000153 supplemental effect Effects 0.000 description 8
- 229910045601 alloy Inorganic materials 0.000 description 7
- 239000000956 alloy Substances 0.000 description 7
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 7
- 229910052710 silicon Inorganic materials 0.000 description 7
- 239000010703 silicon Substances 0.000 description 7
- 239000000126 substance Substances 0.000 description 7
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 6
- 238000005530 etching Methods 0.000 description 6
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 6
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 5
- 238000006243 chemical reaction Methods 0.000 description 5
- 230000008021 deposition Effects 0.000 description 5
- 239000000203 mixture Substances 0.000 description 5
- 230000004048 modification Effects 0.000 description 5
- 238000012986 modification Methods 0.000 description 5
- 229910052760 oxygen Inorganic materials 0.000 description 5
- 239000001301 oxygen Substances 0.000 description 5
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 4
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 4
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 4
- 239000011521 glass Substances 0.000 description 4
- 238000002955 isolation Methods 0.000 description 4
- MRELNEQAGSRDBK-UHFFFAOYSA-N lanthanum(3+);oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[La+3].[La+3] MRELNEQAGSRDBK-UHFFFAOYSA-N 0.000 description 4
- 230000014759 maintenance of location Effects 0.000 description 4
- 239000007769 metal material Substances 0.000 description 4
- 150000004767 nitrides Chemical class 0.000 description 4
- 230000000737 periodic effect Effects 0.000 description 4
- 239000002243 precursor Substances 0.000 description 4
- 239000005368 silicate glass Substances 0.000 description 4
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 description 3
- 238000003491 array Methods 0.000 description 3
- 238000004380 ashing Methods 0.000 description 3
- 125000004429 atom Chemical group 0.000 description 3
- 230000005669 field effect Effects 0.000 description 3
- 229910052757 nitrogen Inorganic materials 0.000 description 3
- 229910052707 ruthenium Inorganic materials 0.000 description 3
- 150000004760 silicates Chemical class 0.000 description 3
- 229910021332 silicide Inorganic materials 0.000 description 3
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 3
- 229910052715 tantalum Inorganic materials 0.000 description 3
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 3
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 3
- 229910052721 tungsten Inorganic materials 0.000 description 3
- 239000010937 tungsten Substances 0.000 description 3
- KIZQNNOULOCVDM-UHFFFAOYSA-M 2-hydroxyethyl(trimethyl)azanium;hydroxide Chemical compound [OH-].C[N+](C)(C)CCO KIZQNNOULOCVDM-UHFFFAOYSA-M 0.000 description 2
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- XYFCBTPGUUZFHI-UHFFFAOYSA-N Phosphine Chemical compound P XYFCBTPGUUZFHI-UHFFFAOYSA-N 0.000 description 2
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 2
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 2
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 2
- 239000005388 borosilicate glass Substances 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 230000008859 change Effects 0.000 description 2
- 229910017052 cobalt Inorganic materials 0.000 description 2
- 239000010941 cobalt Substances 0.000 description 2
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 2
- 239000002178 crystalline material Substances 0.000 description 2
- 238000000407 epitaxy Methods 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- 229910000449 hafnium oxide Inorganic materials 0.000 description 2
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 2
- 229910052747 lanthanoid Inorganic materials 0.000 description 2
- 150000002602 lanthanoids Chemical class 0.000 description 2
- SIWVEOZUMHYXCS-UHFFFAOYSA-N oxo(oxoyttriooxy)yttrium Chemical compound O=[Y]O[Y]=O SIWVEOZUMHYXCS-UHFFFAOYSA-N 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 239000012071 phase Substances 0.000 description 2
- 238000005240 physical vapour deposition Methods 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 2
- 239000002861 polymer material Substances 0.000 description 2
- 238000004549 pulsed laser deposition Methods 0.000 description 2
- 239000000377 silicon dioxide Substances 0.000 description 2
- 235000012239 silicon dioxide Nutrition 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- 238000012546 transfer Methods 0.000 description 2
- 229910052723 transition metal Inorganic materials 0.000 description 2
- YCKRFDGAMUMZLT-UHFFFAOYSA-N Fluorine atom Chemical compound [F] YCKRFDGAMUMZLT-UHFFFAOYSA-N 0.000 description 1
- 230000005689 Fowler Nordheim tunneling Effects 0.000 description 1
- VEXZGXHMUGYJMC-UHFFFAOYSA-N Hydrochloric acid Chemical compound Cl VEXZGXHMUGYJMC-UHFFFAOYSA-N 0.000 description 1
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 1
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- -1 aluminum oxide Chemical class 0.000 description 1
- 229910003481 amorphous carbon Inorganic materials 0.000 description 1
- 229910000074 antimony hydride Inorganic materials 0.000 description 1
- RBFQJDQYXXHULB-UHFFFAOYSA-N arsane Chemical compound [AsH3] RBFQJDQYXXHULB-UHFFFAOYSA-N 0.000 description 1
- YXTPWUNVHCYOSP-UHFFFAOYSA-N bis($l^{2}-silanylidene)molybdenum Chemical compound [Si]=[Mo]=[Si] YXTPWUNVHCYOSP-UHFFFAOYSA-N 0.000 description 1
- 238000005234 chemical deposition Methods 0.000 description 1
- 239000011370 conductive nanoparticle Substances 0.000 description 1
- 229910021419 crystalline silicon Inorganic materials 0.000 description 1
- 238000005520 cutting process Methods 0.000 description 1
- MROCJMGDEKINLD-UHFFFAOYSA-N dichlorosilane Chemical compound Cl[SiH2]Cl MROCJMGDEKINLD-UHFFFAOYSA-N 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- PZPGRFITIJYNEJ-UHFFFAOYSA-N disilane Chemical compound [SiH3][SiH3] PZPGRFITIJYNEJ-UHFFFAOYSA-N 0.000 description 1
- 238000009429 electrical wiring Methods 0.000 description 1
- 238000007772 electroless plating Methods 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 239000011737 fluorine Substances 0.000 description 1
- 229910052731 fluorine Inorganic materials 0.000 description 1
- 125000001153 fluoro group Chemical group F* 0.000 description 1
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(iv) oxide Chemical compound O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 description 1
- 150000004678 hydrides Chemical class 0.000 description 1
- IXCSERBJSXMMFS-UHFFFAOYSA-N hydrogen chloride Substances Cl.Cl IXCSERBJSXMMFS-UHFFFAOYSA-N 0.000 description 1
- 229910000041 hydrogen chloride Inorganic materials 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 239000007788 liquid Substances 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 239000002082 metal nanoparticle Substances 0.000 description 1
- 229910052914 metal silicate Inorganic materials 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- 239000011733 molybdenum Substances 0.000 description 1
- 229910021344 molybdenum silicide Inorganic materials 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 239000002105 nanoparticle Substances 0.000 description 1
- RUFLMLWJRZAWLJ-UHFFFAOYSA-N nickel silicide Chemical compound [Ni]=[Si]=[Ni] RUFLMLWJRZAWLJ-UHFFFAOYSA-N 0.000 description 1
- 229910021334 nickel silicide Inorganic materials 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 125000004430 oxygen atom Chemical group O* 0.000 description 1
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 229910000073 phosphorus hydride Inorganic materials 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 239000000376 reactant Substances 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 229910000077 silane Inorganic materials 0.000 description 1
- LIVNPJMFVYWSIS-UHFFFAOYSA-N silicon monoxide Chemical class [Si-]#[O+] LIVNPJMFVYWSIS-UHFFFAOYSA-N 0.000 description 1
- 229910000679 solder Inorganic materials 0.000 description 1
- 239000000243 solution Substances 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- OUULRIDHGPHMNQ-UHFFFAOYSA-N stibane Chemical compound [SbH3] OUULRIDHGPHMNQ-UHFFFAOYSA-N 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 229910021341 titanium silicide Inorganic materials 0.000 description 1
- 230000001052 transient effect Effects 0.000 description 1
- 238000013519 translation Methods 0.000 description 1
- WQJQOUPTWCFRMM-UHFFFAOYSA-N tungsten disilicide Chemical compound [Si]#[W]#[Si] WQJQOUPTWCFRMM-UHFFFAOYSA-N 0.000 description 1
- 229910021342 tungsten silicide Inorganic materials 0.000 description 1
- 239000012808 vapor phase Substances 0.000 description 1
- 239000011800 void material Substances 0.000 description 1
Images
Classifications
-
- H01L27/11582—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/20—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels
- H10B43/23—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
- H10B43/27—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
-
- H01L21/28282—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
-
- H01L27/11565—
-
- H01L27/1157—
-
- H01L27/11573—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/4234—Gate electrodes for transistors with charge trapping gate insulator
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/10—EEPROM devices comprising charge-trapping gate insulators characterised by the top-view layout
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/30—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region
- H10B43/35—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region with cell select transistors, e.g. NAND
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/50—EEPROM devices comprising charge-trapping gate insulators characterised by the boundary region between the core and peripheral circuit regions
-
- H01L27/11519—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/10—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the top-view layout
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/40—EEPROM devices comprising charge-trapping gate insulators characterised by the peripheral circuit region
Definitions
- the present disclosure relates generally to the field of semiconductor devices, and particularly to a three-dimensional memory device including drain select gate electrodes having a gate-all-around configuration and methods of manufacturing the same.
- a three-dimensional memory device which comprises: an alternating stack of insulating layers and electrically conductive layers located over a substrate, wherein the electrically conductive layers comprise word-line-level electrically conductive layers and at least one drain-select-level electrically conductive layer that overlie the word-line-level electrically conductive layers; first memory stack structures extending through the alternating stack; drain-select-level trenches that vertically extend through the at least one drain-select-level electrically conductive layer and laterally extend along a first horizontal direction and divide each of the at least one drain-select-level electrically conductive layer into multiple drain-select-level electrically conductive strips that are laterally spaced apart along a second horizontal direction; and pairs of vertical conductive strips, wherein each pair of vertical conductive strips is located within a respective one of the drain-select-level trenches, and each of the vertical conductive strips has a pair of vertical straight sidewalls that laterally extends along
- a method of forming a three-dimensional memory device comprises: forming an alternating stack of insulating layers and sacrificial material layers over a substrate, wherein the spacer material layers comprise word-line-level sacrificial material layers and at least one drain-select-level sacrificial material layer that overlies the word-line-level sacrificial material layers; forming memory openings through the alternating stack; forming sacrificial memory opening fill structures in the memory openings; forming drain-select-level trenches that laterally extend along a first horizontal direction with straight sidewalls and vertically extend through the at least one drain-select-level sacrificial material layer and cut through edge portions of a respective pair of rows of sacrificial memory opening fill structures selected from the sacrificial memory opening fill structures; forming sacrificial trench fill structures in the drain-select-level trenches; replacing the sacrificial memory opening fill structures with
- FIG. 1 is a schematic vertical cross-sectional view of an exemplary structure after formation of at least one peripheral device, and a semiconductor material layer according to an embodiment of the present disclosure.
- FIG. 2 is a schematic vertical cross-sectional view of the exemplary structure after formation of an alternating stack of insulating layers and sacrificial material layers according to an embodiment of the present disclosure.
- FIG. 3 is a schematic vertical cross-sectional view of the exemplary structure after formation of stepped terraces and a retro-stepped dielectric material portion according to an embodiment of the present disclosure.
- FIG. 4A is a schematic vertical cross-sectional view of the exemplary structure after formation of memory openings and support openings according to an embodiment of the present disclosure.
- FIG. 4B is a top-down view of the exemplary structure of FIG. 4A .
- the zig-zag vertical plane A-A′ is the plane of the cross-section for FIG. 4A .
- FIG. 5 is a schematic vertical cross-sectional view of the exemplary structure after formation of sacrificial memory opening fill structures according to an embodiment of the present disclosure.
- FIG. 6A is a vertical cross-sectional view of a first configuration of the exemplary structure after formation of drain-select-level trenches according to an embodiment of the present disclosure.
- FIG. 6B a top-down view of the first configuration of the exemplary structure of FIG. 6A .
- the zig-zag vertical plane A-A′ is the plane of the cross-section for FIG. 6A .
- FIG. 6C is a top-down view of a second configuration of the exemplary structure at the processing steps of FIGS. 6A and 6B .
- FIG. 7A is a vertical cross-sectional view of the exemplary structure after formation of sacrificial trench fill structures according to an embodiment of the present disclosure.
- FIG. 7B a top-down view of the first configuration of the exemplary structure of FIG. 7A .
- the zig-zag vertical plane A-A′ is the plane of the cross-section for FIG. 7A .
- FIG. 8A is a vertical cross-sectional view of the exemplary structure after removal of the sacrificial memory opening fill structures according to an embodiment of the present disclosure.
- FIG. 8B a top-down view of the first configuration of the exemplary structure of FIG. 8A .
- the zig-zag vertical plane A-A′ is the plane of the cross-section for FIG. 8A .
- FIGS. 9A-9H are sequential schematic vertical cross-sectional views of a memory opening within the exemplary structure during formation of a memory opening fill structure according to an embodiment of the present disclosure.
- FIG. 10A is a schematic vertical cross-sectional view of the exemplary structure at the processing step of FIG. 9H according to an embodiment of the present disclosure.
- FIG. 10B a top-down view of the first configuration of the exemplary structure of FIG. 10A .
- the zig-zag vertical plane A-A′ is the plane of the cross-section for FIG. 10A .
- FIG. 11 is a schematic vertical cross-sectional view of an alternative configuration of the exemplary structure after formation of lower dielectric core portions according to an embodiment of the present disclosure.
- FIG. 12 is a schematic vertical cross-sectional view of the alternative configuration of the exemplary structure after formation of upper dielectric cores according to an embodiment of the present disclosure.
- FIG. 13A is a vertical cross-sectional view of the alternative configuration of the exemplary structure after formation of drain regions according to an embodiment of the present disclosure.
- FIG. 13B a top-down view of the first configuration of the exemplary structure of FIG. 13A .
- the zig-zag vertical plane A-A′ is the plane of the cross-section for FIG. 13A .
- FIG. 14A is a schematic vertical cross-sectional view of the exemplary structure after formation of backside trenches according to an embodiment of the present disclosure.
- FIG. 14B is a top-down view of the exemplary structure of FIG. 14A .
- the zig-zag vertical plane A-A′ is the plane of the schematic vertical cross-sectional view of FIG. 14A .
- FIG. 14C is top-down view of a region including a sacrificial trench fill structure in the exemplary structure of FIGS. 14A and 14B .
- FIG. 14D is a top-down view of a region including a backside trench in the exemplary structure of FIGS. 14A and 14B .
- FIG. 15A is a schematic vertical cross-sectional view of the exemplary structure after formation of backside recesses according to an embodiment of the present disclosure.
- FIG. 15B is a top-down view of the exemplary structure of FIG. 15A .
- the zig-zag vertical plane A-A′ is the plane of the schematic vertical cross-sectional view of FIG. 15A .
- FIGS. 16A-16D are sequential vertical cross-sectional views of a region of the exemplary structure during formation of electrically conductive layers according to an embodiment of the present disclosure.
- FIG. 17A is a schematic vertical cross-sectional view of the exemplary structure after conformal deposition of at least one electrically conductive material according to an embodiment of the present disclosure.
- FIG. 17B is a horizontal cross-sectional view of a region of the exemplary structure along the horizontal plane B-B′ of FIG. 17A .
- FIG. 18A is a schematic vertical cross-sectional view of the exemplary structure after an anisotropic etch process that removes horizontal portions of the at least one electrically conductive material and removal of edge segments of the at least one electrically conducive material in the drain-select-level trenches according to an embodiment of the present disclosure.
- FIG. 18B is a top-down view of a first configuration of the exemplary structure of FIG. 18A .
- FIG. 18C is a top-down view of a second configuration of the exemplary structure of FIG. 18A .
- FIG. 19 is a schematic vertical cross-sectional view of the exemplary structure after formation of a nonconformal insulating layer and an isotropic recess etch according to an embodiment of the present disclosure.
- FIG. 20 is a schematic vertical cross-sectional view of the exemplary structure after removal of the at least one electrically conductive material from the backside trenches according to an embodiment of the present disclosure.
- FIG. 21 is a schematic vertical cross-sectional view of the exemplary structure after formation of backside trench fill structures according to an embodiment of the present disclosure.
- FIG. 22A is a schematic vertical cross-sectional view of the exemplary structure after formation of additional contact via structures according to an embodiment of the present disclosure.
- FIG. 22B is a top-down view of the exemplary structure of FIG. 22A .
- the zig-zag vertical plane A-A′ is the plane of the schematic vertical cross-sectional view of FIG. 22A .
- FIG. 23 is a vertical cross-sectional view of the exemplary structure after formation of interconnect-level dielectric material layers, additional metal interconnect structures, and bonding pads according to an embodiment of the present disclosure.
- FIG. 24A is a vertical cross-sectional view of an alternative configuration of the exemplary structure at the processing steps of FIGS. 8A and 8B according to an embodiment of the present disclosure.
- FIG. 24B is a magnified view of in-process source-level material layers at the processing steps of FIG. 24A .
- FIGS. 25A-25E illustrate sequential vertical cross-sectional views of memory opening fill structures and a backside trench during formation of source-level material layers in the alternative configuration of the exemplary structure according to an embodiment of the present disclosure.
- FIG. 26 illustrates a vertical cross-sectional view of the alternative configuration of the exemplary structure at the processing steps of FIGS. 22A and 22B according to an embodiment of the present disclosure.
- the present disclosure is directed to a three-dimensional memory device including drain select gate electrodes having a gate-all-around configuration and methods of manufacturing the same, the various embodiments of which are described below.
- the embodiments of the disclosure may be used to form various structures including a multilevel memory structure, non-limiting examples of which include semiconductor devices such as three-dimensional monolithic memory array devices comprising a plurality of NAND memory strings.
- a first element located “on” a second element may be located on the exterior side of a surface of the second element or on the interior side of the second element.
- a first element is located “directly on” a second element if there exist a physical contact between a surface of the first element and a surface of the second element.
- a “prototype” structure or an “in-process” structure refers to a transient structure that is subsequently modified in the shape or composition of at least one component therein.
- a “layer” refers to a material portion including a region having a thickness.
- a layer may extend over the entirety of an underlying or overlying structure, or may have an extent less than the extent of an underlying or overlying structure. Further, a layer may be a region of a homogeneous or inhomogeneous continuous structure that has a thickness less than the thickness of the continuous structure. For example, a layer may be located between any pair of horizontal planes between, or at, a top surface and a bottom surface of the continuous structure. A layer may extend horizontally, vertically, and/or along a tapered surface.
- a substrate may be a layer, may include one or more layers therein, or may have one or more layer thereupon, thereabove, and/or therebelow.
- a first surface and a second surface are “vertically coincident” with each other if the second surface overlies or underlies the first surface and there exists a zig-zag vertical plane or a substantially zig-zag vertical plane that includes the first surface and the second surface.
- a substantially zig-zag vertical plane is a plane that extends straight along a direction that deviates from a vertical direction by an angle less than 5 degrees.
- a zig-zag vertical plane or a substantially zig-zag vertical plane is straight along a vertical direction or a substantially vertical direction, and may, or may not, include a curvature along a direction that is perpendicular to the vertical direction or the substantially vertical direction.
- a monolithic three-dimensional memory array is a memory array in which multiple memory levels are formed above a single substrate, such as a semiconductor wafer, with no intervening substrates.
- the term “monolithic” means that layers of each level of the array are directly deposited on the layers of each underlying level of the array.
- two dimensional arrays may be formed separately and then packaged together to form a non-monolithic memory device.
- non-monolithic stacked memories have been constructed by forming memory levels on separate substrates and vertically stacking the memory levels, as described in U.S. Pat. No.
- the substrates may be thinned or removed from the memory levels before bonding, but as the memory levels are initially formed over separate substrates, such memories are not true monolithic three-dimensional memory arrays.
- the various three-dimensional memory devices of the present disclosure include a monolithic three-dimensional NAND string memory device, and may be fabricated using the various embodiments described herein.
- a semiconductor package refers to a unit semiconductor device that may be attached to a circuit board through a set of pins or solder balls.
- a semiconductor package may include a semiconductor chip (or a “chip”) or a plurality of semiconductor chips that are bonded throughout, for example, by flip-chip bonding or another chip-to-chip bonding.
- a package or a chip may include a single semiconductor die (or a “die”) or a plurality of semiconductor dies.
- a die is the smallest unit that may independently execute external commands or report status.
- a package or a chip with multiple dies is capable of simultaneously executing as many external commands as the total number of planes therein. Each die includes one or more planes.
- Identical concurrent operations may be executed in each plane within a same die, although there may be some restrictions.
- a die is a memory die, i.e., a die including memory elements
- concurrent read operations, concurrent write operations, or concurrent erase operations may be performed in each plane within a same memory die.
- each plane contains a number of memory blocks (or “blocks”), which are the smallest unit that may be erased by in a single erase operation.
- Each memory block contains a number of pages, which are the smallest units that may be selected for programming.
- a page is also the smallest unit that may be selected to a read operation.
- the exemplary structure includes a substrate ( 9 , 10 ), which may be a semiconductor substrate.
- the substrate may include a substrate semiconductor layer 9 and an optional semiconductor material layer 10 .
- the substrate semiconductor layer 9 may be a semiconductor wafer or a semiconductor material layer, and may include at least one elemental semiconductor material (e.g., single crystal silicon wafer or layer), at least one III-V compound semiconductor material, at least one II-VI compound semiconductor material, at least one organic semiconductor material, or other semiconductor materials known in the art.
- the substrate may have a major surface 7 , which may be, for example, a topmost surface of the substrate semiconductor layer 9 .
- the major surface 7 may be a semiconductor surface.
- the major surface 7 may be a single crystalline semiconductor surface, such as a single crystalline semiconductor surface.
- a “semiconducting material” refers to a material having electrical conductivity in the range from 1.0 ⁇ 10 ⁇ 5 S/m to 1.0 ⁇ 10 5 S/m.
- a “semiconductor material” refers to a material having electrical conductivity in the range from 1.0 ⁇ 10 ⁇ 5 S/m to 1.0 S/m in the absence of electrical dopants therein, and is capable of producing a doped material having electrical conductivity in a range from 1.0 S/m to 1.0 ⁇ 10 5 S/m upon suitable doping with an electrical dopant.
- an “electrical dopant” refers to a p-type dopant that adds a hole to a valence band within a band structure, or an n-type dopant that adds an electron to a conduction band within a band structure.
- a “conductive material” refers to a material having electrical conductivity greater than 1.0 ⁇ 10 5 S/m.
- an “insulator material” or a “dielectric material” refers to a material having electrical conductivity less than 1.0 ⁇ 10 ⁇ 5 S/m.
- a “heavily doped semiconductor material” refers to a semiconductor material that is doped with electrical dopant at a sufficiently high atomic concentration to become a conductive material either as formed as a crystalline material or if converted into a crystalline material through an anneal process (for example, from an initial amorphous state), i.e., to have electrical conductivity greater than 1.0 ⁇ 10 5 S/m.
- a “doped semiconductor material” may be a heavily doped semiconductor material, or may be a semiconductor material that includes electrical dopants (i.e., p-type dopants and/or n-type dopants) at a concentration that provides electrical conductivity in the range from 1.0 ⁇ 10 ⁇ 5 S/m to 1.0 ⁇ 10 5 S/m.
- An “intrinsic semiconductor material” refers to a semiconductor material that is not doped with electrical dopants.
- a semiconductor material may be semiconducting or conductive, and may be an intrinsic semiconductor material or a doped semiconductor material.
- a doped semiconductor material may be semiconducting or conductive depending on the atomic concentration of electrical dopants therein.
- a “metallic material” refers to a conductive material including at least one metallic element therein. All measurements for electrical conductivities are made at the standard condition.
- At least one semiconductor device 700 for a peripheral circuitry may be formed on a portion of the substrate semiconductor layer 9 .
- the at least one semiconductor device 700 may include, for example, field effect transistors.
- at least one shallow trench isolation structure 720 may be formed by etching portions of the substrate semiconductor layer 9 and depositing a dielectric material therein.
- a gate dielectric layer, at least one gate conductor layer, and a gate cap dielectric layer may be formed over the substrate semiconductor layer 9 , and may be subsequently patterned to form at least one gate structure ( 750 , 752 , 754 , 758 ), each of which may include a gate dielectric 750 , a gate electrode ( 752 , 754 ), and a gate cap dielectric 758 .
- the gate electrode ( 752 , 754 ) may include a stack of a first gate electrode portion 752 and a second gate electrode portion 754 .
- At least one gate spacer 756 may be formed around the at least one gate structure ( 750 , 752 , 754 , 758 ) by depositing and anisotropically etching a dielectric liner.
- Active regions 730 may be formed in upper portions of the substrate semiconductor layer 9 , for example, by introducing electrical dopants using the at least one gate structure ( 750 , 752 , 754 , 758 ) as masking structures. Additional masks may be used as needed.
- the active region 730 may include source regions and drain regions of field effect transistors.
- a first dielectric liner 761 and a second dielectric liner 762 may be optionally formed.
- Each of the first and second dielectric liners ( 761 , 762 ) may comprise a silicon oxide layer, a silicon nitride layer, and/or a dielectric metal oxide layer.
- silicon oxide includes silicon dioxide as well as non-stoichiometric silicon oxides having more or less than two oxygen atoms for each silicon atoms. Silicon dioxide is preferred.
- the first dielectric liner 761 may be a silicon oxide layer
- the second dielectric liner 762 may be a silicon nitride layer.
- the least one semiconductor device for the peripheral circuitry may contain a driver circuit for memory devices to be subsequently formed, which may include at least one NAND device.
- a dielectric material such as silicon oxide may be deposited over the at least one semiconductor device, and may be subsequently planarized to form a planarization dielectric layer 770 .
- the planarized top surface of the planarization dielectric layer 770 may be coplanar with a top surface of the dielectric liners ( 761 , 762 ).
- the planarization dielectric layer 770 and the dielectric liners ( 761 , 762 ) may be removed from an area to physically expose a top surface of the substrate semiconductor layer 9 .
- a surface is “physically exposed” if the surface is in physical contact with vacuum, or a gas phase material (such as air).
- the optional semiconductor material layer 10 may be formed on the top surface of the substrate semiconductor layer 9 prior to, or after, formation of the at least one semiconductor device 700 by deposition of a single crystalline semiconductor material, for example, by selective epitaxy.
- the deposited semiconductor material may be the same as, or may be different from, the semiconductor material of the substrate semiconductor layer 9 .
- the deposited semiconductor material may be any material that may be used for the substrate semiconductor layer 9 as described above.
- the single crystalline semiconductor material of the semiconductor material layer 10 may be in epitaxial alignment with the single crystalline structure of the substrate semiconductor layer 9 .
- Portions of the deposited semiconductor material located above the top surface of the planarization dielectric layer 770 may be removed, for example, by chemical mechanical planarization (CMP).
- CMP chemical mechanical planarization
- the semiconductor material layer 10 may have a top surface that is coplanar with the top surface of the planarization dielectric layer 770 .
- the region (i.e., area) of the at least one semiconductor device 700 is herein referred to as a peripheral device region 200 .
- the region in which a memory array may be subsequently formed is herein referred to as a memory array region 100 .
- a staircase region 300 for subsequently forming stepped terraces of electrically conductive layers may be provided between the memory array region 100 and the peripheral device region 200 .
- a stack of an alternating plurality of first material layers and second material layers may be formed over the top surface of the substrate ( 9 , 10 ).
- a “material layer” refers to a layer including a material throughout the entirety thereof.
- an alternating plurality of first elements and second elements refers to a structure in which instances of the first elements and instances of the second elements alternate. Each instance of the first elements that is not an end element of the alternating plurality is adjoined by two instances of the second elements on both sides, and each instance of the second elements that is not an end element of the alternating plurality is adjoined by two instances of the first elements on both ends.
- the first elements may have the same thickness throughout, or may have different thicknesses.
- the second elements may have the same thickness throughout, or may have different thicknesses.
- the alternating plurality of first material layers and second material layers may begin with an instance of the first material layers or with an instance of the second material layers, and may end with an instance of the first material layers or with an instance of the second material layers.
- an instance of the first elements and an instance of the second elements may form a unit that is repeated with periodicity within the alternating plurality.
- Each first material layer may include a first material
- each second material layer may include a second material that is different from the first material.
- each first material layer may be an insulating layer
- each second material layer may be a sacrificial material layer.
- the stack may include an alternating plurality of insulating layers and sacrificial material layers, and constitutes a prototype stack of alternating layers comprising insulating layers and sacrificial material layers.
- the insulating layers may include a source-select-level insulating layer 432 contacting a top surface of the semiconductor material layer 10 , word-line-level insulating layers 132 located between the source-select-level insulating layer 432 and a bottommost one of drain-select-level sacrificial material layers 342 , and drain-select-level insulating layers 332 located above the bottommost one of the drain-select-level sacrificial material layers 342 .
- the sacrificial material layers may include a source-select-level sacrificial material layer 442 contacting a top surface of the source-select-level insulating layer 432 , word-line-level sacrificial material layers 142 located between the source-select-level sacrificial material layer 442 and a bottommost one of the drain-select-level insulating layers 332 , and drain-select-level sacrificial material layers 342 located above the topmost one of the word-line-level insulating layers 132 .
- the source-select-level sacrificial material layer 442 may be formed at the level at which a source-select-level electrically conductive layer is subsequently formed.
- the source-select-level electrically conductive layer may be subsequently used to select a group of memory stack structures to be activated.
- the drain-select-level sacrificial material layers 342 may be formed at levels at which drain-select-level electrically conductive layers are to be subsequently formed.
- the drain-select-level electrically conductive layers are subsequently used to select a cluster of memory stack structures to be activated.
- the total number of drain-select-level sacrificial material layers 342 may be in a range from 1 to 8, such as from 2 to 4.
- Each group of memory stack structures may include at least two clusters of memory stack structures. A total number of clusters in each group may be in a range from 2 to 16.
- the word-line-level sacrificial material layers 142 may be formed at levels at which word-line-level electrically conductive layers are to be subsequently formed.
- the word-line-level electrically conductive layers function as word lines and gate electrodes for memory elements in the memory stack structures to be subsequently formed.
- the stack of the alternating plurality is herein referred to as an alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ .
- the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ may include insulating layers ( 432 , 132 , 332 ) composed of the first material, and sacrificial material layers ( 442 , 142 , 342 ) composed of a second material different from the first material.
- the first material of the insulating layers ( 432 , 132 , 332 ) may be at least one insulating material.
- each insulating layer ( 432 , 132 , 332 ) may be an insulating material layer.
- Insulating materials that may be used for the insulating layers ( 432 , 132 , 332 ) include, but are not limited to, silicon oxide (including doped or undoped silicate glass), silicon nitride, silicon oxynitride, organosilicate glass (OSG), spin-on dielectric materials, dielectric metal oxides that are commonly known as high dielectric constant (high-k) dielectric oxides (e.g., aluminum oxide, hafnium oxide, etc.) and silicates thereof, dielectric metal oxynitrides and silicates thereof, and organic insulating materials.
- the first material of the insulating layers ( 432 , 132 , 332 ) may be silicon oxide.
- the second material of the sacrificial material layers ( 442 , 142 , 342 ) may be a sacrificial material that may be removed selective to the first material of the insulating layers ( 432 , 132 , 332 ).
- a removal of a first material is “selective to” a second material if the removal process removes the first material at a rate that is at least twice the rate of removal of the second material.
- the ratio of the rate of removal of the first material to the rate of removal of the second material is herein referred to as a “selectivity” of the removal process for the first material with respect to the second material.
- the sacrificial material layers ( 442 , 142 , 342 ) may comprise an insulating material, a semiconductor material, or a conductive material.
- the second material of the sacrificial material layers ( 442 , 142 , 342 ) may be subsequently replaced with electrically conductive electrodes which may function, for example, as control gate electrodes of a vertical NAND device.
- Non-limiting examples of the second material include silicon nitride, an amorphous semiconductor material (such as amorphous silicon), and a polycrystalline semiconductor material (such as polysilicon).
- the sacrificial material layers ( 442 , 142 , 342 ) may be spacer material layers that comprise silicon nitride or a semiconductor material including at least one of silicon and germanium.
- the insulating layers ( 432 , 132 , 332 ) may include silicon oxide, and sacrificial material layers ( 442 , 142 , 342 ) may include silicon nitride.
- the first material of the insulating layers ( 432 , 132 , 332 ) may be deposited, for example, by chemical vapor deposition (CVD).
- CVD chemical vapor deposition
- TEOS tetraethyl orthosilicate
- the second material of the sacrificial material layers ( 442 , 142 , 342 ) may be formed, for example, CVD or atomic layer deposition (ALD).
- the sacrificial material layers ( 442 , 142 , 342 ) may be suitably patterned so that conductive material portions to be subsequently formed by replacement of the sacrificial material layers ( 442 , 142 , 342 ) may function as electrically conductive electrodes, such as the control gate electrodes of the monolithic three-dimensional NAND string memory devices to be subsequently formed.
- the sacrificial material layers ( 442 , 142 , 342 ) may comprise a portion having a strip shape extending substantially parallel to the major surface 7 of the substrate.
- the thicknesses of the insulating layers ( 432 , 132 , 332 ) and the sacrificial material layers ( 442 , 142 , 342 ) may be in a range from 20 nm to 50 nm, although lesser and greater thicknesses may be used for each insulating layer ( 432 , 132 , 332 ) and for each sacrificial material layer ( 442 , 142 , 342 ).
- the number of repetitions of the pairs of an insulating layer ( 432 , 132 , 332 ) and a sacrificial material layer ( 442 , 142 , 342 ) may be in a range from 2 to 1,024, and typically from 8 to 256, although a greater number of repetitions may also be used.
- the top and bottom gate electrodes in the stack may function as the select gate electrodes.
- each sacrificial material layer ( 442 , 142 , 342 ) in the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ may have a uniform thickness that is substantially invariant within each respective sacrificial material layer ( 442 , 142 , 342 ).
- an insulating cap layer 70 may be formed over the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ .
- the insulating cap layer 70 may include a dielectric material that is different from the material of the sacrificial material layers 42 .
- the insulating cap layer 70 may include a dielectric material that may be used for the insulating layers ( 432 , 132 , 332 ) as described above.
- the insulating cap layer 70 may have a greater thickness than each of the insulating layers ( 432 , 132 , 332 ).
- the insulating cap layer 70 may be deposited, for example, by chemical vapor deposition.
- the insulating cap layer 70 may be a silicon oxide layer.
- stepped surfaces may be formed at a peripheral region of the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ , which is herein referred to as a terrace region.
- stepped surfaces refer to a set of surfaces that include at least two horizontal surfaces and at least two vertical surfaces such that each horizontal surface is adjoined to a first vertical surface that extends upward from a first edge of the horizontal surface, and is adjoined to a second vertical surface that extends downward from a second edge of the horizontal surface.
- a stepped cavity may be formed within the volume from which portions of the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ are removed through formation of the stepped surfaces.
- a “stepped cavity” refers to a cavity having stepped surfaces.
- the terrace region may be formed in the staircase region 300 , which is located between the memory array region 100 and the peripheral device region 200 containing the at least one semiconductor device 700 for the peripheral circuitry.
- the stepped cavity may have various stepped surfaces such that the horizontal cross-sectional shape of the stepped cavity changes in steps as a function of the vertical distance from the top surface of the substrate ( 9 , 10 ).
- the stepped cavity may be formed by repetitively performing a set of processing steps.
- the set of processing steps may include, for example, an etch process of a first type that vertically increases the depth of a cavity by one or more levels, and an etch process of a second type that laterally expands the area to be vertically etched in a subsequent etch process of the first type.
- a “level” of a structure including alternating plurality is defined as the relative position of a pair of a first material layer and a second material layer within the structure.
- the terrace region includes stepped surfaces of the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ that continuously extend from a bottommost layer within the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ to a topmost layer within the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ .
- Each vertical step of the stepped surfaces may have the height of one or more pairs of an insulating layer ( 432 , 132 , 332 ) and a word-line-level sacrificial material layer ( 442 , 142 , 342 ).
- each vertical step may have the height of a single pair of an insulating layer ( 432 , 132 , 332 ) and a word-line-level sacrificial material layer ( 442 , 142 , 342 ).
- multiple “columns” of staircases may be formed along a first horizontal direction hd 1 such that each vertical step has the height of a plurality of pairs of an insulating layer ( 432 , 132 , 332 ) and a word-line-level sacrificial material layer ( 442 , 142 , 342 ), and the number of columns may be at least the number of the plurality of pairs.
- Each column of staircase may be vertically offset from one another such that each of the sacrificial material layers ( 442 , 142 , 342 ) has a physically exposed top surface in a respective column of staircases.
- two columns of staircases are formed for each block of memory stack structures to be subsequently formed such that one column of staircases provide physically exposed top surfaces for odd-numbered sacrificial material layers ( 442 , 142 , 342 ) (as counted from the bottom) and another column of staircases provide physically exposed top surfaces for even-numbered word-line-level sacrificial material layers (as counted from the bottom).
- Configurations using three, four, or more columns of staircases with a respective set of vertical offsets from the physically exposed surfaces of the sacrificial material layers ( 442 , 142 , 342 ) may also be used.
- Each word-line-level sacrificial material layer ( 442 , 142 , 342 ) has a greater lateral extent, at least along one direction, than any overlying sacrificial material layers ( 442 , 142 , 342 ) such that each physically exposed surface of any word-line-level sacrificial material layer ( 442 , 142 , 342 ) does not have an overhang.
- the vertical steps within each column of staircases may be arranged along the first horizontal direction hd 1
- the columns of staircases may be arranged along a second horizontal direction hd 2 that is perpendicular to the first horizontal direction hd 1 .
- the first horizontal direction hd 1 may be perpendicular to the boundary between the memory array region 100 and the staircase region 300 .
- a retro-stepped dielectric material portion 65 (i.e., an insulating fill material portion) may be formed in the stepped cavity by deposition of a dielectric material therein.
- a dielectric material such as silicon oxide may be deposited in the stepped cavity. Excess portions of the deposited dielectric material may be removed from above the top surface of the insulating cap layer 70 , for example, by chemical mechanical planarization (CMP). The remaining portion of the deposited dielectric material filling the stepped cavity constitutes the retro-stepped dielectric material portion 65 .
- a “retro-stepped” element refers to an element that has stepped surfaces and a horizontal cross-sectional area that increases monotonically as a function of a vertical distance from a top surface of a substrate on which the element is present. If silicon oxide is used for the retro-stepped dielectric material portion 65 , the silicon oxide of the retro-stepped dielectric material portion 65 may, or may not, be doped with dopants such as B, P, and/or F.
- a lithographic material stack including at least a photoresist layer may be formed over the insulating cap layer 70 and the retro-stepped dielectric material portion 65 , and may be lithographically patterned to form openings therein.
- the openings include a first set of openings formed over the memory array region 100 and a second set of openings formed over the staircase region 300 .
- the pattern in the lithographic material stack may be transferred through the insulating cap layer 70 or the retro-stepped dielectric material portion 65 , and through the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ by at least one anisotropic etch that uses the patterned lithographic material stack as an etch mask. Portions of the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ underlying the openings in the patterned lithographic material stack may be etched to form memory openings 49 and support openings 19 .
- a “memory opening” refers to a structure in which memory elements, such as a memory stack structure, is subsequently formed.
- a “support opening” refers to a structure in which a support structure (such as a support pillar structure) that mechanically supports other elements is subsequently formed.
- the memory openings 49 may be formed through the insulating cap layer 70 and the entirety of the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ in the memory array region 100 .
- the support openings 19 may be formed through the retro-stepped dielectric material portion 65 and the portion of the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ that underlie the stepped surfaces in the staircase region 300 .
- the memory openings 49 may extend through the entirety of the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ .
- the support openings 19 may extend through a subset of layers within the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ .
- the chemistry of the anisotropic etch process used to etch through the materials of the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ may alternate to optimize etching of the first and second materials in the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ .
- the anisotropic etch may be, for example, a series of reactive ion etches.
- the sidewalls of the memory openings 49 and the support openings 19 may be substantially vertical, or may be tapered.
- the patterned lithographic material stack may be subsequently removed, for example, by ashing.
- the memory openings 49 and the support openings 19 may extend from the top surface of the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ to at least the horizontal plane including the topmost surface of the semiconductor material layer 10 .
- an overetch into the semiconductor material layer 10 may be optionally performed after the top surface of the semiconductor material layer 10 is physically exposed at a bottom of each memory opening 49 and each support opening 19 .
- the overetch may be performed prior to, or after, removal of the lithographic material stack.
- the recessed surfaces of the semiconductor material layer 10 may be vertically offset from the un-recessed top surfaces of the semiconductor material layer 10 by a recess depth.
- the recess depth may be, for example, in a range from 1 nm to 50 nm, although lesser and greater recess depths may also be used.
- the overetch is optional, and may be omitted. If the overetch is not performed, the bottom surfaces of the memory openings 49 and the support openings 19 may be coplanar with the topmost surface of the semiconductor material layer 10 .
- Each of the memory openings 49 and the support openings 19 may include a sidewall (or a plurality of sidewalls) that extends substantially perpendicular to the topmost surface of the substrate.
- a two-dimensional array of memory openings 49 may be formed in the memory array region 100 .
- a two-dimensional array of support openings 19 may be formed in the staircase region 300 .
- the substrate semiconductor layer 9 and the semiconductor material layer 10 collectively constitutes a substrate ( 9 , 10 ), which may be a semiconductor substrate. Alternatively, the semiconductor material layer 10 may be omitted, and the memory openings 49 and the support openings 19 may be extend to a top surface of the substrate semiconductor layer 9 .
- the memory openings 49 may be arranged in rows that extend along a first horizontal direction hd 1 and laterally spaced apart along a second horizontal direction hd 2 that is perpendicular to the first horizontal direction hd 1 .
- Memory openings 49 in each row may have a uniform intra-row pitch p 1 , which is the center-to-center distance between a neighboring pair of memory openings 49 within a row of memory openings 49 .
- the rows of memory openings 49 may be arranged along the second horizontal direction hd 2 with a uniform inter-row pitch p 2 , or a row-to-row pitch, which is the distance between a first vertical plane passing through geometrical centers of a first row of memory openings 49 and a second vertical plane passing through geometrical centers of a second row of memory openings 49 that neighbors the first row of memory openings 49 .
- the memory openings 49 may be arranged as two-dimensional periodic arrays that are laterally spaced apart along the second horizontal direction hd 2 .
- Each two-dimensional periodic array of memory openings 49 may include multiple rows of memory openings 49 such that each neighboring pair of rows of memory openings 49 has a uniform inter-row pitch p 2 .
- the number of rows of memory openings 49 within each two-dimensional periodic array of memory openings 49 may be in a range from 4 to 32, such as from 8 to 16, although lesser and greater number of rows may be used for each two-dimensional periodic array of memory openings 49 .
- a sacrificial fill material may be deposited in the memory openings 49 and support openings 19 .
- the sacrificial fill material may include a material that is different from the materials of the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ and the retro-stepped dielectric material portion 65 .
- the sacrificial fill material may include amorphous silicon, amorphous carbon, a polymer material, or a silicon germanium alloy.
- a thin layer of silicon oxide may be formed by conversion of physically exposed surface portions of the semiconductor material layer 10 before deposition of the sacrificial fill material.
- Excess portions of the sacrificial fill material may be removed from above the horizontal plane including the top surface of the insulating cap layer 70 by a planarization process such as chemical mechanical planarization (CMP).
- CMP chemical mechanical planarization
- Each remaining portion of the sacrificial fill material in the memory openings 49 constitutes a sacrificial memory opening fill structure 48
- each remaining portion of the sacrificial fill material in the support openings 19 constitutes a sacrificial support opening fill structure 18 .
- a photoresist layer (not shown) may be applied over the insulating cap layer 70 , and may be lithographically patterned to form narrow openings that extend along the first horizontal direction hd 1 between clusters 148 of sacrificial memory opening fill structures 48 .
- Each cluster of sacrificial memory opening fill structures 48 may include a plurality of rows of sacrificial memory opening fill structures 48 .
- four rows of sacrificial memory opening fill structures 48 may be provided per cluster 148 of sacrificial memory opening fill structures 48 .
- FIG. 6B illustrates a photoresist layer
- two rows of sacrificial memory opening fill structures 48 may be provided per cluster of sacrificial memory opening fill structures 48 .
- the total number of rows of sacrificial memory opening fill structures 48 per cluster 148 is the total number of rows of memory stack structures to be activated by a single strip of drain-select-level electrodes to be subsequently formed.
- Multiple clusters 148 of sacrificial memory opening fill structures 48 may be positioned in proximity to one another to define a group 248 of clusters 148 of sacrificial memory opening fill structures 48 .
- the groups 248 of sacrificial memory opening fill structures 48 may be laterally spaced from one another by a respective strip-shaped space that is free of sacrificial memory opening fill structures 48 and sacrificial support opening fill structures 18 .
- Each elongated opening in the photoresist layer has an area that overlaps with edge portions of two underlying rows of sacrificial memory opening fill structures 48 .
- Each elongated opening may include a pair of straight edges that extend along the first horizontal direction hd 1 .
- An anisotropic etch process may be performed to transfer the pattern of the elongated openings in the photoresist layer through the insulating cap layer 70 , each drain-select-level insulating layer 332 , and each drain-select-level sacrificial material layer 342 of the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ .
- Drain-select-level trenches 71 may be formed through the insulating cap layer 70 , drain-select-level layers ( 332 , 342 ) of the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ , and a proximal portion of the retro-stepped dielectric material portion 65 .
- a second anisotropic etch process may then be performed to remove portions of the sacrificial memory opening fill structures 48 protruding into the drain-select-level trenches 71 .
- Each drain-select-level trench 71 may be formed between a neighboring pair of clusters 148 of sacrificial memory opening fill structures 48 .
- the drain-select-level trench 71 may segregate and isolate neighboring clusters 148 of sacrificial memory opening fill structures 48 .
- Each drain-select-level trench 71 may cut through two underlying rows of sacrificial memory opening fill structures 48 such that each underlying sacrificial memory opening fill structures 48 is partially removed to provide a respective vertical straight sidewall that extends along the first horizontal direction hd 1 and a horizontal surface having a shape of a geometrical segment.
- a “segment” refers to a two-dimensional shape that is obtained by dissecting a circle or an ellipse asymmetrically and by retaining the portion having an area less than one half of the circle or the ellipse.
- Each drain-select-level trench 71 may laterally extend along the first horizontal direction hd 1 with a uniform width along the second horizontal direction hd 2 .
- the drain-select-level trenches 71 may laterally extend along the first horizontal direction hd 1 with straight sidewalls, and may vertically extend through each of the at least one drain-select-level sacrificial material layer 342 and drain-select-level insulating layer 332 .
- the drain-select-level trenches 71 may cut through edge portions of a respective pair of rows of sacrificial memory opening fill structures 48 .
- each drain-select-level trench 71 may be in a range from 20% to 90% of the uniform intra-row pitch p 1 , such as from 40% to 80% of the uniform intra-row pitch p 1 .
- the photoresist layer may be subsequently removed, for example, by ashing.
- a sacrificial trench fill material may be deposited in the drain-select-level trenches 71 .
- the sacrificial trench fill material may be different from the sacrificial fill material of the sacrificial memory opening fill structures 48 and the sacrificial support opening fill structures 18 .
- the sacrificial trench fill material may be the same as, or different from, the material of the sacrificial material layers ( 442 , 142 , 342 ). In one embodiment, the sacrificial trench fill material may be the same as the material of the sacrificial material layers ( 442 , 142 , 342 ).
- the sacrificial trench fill material and the material of the sacrificial material layers ( 442 , 142 , 342 ) may be silicon nitride.
- the sacrificial trench fill material may include a polymer material.
- the sacrificial trench fill material may be deposited by a conformal deposition method or by a nonconformal deposition method.
- the sacrificial trench fill material may be removed from above the horizontal plane including the top surface of the insulating cap layer 70 by a planarization process such as chemical mechanical planarization.
- a planarization process such as chemical mechanical planarization.
- Each remaining portion of the sacrificial trench fill material in the drain-select-level trenches 71 constitutes a sacrificial trench fill structure 73 .
- Each sacrificial trench fill structure 73 may laterally extend along the first horizontal direction hd 1 , and may contact vertical planar sidewalls of a pair rows of sacrificial memory opening fill structures 48 .
- the sacrificial memory opening fill structures 48 and the sacrificial support opening fill structures 18 may be removed selective to the materials of the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ , the semiconductor material layer 10 , the insulating cap layer 70 , the retro-stepped dielectric material portion 65 , and the sacrificial trench fill structures 73 .
- the sacrificial memory opening fill structures 48 and the sacrificial support opening fill structures 18 include amorphous silicon or a silicon-germanium alloy
- the sacrificial memory opening fill structures 48 and the sacrificial support opening fill structures 18 may be removed by performing an isotropic etch process such as a wet etch process using hot trimethyl-2 hydroxyethyl ammonium hydroxide (“hot TMY”) or tetramethyl ammonium hydroxide (TMAH).
- hot TMY hot trimethyl-2 hydroxyethyl ammonium hydroxide
- TMAH tetramethyl ammonium hydroxide
- Cavities that contact any of the sacrificial trench fill structures 73 may have a smaller volume than the volume of the memory opening 49 at the same location as formed at the processing steps of FIGS. 4A and 4B due to protrusion of a sacrificial trench fill structure 73 into an upper portion of the memory opening 49 .
- FIGS. 9A-9G illustrate structural changes in a memory opening 49 , which is one of the memory openings 49 in the exemplary structure of FIGS. 4A and 4B . The same structural change occurs simultaneously in each of the other memory openings 49 and in each of the support openings 19 .
- FIGS. 9A-9G illustrate structural changes in a memory opening 49 that does not border a sacrificial trench fill structure 73 . Structural changes in memory openings 49 that contact a sacrificial trench fill structure 73 occur with modifications as a result of reduction in lateral extent in the upper portions of the memory openings 49 due to the presence of the sacrificial trench fill structure 73 .
- each support opening 19 may extend through the retro-stepped dielectric material portion 65 , a subset of layers in the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ , and optionally through the upper portion of the semiconductor material layer 10 .
- the recess depth of the bottom surface of each memory opening with respect to the top surface of the semiconductor material layer 10 may be in a range from 0 nm to 30 nm, although greater recess depths may also be used.
- the sacrificial material layers 42 may be laterally recessed partially to form lateral recesses (not shown), for example, by an isotropic etch.
- an optional pedestal channel portion (e.g., an epitaxial pedestal) 11 may be formed at the bottom portion of each memory opening 49 and each support openings 19 , for example, by selective epitaxy.
- Each pedestal channel portion 11 may comprise a single crystalline semiconductor material in epitaxial alignment with the single crystalline semiconductor material of the semiconductor material layer 10 .
- the top surface of each pedestal channel portion 11 may be formed above a horizontal plane including the top surface of a bottommost sacrificial material layer 42 .
- a source select gate electrode may be subsequently formed by replacing the bottommost sacrificial material layer 442 with a conductive material layer.
- the pedestal channel portion 11 may be a portion of a transistor channel that extends between a source region to be subsequently formed in the substrate ( 9 , 10 ) and a drain region to be subsequently formed in an upper portion of the memory opening 49 .
- a memory cavity 49 ′ may be present in the unfilled portion of the memory opening 49 above the pedestal channel portion 11 .
- the pedestal channel portion 11 may comprise single crystalline silicon.
- the pedestal channel portion 11 may have a doping of the first conductivity type, which is the same as the conductivity type of the semiconductor material layer 10 that the pedestal channel portion contacts. If a semiconductor material layer 10 is not present, the pedestal channel portion 11 may be formed directly on the substrate semiconductor layer 9 , which may have a doping of the first conductivity type.
- a stack of layers including a blocking dielectric layer 52 , a charge storage layer 54 , a tunneling dielectric layer 56 , and an optional first semiconductor channel layer 601 may be sequentially deposited in the memory openings 49 .
- the blocking dielectric layer 52 may include a single dielectric material layer or a stack of a plurality of dielectric material layers.
- the blocking dielectric layer may include a dielectric metal oxide layer consisting essentially of a dielectric metal oxide.
- a dielectric metal oxide refers to a dielectric material that includes at least one metallic element and at least oxygen.
- the dielectric metal oxide may consist essentially of the at least one metallic element and oxygen, or may consist essentially of the at least one metallic element, oxygen, and at least one non-metallic element such as nitrogen.
- the blocking dielectric layer 52 may include a dielectric metal oxide having a dielectric constant greater than 7.9, i.e., having a dielectric constant greater than the dielectric constant of silicon nitride.
- Non-limiting examples of dielectric metal oxides include aluminum oxide (Al 2 0 3 ), hafnium oxide (HfO 2 ), lanthanum oxide (LaO 2 ), yttrium oxide (Y 2 O 3 ), tantalum oxide (Ta 2 O 5 ), silicates thereof, nitrogen-doped compounds thereof, alloys thereof, and stacks thereof.
- the dielectric metal oxide layer may be deposited, for example, by chemical vapor deposition (CVD), atomic layer deposition (ALD), pulsed laser deposition (PLD), liquid source misted chemical deposition, or a combination thereof.
- the thickness of the dielectric metal oxide layer may be in a range from 1 nm to 20 nm, although lesser and greater thicknesses may also be used.
- the dielectric metal oxide layer may subsequently function as a dielectric material portion that blocks leakage of stored electrical charges to control gate electrodes.
- the blocking dielectric layer 52 includes aluminum oxide.
- the blocking dielectric layer 52 may include multiple dielectric metal oxide layers having different material compositions.
- the blocking dielectric layer 52 may include a dielectric semiconductor compound such as silicon oxide, silicon oxynitride, silicon nitride, or a combination thereof.
- the blocking dielectric layer 52 may include silicon oxide.
- the dielectric semiconductor compound of the blocking dielectric layer 52 may be formed by a conformal deposition method such as low pressure chemical vapor deposition, atomic layer deposition, or a combination thereof.
- the thickness of the dielectric semiconductor compound may be in a range from 1 nm to 20 nm, although lesser and greater thicknesses may also be used.
- the blocking dielectric layer 52 may be omitted, and a backside blocking dielectric layer may be formed after formation of backside recesses on surfaces of memory films to be subsequently formed.
- the charge storage layer 54 may be formed.
- the charge storage layer 54 may be a continuous layer or patterned discrete portions of a charge trapping material including a dielectric charge trapping material, which may be, for example, silicon nitride.
- the charge storage layer 54 may include a continuous layer or patterned discrete portions of a conductive material such as doped polysilicon or a metallic material that is patterned into multiple electrically isolated portions (e.g., floating gates), for example, by being formed within lateral recesses into sacrificial material layers 42 .
- the charge storage layer 54 includes a silicon nitride layer.
- the sacrificial material layers 42 and the insulating layers 32 may have vertically coincident sidewalls, and the charge storage layer 54 may be formed as a single continuous layer.
- the sacrificial material layers ( 442 , 142 , 342 ) may be laterally recessed with respect to the sidewalls of the insulating layers ( 432 , 132 , 332 ), and a combination of a deposition process and an anisotropic etch process may be used to form the charge storage layer 54 as a plurality of memory material portions that are vertically spaced apart. While the present disclosure is described using an embodiment in which the charge storage layer 54 is a single continuous layer, in other embodiments the charge storage layer 54 is replaced with a plurality of memory material portions (which may be charge trapping material portions or electrically isolated conductive material portions) that are vertically spaced apart.
- the charge storage layer 54 may be formed as a single charge storage layer of homogeneous composition, or may include a stack of multiple charge storage layers.
- the multiple charge storage layers may comprise a plurality of spaced-apart floating gate material layers that contain conductive materials (e.g., metal such as tungsten, molybdenum, tantalum, titanium, platinum, ruthenium, and alloys thereof, or a metal silicide such as tungsten silicide, molybdenum silicide, tantalum silicide, titanium silicide, nickel silicide, cobalt silicide, or a combination thereof) and/or semiconductor materials (e.g., polycrystalline or amorphous semiconductor material including at least one elemental semiconductor element or at least one compound semiconductor material).
- conductive materials e.g., metal such as tungsten, molybdenum, tantalum, titanium, platinum, ruthenium, and alloys thereof, or a metal silicide such as tungsten silicide, molybdenum si
- the charge storage layer 54 may comprise an insulating charge trapping material, such as one or more silicon nitride segments.
- the charge storage layer 54 may comprise conductive nanoparticles such as metal nanoparticles, which may be, for example, ruthenium nanoparticles.
- the charge storage layer 54 may be formed, for example, by chemical vapor deposition (CVD), atomic layer deposition (ALD), physical vapor deposition (PVD), or any suitable deposition technique for storing electrical charges therein.
- the thickness of the charge storage layer 54 may be in a range from 2 nm to 20 nm, although lesser and greater thicknesses may also be used.
- the tunneling dielectric layer 56 includes a dielectric material through which charge tunneling may be performed under suitable electrical bias conditions.
- the charge tunneling may be performed through hot-carrier injection or by Fowler-Nordheim tunneling induced charge transfer depending on the mode of operation of the monolithic three-dimensional NAND string memory device to be formed.
- the tunneling dielectric layer 56 may include silicon oxide, silicon nitride, silicon oxynitride, dielectric metal oxides (such as aluminum oxide and hafnium oxide), dielectric metal oxynitride, dielectric metal silicates, alloys thereof, and/or combinations thereof.
- the tunneling dielectric layer 56 may include a stack of a first silicon oxide layer, a silicon oxynitride layer, and a second silicon oxide layer, which is commonly known as an ONO stack.
- the tunneling dielectric layer 56 may include a silicon oxide layer that is substantially free of carbon or a silicon oxynitride layer that is substantially free of carbon.
- the thickness of the tunneling dielectric layer 56 may be in a range from 2 nm to 20 nm, although lesser and greater thicknesses may also be used.
- the optional first semiconductor channel layer 601 includes a semiconductor material such as at least one elemental semiconductor material, at least one III-V compound semiconductor material, at least one II-VI compound semiconductor material, at least one organic semiconductor material, or other semiconductor materials known in the art.
- the first semiconductor channel layer 601 includes amorphous silicon or polysilicon.
- the first semiconductor channel layer 601 may be formed by a conformal deposition method such as low pressure chemical vapor deposition (LPCVD).
- the thickness of the first semiconductor channel layer 601 may be in a range from 2 nm to 10 nm, although lesser and greater thicknesses may also be used.
- a memory cavity 49 ′ is formed in the volume of each memory opening 49 that is not filled with the deposited material layers ( 52 , 54 , 56 , 601 ).
- the optional first semiconductor channel layer 601 , the tunneling dielectric layer 56 , the charge storage layer 54 , and the blocking dielectric layer 52 may be sequentially anisotropically etched using at least one anisotropic etch process.
- the portions of the first semiconductor channel layer 601 , the tunneling dielectric layer 56 , the charge storage layer 54 , and the blocking dielectric layer 52 located above the top surface of the insulating cap layer 70 may be removed by the at least one anisotropic etch process.
- the horizontal portions of the first semiconductor channel layer 601 , the tunneling dielectric layer 56 , the charge storage layer 54 , and the blocking dielectric layer 52 at a bottom of each memory cavity 49 ′ may be removed to form openings in remaining portions thereof.
- Each of the first semiconductor channel layer 601 , the tunneling dielectric layer 56 , the charge storage layer 54 , and the blocking dielectric layer 52 may be etched by a respective anisotropic etch process using a respective etch chemistry, which may, or may not, be the same for the various material layers.
- the charge storage layer 54 may comprise a charge trapping material or a floating gate material. In one embodiment, each charge storage layer 54 may include a vertical stack of charge storage regions that store electrical charges upon programming. In one embodiment, the charge storage layer 54 may be a charge storage layer in which each portion adjacent to the sacrificial material layers 42 constitutes a charge storage region.
- a surface of the pedestal channel portion 11 may be physically exposed underneath the opening through the first semiconductor channel layer 601 , the tunneling dielectric layer 56 , the charge storage layer 54 , and the blocking dielectric layer 52 .
- the physically exposed semiconductor surface at the bottom of each memory cavity 49 ′ may be vertically recessed so that the recessed semiconductor surface underneath the memory cavity 49 ′ is vertically offset from the topmost surface of the pedestal channel portion 11 (or of the semiconductor material layer 10 in case pedestal channel portions 11 are not used) by a recess distance.
- a tunneling dielectric layer 56 is located over the charge storage layer 54 .
- a set of a blocking dielectric layer 52 , a charge storage layer 54 , and a tunneling dielectric layer 56 in a memory opening 49 constitutes a memory film 50 , which includes a plurality of charge storage regions (comprising the charge storage layer 54 ) that are insulated from surrounding materials by the blocking dielectric layer 52 and the tunneling dielectric layer 56 .
- the first semiconductor channel layer 601 , the tunneling dielectric layer 56 , the charge storage layer 54 , and the blocking dielectric layer 52 may have vertically coincident sidewalls.
- a second semiconductor channel layer 602 may be deposited directly on the semiconductor surface of the pedestal channel portion 11 or the semiconductor material layer 10 if the pedestal channel portion 11 is omitted, and directly on the first semiconductor channel layer 601 .
- the second semiconductor channel layer 602 includes a semiconductor material such as at least one elemental semiconductor material, at least one III-V compound semiconductor material, at least one II-VI compound semiconductor material, at least one organic semiconductor material, or other semiconductor materials known in the art.
- the second semiconductor channel layer 602 includes amorphous silicon or polysilicon.
- the second semiconductor channel layer 602 may be formed by a conformal deposition method such as low pressure chemical vapor deposition (LPCVD).
- the thickness of the second semiconductor channel layer 602 may be in a range from 2 nm to 10 nm, although lesser and greater thicknesses may also be used.
- the second semiconductor channel layer 602 may partially fill the memory cavity 49 ′ in each memory opening, or may fully fill the cavity in each memory opening.
- the materials of the first semiconductor channel layer 601 and the second semiconductor channel layer 602 are collectively referred to as a semiconductor channel material.
- the semiconductor channel material is a set of all semiconductor material in the first semiconductor channel layer 601 and the second semiconductor channel layer 602 .
- a dielectric core layer 62 L may be deposited in the memory cavity 49 ′ to fill any remaining portion of the memory cavity 49 ′ within each memory opening.
- the dielectric core layer 62 L includes a dielectric material such as silicon oxide or organosilicate glass.
- the dielectric core layer 62 L includes a dielectric material that may be etched at a higher etch rate during a subsequent anisotropic etch process than the materials of the insulating cap layer 70 and the retro-stepped dielectric material portion 65 .
- the insulating cap layer 70 and the retro-stepped dielectric material portion 65 may include undoped silicate glass, and the dielectric core layer 62 L may include borosilicate glass or organosilicate glass.
- the dielectric core layer 62 L may be deposited by a conformal deposition method such as low pressure chemical vapor deposition (LPCVD), or by a self-planarizing deposition process such as spin coating.
- LPCVD low pressure chemical vapor deposition
- a cavity that is not filled with the dielectric core layer 62 L may be formed in volumes of memory openings 49 that contact a sacrificial trench fill structure 73 .
- the dielectric core layer 62 L may be recessed selective to the second semiconductor channel layer 602 to remove portions of the dielectric core layer 62 L from above the horizontal portion of the second semiconductor channel layer 602 that overlies the insulating cap layer 70 .
- the material of the dielectric core layer 62 L may be further recessed such that the top surface of each remaining portion of the dielectric core layer 62 L within the memory openings 49 is located between a first horizontal plane including the bottom surface of the insulating cap layer 70 and a second horizontal plane including the top surface of the insulating cap layer 70 .
- Each remaining portion of the dielectric core layer 62 L in a memory opening 49 that contacts a sacrificial trench fill structure 73 constitutes a first dielectric core 162 .
- Each remaining portion of the dielectric core layer 62 L in a memory opening 49 that does not contact sacrificial trench fill structure 73 constitutes a second dielectric core, which may encapsulate a cavity underneath the bottom surface of the sacrificial trench fill structure 73 .
- drain regions ( 63 A, 63 B) may be formed by depositing a doped semiconductor material within each recessed region above the dielectric cores ( 162 , 262 ).
- the drain regions ( 63 A, 63 B) may have a doping of a second conductivity type that is the opposite of the first conductivity type. For example, if the first conductivity type is p-type, the second conductivity type is n-type, and vice versa.
- the dopant concentration in the drain regions ( 63 A, 63 B) may be in a range from 5.0 ⁇ 10 19 /cm 3 to 2.0 ⁇ 10 21 /cm 3 , although lesser and greater dopant concentrations may also be used.
- the doped semiconductor material may be, for example, doped polysilicon. Excess portions of the deposited semiconductor material may be removed from above the top surface of the insulating cap layer 70 , for example, by chemical mechanical planarization (CMP) or a recess etch to form the drain regions ( 63 A, 63 B).
- CMP chemical mechanical planarization
- a recess etch to form the drain regions ( 63 A, 63 B).
- Drain regions that may be formed in memory openings 49 that do not contact any sacrificial trench fill structure 73 may have a cylindrical shape. Drain regions ( 63 A, 63 B) that may be formed in memory openings 49 that contact a respective sacrificial trench fill structure 73 may have a shape of a truncated cylinder that may be obtained from a cylindrical shape by cutting through the cylindrical shape along a vertical direction. Thus, the drain regions ( 63 A, 63 B) that may be formed in memory openings 49 that contact a respective sacrificial trench fill structure 73 may have a horizontal cross-sectional shape of a circle or an ellipse modified by removal of a geometrical segment. As used herein, a geometrical segment refers to a shape bounded by a chord of a circle or an ellipse and by an arc connecting two ends of the chord.
- Each remaining portion of the second semiconductor channel layer 602 may be located entirety within a memory opening 49 or entirely within a support opening 19 .
- Each first dielectric core 162 may encapsulate a cavity 69 underneath the bottom surface of a sacrificial trench fill structure 73 .
- Each adjoining pair of a first semiconductor channel layer 601 and a second semiconductor channel layer 602 may collectively form a vertical semiconductor channel 60 through which electrical current may flow when a vertical NAND device including the vertical semiconductor channel 60 is turned on.
- a tunneling dielectric layer 56 is surrounded by a charge storage layer 54 , and laterally surrounds a portion of the vertical semiconductor channel 60 .
- Each adjoining set of a blocking dielectric layer 52 , a charge storage layer 54 , and a tunneling dielectric layer 56 collectively constitute a memory film 50 , which may store electrical charges with a macroscopic retention time.
- a blocking dielectric layer 52 may not be present in the memory film 50 at this step, and a blocking dielectric layer may be subsequently formed after formation of backside recesses.
- a macroscopic retention time refers to a retention time suitable for operation of a memory device as a permanent memory device such as a retention time in excess of 24 hours.
- Each combination of a memory film 50 and a vertical semiconductor channel 60 constitutes a memory stack structure 55 .
- Each set of material portions that fills a memory opening 49 constitutes a memory opening fill structure ( 58 A, 58 B).
- the memory opening fill structures ( 58 A, 58 B) include first memory opening fill structures 58 A that contacts a respective sacrificial trench fill structure 73 and second memory opening fill structures 58 B that do not contact any sacrificial trench fill structure 73 .
- Each set of material portions that fills a support opening 19 constitutes a support pillar structure 20 .
- Each vertical semiconductor channel 60 within a first memory opening fill structure 58 A (which is herein referred to as a first vertical semiconductor channel) comprises a flat planar portion 60 P having a vertical surface that is parallel to the first horizontal direction hd 1 .
- Each vertical semiconductor channel 60 within a second memory opening fill structure 58 B (which is herein referred to as a second vertical semiconductor channel) does not comprise any flat planar portion having a vertical surface.
- Each first memory opening fill structure 58 A may include an optional pedestal channel portion 11 , a memory film 50 , a vertical semiconductor channel 60 , a first dielectric core 162 forming a cavity 69 therein, and a first drain region 63 A.
- Each first memory opening fill structure 58 A contacts a respective one of the sacrificial trench fill structures 73 .
- Each second memory opening fill structure 58 B may include an optional pedestal channel portion 11 , a memory film 50 , a vertical semiconductor channel 60 , a second dielectric core 262 , and a second drain region 63 B.
- Each second memory opening fill structure 58 B is laterally spaced from, and does not contact, any of the sacrificial trench fill structures 73 .
- Each support pillar structure 20 may include an optional pedestal channel portion 11 , a memory film 50 , a vertical semiconductor channel 60 , a second dielectric core 262 , and a second drain region 63 B.
- an alternative configuration of the exemplary structure may be derived from the exemplary structure at the processing steps of FIG. 9F by anisotropically recessing the dielectric core layer 62 L to the depth of the upper portion of the cavities 69 that are located within the memory openings 49 contacted by a respective sacrificial trench fill structure 73 .
- the material of the dielectric core layer 62 L may be recessed selective to the semiconductor material of the second semiconductor channel layer 602 .
- Each cavity 69 within memory openings 49 may continuously extend to the top surface of the insulating cap layer 70 .
- Each remaining portion of the dielectric core layer 62 L in a memory opening 49 that contacts a sacrificial trench fill structure 73 constitutes a first lower dielectric core portion 162 A.
- Each remaining portion of the dielectric core layer 62 L in a memory opening 49 that does not contact any sacrificial trench fill structure 73 constitutes a second lower dielectric core portion 262 A.
- a supplemental dielectric core layer 362 L including an additional dielectric core material may be deposited in unfilled volumes within the memory openings 49 and the support openings 19 .
- the supplemental dielectric core layer 362 L may include a dielectric material that may be subsequently recessed selective to the semiconductor material of the second semiconductor channel layer 602 .
- the supplemental dielectric core layer 362 L may include undoped silicate glass, a doped silicate glass, or organosilicate glass.
- the supplemental dielectric core layer 362 L may be recessed selective to the second semiconductor channel layer 602 to remove portions of the supplemental dielectric core layer 362 L from above the topmost surface of the second semiconductor channel layer 602 .
- the material of the supplemental dielectric core layer 362 L may be further recessed such that the top surface of each remaining portion of the supplemental dielectric core layer 362 L within the memory openings 49 is located between a first horizontal plane including the bottom surface of the insulating cap layer 70 and a second horizontal plane including the top surface of the insulating cap layer 70 .
- Each remaining portion of the supplemental dielectric core layer 362 L in a memory opening 49 that contacts a sacrificial trench fill structure 73 constitutes a first upper dielectric core portion 162 B.
- Each remaining portion of the dielectric core layer 62 L in a memory opening 49 that does not contact any sacrificial trench fill structure 73 constitutes a second upper dielectric core portion 262 B.
- Each combination of a first lower dielectric core portion 162 A and a first upper dielectric core portion 162 B constitutes a first dielectric core 162 .
- Each combination of a second lower dielectric core portion 262 A and a second upper dielectric core portion 262 B constitutes a second dielectric core 262 .
- FIGS. 9H, 10A, and 10B may be performed to form a first memory opening fill structure 58 A within each memory opening 49 that contacts a respective sacrificial trench fill structure 73 , and to form a second memory opening fill structure 58 B within each memory opening 49 that does not contact any sacrificial trench fill structure 73 .
- Each combination of a memory film 50 and a vertical semiconductor channel 60 constitutes a memory stack structure 55 .
- Each set of material portions that fills a memory opening 49 constitutes a memory opening fill structure ( 58 A, 58 B).
- the memory opening fill structures ( 58 A, 58 B) include first memory opening fill structures 58 A that contacts a respective sacrificial trench fill structure 73 and second memory opening fill structures 58 B that does not contact any sacrificial trench fill structure 73 .
- Each set of material portions that fills a support opening 19 constitutes a support pillar structure 20 .
- Each first memory opening fill structure 58 A may include an optional pedestal channel portion 11 , a memory film 50 , a vertical semiconductor channel 60 , a first dielectric core 162 , and a first drain region 63 A. Each first memory opening fill structure 58 A contacts a respective one of the sacrificial trench fill structures 73 .
- Each second memory opening fill structure 58 B may include an optional pedestal channel portion 11 , a memory film 50 , a vertical semiconductor channel 60 , a second dielectric core 262 , and a second drain region 63 B. Each second memory opening fill structure 58 B is laterally spaced from, and does not contact, the sacrificial trench fill structures 73 .
- Each support pillar structure 20 may include an optional pedestal channel portion 11 , a memory film 50 , a vertical semiconductor channel 60 , a second dielectric core 262 , and a second drain region 63 B.
- each of the memory opening fill structures comprises a respective memory film 50 and a respective vertical semiconductor channel 60 .
- the memory stack structures 55 in the first memory opening fill structures 58 A are herein referred to as first memory stack structures 55
- the memory stack structures 55 in the second memory opening fill structures 58 B are herein referred to as second memory stack structures 55 .
- Each of the first memory stack structures 55 in the first memory opening fill structures 58 A has a horizontal surface having a shape of a geometrical segment within a horizontal plane including bottom surfaces of the drain-select-level trenches 71 , which are filled with the sacrificial trench fill structure 73 .
- Each geometrical segment has a two-dimensional shape defined by a periphery consisting of an arc and a chord.
- each of the sacrificial trench fill structure 73 overlies, and contacts, a respective row of horizontal surfaces of the first memory opening fill structures 58 A arranged along the first horizontal direction hd 1 .
- each of the first memory stack structures 55 comprises a planar sidewall having a bottom edge that is adjoined to a straight edge of a respective horizontal surface of the first memory opening fill structures 58 A and contacting a sidewall of a respective one of the drain-select-level trenches 71 , which are filled with the sacrificial trench fill structure 73 .
- each of the first memory stack structures 55 comprises a circular-cylindrical or elliptical-cylindrical sidewall that is located below the horizontal plane including the bottom surfaces of the drain-select-level trenches 71 , is adjoined to a curved edge of a respective horizontal surface the first memory opening fill structures 58 A, and laterally bounds a volume of a respective first memory stack structure 55 below the horizontal plane including the bottom surfaces of the drain-select-level trenches 71 .
- a circular-cylindrical sidewall refers to a sidewall having a vertical surface of a cylinder having a circular horizontal cross-sectional shape
- an elliptical-cylindrical sidewall refers to a sidewall having a vertical surface of a cylinder having an elliptical horizontal cross-sectional shape
- each of the first memory stack structures 55 includes a respective first memory film 50 and a respective first vertical semiconductor channel 60 ; and each first vertical semiconductor channel 60 comprises a flat planar portion 60 P having a vertical surface that is parallel to the first horizontal direction hd 1 . In one embodiment, the flat planar portion is laterally spaced from a most proximal one to the drain-select-level trenches 71 by a vertical flat portion of the respective memory film 50 . In one embodiment, each of the memory films 50 comprises a stack that includes a charge storage layer 54 and a tunneling dielectric layer 56 that contacts a respective one of the first vertical semiconductor channels 60 .
- a photoresist layer (not shown) may be applied over the insulating cap layer 70 and the retro-stepped dielectric material portion 65 , and is lithographically patterned to form openings in areas between clusters of memory opening fill structures ( 58 A, 58 B).
- the pattern in the photoresist layer may be transferred through the insulating cap layer 70 , the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ and/or the retro-stepped dielectric material portion 65 using an anisotropic etch to form backside trenches 79 .
- the backside trenches 79 may extend through each layer of the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ .
- the backside trenches 79 vertically extend from the top surface of the insulating cap layer 70 and the retro-stepped dielectric material portion 65 to the top surface of the substrate ( 9 , 10 ), and laterally extend through the memory array region 100 and the staircase region 300 .
- the backside trenches 79 may laterally extend along the first horizontal direction hd 1 and may be laterally spaced apart from one another along the second horizontal direction hd 2 that is perpendicular to the first horizontal direction hd 1 .
- the memory opening fill structures ( 58 A, 58 B) may be arranged in rows that extend along the first horizontal direction hd 1 .
- the sacrificial trench fill structures 73 may laterally extend along the first horizontal direction hd 1 .
- Each backside trench 79 may have a uniform width that is uniform along the lengthwise direction (i.e., along the first horizontal direction hd 1 ).
- Each sacrificial trench fill structure 73 may have a uniform vertical cross-sectional profile along vertical planes that are perpendicular to the first horizontal direction hd 1 that is invariant with translation along the first horizontal direction hd 1 .
- a cluster of memory opening fill structures ( 58 A, 58 B) including a respective plurality of rows of memory opening fill structures ( 58 A, 58 B) may be located between each neighboring pair of sacrificial trench fill structures 73 and between each neighboring pair of a sacrificial trench fill structure 73 and a backside trench 79 .
- Multiple clusters of memory opening fill structures ( 58 A, 58 B) may be located between a neighboring pair of a backside trench 79 .
- the backside trenches 79 may include a source contact opening in which a source contact via structure may be subsequently formed.
- the photoresist layer may be removed, for example, by ashing.
- an etchant that selectively etches the second material of the sacrificial material layers ( 442 , 142 , 342 ) with respect to the first material of the insulating layers ( 432 , 132 , 332 ) may be introduced into the backside trenches 79 , for example, using an isotropic etch process.
- the sacrificial trench fill structures 73 may be removed simultaneously with removal of the sacrificial material layers ( 442 , 142 , 342 ) during the isotropic etch process.
- an anisotropic etch process or another isotropic etch process may be performed prior to, or after, the isotropic etch process to remove the sacrificial material layers ( 442 , 142 , 342 ).
- a void may be formed within each volume of the drain-select-level trenches 71 .
- Backside recesses may be formed in volumes from which the sacrificial material layers ( 442 , 142 , 342 ) are removed.
- the backside recesses include word-line-level backside recesses 143 that may be formed in volumes from which the word-line-level sacrificial material layers 142 are removed, drain-select-level backside recesses 343 that may be formed in volumes from which the drain-select-level sacrificial material layers 342 are removed, and source-select-level backside recesses 443 that may be formed in volumes from which the source-select-level sacrificial material layer 442 is removed.
- the removal of the second material of the sacrificial material layers ( 442 , 142 , 342 ) may be selective to the first material of the insulating layers ( 432 , 132 , 332 ), the material of the retro-stepped dielectric material portion 65 , the semiconductor material of the semiconductor material layer 10 , and the material of the outermost layer of the memory films 50 .
- the sacrificial material layers ( 442 , 142 , 342 ) may include silicon nitride, and the materials of the insulating layers ( 432 , 132 , 332 ) and the retro-stepped dielectric material portion 65 may be selected from silicon oxide and dielectric metal oxides.
- the etch process that removes the second material selective to the first material and the outermost layer of the memory films 50 may be a wet etch process using a wet etch solution, or may be a gas phase (dry) etch process in which the etchant is introduced in a vapor phase into the backside trenches 79 .
- the etch process may be a wet etch process in which the exemplary structure is immersed within a wet etch tank including phosphoric acid, which etches silicon nitride selective to silicon oxide, silicon, and various other materials used in the art.
- the support pillar structure 20 , the retro-stepped dielectric material portion 65 , and the memory stack structures 55 provide structural support while the backside recesses ( 443 , 143 , 343 ) may be present within volumes previously occupied by the sacrificial material layers ( 442 , 142 , 342 ).
- Each backside recess ( 443 , 143 , 343 ) may be a laterally extending cavity having a lateral dimension that is greater than the vertical extent of the cavity. In other words, the lateral dimension of each backside recess ( 443 , 143 , 343 ) may be greater than the height of the backside recess ( 443 , 143 , 343 ).
- a plurality of backside recesses ( 443 , 143 , 343 ) may be formed in the volumes from which the second material of the sacrificial material layers ( 442 , 142 , 342 ) is removed.
- the memory openings in which the memory stack structures 55 are formed are herein referred to as front side openings or front side cavities in contrast with the backside recesses ( 443 , 143 , 343 ).
- the memory array region 100 comprises an array of monolithic three-dimensional NAND strings having a plurality of device levels disposed above the substrate ( 9 , 10 ).
- each backside recess ( 443 , 143 , 343 ) may define a space for receiving a respective word line of the array of monolithic three-dimensional NAND strings.
- the drain-select-level backside recesses 343 may be connected to the drain-select-level trenches 71 .
- Each of the plurality of backside recesses ( 443 , 143 , 343 ) may extend substantially parallel to the top surface of the substrate ( 9 , 10 ).
- a backside recess ( 443 , 143 , 343 ) may be vertically bounded by a top surface of an underlying insulating layer ( 432 , 132 , 332 ) and a bottom surface of an overlying insulating layer ( 132 , 332 ).
- each backside recess ( 443 , 143 , 343 ) may have a uniform height throughout.
- the cavities in the drain-select-level trenches 71 are herein referred to as drain-select-level cavities.
- physically exposed surface portions of the optional pedestal channel portions 11 and the semiconductor material layer 10 may be converted into dielectric material portions by thermal conversion and/or plasma conversion of the semiconductor materials into dielectric materials.
- thermal conversion and/or plasma conversion may be used to convert a surface portion of each pedestal channel portion 11 into a tubular dielectric spacer 116 , and to convert each physically exposed surface portion of the semiconductor material layer 10 into a planar dielectric portion 616 .
- each tubular dielectric spacer 116 may be topologically homeomorphic to a torus, i.e., generally ring-shaped.
- an element is topologically homeomorphic to a torus if the shape of the element may be continuously stretched without destroying a hole or forming a new hole into the shape of a torus.
- the tubular dielectric spacers 116 include a dielectric material that includes the same semiconductor element as the pedestal channel portions 11 and additionally includes at least one non-metallic element such as oxygen and/or nitrogen such that the material of the tubular dielectric spacers 116 is a dielectric material.
- the tubular dielectric spacers 116 may include a dielectric oxide, a dielectric nitride, or a dielectric oxynitride of the semiconductor material of the pedestal channel portions 11 .
- each planar dielectric portion 616 includes a dielectric material that includes the same semiconductor element as the semiconductor material layer and additionally includes at least one non-metallic element such as oxygen and/or nitrogen such that the material of the planar dielectric portions 616 is a dielectric material.
- the planar dielectric portions 616 may include a dielectric oxide, a dielectric nitride, or a dielectric oxynitride of the semiconductor material of the semiconductor material layer 10 .
- a backside blocking dielectric layer 44 may be optionally formed.
- the backside blocking dielectric layer 44 if present, comprises a dielectric material that functions as a control gate dielectric for the control gates to be subsequently formed in the backside recesses ( 443 , 143 , 343 ).
- the dielectric material of the backside blocking dielectric layer 44 may be a dielectric metal oxide such as aluminum oxide, a dielectric oxide of at least one transition metal element, a dielectric oxide of at least one Lanthanide element, a dielectric oxide of a combination of aluminum, at least one transition metal element, and/or at least one Lanthanide element.
- the backside blocking dielectric layer 44 is optional. In embodiments in which the blocking dielectric layer 52 is omitted, the backside blocking dielectric layer 44 is present.
- the backside blocking dielectric layer 44 may consist essentially of aluminum oxide.
- the thickness of the backside blocking dielectric layer 44 may be in a range from 1 nm to 15 nm, such as 2 to 6 nm, although lesser and greater thicknesses may also be used.
- a metallic barrier layer 46 A may be deposited in the backside recesses ( 443 , 143 , 343 ), in the drain-select-level trenches 71 , on the sidewalls of the backside trenches 79 , and over the top surface of the insulating cap layer 70 .
- the metallic barrier layer 46 A may include an electrically conductive metallic material that may function as a diffusion barrier layer and/or adhesion promotion layer for a metallic fill material to be subsequently deposited.
- the metallic barrier layer 46 A may include a conductive metallic nitride material such as TiN, TaN, WN, or a stack thereof, or may include a conductive metallic carbide material such as TiC, TaC, WC, or a stack thereof.
- the metallic barrier layer 46 A may be deposited by a conformal deposition process such as chemical vapor deposition (CVD) or atomic layer deposition (ALD).
- the thickness of the metallic barrier layer 46 A may be in a range from 2 nm to 8 nm, such as from 3 nm to 6 nm, although lesser and greater thicknesses may also be used.
- the metallic barrier layer 46 A may consist essentially of a conductive metal nitride such as TiN.
- a metallic fill material may be deposited in the backside recesses ( 443 , 143 , 343 ), in the drain-select-level trenches 71 , on the sidewalls of the backside trenches 79 , and over the top surface of the insulating cap layer 70 to form a metallic fill material layer 46 B.
- the metallic fill material layer 46 B may be deposited by a conformal deposition method, which may be, for example, chemical vapor deposition (CVD), atomic layer deposition (ALD), electroless plating, electroplating, or a combination thereof.
- the metallic fill material layer 46 B may consist essentially of at least one elemental metal.
- the at least one elemental metal of the metallic fill material layer 46 B may be selected, for example, from tungsten, cobalt, ruthenium, titanium, and tantalum. In one embodiment, the metallic fill material layer 46 B may consist essentially of a single elemental metal. In one embodiment, the metallic fill material layer 46 B may be deposited using a fluorine-containing precursor gas such as WF 6 . In one embodiment, the metallic fill material layer 46 B may be a tungsten layer including a residual level of fluorine atoms as impurities.
- the thicknesses of the optional backside blocking dielectric layer 44 , the metallic barrier layer 46 A, and the metallic fill material layer 46 B may be selected such that the sum of the thicknesses of the optional backside blocking dielectric layer 44 , the metallic barrier layer 46 A, and the metallic fill material layer 46 B is greater than one half of the maximum height of the backside recesses ( 443 , 143 , 343 ),is less than one half of the minimum width of the drain-select-level trenches 71 , and is less than one half of the minimum width of the backside trenches 79 .
- the metallic fill material layer 46 B may fill all remaining volumes of the backside recesses ( 443 , 143 , 343 ).
- the combination of the optional backside blocking dielectric layer 44 , the metallic barrier layer 46 A, and the metallic fill material layer 46 B only partially fills each of the backside trenches 79 and each of the drain-select-level trenches 71 .
- the portions of the metallic barrier layer 46 A and the metallic fill material layer 46 B filling the source-select-level backside recesses 443 constitute a source-select-level electrically conductive layer 446 .
- the portions of the metallic barrier layer 46 A and the metallic fill material layer 46 B filling the word-line-level backside recesses 143 constitute word-line-level electrically conductive layers 146 .
- the portions of the metallic barrier layer 46 A and the metallic fill material layer 46 B filling the drain-select-level backside recesses 343 constitute drain-select-level electrically conductive layers 346 .
- drain-select-level conductive material portions 945 The portions of the metallic barrier layer 46 A and the metallic fill material layer 46 B located inside the drain-select-level trenches 71 are herein referred to as drain-select-level conductive material portions 945 .
- an anisotropic etch process may be performed to remove horizontal portions of the metallic barrier layer 46 A and the metallic fill material layer 46 B from above the insulating cap layer 70 and the retro-stepped dielectric material portion 65 , from the bottom of each backside trench 79 , and from the bottom of each drain-select-level trench 71 .
- FIG. 18B is a top-down view of an embodiment in which each cluster of memory opening fill structures ( 58 A, 58 B) includes four rows of memory opening fill structures ( 58 A, 58 B).
- FIG. 18C is a top-down view of an embodiment in which each cluster of memory opening fill structures ( 58 A, 58 B) includes two rows of memory opening fill structures ( 58 A, 58 B).
- Each remaining vertical portion of the metallic barrier layer 46 A and the metallic fill material layer 46 B in the backside trenches 79 is herein referred to as an electrically conductive vertical plate 746 .
- Each remaining vertical portion of the metallic barrier layer 46 A and the metallic fill material layer 46 B in the drain-select-level trenches 71 is herein referred to as a vertical conductive strip 946 .
- End portions of the vertical conductive strips 946 located at lengthwise ends of each drain-select-level trench 71 may be removed, for example, by applying a photoresist layer over the exemplary structure, lithographically patterning the photoresist layer to form openings that physically expose lengthwise ends of the drain-select-level trenches 71 , and by removing the physically exposed end segments of the vertical conductive strips 946 .
- each drain-select-level trench 71 may include two vertical conductive strips 946 that extend along the first horizontal direction hd 1 and are laterally spaced apart along the second horizontal direction hd 2 .
- At least one conductive material may be deposited in the drain-select-level cavities and the backside recesses ( 443 , 143 , 343 ).
- the word-line-level electrically conductive layers 146 replace the word-line-level sacrificial material layers 142 .
- Each combination of drain-select-level electrically conductive layers 346 and at least one vertical conductive strip 946 constitutes a drain-select-level electrode ( 346 , 946 ).
- An anisotropic etch process may be performed partially etch portions of the at least one conductive material in the drain-select-level trenches 71 to provide a pair of vertical conductive strips 946 in each drain-select-level trench 71 .
- Vertical conductive strips 946 in each pair of vertical conductive strips 946 are spaced apart and are electrically isolated from each other.
- the drain-select-level electrodes ( 346 , 946 ) may be formed above the word-line-level electrically conductive layers 146 .
- Each of the drain-select-level electrodes ( 346 , 946 ) comprises at least one drain-select-level electrically conductive layer 346 formed in a volume of the at least one drain-select-level backside recesses 343 , and at least one vertical conductive strip 946 formed at a peripheral region of a respective one of the drain-select-level cavities, which is the volume of a respective drain-select-level trench 71 .
- each of the drain-select-level trenches 71 has a width that is greater than a maximum thickness of the sacrificial material layers ( 442 , 142 , 342 ).
- the at least one conductive material (such as the materials of the metallic barrier layer 46 A and the metallic fill material layer 46 B) is deposited using a conformal deposition process with a thickness that is greater than one half of the maximum thickness of the sacrificial material layers ( 442 , 142 , 342 ) and is less than one half of the width of the drain-select-level trenches 71 .
- Each of the drain-select-level electrically conductive layers 346 may contact a respective one of the vertical conductive strips 946 .
- Each of the drain-select-level electrically conductive layers 346 and the respective one of the vertical conductive strips 946 comprises an integral conductive structure ( 346 , 946 ) that includes a metallic barrier layer 46 A that continuously extends around, and encircles, at least two rows of first memory stack structures 55 selected from the first memory stack structures 55 and extends into a respective one of the drain-select-level trenches 71 , and a metallic fill material layer 46 B that continuously extends around, and encircles, the at least two rows of first memory stack structures 55 selected from the first memory stack structures 55 and extends into the respective one of the drain-select-level trenches 71 .
- a nonconformal insulating layer 73 may be deposited over the insulating cap layer 70 and the retro-stepped dielectric material potion.
- the nonconformal insulating layer 73 may be an insulating material layer, and includes an insulating material such as silicon oxide, and is deposited anisotropically by a nonconformal deposition process such as plasma enhanced chemical vapor deposition (PECVD) process.
- PECVD plasma enhanced chemical vapor deposition
- the nonconformal insulating layer 73 may have a greater thickness above the top surface of the insulating cap layer 70 and above the retro-stepped dielectric material portion than on sidewalls and bottom surfaces of the backside trenches 79 or on sidewalls of the vertical conducive strips 946 or on bottom surfaces of the drain-select-level trenches 71 .
- the widths of the backside trenches 79 and the drain-select-level trenches 71 may be selected such that an encapsulated cavity (i.e., air gap) 77 may be formed within each drain-select-level trench 71 , and a backside cavity 79 ′ that continuously extends to an elongated opening at the top surface of the nonconformal insulating layer 73 is present within each backside trench 79 .
- an encapsulated cavity i.e., air gap
- An isotropic recess etch may be performed to etch back surface portions of the nonconformal insulating layer 73 .
- Bottom portions of the nonconformal insulating layer 73 may be removed from the bottom of each backside trench 79
- sidewall portions of the nonconformal insulating layer 73 may be removed from the sidewalls of the electrically conductive vertical plates 746 .
- a top surface of the semiconductor material layer 10 may be physically exposed at the bottom of each backside cavity 79 ′.
- An encapsulated cavity 77 bounded by a curved bottom surface of the nonconformal insulating layer 73 is formed within a volume of each of the drain-select-level trenches 71 .
- the at least one electrically conductive material of the electrically conductive vertical plates 746 may be removed from the backside trenches 79 by an isotropic etch process.
- the isotropic etch process may include a wet etch process that etches the metallic materials of the electrically conductive vertical plates 746 selective to the materials of the insulating layers ( 432 , 132 , 332 ), the insulating cap layer 70 , and the nonconformal insulating layer 73 and selective to the semiconductor material of the semiconductor material layer 10 .
- a backside trench fill structure 76 may be formed within each backside trench 79 .
- a backside trench fill structure 76 may be a dielectric material portion such as a silicon oxide portion or a cavity-containing dielectric material portion (i.e., an air gap structure).
- a source region (not shown) having a doping of the second conductivity type may be formed at the bottom of each backside trench 79 by ion implantation, and a combination of an insulating spacer and a source contact via structure may be formed as a backside trench fill structure 76 within each backside trench 79 .
- additional contact via structures may be formed through the nonconformal insulating layer 73 , and optionally through the retro-stepped dielectric material portion 65 .
- drain contact via structures 88 may be formed through the nonconformal insulating layer 73 on each drain region ( 63 A, 63 B).
- Layer contact via structures 86 may be formed on the electrically conductive layers ( 446 , 146 , 346 ) through the nonconformal insulating layer 73 and through the retro-stepped dielectric material portion 65 .
- Peripheral device contact via structures (not shown) may be formed through the retro-stepped dielectric material portion 65 directly on respective nodes of the peripheral devices.
- Each drain contact via structure 88 contacts a top surface of an underlying one of the drain regions ( 63 A, 63 B).
- memory-side dielectric material layers 960 may be deposited over the nonconformal insulating layer 73 .
- Various memory-side metal interconnect structures 980 may be formed in the memory-side dielectric material layers 960 .
- the memory-side metal interconnect structures 980 may include bit lines 98 that overlie the memory stack structures 55 and electrically connected to a respective subset of the drain regions ( 63 A, 63 B). Further, the memory-side metal interconnect structures 980 may include additional metal via structures and additional metal line structures that provide electrical wiring to and from the various underlying elements such as the layer contact via structures 86 , the bit lines 98 , and other nodes of the three-dimensional memory device that may be formed as needed.
- the thickness of the memory-side dielectric material layers 960 may be in a range from 300 nm to 3,000 nm, although lesser and greater thicknesses may also be used.
- Pad cavities may be formed in the upper portion of the memory-side metal interconnect structures 980 such that a respective one of the memory-side metal interconnect structures 980 is exposed at the bottom of each pad cavity.
- the pad cavities may be arranged as a one-dimensional array or as a two-dimensional array, and may have a respective polygonal, circular, elliptical, or generally-curvilinear shape.
- a conductive material may be deposited in the pad cavities to form various memory-side bonding pads 988 .
- the memory-side bonding pads 988 are formed in memory-side dielectric material layers 960 , which is formed over the alternating stack ⁇ ( 432 , 132 , 332 ), ( 446 , 146 , 346 ) ⁇ .
- the memory-side bonding pads 988 are electrically connected to nodes of the memory stack structures 55 .
- each bit line 98 may be electrically connected to a respective one of the memory-side bonding pads 988 .
- the exemplary structure comprises a memory die 900 .
- FIGS. 24A and 24B an alternative configuration for the exemplary structure is illustrated, which is derived from the exemplary structure of FIGS. 8A and 8B by employing a combination of a dielectric material layer 768 and in-process source-level material layers 110 ′ in lieu of a semiconductor material layer 10 .
- the dielectric material layer 768 may be a single dielectric material layer or a plurality of dielectric material layers having different material compositions and/or formed at different processing steps.
- lower-level metal interconnect structures (not shown) may be formed in the dielectric material layer 769 .
- the dielectric material layer 768 can include silicon oxide and/or silicon nitride.
- the thickness of the dielectric material layer 768 may be in a range from 100 nm to 3,000 nm, although lesser and greater thicknesses can also be employed.
- the in-process source-level material layers 110 ′ may include various layers that are subsequently modified to form source-level material layers.
- the source-level material layers upon formation, include a source contact layer that functions as a common source region for vertical field effect transistors of a three-dimensional memory device.
- the in-process source-level material layers 110 ′ may include, from bottom to top, a lower source-level semiconductor layer 112 , a lower sacrificial liner 103 , a source-level sacrificial layer 104 , an upper sacrificial liner 105 , an upper source-level semiconductor layer 116 , a source-level insulating layer 117 , and an optional source-select-level conductive layer 118 .
- the lower source-level semiconductor layer 112 and the upper source-level semiconductor layer 116 may include a doped semiconductor material such as doped polysilicon or doped amorphous silicon.
- the conductivity type of the lower source-level semiconductor layer 112 and the upper source-level semiconductor layer 116 may be the opposite of the conductivity of vertical semiconductor channels to be subsequently formed. For example, if the vertical semiconductor channels to be subsequently formed have a doping of a first conductivity type, the lower source-level semiconductor layer 112 and the upper source-level semiconductor layer 116 have a doping of a second conductivity type that is the opposite of the first conductivity type.
- each of the lower source-level semiconductor layer 112 and the upper source-level semiconductor layer 116 may be in a range from 10 nm to 300 nm, such as from 20 nm to 150 nm, although lesser and greater thicknesses may also be used.
- the source-level sacrificial layer 104 includes a sacrificial material that may be removed selective to the lower sacrificial liner 103 and the upper sacrificial liner 105 .
- the source-level sacrificial layer 104 may include a semiconductor material such as undoped amorphous silicon or a silicon-germanium alloy with an atomic concentration of germanium greater than 20%.
- the thickness of the source-level sacrificial layer 104 may be in a range from 30 nm to 400 nm, such as from 60 nm to 200 nm, although lesser and greater thicknesses may also be used.
- the lower sacrificial liner 103 and the upper sacrificial liner 105 include materials that may function as an etch stop material during removal of the source-level sacrificial layer 104 .
- the lower sacrificial liner 103 and the upper sacrificial liner 105 may include silicon oxide, silicon nitride, and/or a dielectric metal oxide.
- each of the lower sacrificial liner 103 and the upper sacrificial liner 105 may include a silicon oxide layer having a thickness in a range from 2 nm to 30 nm, although lesser and greater thicknesses may also be used.
- the source-level insulating layer 117 includes a dielectric material such as silicon oxide.
- the thickness of the source-level insulating layer 117 may be in a range from 20 nm to 400 nm, such as from 40 nm to 200 nm, although lesser and greater thicknesses may also be used.
- the optional source-select-level conductive layer 118 may include a conductive material that may be used as a source-select-level gate electrode.
- the optional source-select-level conductive layer 118 may include a doped semiconductor material such as doped polysilicon or doped amorphous silicon that may be subsequently converted into doped polysilicon by an anneal process.
- the thickness of the optional source-select-level conductive layer 118 may be in a range from 30 nm to 200 nm, such as from 60 nm to 100 nm, although lesser and greater thicknesses may also be used.
- FIG. 2 - FIG. 8B The processing steps of FIG. 2 - FIG. 8B can be subsequently performed to provide the alternative configuration of the exemplary structure illustrated in FIGS. 24A and 24B .
- FIGS. 9C, 9G, and 9H can be performed with the modification that the thickness and the material of the first semiconductor channel layer 601 are selected to be the thickness and the material of vertical semiconductor channels 60 to be formed.
- a sacrificial cover layer 280 can be deposited over the insulating cap layer 70 .
- the sacrificial cover layer 280 can include a dielectric material that can be subsequently removed.
- the sacrificial cover layer 280 can include borosilicate glass and can have a thickness in a range from 30 nm to 300 nm, although lesser and greater thicknesses can be employed.
- the processing steps of FIGS. 14A-14D can be performed with the modification that the bottom of each backside trench 79 extends into the in-process source-level material layers.
- a backside trench spacer 174 may be formed on sidewalls of each backside trench 79 .
- a conformal spacer material layer may be deposited in the backside trenches 79 and over the sacrificial cover layer 280 , and may be anisotropically etched to form the backside trench spacers 174 .
- the backside trench spacers 174 include a material that is different from the material of the source-level sacrificial layer 104 .
- the backside trench spacers 174 may include silicon nitride.
- an etchant that etches the material of the source-level sacrificial layer 104 selective to the materials of the alternating stack ⁇ ( 432 , 132 , 332 ), ( 442 , 142 , 342 ) ⁇ , the insulating cap layers 70 , the sacrificial cover layer 280 , the upper sacrificial liner 105 , and the lower sacrificial liner 103 may be introduced into the backside trenches in an isotropic etch process.
- the source-level sacrificial layer 104 includes undoped amorphous silicon or an undoped amorphous silicon-germanium alloy
- the backside trench spacers 174 include silicon nitride
- the upper and lower sacrificial liners ( 105 , 103 ) include silicon oxide
- a wet etch process using hot trimethyl-2 hydroxyethyl ammonium hydroxide (“hot TMY”) or tetramethyl ammonium hydroxide (TMAH) may be used to remove the source-level sacrificial layer 104 selective to the backside trench spacers 174 and the upper and lower sacrificial liners ( 105 , 103 ).
- a source cavity 109 is formed in the volume from which the source-level sacrificial layer 104 is removed.
- wet etch chemicals such as hot TMY and TMAH are selective to doped semiconductor materials such as the p-doped semiconductor material and/or the n-doped semiconductor material of the upper source-level semiconductor layer 116 and the lower source-level semiconductor layer 112 .
- use of selective wet etch chemicals such as hot TMY and TMAH for the wet etch process that forms the source cavity 109 provides a large process window against etch depth variation during formation of the backside trenches 79 .
- each of the memory opening fill structures 58 and memory stack structures 55 is physically exposed to the source cavity 109 .
- each of the memory opening fill structures 58 includes a sidewall and that are physically exposed to the source cavity 109 .
- a sequence of isotropic etchants such as wet etchants, may be applied to the physically exposed portions of the memory films 50 to sequentially etch the various component layers of the memory films 50 from outside to inside, and to physically expose cylindrical surfaces of the vertical semiconductor channels 60 at the level of the source cavity 109 .
- the upper and lower sacrificial liners ( 105 , 103 ) may be collaterally etched during removal of the portions of the memory films 50 located at the level of the source cavity 109 .
- the source cavity 109 may be expanded in volume by removal of the portions of the memory films 50 at the level of the source cavity 109 and the upper and lower sacrificial liners ( 105 , 103 ).
- a top surface of the lower source-level semiconductor layer 112 and a bottom surface of the upper source-level semiconductor layer 116 may be physically exposed to the source cavity 109 .
- the source cavity 109 is formed by isotropically etching the source-level sacrificial layer 104 and a bottom portion of each of the memory films 50 selective to at least one source-level semiconductor layer (such as the lower source-level semiconductor layer 112 and the upper source-level semiconductor layer 116 ) and the vertical semiconductor channels 60 .
- a semiconductor material having a doping of the second conductivity type may be deposited on the physically exposed semiconductor surfaces around the source cavity 109 .
- the physically exposed semiconductor surfaces include bottom portions of outer sidewalls of the vertical semiconductor channels 60 and a horizontal surface of the at least one source-level semiconductor layer (such as a bottom surface of the upper source-level semiconductor layer 116 and/or a top surface of the lower source-level semiconductor layer 112 ).
- the physically exposed semiconductor surfaces may include the bottom portions of outer sidewalls of the vertical semiconductor channels 60 , the top horizontal surface of the lower source-level semiconductor layer 112 , and the bottom surface of the upper source-level semiconductor layer 116 .
- the doped semiconductor material of the second conductivity type may be deposited on the physically exposed semiconductor surfaces around the source cavity 109 by a selective semiconductor deposition process.
- a semiconductor precursor gas, an etchant, and a dopant gas may be flowed concurrently into a process chamber including the exemplary structure during the selective semiconductor deposition process.
- the semiconductor precursor gas may include silane, disilane, or dichlorosilane
- the etchant gas may include gaseous hydrogen chloride
- the dopant gas may include a hydride of a dopant atom such as phosphine, arsine, stibine, or diborane.
- the selective semiconductor deposition process grows a doped semiconductor material having a doping of the second conductivity type from physically exposed semiconductor surfaces around the source cavity 109 .
- the deposited doped semiconductor material forms a source contact layer 114 , which may contact sidewalls of the vertical semiconductor channels 60 .
- the atomic concentration of the dopants of the second conductivity type in the deposited semiconductor material may be in a range from 1.0 ⁇ 10 20 /cm 3 to 2.0 ⁇ 10 21 /cm 3 , such as from 2.0 ⁇ 10 20 /cm 3 to 8.0 ⁇ 10 20 /cm 3 .
- the source contact layer 114 as initially formed may consist essentially of semiconductor atoms and dopant atoms of the second conductivity type.
- At least one non-selective doped semiconductor material deposition process may be used to form the source contact layer 114 .
- one or more etch back processes may be used in combination with a plurality of selective or non-selective deposition processes to provide a seamless and/or voidless source contact layer 114 .
- the duration of the selective semiconductor deposition process may be selected such that the source cavity 109 is filled with the source contact layer 114 , and the source contact layer 114 contacts bottom end portions of inner sidewalls of the backside trench spacers 174 .
- the source contact layer 114 may be formed by selectively depositing a doped semiconductor material having a doping of the second conductivity type from semiconductor surfaces around the source cavity 109 .
- the doped semiconductor material may include doped polysilicon.
- the source-level sacrificial layer 104 may be replaced with the source contact layer 114 .
- the layer stack including the lower source-level semiconductor layer 112 , the source contact layer 114 , and the upper source-level semiconductor layer 116 constitutes a buried source layer ( 112 , 114 , 116 ).
- the set of layers including the buried source layer ( 112 , 114 , 116 ), the source-level insulating layer 117 , and the source-select-level conductive layer 118 constitutes source-level material layers 10 , which replaces the in-process source-level material layers 110 ′.
- the backside trench spacers 174 may be removed selective to the insulating layers ( 132 , 232 ), the first and second insulating cap layers ( 170 , 270 ), the sacrificial cover layer 280 , and the source contact layer 114 using an isotropic etch process.
- the backside trench spacers 174 include silicon nitride
- a wet etch process using hot phosphoric acid may be performed to remove the backside trench spacers 174 .
- the isotropic etch process that removes the backside trench spacers 174 may be combined with a subsequent isotropic etch process that etches the sacrificial material layers ( 142 , 242 ) selective to the insulating layers ( 132 , 232 ), the first and second insulating cap layers ( 170 , 270 ), the sacrificial cover layer 280 , and the source contact layer 114 .
- An oxidation process may be performed to convert physically exposed surface portions of semiconductor materials into dielectric semiconductor oxide portions.
- surfaces portions of the source contact layer 114 and the upper source-level semiconductor layer 116 may be converted into dielectric semiconductor oxide plates 122
- surface portions of the source-select-level conductive layer 118 may be converted into annular dielectric semiconductor oxide spacers 124 .
- FIG. 26 the processing steps of FIGS. 15A and 15B through the processing steps of FIG. 22A and 22B can be subsequently performed to provide the alternative configuration of the exemplary structure illustrated in FIG. 26 .
- the processing steps of FIG. 23 can be subsequently performed.
- a three-dimensional memory device which comprises: an alternating stack ⁇ ( 432 , 132 , 332 ), ( 446 , 146 , 346 ) ⁇ of insulating layers ( 432 , 132 , 332 ) and electrically conductive layers ( 446 , 146 , 346 ) located over a substrate ( 9 , 10 ), wherein the electrically conductive layers comprise word-line-level electrically conductive layers 146 and at least one drain-select-level electrically conductive layer 346 overlies the word-line-level electrically conductive layers 146 ; first memory stack structures 55 (located within first memory opening fill structures 58 A) extending through the alternating stack ⁇ ( 432 , 132 , 332 ), ( 446 , 146 , 346 ) ⁇ ; drain-select-level trenches 71 that vertically extend through the at least one drain-select-level electrically conductive layer
- each of the first memory stack structures 55 may have a horizontal surface having a shape of a geometrical segment within a horizontal plane including bottom surfaces of the drain-select-level trenches 71 .
- each of the vertical conductive strips 946 overlies a respective row of horizontal surfaces arranged along the first horizontal direction hd 1 .
- each of the first memory stack structures 55 comprises a planar sidewall having a bottom edge that is adjoined to a straight edge of a respective horizontal surface and contacting a sidewall of a respective one of the drain-select-level trenches 71 .
- each of the first memory stack structures 55 comprises a circular-cylindrical or elliptical-cylindrical sidewall that is located below the horizontal plane including the bottom surfaces of the drain-select-level trenches 71 , is adjoined to a curved edge of a respective horizontal surface, and laterally bounds a volume of a respective first memory stack structure 55 below the horizontal plane including the bottom surfaces of the drain-select-level trenches 71 .
- each of the first memory stack structures 55 includes a respective first memory film 50 and a respective first vertical semiconductor channel 60 ; and each first vertical semiconductor channel 60 comprises a flat planar portion 60 P having a vertical surface that is parallel to the first horizontal direction hd 1 .
- the flat planar portion 60 P is laterally spaced from a most proximal one to the vertical conductive strips 946 by a vertical flat portion of the respective first memory film 50 .
- each of the first memory films 50 comprises a stack that includes a charge storage layer 54 and a tunneling dielectric layer 56 that contacts a respective one of the first vertical semiconductor channels 60 .
- each of the vertical conductive strips 946 has an areal overlap in a plan view (i.e., a view along a vertical direction) with portions of each first memory stack structure 55 that are present within a row of first memory stack structures 55 , and are located below the horizontal plane including bottom surfaces of the vertical conductive strips 946 .
- three-dimensional memory device comprises second memory stack structures 55 (located in second memory opening fill structures 58 B) that extends through the alternating stack ⁇ ( 432 , 132 , 332 ), ( 446 , 146 , 346 ) ⁇ with a horizontal cross-sectional shape of a circle or an ellipse at each level of the at least one drain-select-level electrically conductive layer 346 and the word-line-level electrically conductive layers 146 .
- each of the first memory stack structures 55 is located between a vertical flat sidewall of a most proximal one of the vertical conductive strips 946 and a vertical concave sidewall of a most proximal one of the multiple drain-select-level electrically conductive strips.
- each drain-select-level electrode ( 346 , 946 ) may have a gate-all-around configuration.
- each of the drain-select-level electrically conductive layers 346 contacts a respective one of the vertical conductive strips 946 .
- Each of the drain-select-level electrically conductive layers 346 and the respective one of the vertical conductive strips 946 comprises an integral conductive structure ( 346 , 946 ) that includes: a metallic barrier layer 46 A that continuously extends around, and encircles, at least two rows of first memory stack structures 55 selected from the first memory stack structures 55 and extends into a respective one of the drain-select-level trenches 71 ; and a metallic fill material layer 46 B that continuously extends around, and encircles, the at least two rows of first memory stack structures 55 selected from the first memory stack structures 55 and extends into the respective one of the drain-select-level trenches 71 .
- the three-dimensional memory device comprises an insulating material layer (such as a nonconformal insulating layer 73 ) that overlies the alternating stack ⁇ ( 432 , 132 , 332 ), ( 446 , 146 , 346 ) ⁇ and the drain-select-level trenches 71 , wherein an encapsulated cavity 77 bounded by a curved bottom surface of the insulating material layer is located within one of the drain-select-level trenches 71 .
- an insulating material layer such as a nonconformal insulating layer 73
- the at least one drain-select-level electrically conductive layer 346 comprises a plurality of drain-select-level electrically conductive layers 346 ; and each of the vertical conductive strips 946 is adjoined to a plurality of drain-select-level electrically conductive layers 346 that are vertically spaced apart.
- the various embodiments of the present disclosure provide more than two strips of drain-select-level electrically conductive layers 346 between each laterally neighboring pair of backside trenches 79 .
- the drain-select-level trenches 71 function as a conduit for providing an etchant for etching the sacrificial material of the drain-select-level sacrificial material layers 342 that are not directly exposed to backside trenches 79 during formation of the drain-select-level backside recesses 343 .
- the drain-select-level trenches 71 function as a conduit for providing a reactant for depositing the backside blocking dielectric layer 44 , the optional metallic barrier layer 46 A, the metallic fill material layer 46 B.
- clusters of memory stack structures 55 may be provided with electrical isolation at the drain select levels between each.
- the various embodiments described above provide drain-select-level trenches 71 that isolate and group memory stack structures 55 into clusters 148 , but minimize the number of process steps that are used to form the electrically conductive layers ( 446 , 146 , 346 ) located over a substrate ( 9 , 10 ).
- the same deposition step may be used to form the word lines 146 , the source select gate electrodes 446 , the drain select gate electrodes 346 and the vertical conductive strips 946 connected to the drain select gate electrodes to provide the select gate electrodes and word lines for all of the memory stack structures despite the isolation resulting from the formation of the drain-select-level trenches 71 .
- a cavity (i.e., air gap) 77 may be formed in the drain-select-level trenches 71 to improve the level of isolation between elements.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Chemical & Material Sciences (AREA)
- Ceramic Engineering (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
Abstract
A three-dimensional memory device includes an alternating stack of insulating layers and electrically conductive layers located over a substrate, memory stack structures extending through the alternating stack, drain-select-level trenches that vertically extend through at least one drain-select-level electrically conductive layer and laterally extend along a first horizontal direction and divide each drain-select-level electrically conductive layer into multiple drain-select-level electrically conductive strips, and pairs of vertical conductive strips located within a respective one of the drain-select-level trenches. Each of the vertical conductive strips has a pair of vertical straight sidewalls that laterally extends along the first horizontal direction. Each drain-select-level electrode may have at least one drain-select-level electrically conductive layer and at least one vertical conductive strip.
Description
- The present disclosure relates generally to the field of semiconductor devices, and particularly to a three-dimensional memory device including drain select gate electrodes having a gate-all-around configuration and methods of manufacturing the same.
- Three-dimensional vertical NAND strings having one bit per cell are disclosed in an article by T. Endoh et al., titled “Novel Ultra High Density Memory With A Stacked-Surrounding Gate Transistor (S-SGT) Structured Cell”, IEDM Proc. (2001) 33-36.
- According to an embodiment of the present disclosure, a three-dimensional memory device is provided, which comprises: an alternating stack of insulating layers and electrically conductive layers located over a substrate, wherein the electrically conductive layers comprise word-line-level electrically conductive layers and at least one drain-select-level electrically conductive layer that overlie the word-line-level electrically conductive layers; first memory stack structures extending through the alternating stack; drain-select-level trenches that vertically extend through the at least one drain-select-level electrically conductive layer and laterally extend along a first horizontal direction and divide each of the at least one drain-select-level electrically conductive layer into multiple drain-select-level electrically conductive strips that are laterally spaced apart along a second horizontal direction; and pairs of vertical conductive strips, wherein each pair of vertical conductive strips is located within a respective one of the drain-select-level trenches, and each of the vertical conductive strips has a pair of vertical straight sidewalls that laterally extends along the first horizontal direction.
- According to another embodiment of the present disclosure, a method of forming a three-dimensional memory device is provided, which comprises: forming an alternating stack of insulating layers and sacrificial material layers over a substrate, wherein the spacer material layers comprise word-line-level sacrificial material layers and at least one drain-select-level sacrificial material layer that overlies the word-line-level sacrificial material layers; forming memory openings through the alternating stack; forming sacrificial memory opening fill structures in the memory openings; forming drain-select-level trenches that laterally extend along a first horizontal direction with straight sidewalls and vertically extend through the at least one drain-select-level sacrificial material layer and cut through edge portions of a respective pair of rows of sacrificial memory opening fill structures selected from the sacrificial memory opening fill structures; forming sacrificial trench fill structures in the drain-select-level trenches; replacing the sacrificial memory opening fill structures with memory opening fill structures, wherein each of the memory opening fill structures comprises a respective memory film and a respective vertical semiconductor channel; forming drain-select-level cavities by removing the sacrificial trench fill structures; forming backside recesses by removing the sacrificial material layers; and depositing at least one conductive material in the drain-select-level cavities and the backside recesses, wherein word-line-level electrically conductive layers replace the word-line-level sacrificial material layers, and drain-select-level electrodes are formed above the word-line-level electrically conductive layers, wherein each of the drain-select-level electrodes comprises at least one drain-select-level electrically conductive layer formed in a volume of the at least one drain-select-level sacrificial material layer and a vertical conductive strip formed at a peripheral region of a respective one of the drain-select-level cavities.
-
FIG. 1 is a schematic vertical cross-sectional view of an exemplary structure after formation of at least one peripheral device, and a semiconductor material layer according to an embodiment of the present disclosure. -
FIG. 2 is a schematic vertical cross-sectional view of the exemplary structure after formation of an alternating stack of insulating layers and sacrificial material layers according to an embodiment of the present disclosure. -
FIG. 3 is a schematic vertical cross-sectional view of the exemplary structure after formation of stepped terraces and a retro-stepped dielectric material portion according to an embodiment of the present disclosure. -
FIG. 4A is a schematic vertical cross-sectional view of the exemplary structure after formation of memory openings and support openings according to an embodiment of the present disclosure. -
FIG. 4B is a top-down view of the exemplary structure ofFIG. 4A . The zig-zag vertical plane A-A′ is the plane of the cross-section forFIG. 4A . -
FIG. 5 is a schematic vertical cross-sectional view of the exemplary structure after formation of sacrificial memory opening fill structures according to an embodiment of the present disclosure. -
FIG. 6A is a vertical cross-sectional view of a first configuration of the exemplary structure after formation of drain-select-level trenches according to an embodiment of the present disclosure. -
FIG. 6B a top-down view of the first configuration of the exemplary structure ofFIG. 6A . The zig-zag vertical plane A-A′ is the plane of the cross-section forFIG. 6A . -
FIG. 6C is a top-down view of a second configuration of the exemplary structure at the processing steps ofFIGS. 6A and 6B . -
FIG. 7A is a vertical cross-sectional view of the exemplary structure after formation of sacrificial trench fill structures according to an embodiment of the present disclosure. -
FIG. 7B a top-down view of the first configuration of the exemplary structure ofFIG. 7A . The zig-zag vertical plane A-A′ is the plane of the cross-section forFIG. 7A . -
FIG. 8A is a vertical cross-sectional view of the exemplary structure after removal of the sacrificial memory opening fill structures according to an embodiment of the present disclosure. -
FIG. 8B a top-down view of the first configuration of the exemplary structure ofFIG. 8A . The zig-zag vertical plane A-A′ is the plane of the cross-section forFIG. 8A . -
FIGS. 9A-9H are sequential schematic vertical cross-sectional views of a memory opening within the exemplary structure during formation of a memory opening fill structure according to an embodiment of the present disclosure. -
FIG. 10A is a schematic vertical cross-sectional view of the exemplary structure at the processing step ofFIG. 9H according to an embodiment of the present disclosure. -
FIG. 10B a top-down view of the first configuration of the exemplary structure ofFIG. 10A . The zig-zag vertical plane A-A′ is the plane of the cross-section forFIG. 10A . -
FIG. 11 is a schematic vertical cross-sectional view of an alternative configuration of the exemplary structure after formation of lower dielectric core portions according to an embodiment of the present disclosure. -
FIG. 12 is a schematic vertical cross-sectional view of the alternative configuration of the exemplary structure after formation of upper dielectric cores according to an embodiment of the present disclosure. -
FIG. 13A is a vertical cross-sectional view of the alternative configuration of the exemplary structure after formation of drain regions according to an embodiment of the present disclosure. -
FIG. 13B a top-down view of the first configuration of the exemplary structure ofFIG. 13A . The zig-zag vertical plane A-A′ is the plane of the cross-section forFIG. 13A . -
FIG. 14A is a schematic vertical cross-sectional view of the exemplary structure after formation of backside trenches according to an embodiment of the present disclosure. -
FIG. 14B is a top-down view of the exemplary structure ofFIG. 14A . The zig-zag vertical plane A-A′ is the plane of the schematic vertical cross-sectional view ofFIG. 14A . -
FIG. 14C is top-down view of a region including a sacrificial trench fill structure in the exemplary structure ofFIGS. 14A and 14B . -
FIG. 14D is a top-down view of a region including a backside trench in the exemplary structure ofFIGS. 14A and 14B . -
FIG. 15A is a schematic vertical cross-sectional view of the exemplary structure after formation of backside recesses according to an embodiment of the present disclosure. -
FIG. 15B is a top-down view of the exemplary structure ofFIG. 15A . The zig-zag vertical plane A-A′ is the plane of the schematic vertical cross-sectional view ofFIG. 15A . -
FIGS. 16A-16D are sequential vertical cross-sectional views of a region of the exemplary structure during formation of electrically conductive layers according to an embodiment of the present disclosure. -
FIG. 17A is a schematic vertical cross-sectional view of the exemplary structure after conformal deposition of at least one electrically conductive material according to an embodiment of the present disclosure. -
FIG. 17B is a horizontal cross-sectional view of a region of the exemplary structure along the horizontal plane B-B′ ofFIG. 17A . -
FIG. 18A is a schematic vertical cross-sectional view of the exemplary structure after an anisotropic etch process that removes horizontal portions of the at least one electrically conductive material and removal of edge segments of the at least one electrically conducive material in the drain-select-level trenches according to an embodiment of the present disclosure. -
FIG. 18B is a top-down view of a first configuration of the exemplary structure ofFIG. 18A . -
FIG. 18C is a top-down view of a second configuration of the exemplary structure ofFIG. 18A . -
FIG. 19 is a schematic vertical cross-sectional view of the exemplary structure after formation of a nonconformal insulating layer and an isotropic recess etch according to an embodiment of the present disclosure. -
FIG. 20 is a schematic vertical cross-sectional view of the exemplary structure after removal of the at least one electrically conductive material from the backside trenches according to an embodiment of the present disclosure. -
FIG. 21 is a schematic vertical cross-sectional view of the exemplary structure after formation of backside trench fill structures according to an embodiment of the present disclosure. -
FIG. 22A is a schematic vertical cross-sectional view of the exemplary structure after formation of additional contact via structures according to an embodiment of the present disclosure. -
FIG. 22B is a top-down view of the exemplary structure ofFIG. 22A . The zig-zag vertical plane A-A′ is the plane of the schematic vertical cross-sectional view ofFIG. 22A . -
FIG. 23 is a vertical cross-sectional view of the exemplary structure after formation of interconnect-level dielectric material layers, additional metal interconnect structures, and bonding pads according to an embodiment of the present disclosure. -
FIG. 24A is a vertical cross-sectional view of an alternative configuration of the exemplary structure at the processing steps ofFIGS. 8A and 8B according to an embodiment of the present disclosure. -
FIG. 24B is a magnified view of in-process source-level material layers at the processing steps ofFIG. 24A . -
FIGS. 25A-25E illustrate sequential vertical cross-sectional views of memory opening fill structures and a backside trench during formation of source-level material layers in the alternative configuration of the exemplary structure according to an embodiment of the present disclosure. -
FIG. 26 illustrates a vertical cross-sectional view of the alternative configuration of the exemplary structure at the processing steps ofFIGS. 22A and 22B according to an embodiment of the present disclosure. - As discussed above, the present disclosure is directed to a three-dimensional memory device including drain select gate electrodes having a gate-all-around configuration and methods of manufacturing the same, the various embodiments of which are described below. The embodiments of the disclosure may be used to form various structures including a multilevel memory structure, non-limiting examples of which include semiconductor devices such as three-dimensional monolithic memory array devices comprising a plurality of NAND memory strings.
- The drawings are not drawn to scale. Multiple instances of an element may be duplicated where a single instance of the element is illustrated, unless absence of duplication of elements is expressly described or clearly indicated otherwise. Ordinals such as “first,” “second,” and “third” are used merely to identify similar elements, and different ordinals may be used across the specification and the claims of the instant disclosure. The same reference numerals refer to the same element or similar element. Unless otherwise indicated, elements having the same reference numerals are presumed to have the same composition and the same function. Unless otherwise indicated, a “contact” between elements refers to a direct contact between elements that provides an edge or a surface shared by the elements. As used herein, a first element located “on” a second element may be located on the exterior side of a surface of the second element or on the interior side of the second element. As used herein, a first element is located “directly on” a second element if there exist a physical contact between a surface of the first element and a surface of the second element. As used herein, a “prototype” structure or an “in-process” structure refers to a transient structure that is subsequently modified in the shape or composition of at least one component therein.
- As used herein, a “layer” refers to a material portion including a region having a thickness. A layer may extend over the entirety of an underlying or overlying structure, or may have an extent less than the extent of an underlying or overlying structure. Further, a layer may be a region of a homogeneous or inhomogeneous continuous structure that has a thickness less than the thickness of the continuous structure. For example, a layer may be located between any pair of horizontal planes between, or at, a top surface and a bottom surface of the continuous structure. A layer may extend horizontally, vertically, and/or along a tapered surface. A substrate may be a layer, may include one or more layers therein, or may have one or more layer thereupon, thereabove, and/or therebelow.
- As used herein, a first surface and a second surface are “vertically coincident” with each other if the second surface overlies or underlies the first surface and there exists a zig-zag vertical plane or a substantially zig-zag vertical plane that includes the first surface and the second surface. A substantially zig-zag vertical plane is a plane that extends straight along a direction that deviates from a vertical direction by an angle less than 5 degrees. A zig-zag vertical plane or a substantially zig-zag vertical plane is straight along a vertical direction or a substantially vertical direction, and may, or may not, include a curvature along a direction that is perpendicular to the vertical direction or the substantially vertical direction.
- A monolithic three-dimensional memory array is a memory array in which multiple memory levels are formed above a single substrate, such as a semiconductor wafer, with no intervening substrates. The term “monolithic” means that layers of each level of the array are directly deposited on the layers of each underlying level of the array. In contrast, two dimensional arrays may be formed separately and then packaged together to form a non-monolithic memory device. For example, non-monolithic stacked memories have been constructed by forming memory levels on separate substrates and vertically stacking the memory levels, as described in U.S. Pat. No. 5,915,167 titled “Three-dimensional Structure Memory.” The substrates may be thinned or removed from the memory levels before bonding, but as the memory levels are initially formed over separate substrates, such memories are not true monolithic three-dimensional memory arrays. The various three-dimensional memory devices of the present disclosure include a monolithic three-dimensional NAND string memory device, and may be fabricated using the various embodiments described herein.
- Generally, a semiconductor package (or a “package”) refers to a unit semiconductor device that may be attached to a circuit board through a set of pins or solder balls. A semiconductor package may include a semiconductor chip (or a “chip”) or a plurality of semiconductor chips that are bonded throughout, for example, by flip-chip bonding or another chip-to-chip bonding. A package or a chip may include a single semiconductor die (or a “die”) or a plurality of semiconductor dies. A die is the smallest unit that may independently execute external commands or report status. Typically, a package or a chip with multiple dies is capable of simultaneously executing as many external commands as the total number of planes therein. Each die includes one or more planes. Identical concurrent operations may be executed in each plane within a same die, although there may be some restrictions. In case a die is a memory die, i.e., a die including memory elements, concurrent read operations, concurrent write operations, or concurrent erase operations may be performed in each plane within a same memory die. In a memory die, each plane contains a number of memory blocks (or “blocks”), which are the smallest unit that may be erased by in a single erase operation. Each memory block contains a number of pages, which are the smallest units that may be selected for programming. A page is also the smallest unit that may be selected to a read operation.
- Referring to
FIG. 1 , an exemplary structure according to an embodiment of the present disclosure is illustrated, which may be used, for example, to fabricate a device structure containing vertical NAND memory devices. The exemplary structure includes a substrate (9, 10), which may be a semiconductor substrate. The substrate may include asubstrate semiconductor layer 9 and an optionalsemiconductor material layer 10. Thesubstrate semiconductor layer 9 may be a semiconductor wafer or a semiconductor material layer, and may include at least one elemental semiconductor material (e.g., single crystal silicon wafer or layer), at least one III-V compound semiconductor material, at least one II-VI compound semiconductor material, at least one organic semiconductor material, or other semiconductor materials known in the art. The substrate may have a major surface 7, which may be, for example, a topmost surface of thesubstrate semiconductor layer 9. The major surface 7 may be a semiconductor surface. In one embodiment, the major surface 7 may be a single crystalline semiconductor surface, such as a single crystalline semiconductor surface. - As used herein, a “semiconducting material” refers to a material having electrical conductivity in the range from 1.0×10−5 S/m to 1.0×105 S/m. As used herein, a “semiconductor material” refers to a material having electrical conductivity in the range from 1.0×10−5 S/m to 1.0 S/m in the absence of electrical dopants therein, and is capable of producing a doped material having electrical conductivity in a range from 1.0 S/m to 1.0×105 S/m upon suitable doping with an electrical dopant. As used herein, an “electrical dopant” refers to a p-type dopant that adds a hole to a valence band within a band structure, or an n-type dopant that adds an electron to a conduction band within a band structure. As used herein, a “conductive material” refers to a material having electrical conductivity greater than 1.0×105 S/m. As used herein, an “insulator material” or a “dielectric material” refers to a material having electrical conductivity less than 1.0×10−5 S/m. As used herein, a “heavily doped semiconductor material” refers to a semiconductor material that is doped with electrical dopant at a sufficiently high atomic concentration to become a conductive material either as formed as a crystalline material or if converted into a crystalline material through an anneal process (for example, from an initial amorphous state), i.e., to have electrical conductivity greater than 1.0×105 S/m. A “doped semiconductor material” may be a heavily doped semiconductor material, or may be a semiconductor material that includes electrical dopants (i.e., p-type dopants and/or n-type dopants) at a concentration that provides electrical conductivity in the range from 1.0×10−5 S/m to 1.0×105 S/m. An “intrinsic semiconductor material” refers to a semiconductor material that is not doped with electrical dopants. Thus, a semiconductor material may be semiconducting or conductive, and may be an intrinsic semiconductor material or a doped semiconductor material. A doped semiconductor material may be semiconducting or conductive depending on the atomic concentration of electrical dopants therein. As used herein, a “metallic material” refers to a conductive material including at least one metallic element therein. All measurements for electrical conductivities are made at the standard condition.
- At least one
semiconductor device 700 for a peripheral circuitry may be formed on a portion of thesubstrate semiconductor layer 9. The at least onesemiconductor device 700 may include, for example, field effect transistors. For example, at least one shallowtrench isolation structure 720 may be formed by etching portions of thesubstrate semiconductor layer 9 and depositing a dielectric material therein. A gate dielectric layer, at least one gate conductor layer, and a gate cap dielectric layer may be formed over thesubstrate semiconductor layer 9, and may be subsequently patterned to form at least one gate structure (750, 752, 754, 758), each of which may include agate dielectric 750, a gate electrode (752, 754), and agate cap dielectric 758. The gate electrode (752, 754) may include a stack of a firstgate electrode portion 752 and a secondgate electrode portion 754. At least onegate spacer 756 may be formed around the at least one gate structure (750, 752, 754, 758) by depositing and anisotropically etching a dielectric liner.Active regions 730 may be formed in upper portions of thesubstrate semiconductor layer 9, for example, by introducing electrical dopants using the at least one gate structure (750, 752, 754, 758) as masking structures. Additional masks may be used as needed. Theactive region 730 may include source regions and drain regions of field effect transistors. Afirst dielectric liner 761 and asecond dielectric liner 762 may be optionally formed. Each of the first and second dielectric liners (761, 762) may comprise a silicon oxide layer, a silicon nitride layer, and/or a dielectric metal oxide layer. As used herein, silicon oxide includes silicon dioxide as well as non-stoichiometric silicon oxides having more or less than two oxygen atoms for each silicon atoms. Silicon dioxide is preferred. In an illustrative example, thefirst dielectric liner 761 may be a silicon oxide layer, and thesecond dielectric liner 762 may be a silicon nitride layer. The least one semiconductor device for the peripheral circuitry may contain a driver circuit for memory devices to be subsequently formed, which may include at least one NAND device. - A dielectric material such as silicon oxide may be deposited over the at least one semiconductor device, and may be subsequently planarized to form a
planarization dielectric layer 770. In one embodiment the planarized top surface of theplanarization dielectric layer 770 may be coplanar with a top surface of the dielectric liners (761, 762). Subsequently, theplanarization dielectric layer 770 and the dielectric liners (761, 762) may be removed from an area to physically expose a top surface of thesubstrate semiconductor layer 9. As used herein, a surface is “physically exposed” if the surface is in physical contact with vacuum, or a gas phase material (such as air). - The optional
semiconductor material layer 10, if present, may be formed on the top surface of thesubstrate semiconductor layer 9 prior to, or after, formation of the at least onesemiconductor device 700 by deposition of a single crystalline semiconductor material, for example, by selective epitaxy. The deposited semiconductor material may be the same as, or may be different from, the semiconductor material of thesubstrate semiconductor layer 9. The deposited semiconductor material may be any material that may be used for thesubstrate semiconductor layer 9 as described above. The single crystalline semiconductor material of thesemiconductor material layer 10 may be in epitaxial alignment with the single crystalline structure of thesubstrate semiconductor layer 9. Portions of the deposited semiconductor material located above the top surface of theplanarization dielectric layer 770 may be removed, for example, by chemical mechanical planarization (CMP). In this case, thesemiconductor material layer 10 may have a top surface that is coplanar with the top surface of theplanarization dielectric layer 770. - The region (i.e., area) of the at least one
semiconductor device 700 is herein referred to as aperipheral device region 200. The region in which a memory array may be subsequently formed is herein referred to as amemory array region 100. Astaircase region 300 for subsequently forming stepped terraces of electrically conductive layers may be provided between thememory array region 100 and theperipheral device region 200. - Referring to
FIG. 2 , a stack of an alternating plurality of first material layers and second material layers may be formed over the top surface of the substrate (9, 10). As used herein, a “material layer” refers to a layer including a material throughout the entirety thereof. As used herein, an alternating plurality of first elements and second elements refers to a structure in which instances of the first elements and instances of the second elements alternate. Each instance of the first elements that is not an end element of the alternating plurality is adjoined by two instances of the second elements on both sides, and each instance of the second elements that is not an end element of the alternating plurality is adjoined by two instances of the first elements on both ends. The first elements may have the same thickness throughout, or may have different thicknesses. The second elements may have the same thickness throughout, or may have different thicknesses. The alternating plurality of first material layers and second material layers may begin with an instance of the first material layers or with an instance of the second material layers, and may end with an instance of the first material layers or with an instance of the second material layers. In one embodiment, an instance of the first elements and an instance of the second elements may form a unit that is repeated with periodicity within the alternating plurality. - Each first material layer may include a first material, and each second material layer may include a second material that is different from the first material. In one embodiment, each first material layer may be an insulating layer, and each second material layer may be a sacrificial material layer. In such embodiments, the stack may include an alternating plurality of insulating layers and sacrificial material layers, and constitutes a prototype stack of alternating layers comprising insulating layers and sacrificial material layers. The insulating layers may include a source-select-
level insulating layer 432 contacting a top surface of thesemiconductor material layer 10, word-line-level insulating layers 132 located between the source-select-level insulating layer 432 and a bottommost one of drain-select-level sacrificial material layers 342, and drain-select-level insulating layers 332 located above the bottommost one of the drain-select-level sacrificial material layers 342. The sacrificial material layers may include a source-select-levelsacrificial material layer 442 contacting a top surface of the source-select-level insulating layer 432, word-line-level sacrificial material layers 142 located between the source-select-levelsacrificial material layer 442 and a bottommost one of the drain-select-level insulating layers 332, and drain-select-level sacrificial material layers 342 located above the topmost one of the word-line-level insulating layers 132. - The source-select-level
sacrificial material layer 442 may be formed at the level at which a source-select-level electrically conductive layer is subsequently formed. The source-select-level electrically conductive layer may be subsequently used to select a group of memory stack structures to be activated. The drain-select-level sacrificial material layers 342 may be formed at levels at which drain-select-level electrically conductive layers are to be subsequently formed. The drain-select-level electrically conductive layers are subsequently used to select a cluster of memory stack structures to be activated. The total number of drain-select-level sacrificial material layers 342 may be in a range from 1 to 8, such as from 2 to 4. Each group of memory stack structures may include at least two clusters of memory stack structures. A total number of clusters in each group may be in a range from 2 to 16. The word-line-level sacrificial material layers 142 may be formed at levels at which word-line-level electrically conductive layers are to be subsequently formed. The word-line-level electrically conductive layers function as word lines and gate electrodes for memory elements in the memory stack structures to be subsequently formed. - The stack of the alternating plurality is herein referred to as an alternating stack {(432, 132, 332), (442, 142, 342)}. In one embodiment, the alternating stack {(432, 132, 332), (442, 142, 342)} may include insulating layers (432, 132, 332) composed of the first material, and sacrificial material layers (442, 142, 342) composed of a second material different from the first material. The first material of the insulating layers (432, 132, 332) may be at least one insulating material. As such, each insulating layer (432, 132, 332) may be an insulating material layer. Insulating materials that may be used for the insulating layers (432, 132, 332) include, but are not limited to, silicon oxide (including doped or undoped silicate glass), silicon nitride, silicon oxynitride, organosilicate glass (OSG), spin-on dielectric materials, dielectric metal oxides that are commonly known as high dielectric constant (high-k) dielectric oxides (e.g., aluminum oxide, hafnium oxide, etc.) and silicates thereof, dielectric metal oxynitrides and silicates thereof, and organic insulating materials. In one embodiment, the first material of the insulating layers (432, 132, 332) may be silicon oxide.
- The second material of the sacrificial material layers (442, 142, 342) may be a sacrificial material that may be removed selective to the first material of the insulating layers (432, 132, 332). As used herein, a removal of a first material is “selective to” a second material if the removal process removes the first material at a rate that is at least twice the rate of removal of the second material. The ratio of the rate of removal of the first material to the rate of removal of the second material is herein referred to as a “selectivity” of the removal process for the first material with respect to the second material.
- The sacrificial material layers (442, 142, 342) may comprise an insulating material, a semiconductor material, or a conductive material. The second material of the sacrificial material layers (442, 142, 342) may be subsequently replaced with electrically conductive electrodes which may function, for example, as control gate electrodes of a vertical NAND device. Non-limiting examples of the second material include silicon nitride, an amorphous semiconductor material (such as amorphous silicon), and a polycrystalline semiconductor material (such as polysilicon). In one embodiment, the sacrificial material layers (442, 142, 342) may be spacer material layers that comprise silicon nitride or a semiconductor material including at least one of silicon and germanium.
- In one embodiment, the insulating layers (432, 132, 332) may include silicon oxide, and sacrificial material layers (442, 142, 342) may include silicon nitride. The first material of the insulating layers (432, 132, 332) may be deposited, for example, by chemical vapor deposition (CVD). For example, if silicon oxide is used for the insulating layers (432, 132, 332), tetraethyl orthosilicate (TEOS) may be used as the precursor material for the CVD process. The second material of the sacrificial material layers (442, 142, 342) may be formed, for example, CVD or atomic layer deposition (ALD).
- The sacrificial material layers (442, 142, 342) may be suitably patterned so that conductive material portions to be subsequently formed by replacement of the sacrificial material layers (442, 142, 342) may function as electrically conductive electrodes, such as the control gate electrodes of the monolithic three-dimensional NAND string memory devices to be subsequently formed. The sacrificial material layers (442, 142, 342) may comprise a portion having a strip shape extending substantially parallel to the major surface 7 of the substrate.
- The thicknesses of the insulating layers (432, 132, 332) and the sacrificial material layers (442, 142, 342) may be in a range from 20 nm to 50 nm, although lesser and greater thicknesses may be used for each insulating layer (432, 132, 332) and for each sacrificial material layer (442, 142, 342). The number of repetitions of the pairs of an insulating layer (432, 132, 332) and a sacrificial material layer (442, 142, 342) may be in a range from 2 to 1,024, and typically from 8 to 256, although a greater number of repetitions may also be used. The top and bottom gate electrodes in the stack may function as the select gate electrodes. In one embodiment, each sacrificial material layer (442, 142, 342) in the alternating stack {(432, 132, 332), (442, 142, 342)} may have a uniform thickness that is substantially invariant within each respective sacrificial material layer (442, 142, 342).
- Optionally, an insulating
cap layer 70 may be formed over the alternating stack {(432, 132, 332), (442, 142, 342)}. The insulatingcap layer 70 may include a dielectric material that is different from the material of the sacrificial material layers 42. In one embodiment, the insulatingcap layer 70 may include a dielectric material that may be used for the insulating layers (432, 132, 332) as described above. The insulatingcap layer 70 may have a greater thickness than each of the insulating layers (432, 132, 332). The insulatingcap layer 70 may be deposited, for example, by chemical vapor deposition. In one embodiment, the insulatingcap layer 70 may be a silicon oxide layer. - Referring to
FIG. 3 , stepped surfaces may be formed at a peripheral region of the alternating stack {(432, 132, 332), (442, 142, 342)}, which is herein referred to as a terrace region. As used herein, “stepped surfaces” refer to a set of surfaces that include at least two horizontal surfaces and at least two vertical surfaces such that each horizontal surface is adjoined to a first vertical surface that extends upward from a first edge of the horizontal surface, and is adjoined to a second vertical surface that extends downward from a second edge of the horizontal surface. A stepped cavity may be formed within the volume from which portions of the alternating stack {(432, 132, 332), (442, 142, 342)} are removed through formation of the stepped surfaces. A “stepped cavity” refers to a cavity having stepped surfaces. - The terrace region may be formed in the
staircase region 300, which is located between thememory array region 100 and theperipheral device region 200 containing the at least onesemiconductor device 700 for the peripheral circuitry. The stepped cavity may have various stepped surfaces such that the horizontal cross-sectional shape of the stepped cavity changes in steps as a function of the vertical distance from the top surface of the substrate (9, 10). In one embodiment, the stepped cavity may be formed by repetitively performing a set of processing steps. The set of processing steps may include, for example, an etch process of a first type that vertically increases the depth of a cavity by one or more levels, and an etch process of a second type that laterally expands the area to be vertically etched in a subsequent etch process of the first type. As used herein, a “level” of a structure including alternating plurality is defined as the relative position of a pair of a first material layer and a second material layer within the structure. - Each sacrificial material layer (442, 142, 342) other than a topmost
sacrificial material layer 342 within the alternating stack {(432, 132, 332), (442, 142, 342)} laterally extends farther than any overlying sacrificial material layer (442, 142, 342) within the alternating stack {(432, 132, 332), (442, 142, 342)} in the terrace region. The terrace region includes stepped surfaces of the alternating stack {(432, 132, 332), (442, 142, 342)} that continuously extend from a bottommost layer within the alternating stack {(432, 132, 332), (442, 142, 342)} to a topmost layer within the alternating stack {(432, 132, 332), (442, 142, 342)}. - Each vertical step of the stepped surfaces may have the height of one or more pairs of an insulating layer (432, 132, 332) and a word-line-level sacrificial material layer (442, 142, 342). In one embodiment, each vertical step may have the height of a single pair of an insulating layer (432, 132, 332) and a word-line-level sacrificial material layer (442, 142, 342). In another embodiment, multiple “columns” of staircases may be formed along a first horizontal direction hd1 such that each vertical step has the height of a plurality of pairs of an insulating layer (432, 132, 332) and a word-line-level sacrificial material layer (442, 142, 342), and the number of columns may be at least the number of the plurality of pairs. Each column of staircase may be vertically offset from one another such that each of the sacrificial material layers (442, 142, 342) has a physically exposed top surface in a respective column of staircases. In the illustrative example, two columns of staircases are formed for each block of memory stack structures to be subsequently formed such that one column of staircases provide physically exposed top surfaces for odd-numbered sacrificial material layers (442, 142, 342) (as counted from the bottom) and another column of staircases provide physically exposed top surfaces for even-numbered word-line-level sacrificial material layers (as counted from the bottom). Configurations using three, four, or more columns of staircases with a respective set of vertical offsets from the physically exposed surfaces of the sacrificial material layers (442, 142, 342) may also be used. Each word-line-level sacrificial material layer (442, 142, 342) has a greater lateral extent, at least along one direction, than any overlying sacrificial material layers (442, 142, 342) such that each physically exposed surface of any word-line-level sacrificial material layer (442, 142, 342) does not have an overhang. In one embodiment, the vertical steps within each column of staircases may be arranged along the first horizontal direction hd1, and the columns of staircases may be arranged along a second horizontal direction hd2 that is perpendicular to the first horizontal direction hd1. In one embodiment, the first horizontal direction hd1 may be perpendicular to the boundary between the
memory array region 100 and thestaircase region 300. - A retro-stepped dielectric material portion 65 (i.e., an insulating fill material portion) may be formed in the stepped cavity by deposition of a dielectric material therein. For example, a dielectric material such as silicon oxide may be deposited in the stepped cavity. Excess portions of the deposited dielectric material may be removed from above the top surface of the insulating
cap layer 70, for example, by chemical mechanical planarization (CMP). The remaining portion of the deposited dielectric material filling the stepped cavity constitutes the retro-steppeddielectric material portion 65. As used herein, a “retro-stepped” element refers to an element that has stepped surfaces and a horizontal cross-sectional area that increases monotonically as a function of a vertical distance from a top surface of a substrate on which the element is present. If silicon oxide is used for the retro-steppeddielectric material portion 65, the silicon oxide of the retro-steppeddielectric material portion 65 may, or may not, be doped with dopants such as B, P, and/or F. - Referring to
FIGS. 4A and 4B , a lithographic material stack (not shown) including at least a photoresist layer may be formed over the insulatingcap layer 70 and the retro-steppeddielectric material portion 65, and may be lithographically patterned to form openings therein. The openings include a first set of openings formed over thememory array region 100 and a second set of openings formed over thestaircase region 300. The pattern in the lithographic material stack may be transferred through the insulatingcap layer 70 or the retro-steppeddielectric material portion 65, and through the alternating stack {(432, 132, 332), (442, 142, 342)} by at least one anisotropic etch that uses the patterned lithographic material stack as an etch mask. Portions of the alternating stack {(432, 132, 332), (442, 142, 342)} underlying the openings in the patterned lithographic material stack may be etched to formmemory openings 49 andsupport openings 19. As used herein, a “memory opening” refers to a structure in which memory elements, such as a memory stack structure, is subsequently formed. As used herein, a “support opening” refers to a structure in which a support structure (such as a support pillar structure) that mechanically supports other elements is subsequently formed. Thememory openings 49 may be formed through the insulatingcap layer 70 and the entirety of the alternating stack {(432, 132, 332), (442, 142, 342)} in thememory array region 100. Thesupport openings 19 may be formed through the retro-steppeddielectric material portion 65 and the portion of the alternating stack {(432, 132, 332), (442, 142, 342)} that underlie the stepped surfaces in thestaircase region 300. - The
memory openings 49 may extend through the entirety of the alternating stack {(432, 132, 332), (442, 142, 342)}. Thesupport openings 19 may extend through a subset of layers within the alternating stack {(432, 132, 332), (442, 142, 342)}. The chemistry of the anisotropic etch process used to etch through the materials of the alternating stack {(432, 132, 332), (442, 142, 342)} may alternate to optimize etching of the first and second materials in the alternating stack {(432, 132, 332), (442, 142, 342)}. The anisotropic etch may be, for example, a series of reactive ion etches. The sidewalls of thememory openings 49 and thesupport openings 19 may be substantially vertical, or may be tapered. The patterned lithographic material stack may be subsequently removed, for example, by ashing. - The
memory openings 49 and thesupport openings 19 may extend from the top surface of the alternating stack {(432, 132, 332), (442, 142, 342)} to at least the horizontal plane including the topmost surface of thesemiconductor material layer 10. In one embodiment, an overetch into thesemiconductor material layer 10 may be optionally performed after the top surface of thesemiconductor material layer 10 is physically exposed at a bottom of eachmemory opening 49 and eachsupport opening 19. The overetch may be performed prior to, or after, removal of the lithographic material stack. In other words, the recessed surfaces of thesemiconductor material layer 10 may be vertically offset from the un-recessed top surfaces of thesemiconductor material layer 10 by a recess depth. The recess depth may be, for example, in a range from 1 nm to 50 nm, although lesser and greater recess depths may also be used. The overetch is optional, and may be omitted. If the overetch is not performed, the bottom surfaces of thememory openings 49 and thesupport openings 19 may be coplanar with the topmost surface of thesemiconductor material layer 10. - Each of the
memory openings 49 and thesupport openings 19 may include a sidewall (or a plurality of sidewalls) that extends substantially perpendicular to the topmost surface of the substrate. A two-dimensional array ofmemory openings 49 may be formed in thememory array region 100. A two-dimensional array ofsupport openings 19 may be formed in thestaircase region 300. Thesubstrate semiconductor layer 9 and thesemiconductor material layer 10 collectively constitutes a substrate (9, 10), which may be a semiconductor substrate. Alternatively, thesemiconductor material layer 10 may be omitted, and thememory openings 49 and thesupport openings 19 may be extend to a top surface of thesubstrate semiconductor layer 9. - The
memory openings 49 may be arranged in rows that extend along a first horizontal direction hd1 and laterally spaced apart along a second horizontal direction hd2 that is perpendicular to the first horizontal direction hd1.Memory openings 49 in each row may have a uniform intra-row pitch p1, which is the center-to-center distance between a neighboring pair ofmemory openings 49 within a row ofmemory openings 49. Further, the rows ofmemory openings 49 may be arranged along the second horizontal direction hd2 with a uniform inter-row pitch p2, or a row-to-row pitch, which is the distance between a first vertical plane passing through geometrical centers of a first row ofmemory openings 49 and a second vertical plane passing through geometrical centers of a second row ofmemory openings 49 that neighbors the first row ofmemory openings 49. In one embodiment, thememory openings 49 may be arranged as two-dimensional periodic arrays that are laterally spaced apart along the second horizontal direction hd2. Each two-dimensional periodic array ofmemory openings 49 may include multiple rows ofmemory openings 49 such that each neighboring pair of rows ofmemory openings 49 has a uniform inter-row pitch p2. The number of rows ofmemory openings 49 within each two-dimensional periodic array ofmemory openings 49 may be in a range from 4 to 32, such as from 8 to 16, although lesser and greater number of rows may be used for each two-dimensional periodic array ofmemory openings 49. - Referring to
FIG. 5 , a sacrificial fill material may be deposited in thememory openings 49 andsupport openings 19. The sacrificial fill material may include a material that is different from the materials of the alternating stack {(432, 132, 332), (442, 142, 342)} and the retro-steppeddielectric material portion 65. For example, the sacrificial fill material may include amorphous silicon, amorphous carbon, a polymer material, or a silicon germanium alloy. In embodiments in which amorphous silicon is used as the sacrificial fill material, a thin layer of silicon oxide may be formed by conversion of physically exposed surface portions of thesemiconductor material layer 10 before deposition of the sacrificial fill material. - Excess portions of the sacrificial fill material may be removed from above the horizontal plane including the top surface of the insulating
cap layer 70 by a planarization process such as chemical mechanical planarization (CMP). Each remaining portion of the sacrificial fill material in thememory openings 49 constitutes a sacrificial memory openingfill structure 48, and each remaining portion of the sacrificial fill material in thesupport openings 19 constitutes a sacrificial support openingfill structure 18. - Referring to
FIGS. 6A-6C , a photoresist layer (not shown) may be applied over the insulatingcap layer 70, and may be lithographically patterned to form narrow openings that extend along the first horizontal direction hd1 betweenclusters 148 of sacrificial memoryopening fill structures 48. Each cluster of sacrificial memoryopening fill structures 48 may include a plurality of rows of sacrificial memoryopening fill structures 48. In an embodiment illustrated inFIG. 6B , four rows of sacrificial memoryopening fill structures 48 may be provided percluster 148 of sacrificial memoryopening fill structures 48. In another embodiment illustrated inFIG. 6C , two rows of sacrificial memoryopening fill structures 48 may be provided per cluster of sacrificial memoryopening fill structures 48. Generally, the total number of rows of sacrificial memoryopening fill structures 48 percluster 148 is the total number of rows of memory stack structures to be activated by a single strip of drain-select-level electrodes to be subsequently formed. -
Multiple clusters 148 of sacrificial memoryopening fill structures 48 may be positioned in proximity to one another to define a group 248 ofclusters 148 of sacrificial memoryopening fill structures 48. The groups 248 of sacrificial memoryopening fill structures 48 may be laterally spaced from one another by a respective strip-shaped space that is free of sacrificial memoryopening fill structures 48 and sacrificial support openingfill structures 18. Each elongated opening in the photoresist layer has an area that overlaps with edge portions of two underlying rows of sacrificial memoryopening fill structures 48. Each elongated opening may include a pair of straight edges that extend along the first horizontal direction hd1. - An anisotropic etch process may be performed to transfer the pattern of the elongated openings in the photoresist layer through the insulating
cap layer 70, each drain-select-level insulating layer 332, and each drain-select-levelsacrificial material layer 342 of the alternating stack {(432, 132, 332), (442, 142, 342)}. Drain-select-level trenches 71 may be formed through the insulatingcap layer 70, drain-select-level layers (332, 342) of the alternating stack { (432, 132, 332), (442, 142, 342)}, and a proximal portion of the retro-steppeddielectric material portion 65. A second anisotropic etch process may then be performed to remove portions of the sacrificial memoryopening fill structures 48 protruding into the drain-select-level trenches 71. Each drain-select-level trench 71 may be formed between a neighboring pair ofclusters 148 of sacrificial memoryopening fill structures 48. Thus, the drain-select-level trench 71 may segregate and isolate neighboringclusters 148 of sacrificial memoryopening fill structures 48. Each drain-select-level trench 71 may cut through two underlying rows of sacrificial memoryopening fill structures 48 such that each underlying sacrificial memoryopening fill structures 48 is partially removed to provide a respective vertical straight sidewall that extends along the first horizontal direction hd1 and a horizontal surface having a shape of a geometrical segment. As used herein, a “segment” refers to a two-dimensional shape that is obtained by dissecting a circle or an ellipse asymmetrically and by retaining the portion having an area less than one half of the circle or the ellipse. - Each drain-select-
level trench 71 may laterally extend along the first horizontal direction hd1 with a uniform width along the second horizontal direction hd2. Generally, the drain-select-level trenches 71 may laterally extend along the first horizontal direction hd1 with straight sidewalls, and may vertically extend through each of the at least one drain-select-levelsacrificial material layer 342 and drain-select-level insulating layer 332. The drain-select-level trenches 71 may cut through edge portions of a respective pair of rows of sacrificial memoryopening fill structures 48. The width of each drain-select-level trench 71 may be in a range from 20% to 90% of the uniform intra-row pitch p1, such as from 40% to 80% of the uniform intra-row pitch p1. The photoresist layer may be subsequently removed, for example, by ashing. - Referring to
FIGS. 7A and 7B , a sacrificial trench fill material may be deposited in the drain-select-level trenches 71. The sacrificial trench fill material may be different from the sacrificial fill material of the sacrificial memoryopening fill structures 48 and the sacrificial support openingfill structures 18. The sacrificial trench fill material may be the same as, or different from, the material of the sacrificial material layers (442, 142, 342). In one embodiment, the sacrificial trench fill material may be the same as the material of the sacrificial material layers (442, 142, 342). In one embodiment, the sacrificial trench fill material and the material of the sacrificial material layers (442, 142, 342) may be silicon nitride. In another embodiment, the sacrificial trench fill material may include a polymer material. The sacrificial trench fill material may be deposited by a conformal deposition method or by a nonconformal deposition method. - The sacrificial trench fill material may be removed from above the horizontal plane including the top surface of the insulating
cap layer 70 by a planarization process such as chemical mechanical planarization. Each remaining portion of the sacrificial trench fill material in the drain-select-level trenches 71 constitutes a sacrificial trench fillstructure 73. Each sacrificial trench fillstructure 73 may laterally extend along the first horizontal direction hd1, and may contact vertical planar sidewalls of a pair rows of sacrificial memoryopening fill structures 48. - Referring to
FIGS. 8A, 8B, and 9A , the sacrificial memoryopening fill structures 48 and the sacrificial support openingfill structures 18 may be removed selective to the materials of the alternating stack {(432, 132, 332), (442, 142, 342)}, thesemiconductor material layer 10, the insulatingcap layer 70, the retro-steppeddielectric material portion 65, and the sacrificial trench fillstructures 73. For example, if the sacrificial memoryopening fill structures 48 and the sacrificial support openingfill structures 18 include amorphous silicon or a silicon-germanium alloy, the sacrificial memoryopening fill structures 48 and the sacrificial support openingfill structures 18 may be removed by performing an isotropic etch process such as a wet etch process using hot trimethyl-2 hydroxyethyl ammonium hydroxide (“hot TMY”) or tetramethyl ammonium hydroxide (TMAH). Cavities may be formed in the volumes of thememory openings 49 and thesupport openings 19. Cavities that contact any of the sacrificial trench fillstructures 73 may have a smaller volume than the volume of thememory opening 49 at the same location as formed at the processing steps ofFIGS. 4A and 4B due to protrusion of a sacrificial trench fillstructure 73 into an upper portion of thememory opening 49. -
FIGS. 9A-9G illustrate structural changes in amemory opening 49, which is one of thememory openings 49 in the exemplary structure ofFIGS. 4A and 4B . The same structural change occurs simultaneously in each of theother memory openings 49 and in each of thesupport openings 19.FIGS. 9A-9G illustrate structural changes in amemory opening 49 that does not border a sacrificial trench fillstructure 73. Structural changes inmemory openings 49 that contact a sacrificial trench fillstructure 73 occur with modifications as a result of reduction in lateral extent in the upper portions of thememory openings 49 due to the presence of the sacrificial trench fillstructure 73. - Referring to
FIG. 9A , amemory opening 49 in the exemplary device structure ofFIGS. 4A and 4B is illustrated. Thememory opening 49 extends through the insulatingcap layer 70, the alternating stack {(432, 132, 332), (442, 142, 342)}, and optionally into an upper portion of thesemiconductor material layer 10. At this processing step, each support opening 19 may extend through the retro-steppeddielectric material portion 65, a subset of layers in the alternating stack {(432, 132, 332), (442, 142, 342)}, and optionally through the upper portion of thesemiconductor material layer 10. The recess depth of the bottom surface of each memory opening with respect to the top surface of thesemiconductor material layer 10 may be in a range from 0 nm to 30 nm, although greater recess depths may also be used. Optionally, the sacrificial material layers 42 may be laterally recessed partially to form lateral recesses (not shown), for example, by an isotropic etch. - Referring to
FIG. 9B , an optional pedestal channel portion (e.g., an epitaxial pedestal) 11 may be formed at the bottom portion of eachmemory opening 49 and eachsupport openings 19, for example, by selective epitaxy. Eachpedestal channel portion 11 may comprise a single crystalline semiconductor material in epitaxial alignment with the single crystalline semiconductor material of thesemiconductor material layer 10. In one embodiment, the top surface of eachpedestal channel portion 11 may be formed above a horizontal plane including the top surface of a bottommostsacrificial material layer 42. In this case, a source select gate electrode may be subsequently formed by replacing the bottommostsacrificial material layer 442 with a conductive material layer. Thepedestal channel portion 11 may be a portion of a transistor channel that extends between a source region to be subsequently formed in the substrate (9, 10) and a drain region to be subsequently formed in an upper portion of thememory opening 49. Amemory cavity 49′ may be present in the unfilled portion of thememory opening 49 above thepedestal channel portion 11. In one embodiment, thepedestal channel portion 11 may comprise single crystalline silicon. In one embodiment, thepedestal channel portion 11 may have a doping of the first conductivity type, which is the same as the conductivity type of thesemiconductor material layer 10 that the pedestal channel portion contacts. If asemiconductor material layer 10 is not present, thepedestal channel portion 11 may be formed directly on thesubstrate semiconductor layer 9, which may have a doping of the first conductivity type. - Referring to
FIG. 9C , a stack of layers including a blockingdielectric layer 52, acharge storage layer 54, atunneling dielectric layer 56, and an optional firstsemiconductor channel layer 601 may be sequentially deposited in thememory openings 49. - The blocking
dielectric layer 52 may include a single dielectric material layer or a stack of a plurality of dielectric material layers. In one embodiment, the blocking dielectric layer may include a dielectric metal oxide layer consisting essentially of a dielectric metal oxide. As used herein, a dielectric metal oxide refers to a dielectric material that includes at least one metallic element and at least oxygen. The dielectric metal oxide may consist essentially of the at least one metallic element and oxygen, or may consist essentially of the at least one metallic element, oxygen, and at least one non-metallic element such as nitrogen. In one embodiment, the blockingdielectric layer 52 may include a dielectric metal oxide having a dielectric constant greater than 7.9, i.e., having a dielectric constant greater than the dielectric constant of silicon nitride. - Non-limiting examples of dielectric metal oxides include aluminum oxide (Al2 0 3), hafnium oxide (HfO2), lanthanum oxide (LaO2), yttrium oxide (Y2O3), tantalum oxide (Ta2O5), silicates thereof, nitrogen-doped compounds thereof, alloys thereof, and stacks thereof. The dielectric metal oxide layer may be deposited, for example, by chemical vapor deposition (CVD), atomic layer deposition (ALD), pulsed laser deposition (PLD), liquid source misted chemical deposition, or a combination thereof. The thickness of the dielectric metal oxide layer may be in a range from 1 nm to 20 nm, although lesser and greater thicknesses may also be used. The dielectric metal oxide layer may subsequently function as a dielectric material portion that blocks leakage of stored electrical charges to control gate electrodes. In one embodiment, the blocking
dielectric layer 52 includes aluminum oxide. In one embodiment, the blockingdielectric layer 52 may include multiple dielectric metal oxide layers having different material compositions. - Alternatively, or additionally, the blocking
dielectric layer 52 may include a dielectric semiconductor compound such as silicon oxide, silicon oxynitride, silicon nitride, or a combination thereof. In one embodiment, the blockingdielectric layer 52 may include silicon oxide. In this case, the dielectric semiconductor compound of the blockingdielectric layer 52 may be formed by a conformal deposition method such as low pressure chemical vapor deposition, atomic layer deposition, or a combination thereof. The thickness of the dielectric semiconductor compound may be in a range from 1 nm to 20 nm, although lesser and greater thicknesses may also be used. Alternatively, the blockingdielectric layer 52 may be omitted, and a backside blocking dielectric layer may be formed after formation of backside recesses on surfaces of memory films to be subsequently formed. - Subsequently, the
charge storage layer 54 may be formed. In one embodiment, thecharge storage layer 54 may be a continuous layer or patterned discrete portions of a charge trapping material including a dielectric charge trapping material, which may be, for example, silicon nitride. Alternatively, thecharge storage layer 54 may include a continuous layer or patterned discrete portions of a conductive material such as doped polysilicon or a metallic material that is patterned into multiple electrically isolated portions (e.g., floating gates), for example, by being formed within lateral recesses into sacrificial material layers 42. In one embodiment, thecharge storage layer 54 includes a silicon nitride layer. In one embodiment, the sacrificial material layers 42 and the insulatinglayers 32 may have vertically coincident sidewalls, and thecharge storage layer 54 may be formed as a single continuous layer. - In another embodiment, the sacrificial material layers (442, 142, 342) may be laterally recessed with respect to the sidewalls of the insulating layers (432, 132, 332), and a combination of a deposition process and an anisotropic etch process may be used to form the
charge storage layer 54 as a plurality of memory material portions that are vertically spaced apart. While the present disclosure is described using an embodiment in which thecharge storage layer 54 is a single continuous layer, in other embodiments thecharge storage layer 54 is replaced with a plurality of memory material portions (which may be charge trapping material portions or electrically isolated conductive material portions) that are vertically spaced apart. - The
charge storage layer 54 may be formed as a single charge storage layer of homogeneous composition, or may include a stack of multiple charge storage layers. The multiple charge storage layers, if used, may comprise a plurality of spaced-apart floating gate material layers that contain conductive materials (e.g., metal such as tungsten, molybdenum, tantalum, titanium, platinum, ruthenium, and alloys thereof, or a metal silicide such as tungsten silicide, molybdenum silicide, tantalum silicide, titanium silicide, nickel silicide, cobalt silicide, or a combination thereof) and/or semiconductor materials (e.g., polycrystalline or amorphous semiconductor material including at least one elemental semiconductor element or at least one compound semiconductor material). Alternatively, or additionally, thecharge storage layer 54 may comprise an insulating charge trapping material, such as one or more silicon nitride segments. Alternatively, thecharge storage layer 54 may comprise conductive nanoparticles such as metal nanoparticles, which may be, for example, ruthenium nanoparticles. Thecharge storage layer 54 may be formed, for example, by chemical vapor deposition (CVD), atomic layer deposition (ALD), physical vapor deposition (PVD), or any suitable deposition technique for storing electrical charges therein. The thickness of thecharge storage layer 54 may be in a range from 2 nm to 20 nm, although lesser and greater thicknesses may also be used. - The
tunneling dielectric layer 56 includes a dielectric material through which charge tunneling may be performed under suitable electrical bias conditions. The charge tunneling may be performed through hot-carrier injection or by Fowler-Nordheim tunneling induced charge transfer depending on the mode of operation of the monolithic three-dimensional NAND string memory device to be formed. Thetunneling dielectric layer 56 may include silicon oxide, silicon nitride, silicon oxynitride, dielectric metal oxides (such as aluminum oxide and hafnium oxide), dielectric metal oxynitride, dielectric metal silicates, alloys thereof, and/or combinations thereof. In one embodiment, thetunneling dielectric layer 56 may include a stack of a first silicon oxide layer, a silicon oxynitride layer, and a second silicon oxide layer, which is commonly known as an ONO stack. In one embodiment, thetunneling dielectric layer 56 may include a silicon oxide layer that is substantially free of carbon or a silicon oxynitride layer that is substantially free of carbon. The thickness of thetunneling dielectric layer 56 may be in a range from 2 nm to 20 nm, although lesser and greater thicknesses may also be used. - The optional first
semiconductor channel layer 601 includes a semiconductor material such as at least one elemental semiconductor material, at least one III-V compound semiconductor material, at least one II-VI compound semiconductor material, at least one organic semiconductor material, or other semiconductor materials known in the art. In one embodiment, the firstsemiconductor channel layer 601 includes amorphous silicon or polysilicon. The firstsemiconductor channel layer 601 may be formed by a conformal deposition method such as low pressure chemical vapor deposition (LPCVD). The thickness of the firstsemiconductor channel layer 601 may be in a range from 2 nm to 10 nm, although lesser and greater thicknesses may also be used. Amemory cavity 49′ is formed in the volume of each memory opening 49 that is not filled with the deposited material layers (52, 54, 56, 601). - Referring to
FIG. 9D , the optional firstsemiconductor channel layer 601, thetunneling dielectric layer 56, thecharge storage layer 54, and the blockingdielectric layer 52 may be sequentially anisotropically etched using at least one anisotropic etch process. The portions of the firstsemiconductor channel layer 601, thetunneling dielectric layer 56, thecharge storage layer 54, and the blockingdielectric layer 52 located above the top surface of the insulatingcap layer 70 may be removed by the at least one anisotropic etch process. Further, the horizontal portions of the firstsemiconductor channel layer 601, thetunneling dielectric layer 56, thecharge storage layer 54, and the blockingdielectric layer 52 at a bottom of eachmemory cavity 49′ may be removed to form openings in remaining portions thereof. Each of the firstsemiconductor channel layer 601, thetunneling dielectric layer 56, thecharge storage layer 54, and the blockingdielectric layer 52 may be etched by a respective anisotropic etch process using a respective etch chemistry, which may, or may not, be the same for the various material layers. - Each remaining portion of the first
semiconductor channel layer 601 may have a tubular configuration. Thecharge storage layer 54 may comprise a charge trapping material or a floating gate material. In one embodiment, eachcharge storage layer 54 may include a vertical stack of charge storage regions that store electrical charges upon programming. In one embodiment, thecharge storage layer 54 may be a charge storage layer in which each portion adjacent to the sacrificial material layers 42 constitutes a charge storage region. - A surface of the pedestal channel portion 11 (or a surface of the
semiconductor material layer 10 in case thepedestal channel portions 11 are not used) may be physically exposed underneath the opening through the firstsemiconductor channel layer 601, thetunneling dielectric layer 56, thecharge storage layer 54, and the blockingdielectric layer 52. Optionally, the physically exposed semiconductor surface at the bottom of eachmemory cavity 49′ may be vertically recessed so that the recessed semiconductor surface underneath thememory cavity 49′ is vertically offset from the topmost surface of the pedestal channel portion 11 (or of thesemiconductor material layer 10 in casepedestal channel portions 11 are not used) by a recess distance. Atunneling dielectric layer 56 is located over thecharge storage layer 54. A set of a blockingdielectric layer 52, acharge storage layer 54, and atunneling dielectric layer 56 in amemory opening 49 constitutes amemory film 50, which includes a plurality of charge storage regions (comprising the charge storage layer 54) that are insulated from surrounding materials by the blockingdielectric layer 52 and thetunneling dielectric layer 56. In one embodiment, the firstsemiconductor channel layer 601, thetunneling dielectric layer 56, thecharge storage layer 54, and the blockingdielectric layer 52 may have vertically coincident sidewalls. - Referring to
FIG. 9E , a secondsemiconductor channel layer 602 may be deposited directly on the semiconductor surface of thepedestal channel portion 11 or thesemiconductor material layer 10 if thepedestal channel portion 11 is omitted, and directly on the firstsemiconductor channel layer 601. The secondsemiconductor channel layer 602 includes a semiconductor material such as at least one elemental semiconductor material, at least one III-V compound semiconductor material, at least one II-VI compound semiconductor material, at least one organic semiconductor material, or other semiconductor materials known in the art. In one embodiment, the secondsemiconductor channel layer 602 includes amorphous silicon or polysilicon. The secondsemiconductor channel layer 602 may be formed by a conformal deposition method such as low pressure chemical vapor deposition (LPCVD). The thickness of the secondsemiconductor channel layer 602 may be in a range from 2 nm to 10 nm, although lesser and greater thicknesses may also be used. The secondsemiconductor channel layer 602 may partially fill thememory cavity 49′ in each memory opening, or may fully fill the cavity in each memory opening. - The materials of the first
semiconductor channel layer 601 and the secondsemiconductor channel layer 602 are collectively referred to as a semiconductor channel material. In other words, the semiconductor channel material is a set of all semiconductor material in the firstsemiconductor channel layer 601 and the secondsemiconductor channel layer 602. - Referring to
FIG. 9F , in case thememory cavity 49′ in each memory opening is not filled by the secondsemiconductor channel layer 602, adielectric core layer 62L may be deposited in thememory cavity 49′ to fill any remaining portion of thememory cavity 49′ within each memory opening. Thedielectric core layer 62L includes a dielectric material such as silicon oxide or organosilicate glass. In one embodiment, thedielectric core layer 62L includes a dielectric material that may be etched at a higher etch rate during a subsequent anisotropic etch process than the materials of the insulatingcap layer 70 and the retro-steppeddielectric material portion 65. For example, the insulatingcap layer 70 and the retro-steppeddielectric material portion 65 may include undoped silicate glass, and thedielectric core layer 62L may include borosilicate glass or organosilicate glass. Thedielectric core layer 62L may be deposited by a conformal deposition method such as low pressure chemical vapor deposition (LPCVD), or by a self-planarizing deposition process such as spin coating. A cavity that is not filled with thedielectric core layer 62L may be formed in volumes ofmemory openings 49 that contact a sacrificial trench fillstructure 73. - Referring to
FIG. 9G , thedielectric core layer 62L may be recessed selective to the secondsemiconductor channel layer 602 to remove portions of thedielectric core layer 62L from above the horizontal portion of the secondsemiconductor channel layer 602 that overlies the insulatingcap layer 70. The material of thedielectric core layer 62L may be further recessed such that the top surface of each remaining portion of thedielectric core layer 62L within thememory openings 49 is located between a first horizontal plane including the bottom surface of the insulatingcap layer 70 and a second horizontal plane including the top surface of the insulatingcap layer 70. Each remaining portion of thedielectric core layer 62L in amemory opening 49 that contacts a sacrificial trench fillstructure 73 constitutes a firstdielectric core 162. Each remaining portion of thedielectric core layer 62L in amemory opening 49 that does not contact sacrificial trench fillstructure 73 constitutes a second dielectric core, which may encapsulate a cavity underneath the bottom surface of the sacrificial trench fillstructure 73. - Referring to
FIGS. 9H, 10A, and 10B , drain regions (63A, 63B) may be formed by depositing a doped semiconductor material within each recessed region above the dielectric cores (162, 262). The drain regions (63A, 63B) may have a doping of a second conductivity type that is the opposite of the first conductivity type. For example, if the first conductivity type is p-type, the second conductivity type is n-type, and vice versa. The dopant concentration in the drain regions (63A, 63B) may be in a range from 5.0×1019/cm3 to 2.0×1021/cm3, although lesser and greater dopant concentrations may also be used. The doped semiconductor material may be, for example, doped polysilicon. Excess portions of the deposited semiconductor material may be removed from above the top surface of the insulatingcap layer 70, for example, by chemical mechanical planarization (CMP) or a recess etch to form the drain regions (63A, 63B). - Drain regions that may be formed in
memory openings 49 that do not contact any sacrificial trench fillstructure 73 may have a cylindrical shape. Drain regions (63A, 63B) that may be formed inmemory openings 49 that contact a respective sacrificial trench fillstructure 73 may have a shape of a truncated cylinder that may be obtained from a cylindrical shape by cutting through the cylindrical shape along a vertical direction. Thus, the drain regions (63A, 63B) that may be formed inmemory openings 49 that contact a respective sacrificial trench fillstructure 73 may have a horizontal cross-sectional shape of a circle or an ellipse modified by removal of a geometrical segment. As used herein, a geometrical segment refers to a shape bounded by a chord of a circle or an ellipse and by an arc connecting two ends of the chord. - Each remaining portion of the second
semiconductor channel layer 602 may be located entirety within amemory opening 49 or entirely within asupport opening 19. Each firstdielectric core 162 may encapsulate acavity 69 underneath the bottom surface of a sacrificial trench fillstructure 73. Each adjoining pair of a firstsemiconductor channel layer 601 and a secondsemiconductor channel layer 602 may collectively form avertical semiconductor channel 60 through which electrical current may flow when a vertical NAND device including thevertical semiconductor channel 60 is turned on. Atunneling dielectric layer 56 is surrounded by acharge storage layer 54, and laterally surrounds a portion of thevertical semiconductor channel 60. Each adjoining set of a blockingdielectric layer 52, acharge storage layer 54, and atunneling dielectric layer 56 collectively constitute amemory film 50, which may store electrical charges with a macroscopic retention time. In some embodiments, a blockingdielectric layer 52 may not be present in thememory film 50 at this step, and a blocking dielectric layer may be subsequently formed after formation of backside recesses. As used herein, a macroscopic retention time refers to a retention time suitable for operation of a memory device as a permanent memory device such as a retention time in excess of 24 hours. - Each combination of a
memory film 50 and avertical semiconductor channel 60 constitutes amemory stack structure 55. Each set of material portions that fills amemory opening 49 constitutes a memory opening fill structure (58A, 58B). The memory opening fill structures (58A, 58B) include first memory openingfill structures 58A that contacts a respective sacrificial trench fillstructure 73 and second memory openingfill structures 58B that do not contact any sacrificial trench fillstructure 73. Each set of material portions that fills asupport opening 19 constitutes asupport pillar structure 20. Eachvertical semiconductor channel 60 within a first memory openingfill structure 58A (which is herein referred to as a first vertical semiconductor channel) comprises a flatplanar portion 60P having a vertical surface that is parallel to the first horizontal direction hd1. Eachvertical semiconductor channel 60 within a second memory openingfill structure 58B (which is herein referred to as a second vertical semiconductor channel) does not comprise any flat planar portion having a vertical surface. - Each first memory opening
fill structure 58A may include an optionalpedestal channel portion 11, amemory film 50, avertical semiconductor channel 60, a firstdielectric core 162 forming acavity 69 therein, and afirst drain region 63A. Each first memory openingfill structure 58A contacts a respective one of the sacrificial trench fillstructures 73. Each second memory openingfill structure 58B may include an optionalpedestal channel portion 11, amemory film 50, avertical semiconductor channel 60, asecond dielectric core 262, and asecond drain region 63B. Each second memory openingfill structure 58B is laterally spaced from, and does not contact, any of the sacrificial trench fillstructures 73. Eachsupport pillar structure 20 may include an optionalpedestal channel portion 11, amemory film 50, avertical semiconductor channel 60, asecond dielectric core 262, and asecond drain region 63B. - Referring to
FIG. 11 , an alternative configuration of the exemplary structure may be derived from the exemplary structure at the processing steps ofFIG. 9F by anisotropically recessing thedielectric core layer 62L to the depth of the upper portion of thecavities 69 that are located within thememory openings 49 contacted by a respective sacrificial trench fillstructure 73. The material of thedielectric core layer 62L may be recessed selective to the semiconductor material of the secondsemiconductor channel layer 602. Eachcavity 69 withinmemory openings 49 may continuously extend to the top surface of the insulatingcap layer 70. Each remaining portion of thedielectric core layer 62L in amemory opening 49 that contacts a sacrificial trench fillstructure 73 constitutes a first lowerdielectric core portion 162A. Each remaining portion of thedielectric core layer 62L in amemory opening 49 that does not contact any sacrificial trench fillstructure 73 constitutes a second lowerdielectric core portion 262A. - Referring to
FIG. 12 , a supplementaldielectric core layer 362L including an additional dielectric core material may be deposited in unfilled volumes within thememory openings 49 and thesupport openings 19. The supplementaldielectric core layer 362L may include a dielectric material that may be subsequently recessed selective to the semiconductor material of the secondsemiconductor channel layer 602. For example, the supplementaldielectric core layer 362L may include undoped silicate glass, a doped silicate glass, or organosilicate glass. - Referring to
FIGS. 13A and 13B , the supplementaldielectric core layer 362L may be recessed selective to the secondsemiconductor channel layer 602 to remove portions of the supplementaldielectric core layer 362L from above the topmost surface of the secondsemiconductor channel layer 602. The material of the supplementaldielectric core layer 362L may be further recessed such that the top surface of each remaining portion of the supplementaldielectric core layer 362L within thememory openings 49 is located between a first horizontal plane including the bottom surface of the insulatingcap layer 70 and a second horizontal plane including the top surface of the insulatingcap layer 70. Each remaining portion of the supplementaldielectric core layer 362L in amemory opening 49 that contacts a sacrificial trench fillstructure 73 constitutes a first upperdielectric core portion 162B. Each remaining portion of thedielectric core layer 62L in amemory opening 49 that does not contact any sacrificial trench fillstructure 73 constitutes a second upperdielectric core portion 262B. Each combination of a first lowerdielectric core portion 162A and a first upperdielectric core portion 162B constitutes a firstdielectric core 162. Each combination of a second lowerdielectric core portion 262A and a second upperdielectric core portion 262B constitutes asecond dielectric core 262. - Subsequently, the processing steps of
FIGS. 9H, 10A, and 10B may be performed to form a first memory openingfill structure 58A within each memory opening 49 that contacts a respective sacrificial trench fillstructure 73, and to form a second memory openingfill structure 58B within each memory opening 49 that does not contact any sacrificial trench fillstructure 73. Each combination of amemory film 50 and avertical semiconductor channel 60 constitutes amemory stack structure 55. Each set of material portions that fills amemory opening 49 constitutes a memory opening fill structure (58A, 58B). The memory opening fill structures (58A, 58B) include first memory openingfill structures 58A that contacts a respective sacrificial trench fillstructure 73 and second memory openingfill structures 58B that does not contact any sacrificial trench fillstructure 73. Each set of material portions that fills asupport opening 19 constitutes asupport pillar structure 20. - Each first memory opening
fill structure 58A may include an optionalpedestal channel portion 11, amemory film 50, avertical semiconductor channel 60, a firstdielectric core 162, and afirst drain region 63A. Each first memory openingfill structure 58A contacts a respective one of the sacrificial trench fillstructures 73. Each second memory openingfill structure 58B may include an optionalpedestal channel portion 11, amemory film 50, avertical semiconductor channel 60, asecond dielectric core 262, and asecond drain region 63B. Each second memory openingfill structure 58B is laterally spaced from, and does not contact, the sacrificial trench fillstructures 73. Eachsupport pillar structure 20 may include an optionalpedestal channel portion 11, amemory film 50, avertical semiconductor channel 60, asecond dielectric core 262, and asecond drain region 63B. - In each configuration of the exemplary structure illustrated in
FIGS. 9H, 10A, and 10B and inFIGS. 13A and 13B , each of the memory opening fill structures (58A, 58B) comprises arespective memory film 50 and a respectivevertical semiconductor channel 60. Thememory stack structures 55 in the first memory openingfill structures 58A are herein referred to as firstmemory stack structures 55, and thememory stack structures 55 in the second memory openingfill structures 58B are herein referred to as secondmemory stack structures 55. Each of the firstmemory stack structures 55 in the first memory openingfill structures 58A has a horizontal surface having a shape of a geometrical segment within a horizontal plane including bottom surfaces of the drain-select-level trenches 71, which are filled with the sacrificial trench fillstructure 73. Each geometrical segment has a two-dimensional shape defined by a periphery consisting of an arc and a chord. - In one embodiment, each of the sacrificial trench fill
structure 73 overlies, and contacts, a respective row of horizontal surfaces of the first memory openingfill structures 58A arranged along the first horizontal direction hd1. In one embodiment, each of the firstmemory stack structures 55 comprises a planar sidewall having a bottom edge that is adjoined to a straight edge of a respective horizontal surface of the first memory openingfill structures 58A and contacting a sidewall of a respective one of the drain-select-level trenches 71, which are filled with the sacrificial trench fillstructure 73. - In one embodiment, each of the first
memory stack structures 55 comprises a circular-cylindrical or elliptical-cylindrical sidewall that is located below the horizontal plane including the bottom surfaces of the drain-select-level trenches 71, is adjoined to a curved edge of a respective horizontal surface the first memory openingfill structures 58A, and laterally bounds a volume of a respective firstmemory stack structure 55 below the horizontal plane including the bottom surfaces of the drain-select-level trenches 71. As used herein, a circular-cylindrical sidewall refers to a sidewall having a vertical surface of a cylinder having a circular horizontal cross-sectional shape, and an elliptical-cylindrical sidewall refers to a sidewall having a vertical surface of a cylinder having an elliptical horizontal cross-sectional shape. - In one embodiment, each of the first
memory stack structures 55 includes a respectivefirst memory film 50 and a respective firstvertical semiconductor channel 60; and each firstvertical semiconductor channel 60 comprises a flatplanar portion 60P having a vertical surface that is parallel to the first horizontal direction hd1. In one embodiment, the flat planar portion is laterally spaced from a most proximal one to the drain-select-level trenches 71 by a vertical flat portion of therespective memory film 50. In one embodiment, each of thememory films 50 comprises a stack that includes acharge storage layer 54 and atunneling dielectric layer 56 that contacts a respective one of the firstvertical semiconductor channels 60. - Referring to
FIGS. 14A-14D , a photoresist layer (not shown) may be applied over the insulatingcap layer 70 and the retro-steppeddielectric material portion 65, and is lithographically patterned to form openings in areas between clusters of memory opening fill structures (58A, 58B). The pattern in the photoresist layer may be transferred through the insulatingcap layer 70, the alternating stack {(432, 132, 332), (442, 142, 342)} and/or the retro-steppeddielectric material portion 65 using an anisotropic etch to formbackside trenches 79. Thebackside trenches 79 may extend through each layer of the alternating stack {(432, 132, 332), (442, 142, 342)}. Thebackside trenches 79 vertically extend from the top surface of the insulatingcap layer 70 and the retro-steppeddielectric material portion 65 to the top surface of the substrate (9, 10), and laterally extend through thememory array region 100 and thestaircase region 300. - In one embodiment, the
backside trenches 79 may laterally extend along the first horizontal direction hd1 and may be laterally spaced apart from one another along the second horizontal direction hd2 that is perpendicular to the first horizontal direction hd1. The memory opening fill structures (58A, 58B) may be arranged in rows that extend along the first horizontal direction hd1. The sacrificial trench fillstructures 73 may laterally extend along the first horizontal direction hd1. Eachbackside trench 79 may have a uniform width that is uniform along the lengthwise direction (i.e., along the first horizontal direction hd1). Each sacrificial trench fillstructure 73 may have a uniform vertical cross-sectional profile along vertical planes that are perpendicular to the first horizontal direction hd1 that is invariant with translation along the first horizontal direction hd1. - A cluster of memory opening fill structures (58A, 58B) including a respective plurality of rows of memory opening fill structures (58A, 58B) may be located between each neighboring pair of sacrificial trench fill
structures 73 and between each neighboring pair of a sacrificial trench fillstructure 73 and abackside trench 79. Multiple clusters of memory opening fill structures (58A, 58B) may be located between a neighboring pair of abackside trench 79. In one embodiment, thebackside trenches 79 may include a source contact opening in which a source contact via structure may be subsequently formed. The photoresist layer may be removed, for example, by ashing. - Referring to
FIGS. 15A and 15B , an etchant that selectively etches the second material of the sacrificial material layers (442, 142, 342) with respect to the first material of the insulating layers (432, 132, 332) may be introduced into thebackside trenches 79, for example, using an isotropic etch process. The sacrificial trench fillstructures 73 may be removed simultaneously with removal of the sacrificial material layers (442, 142, 342) during the isotropic etch process. Alternatively, if the sacrificial trench fillstructures 73 include a different material than the sacrificial material layers (442, 142, 342), an anisotropic etch process or another isotropic etch process may be performed prior to, or after, the isotropic etch process to remove the sacrificial material layers (442, 142, 342). A void may be formed within each volume of the drain-select-level trenches 71. - Backside recesses may be formed in volumes from which the sacrificial material layers (442, 142, 342) are removed. The backside recesses include word-line-level backside recesses 143 that may be formed in volumes from which the word-line-level sacrificial material layers 142 are removed, drain-select-level backside recesses 343 that may be formed in volumes from which the drain-select-level sacrificial material layers 342 are removed, and source-select-level backside recesses 443 that may be formed in volumes from which the source-select-level
sacrificial material layer 442 is removed. The removal of the second material of the sacrificial material layers (442, 142, 342) may be selective to the first material of the insulating layers (432, 132, 332), the material of the retro-steppeddielectric material portion 65, the semiconductor material of thesemiconductor material layer 10, and the material of the outermost layer of thememory films 50. In one embodiment, the sacrificial material layers (442, 142, 342) may include silicon nitride, and the materials of the insulating layers (432, 132, 332) and the retro-steppeddielectric material portion 65 may be selected from silicon oxide and dielectric metal oxides. - The etch process that removes the second material selective to the first material and the outermost layer of the
memory films 50 may be a wet etch process using a wet etch solution, or may be a gas phase (dry) etch process in which the etchant is introduced in a vapor phase into thebackside trenches 79. For example, if the sacrificial material layers (442, 142, 342) include silicon nitride, the etch process may be a wet etch process in which the exemplary structure is immersed within a wet etch tank including phosphoric acid, which etches silicon nitride selective to silicon oxide, silicon, and various other materials used in the art. Thesupport pillar structure 20, the retro-steppeddielectric material portion 65, and thememory stack structures 55 provide structural support while the backside recesses (443, 143, 343) may be present within volumes previously occupied by the sacrificial material layers (442, 142, 342). - Each backside recess (443, 143, 343) may be a laterally extending cavity having a lateral dimension that is greater than the vertical extent of the cavity. In other words, the lateral dimension of each backside recess (443, 143, 343) may be greater than the height of the backside recess (443, 143, 343). A plurality of backside recesses (443, 143, 343) may be formed in the volumes from which the second material of the sacrificial material layers (442, 142, 342) is removed. The memory openings in which the
memory stack structures 55 are formed are herein referred to as front side openings or front side cavities in contrast with the backside recesses (443, 143, 343). In one embodiment, thememory array region 100 comprises an array of monolithic three-dimensional NAND strings having a plurality of device levels disposed above the substrate (9, 10). In this case, each backside recess (443, 143, 343) may define a space for receiving a respective word line of the array of monolithic three-dimensional NAND strings. - The drain-select-level backside recesses 343 may be connected to the drain-select-
level trenches 71. Each of the plurality of backside recesses (443, 143, 343) may extend substantially parallel to the top surface of the substrate (9, 10). A backside recess (443, 143, 343) may be vertically bounded by a top surface of an underlying insulating layer (432, 132, 332) and a bottom surface of an overlying insulating layer (132, 332). In one embodiment, each backside recess (443, 143, 343) may have a uniform height throughout. The cavities in the drain-select-level trenches 71 are herein referred to as drain-select-level cavities. - Referring to
FIG. 16A , physically exposed surface portions of the optionalpedestal channel portions 11 and thesemiconductor material layer 10 may be converted into dielectric material portions by thermal conversion and/or plasma conversion of the semiconductor materials into dielectric materials. For example, thermal conversion and/or plasma conversion may be used to convert a surface portion of eachpedestal channel portion 11 into a tubulardielectric spacer 116, and to convert each physically exposed surface portion of thesemiconductor material layer 10 into a planardielectric portion 616. In one embodiment, each tubulardielectric spacer 116 may be topologically homeomorphic to a torus, i.e., generally ring-shaped. As used herein, an element is topologically homeomorphic to a torus if the shape of the element may be continuously stretched without destroying a hole or forming a new hole into the shape of a torus. The tubulardielectric spacers 116 include a dielectric material that includes the same semiconductor element as thepedestal channel portions 11 and additionally includes at least one non-metallic element such as oxygen and/or nitrogen such that the material of the tubulardielectric spacers 116 is a dielectric material. In one embodiment, the tubulardielectric spacers 116 may include a dielectric oxide, a dielectric nitride, or a dielectric oxynitride of the semiconductor material of thepedestal channel portions 11. Likewise, eachplanar dielectric portion 616 includes a dielectric material that includes the same semiconductor element as the semiconductor material layer and additionally includes at least one non-metallic element such as oxygen and/or nitrogen such that the material of the planardielectric portions 616 is a dielectric material. In one embodiment, the planardielectric portions 616 may include a dielectric oxide, a dielectric nitride, or a dielectric oxynitride of the semiconductor material of thesemiconductor material layer 10. - Referring to
FIG. 16B , a backside blockingdielectric layer 44 may be optionally formed. The backside blockingdielectric layer 44, if present, comprises a dielectric material that functions as a control gate dielectric for the control gates to be subsequently formed in the backside recesses (443, 143, 343). The dielectric material of the backside blockingdielectric layer 44 may be a dielectric metal oxide such as aluminum oxide, a dielectric oxide of at least one transition metal element, a dielectric oxide of at least one Lanthanide element, a dielectric oxide of a combination of aluminum, at least one transition metal element, and/or at least one Lanthanide element. In embodiments in which the blockingdielectric layer 52 is present within each memory opening, the backside blockingdielectric layer 44 is optional. In embodiments in which the blockingdielectric layer 52 is omitted, the backside blockingdielectric layer 44 is present. The backside blockingdielectric layer 44 may consist essentially of aluminum oxide. The thickness of the backside blockingdielectric layer 44 may be in a range from 1 nm to 15 nm, such as 2 to 6 nm, although lesser and greater thicknesses may also be used. - Referring to
FIG. 16C , ametallic barrier layer 46A may be deposited in the backside recesses (443, 143, 343), in the drain-select-level trenches 71, on the sidewalls of thebackside trenches 79, and over the top surface of the insulatingcap layer 70. Themetallic barrier layer 46A may include an electrically conductive metallic material that may function as a diffusion barrier layer and/or adhesion promotion layer for a metallic fill material to be subsequently deposited. Themetallic barrier layer 46A may include a conductive metallic nitride material such as TiN, TaN, WN, or a stack thereof, or may include a conductive metallic carbide material such as TiC, TaC, WC, or a stack thereof. In one embodiment, themetallic barrier layer 46A may be deposited by a conformal deposition process such as chemical vapor deposition (CVD) or atomic layer deposition (ALD). The thickness of themetallic barrier layer 46A may be in a range from 2 nm to 8 nm, such as from 3 nm to 6 nm, although lesser and greater thicknesses may also be used. In one embodiment, themetallic barrier layer 46A may consist essentially of a conductive metal nitride such as TiN. - Referring to
FIGS. 16D, 17A, and 17B , a metallic fill material may be deposited in the backside recesses (443, 143, 343), in the drain-select-level trenches 71, on the sidewalls of thebackside trenches 79, and over the top surface of the insulatingcap layer 70 to form a metallicfill material layer 46B. The metallicfill material layer 46B may be deposited by a conformal deposition method, which may be, for example, chemical vapor deposition (CVD), atomic layer deposition (ALD), electroless plating, electroplating, or a combination thereof. In one embodiment, the metallicfill material layer 46B may consist essentially of at least one elemental metal. The at least one elemental metal of the metallicfill material layer 46B may be selected, for example, from tungsten, cobalt, ruthenium, titanium, and tantalum. In one embodiment, the metallicfill material layer 46B may consist essentially of a single elemental metal. In one embodiment, the metallicfill material layer 46B may be deposited using a fluorine-containing precursor gas such as WF6. In one embodiment, the metallicfill material layer 46B may be a tungsten layer including a residual level of fluorine atoms as impurities. - The thicknesses of the optional backside blocking
dielectric layer 44, themetallic barrier layer 46A, and the metallicfill material layer 46B may be selected such that the sum of the thicknesses of the optional backside blockingdielectric layer 44, themetallic barrier layer 46A, and the metallicfill material layer 46B is greater than one half of the maximum height of the backside recesses (443, 143, 343),is less than one half of the minimum width of the drain-select-level trenches 71, and is less than one half of the minimum width of thebackside trenches 79. The metallicfill material layer 46B may fill all remaining volumes of the backside recesses (443, 143, 343). The combination of the optional backside blockingdielectric layer 44, themetallic barrier layer 46A, and the metallicfill material layer 46B only partially fills each of thebackside trenches 79 and each of the drain-select-level trenches 71. - The portions of the
metallic barrier layer 46A and the metallicfill material layer 46B filling the source-select-level backside recesses 443 constitute a source-select-level electricallyconductive layer 446. The portions of themetallic barrier layer 46A and the metallicfill material layer 46B filling the word-line-level backside recesses 143 constitute word-line-level electricallyconductive layers 146. The portions of themetallic barrier layer 46A and the metallicfill material layer 46B filling the drain-select-level backside recesses 343 constitute drain-select-level electricallyconductive layers 346. The portions of themetallic barrier layer 46A and the metallicfill material layer 46B located inside the drain-select-level trenches 71 are herein referred to as drain-select-levelconductive material portions 945. The portions of themetallic barrier layer 46A and the metallicfill material layer 46B located inside thebackside trenches 79 and over the insulatingcap layer 70 constitutes a continuous electricallyconductive layer 46L that is self-aligned. - Referring to
FIGS. 18A and 18B , an anisotropic etch process may be performed to remove horizontal portions of themetallic barrier layer 46A and the metallicfill material layer 46B from above the insulatingcap layer 70 and the retro-steppeddielectric material portion 65, from the bottom of eachbackside trench 79, and from the bottom of each drain-select-level trench 71.FIG. 18B is a top-down view of an embodiment in which each cluster of memory opening fill structures (58A, 58B) includes four rows of memory opening fill structures (58A, 58B).FIG. 18C is a top-down view of an embodiment in which each cluster of memory opening fill structures (58A, 58B) includes two rows of memory opening fill structures (58A, 58B). Each remaining vertical portion of themetallic barrier layer 46A and the metallicfill material layer 46B in thebackside trenches 79 is herein referred to as an electrically conductivevertical plate 746. Each remaining vertical portion of themetallic barrier layer 46A and the metallicfill material layer 46B in the drain-select-level trenches 71 is herein referred to as a verticalconductive strip 946. - End portions of the vertical
conductive strips 946 located at lengthwise ends of each drain-select-level trench 71 may be removed, for example, by applying a photoresist layer over the exemplary structure, lithographically patterning the photoresist layer to form openings that physically expose lengthwise ends of the drain-select-level trenches 71, and by removing the physically exposed end segments of the verticalconductive strips 946. For example, if a drain-select-level trench 71 has an elongated horizontal cross-sectional shape with a pair of lengthwise sidewalls that extend along the first horizontal direction hd1 and a pair of widthwise sidewalls that extend along the second horizontal direction hd2, portions of the verticalconductive strips 946 that are located on the widthwise sidewalls of the drain-select-level trenches 71 may be removed. The photoresist layer may be subsequently removed. Upon patterning of the verticalconductive strips 946, each drain-select-level trench 71 may include two verticalconductive strips 946 that extend along the first horizontal direction hd1 and are laterally spaced apart along the second horizontal direction hd2. - Generally, at least one conductive material may be deposited in the drain-select-level cavities and the backside recesses (443, 143, 343). The word-line-level electrically
conductive layers 146 replace the word-line-level sacrificial material layers 142. Each combination of drain-select-level electricallyconductive layers 346 and at least one verticalconductive strip 946 constitutes a drain-select-level electrode (346, 946). An anisotropic etch process may be performed partially etch portions of the at least one conductive material in the drain-select-level trenches 71 to provide a pair of verticalconductive strips 946 in each drain-select-level trench 71. Verticalconductive strips 946 in each pair of verticalconductive strips 946 are spaced apart and are electrically isolated from each other. - The drain-select-level electrodes (346, 946) may be formed above the word-line-level electrically
conductive layers 146. Each of the drain-select-level electrodes (346, 946) comprises at least one drain-select-level electricallyconductive layer 346 formed in a volume of the at least one drain-select-level backside recesses 343, and at least one verticalconductive strip 946 formed at a peripheral region of a respective one of the drain-select-level cavities, which is the volume of a respective drain-select-level trench 71. In one embodiment, each of the drain-select-level trenches 71 has a width that is greater than a maximum thickness of the sacrificial material layers (442, 142, 342). The at least one conductive material (such as the materials of themetallic barrier layer 46A and the metallicfill material layer 46B) is deposited using a conformal deposition process with a thickness that is greater than one half of the maximum thickness of the sacrificial material layers (442, 142, 342) and is less than one half of the width of the drain-select-level trenches 71. - Each of the drain-select-level electrically
conductive layers 346 may contact a respective one of the verticalconductive strips 946. Each of the drain-select-level electricallyconductive layers 346 and the respective one of the verticalconductive strips 946 comprises an integral conductive structure (346, 946) that includes ametallic barrier layer 46A that continuously extends around, and encircles, at least two rows of firstmemory stack structures 55 selected from the firstmemory stack structures 55 and extends into a respective one of the drain-select-level trenches 71, and a metallicfill material layer 46B that continuously extends around, and encircles, the at least two rows of firstmemory stack structures 55 selected from the firstmemory stack structures 55 and extends into the respective one of the drain-select-level trenches 71. - Referring to
FIG. 19 , a nonconformal insulatinglayer 73 may be deposited over the insulatingcap layer 70 and the retro-stepped dielectric material potion. The nonconformal insulatinglayer 73 may be an insulating material layer, and includes an insulating material such as silicon oxide, and is deposited anisotropically by a nonconformal deposition process such as plasma enhanced chemical vapor deposition (PECVD) process. The nonconformal insulatinglayer 73 may have a greater thickness above the top surface of the insulatingcap layer 70 and above the retro-stepped dielectric material portion than on sidewalls and bottom surfaces of thebackside trenches 79 or on sidewalls of the verticalconducive strips 946 or on bottom surfaces of the drain-select-level trenches 71. The widths of thebackside trenches 79 and the drain-select-level trenches 71 may be selected such that an encapsulated cavity (i.e., air gap) 77 may be formed within each drain-select-level trench 71, and abackside cavity 79′ that continuously extends to an elongated opening at the top surface of the nonconformal insulatinglayer 73 is present within eachbackside trench 79. - An isotropic recess etch may be performed to etch back surface portions of the nonconformal insulating
layer 73. Bottom portions of the nonconformal insulatinglayer 73 may be removed from the bottom of eachbackside trench 79, and sidewall portions of the nonconformal insulatinglayer 73 may be removed from the sidewalls of the electrically conductivevertical plates 746. A top surface of thesemiconductor material layer 10 may be physically exposed at the bottom of eachbackside cavity 79′. An encapsulatedcavity 77 bounded by a curved bottom surface of the nonconformal insulatinglayer 73 is formed within a volume of each of the drain-select-level trenches 71. - Referring to
FIG. 20 , the at least one electrically conductive material of the electrically conductivevertical plates 746 may be removed from thebackside trenches 79 by an isotropic etch process. The isotropic etch process may include a wet etch process that etches the metallic materials of the electrically conductivevertical plates 746 selective to the materials of the insulating layers (432, 132, 332), the insulatingcap layer 70, and the nonconformal insulatinglayer 73 and selective to the semiconductor material of thesemiconductor material layer 10. - Referring to
FIG. 21 , a backside trench fillstructure 76 may be formed within eachbackside trench 79. In one embodiment, a backside trench fillstructure 76 may be a dielectric material portion such as a silicon oxide portion or a cavity-containing dielectric material portion (i.e., an air gap structure). Alternatively, a source region (not shown) having a doping of the second conductivity type may be formed at the bottom of eachbackside trench 79 by ion implantation, and a combination of an insulating spacer and a source contact via structure may be formed as a backside trench fillstructure 76 within eachbackside trench 79. - Referring to
FIGS. 22A and 22B , additional contact via structures (88, 86) may be formed through the nonconformal insulatinglayer 73, and optionally through the retro-steppeddielectric material portion 65. For example, drain contact viastructures 88 may be formed through the nonconformal insulatinglayer 73 on each drain region (63A, 63B). Layer contact viastructures 86 may be formed on the electrically conductive layers (446, 146, 346) through the nonconformal insulatinglayer 73 and through the retro-steppeddielectric material portion 65. Peripheral device contact via structures (not shown) may be formed through the retro-steppeddielectric material portion 65 directly on respective nodes of the peripheral devices. Each drain contact viastructure 88 contacts a top surface of an underlying one of the drain regions (63A, 63B). - Referring to
FIG. 23 , memory-side dielectric material layers 960 may be deposited over the nonconformal insulatinglayer 73. Various memory-sidemetal interconnect structures 980 may be formed in the memory-side dielectric material layers 960. The memory-sidemetal interconnect structures 980 may includebit lines 98 that overlie thememory stack structures 55 and electrically connected to a respective subset of the drain regions (63A, 63B). Further, the memory-sidemetal interconnect structures 980 may include additional metal via structures and additional metal line structures that provide electrical wiring to and from the various underlying elements such as the layer contact viastructures 86, the bit lines 98, and other nodes of the three-dimensional memory device that may be formed as needed. The thickness of the memory-side dielectric material layers 960 may be in a range from 300 nm to 3,000 nm, although lesser and greater thicknesses may also be used. - Pad cavities may be formed in the upper portion of the memory-side
metal interconnect structures 980 such that a respective one of the memory-sidemetal interconnect structures 980 is exposed at the bottom of each pad cavity. In one embodiment, the pad cavities may be arranged as a one-dimensional array or as a two-dimensional array, and may have a respective polygonal, circular, elliptical, or generally-curvilinear shape. A conductive material may be deposited in the pad cavities to form various memory-side bonding pads 988. The memory-side bonding pads 988 are formed in memory-side dielectric material layers 960, which is formed over the alternating stack {(432, 132, 332), (446, 146, 346)}. The memory-side bonding pads 988 are electrically connected to nodes of thememory stack structures 55. In one embodiment, eachbit line 98 may be electrically connected to a respective one of the memory-side bonding pads 988. The exemplary structure comprises amemory die 900. - Referring to
FIGS. 24A and 24B , an alternative configuration for the exemplary structure is illustrated, which is derived from the exemplary structure ofFIGS. 8A and 8B by employing a combination of adielectric material layer 768 and in-process source-level material layers 110′ in lieu of asemiconductor material layer 10. Thedielectric material layer 768 may be a single dielectric material layer or a plurality of dielectric material layers having different material compositions and/or formed at different processing steps. Optionally, lower-level metal interconnect structures (not shown) may be formed in the dielectric material layer 769. Thedielectric material layer 768 can include silicon oxide and/or silicon nitride. The thickness of thedielectric material layer 768 may be in a range from 100 nm to 3,000 nm, although lesser and greater thicknesses can also be employed. - The in-process source-level material layers 110′ may include various layers that are subsequently modified to form source-level material layers. The source-level material layers, upon formation, include a source contact layer that functions as a common source region for vertical field effect transistors of a three-dimensional memory device. In one embodiment, the in-process source-level material layers 110′ may include, from bottom to top, a lower source-
level semiconductor layer 112, a lowersacrificial liner 103, a source-levelsacrificial layer 104, an uppersacrificial liner 105, an upper source-level semiconductor layer 116, a source-level insulating layer 117, and an optional source-select-levelconductive layer 118. - The lower source-
level semiconductor layer 112 and the upper source-level semiconductor layer 116 may include a doped semiconductor material such as doped polysilicon or doped amorphous silicon. The conductivity type of the lower source-level semiconductor layer 112 and the upper source-level semiconductor layer 116 may be the opposite of the conductivity of vertical semiconductor channels to be subsequently formed. For example, if the vertical semiconductor channels to be subsequently formed have a doping of a first conductivity type, the lower source-level semiconductor layer 112 and the upper source-level semiconductor layer 116 have a doping of a second conductivity type that is the opposite of the first conductivity type. The thickness of each of the lower source-level semiconductor layer 112 and the upper source-level semiconductor layer 116 may be in a range from 10 nm to 300 nm, such as from 20 nm to 150 nm, although lesser and greater thicknesses may also be used. - The source-level
sacrificial layer 104 includes a sacrificial material that may be removed selective to the lowersacrificial liner 103 and the uppersacrificial liner 105. In one embodiment, the source-levelsacrificial layer 104 may include a semiconductor material such as undoped amorphous silicon or a silicon-germanium alloy with an atomic concentration of germanium greater than 20%. The thickness of the source-levelsacrificial layer 104 may be in a range from 30 nm to 400 nm, such as from 60 nm to 200 nm, although lesser and greater thicknesses may also be used. - The lower
sacrificial liner 103 and the uppersacrificial liner 105 include materials that may function as an etch stop material during removal of the source-levelsacrificial layer 104. For example, the lowersacrificial liner 103 and the uppersacrificial liner 105 may include silicon oxide, silicon nitride, and/or a dielectric metal oxide. In one embodiment, each of the lowersacrificial liner 103 and the uppersacrificial liner 105 may include a silicon oxide layer having a thickness in a range from 2 nm to 30 nm, although lesser and greater thicknesses may also be used. - The source-
level insulating layer 117 includes a dielectric material such as silicon oxide. The thickness of the source-level insulating layer 117 may be in a range from 20 nm to 400 nm, such as from 40 nm to 200 nm, although lesser and greater thicknesses may also be used. The optional source-select-levelconductive layer 118 may include a conductive material that may be used as a source-select-level gate electrode. For example, the optional source-select-levelconductive layer 118 may include a doped semiconductor material such as doped polysilicon or doped amorphous silicon that may be subsequently converted into doped polysilicon by an anneal process. The thickness of the optional source-select-levelconductive layer 118 may be in a range from 30 nm to 200 nm, such as from 60 nm to 100 nm, although lesser and greater thicknesses may also be used. - The processing steps of
FIG. 2 -FIG. 8B can be subsequently performed to provide the alternative configuration of the exemplary structure illustrated inFIGS. 24A and 24B . - Subsequently, the processing steps of
FIGS. 9C, 9G, and 9H can be performed with the modification that the thickness and the material of the firstsemiconductor channel layer 601 are selected to be the thickness and the material ofvertical semiconductor channels 60 to be formed. - Referring to
FIG. 25A , asacrificial cover layer 280 can be deposited over the insulatingcap layer 70. Thesacrificial cover layer 280 can include a dielectric material that can be subsequently removed. For example, thesacrificial cover layer 280 can include borosilicate glass and can have a thickness in a range from 30 nm to 300 nm, although lesser and greater thicknesses can be employed. The processing steps ofFIGS. 14A-14D can be performed with the modification that the bottom of eachbackside trench 79 extends into the in-process source-level material layers. - A
backside trench spacer 174 may be formed on sidewalls of eachbackside trench 79. For example, a conformal spacer material layer may be deposited in thebackside trenches 79 and over thesacrificial cover layer 280, and may be anisotropically etched to form thebackside trench spacers 174. Thebackside trench spacers 174 include a material that is different from the material of the source-levelsacrificial layer 104. For example, thebackside trench spacers 174 may include silicon nitride. - Referring to
FIG. 25B , an etchant that etches the material of the source-levelsacrificial layer 104 selective to the materials of the alternating stack {(432, 132, 332), (442, 142, 342)}, the insulating cap layers 70, thesacrificial cover layer 280, the uppersacrificial liner 105, and the lowersacrificial liner 103 may be introduced into the backside trenches in an isotropic etch process. For example, if the source-levelsacrificial layer 104 includes undoped amorphous silicon or an undoped amorphous silicon-germanium alloy, thebackside trench spacers 174 include silicon nitride, and the upper and lower sacrificial liners (105, 103) include silicon oxide, a wet etch process using hot trimethyl-2 hydroxyethyl ammonium hydroxide (“hot TMY”) or tetramethyl ammonium hydroxide (TMAH) may be used to remove the source-levelsacrificial layer 104 selective to thebackside trench spacers 174 and the upper and lower sacrificial liners (105, 103). Asource cavity 109 is formed in the volume from which the source-levelsacrificial layer 104 is removed. - Wet etch chemicals such as hot TMY and TMAH are selective to doped semiconductor materials such as the p-doped semiconductor material and/or the n-doped semiconductor material of the upper source-
level semiconductor layer 116 and the lower source-level semiconductor layer 112. Thus, use of selective wet etch chemicals such as hot TMY and TMAH for the wet etch process that forms thesource cavity 109 provides a large process window against etch depth variation during formation of thebackside trenches 79. Specifically, even if sidewalls of the upper source-level semiconductor layer 116 are physically exposed or even if a surface of the lower source-level semiconductor layer 112 is physically exposed upon formation of thesource cavity 109 and/or thebackside trench spacers 174, collateral etching of the upper source-level semiconductor layer 116 and/or the lower source-level semiconductor layer 112 is minimal, and the structural change to the exemplary structure caused by accidental physical exposure of the surfaces of the upper source-level semiconductor layer 116 and/or the lower source-level semiconductor layer 112 during manufacturing steps do not result in device failures. Each of the memory opening fill structures 58 andmemory stack structures 55 is physically exposed to thesource cavity 109. Specifically, each of the memory opening fill structures 58 includes a sidewall and that are physically exposed to thesource cavity 109. - Referring to
FIG. 25C , a sequence of isotropic etchants, such as wet etchants, may be applied to the physically exposed portions of thememory films 50 to sequentially etch the various component layers of thememory films 50 from outside to inside, and to physically expose cylindrical surfaces of thevertical semiconductor channels 60 at the level of thesource cavity 109. The upper and lower sacrificial liners (105, 103) may be collaterally etched during removal of the portions of thememory films 50 located at the level of thesource cavity 109. Thesource cavity 109 may be expanded in volume by removal of the portions of thememory films 50 at the level of thesource cavity 109 and the upper and lower sacrificial liners (105, 103). A top surface of the lower source-level semiconductor layer 112 and a bottom surface of the upper source-level semiconductor layer 116 may be physically exposed to thesource cavity 109. Thesource cavity 109 is formed by isotropically etching the source-levelsacrificial layer 104 and a bottom portion of each of thememory films 50 selective to at least one source-level semiconductor layer (such as the lower source-level semiconductor layer 112 and the upper source-level semiconductor layer 116) and thevertical semiconductor channels 60. - Referring to
FIG. 25D , a semiconductor material having a doping of the second conductivity type may be deposited on the physically exposed semiconductor surfaces around thesource cavity 109. The physically exposed semiconductor surfaces include bottom portions of outer sidewalls of thevertical semiconductor channels 60 and a horizontal surface of the at least one source-level semiconductor layer (such as a bottom surface of the upper source-level semiconductor layer 116 and/or a top surface of the lower source-level semiconductor layer 112). For example, the physically exposed semiconductor surfaces may include the bottom portions of outer sidewalls of thevertical semiconductor channels 60, the top horizontal surface of the lower source-level semiconductor layer 112, and the bottom surface of the upper source-level semiconductor layer 116. - In one embodiment, the doped semiconductor material of the second conductivity type may be deposited on the physically exposed semiconductor surfaces around the
source cavity 109 by a selective semiconductor deposition process. A semiconductor precursor gas, an etchant, and a dopant gas may be flowed concurrently into a process chamber including the exemplary structure during the selective semiconductor deposition process. For example, the semiconductor precursor gas may include silane, disilane, or dichlorosilane, the etchant gas may include gaseous hydrogen chloride, and the dopant gas may include a hydride of a dopant atom such as phosphine, arsine, stibine, or diborane. In this case, the selective semiconductor deposition process grows a doped semiconductor material having a doping of the second conductivity type from physically exposed semiconductor surfaces around thesource cavity 109. The deposited doped semiconductor material forms asource contact layer 114, which may contact sidewalls of thevertical semiconductor channels 60. The atomic concentration of the dopants of the second conductivity type in the deposited semiconductor material may be in a range from 1.0×1020/cm3 to 2.0×1021/cm3, such as from 2.0×1020/cm3 to 8.0×1020/cm3. Thesource contact layer 114 as initially formed may consist essentially of semiconductor atoms and dopant atoms of the second conductivity type. Alternatively, at least one non-selective doped semiconductor material deposition process may be used to form thesource contact layer 114. Optionally, one or more etch back processes may be used in combination with a plurality of selective or non-selective deposition processes to provide a seamless and/or voidlesssource contact layer 114. - The duration of the selective semiconductor deposition process may be selected such that the
source cavity 109 is filled with thesource contact layer 114, and thesource contact layer 114 contacts bottom end portions of inner sidewalls of thebackside trench spacers 174. In one embodiment, thesource contact layer 114 may be formed by selectively depositing a doped semiconductor material having a doping of the second conductivity type from semiconductor surfaces around thesource cavity 109. In one embodiment, the doped semiconductor material may include doped polysilicon. Thus, the source-levelsacrificial layer 104 may be replaced with thesource contact layer 114. - The layer stack including the lower source-
level semiconductor layer 112, thesource contact layer 114, and the upper source-level semiconductor layer 116 constitutes a buried source layer (112, 114, 116). The set of layers including the buried source layer (112, 114, 116), the source-level insulating layer 117, and the source-select-levelconductive layer 118 constitutes source-level material layers 10, which replaces the in-process source-level material layers 110′. - Referring to
FIG. 25E , thebackside trench spacers 174 may be removed selective to the insulating layers (132, 232), the first and second insulating cap layers (170, 270), thesacrificial cover layer 280, and thesource contact layer 114 using an isotropic etch process. For example, if thebackside trench spacers 174 include silicon nitride, a wet etch process using hot phosphoric acid may be performed to remove thebackside trench spacers 174. In one embodiment, the isotropic etch process that removes thebackside trench spacers 174 may be combined with a subsequent isotropic etch process that etches the sacrificial material layers (142, 242) selective to the insulating layers (132, 232), the first and second insulating cap layers (170, 270), thesacrificial cover layer 280, and thesource contact layer 114. - An oxidation process may be performed to convert physically exposed surface portions of semiconductor materials into dielectric semiconductor oxide portions. For example, surfaces portions of the
source contact layer 114 and the upper source-level semiconductor layer 116 may be converted into dielectricsemiconductor oxide plates 122, and surface portions of the source-select-levelconductive layer 118 may be converted into annular dielectricsemiconductor oxide spacers 124. - Referring to
FIG. 26 , the processing steps ofFIGS. 15A and 15B through the processing steps ofFIG. 22A and 22B can be subsequently performed to provide the alternative configuration of the exemplary structure illustrated inFIG. 26 . The processing steps ofFIG. 23 can be subsequently performed. - Referring to all drawings and according to various embodiments of the present disclosure, a three-dimensional memory device is provided, which comprises: an alternating stack {(432, 132, 332), (446, 146, 346)} of insulating layers (432, 132, 332) and electrically conductive layers (446, 146, 346) located over a substrate (9, 10), wherein the electrically conductive layers comprise word-line-level electrically conductive layers 146 and at least one drain-select-level electrically conductive layer 346 overlies the word-line-level electrically conductive layers 146; first memory stack structures 55 (located within first memory opening fill structures 58A) extending through the alternating stack {(432, 132, 332), (446, 146, 346)}; drain-select-level trenches 71 that vertically extend through the at least one drain-select-level electrically conductive layer 346 and laterally extend along a first horizontal direction hd1 and divide each of the at least one drain-select-level electrically conductive layer 346 into multiple drain-select-level electrically conductive strips that are laterally spaced apart along a second horizontal direction hd2; and pairs of vertical conductive strips 946, wherein each pair of vertical conductive strips 946 is located within a respective one of the drain-select-level trenches 71, and each of the vertical conductive strips 946 has a pair of vertical straight sidewalls that laterally extends along the first horizontal direction hd1.
- In one embodiment, each of the first
memory stack structures 55 may have a horizontal surface having a shape of a geometrical segment within a horizontal plane including bottom surfaces of the drain-select-level trenches 71. In one embodiment, each of the verticalconductive strips 946 overlies a respective row of horizontal surfaces arranged along the first horizontal direction hd1. In one embodiment, each of the firstmemory stack structures 55 comprises a planar sidewall having a bottom edge that is adjoined to a straight edge of a respective horizontal surface and contacting a sidewall of a respective one of the drain-select-level trenches 71. - In one embodiment, each of the first
memory stack structures 55 comprises a circular-cylindrical or elliptical-cylindrical sidewall that is located below the horizontal plane including the bottom surfaces of the drain-select-level trenches 71, is adjoined to a curved edge of a respective horizontal surface, and laterally bounds a volume of a respective firstmemory stack structure 55 below the horizontal plane including the bottom surfaces of the drain-select-level trenches 71. - In one embodiment, each of the first
memory stack structures 55 includes a respectivefirst memory film 50 and a respective firstvertical semiconductor channel 60; and each firstvertical semiconductor channel 60 comprises a flatplanar portion 60P having a vertical surface that is parallel to the first horizontal direction hd1. In one embodiment, the flatplanar portion 60P is laterally spaced from a most proximal one to the verticalconductive strips 946 by a vertical flat portion of the respectivefirst memory film 50. In one embodiment, each of thefirst memory films 50 comprises a stack that includes acharge storage layer 54 and atunneling dielectric layer 56 that contacts a respective one of the firstvertical semiconductor channels 60. - In one embodiment, each of the vertical
conductive strips 946 has an areal overlap in a plan view (i.e., a view along a vertical direction) with portions of each firstmemory stack structure 55 that are present within a row of firstmemory stack structures 55, and are located below the horizontal plane including bottom surfaces of the verticalconductive strips 946. - In one embodiment, three-dimensional memory device comprises second memory stack structures 55 (located in second memory opening
fill structures 58B) that extends through the alternating stack {(432, 132, 332), (446, 146, 346)} with a horizontal cross-sectional shape of a circle or an ellipse at each level of the at least one drain-select-level electricallyconductive layer 346 and the word-line-level electricallyconductive layers 146. - In one embodiment, each of the first
memory stack structures 55 is located between a vertical flat sidewall of a most proximal one of the verticalconductive strips 946 and a vertical concave sidewall of a most proximal one of the multiple drain-select-level electrically conductive strips. Thus, each drain-select-level electrode (346, 946) may have a gate-all-around configuration. - In one embodiment, each of the drain-select-level electrically
conductive layers 346 contacts a respective one of the verticalconductive strips 946. Each of the drain-select-level electricallyconductive layers 346 and the respective one of the verticalconductive strips 946 comprises an integral conductive structure (346, 946) that includes: ametallic barrier layer 46A that continuously extends around, and encircles, at least two rows of firstmemory stack structures 55 selected from the firstmemory stack structures 55 and extends into a respective one of the drain-select-level trenches 71; and a metallicfill material layer 46B that continuously extends around, and encircles, the at least two rows of firstmemory stack structures 55 selected from the firstmemory stack structures 55 and extends into the respective one of the drain-select-level trenches 71. - In one embodiment, the three-dimensional memory device comprises an insulating material layer (such as a nonconformal insulating layer 73) that overlies the alternating stack {(432, 132, 332), (446, 146, 346)} and the drain-select-
level trenches 71, wherein an encapsulatedcavity 77 bounded by a curved bottom surface of the insulating material layer is located within one of the drain-select-level trenches 71. - In one embodiment, the at least one drain-select-level electrically
conductive layer 346 comprises a plurality of drain-select-level electricallyconductive layers 346; and each of the verticalconductive strips 946 is adjoined to a plurality of drain-select-level electricallyconductive layers 346 that are vertically spaced apart. - The various embodiments of the present disclosure provide more than two strips of drain-select-level electrically
conductive layers 346 between each laterally neighboring pair ofbackside trenches 79. The drain-select-level trenches 71 function as a conduit for providing an etchant for etching the sacrificial material of the drain-select-level sacrificial material layers 342 that are not directly exposed tobackside trenches 79 during formation of the drain-select-level backside recesses 343. Further, the drain-select-level trenches 71 function as a conduit for providing a reactant for depositing the backside blockingdielectric layer 44, the optionalmetallic barrier layer 46A, the metallicfill material layer 46B. Thus, more than two clusters ofmemory stack structures 55 may be provided with electrical isolation at the drain select levels between each. The various embodiments described above provide drain-select-level trenches 71 that isolate and groupmemory stack structures 55 intoclusters 148, but minimize the number of process steps that are used to form the electrically conductive layers (446, 146, 346) located over a substrate (9, 10). The same deposition step may be used to form the word lines 146, the sourceselect gate electrodes 446, the drainselect gate electrodes 346 and the verticalconductive strips 946 connected to the drain select gate electrodes to provide the select gate electrodes and word lines for all of the memory stack structures despite the isolation resulting from the formation of the drain-select-level trenches 71. This reduces the cost of the process while reducing misalignment between elements in the word-line-level and the drain-select-level. Furthermore, a cavity (i.e., air gap) 77 may be formed in the drain-select-level trenches 71 to improve the level of isolation between elements. - Although the foregoing refers to particular preferred embodiments, it will be understood that the disclosure is not so limited. It will occur to those of ordinary skill in the art that various modifications may be made to the disclosed embodiments and that such modifications are intended to be within the scope of the disclosure. Compatibility is presumed among all embodiments that are not alternatives of one another. The word “comprise” or “include” contemplates all embodiments in which the word “consist essentially of” or the word “consists of” replaces the word “comprise” or “include,” unless explicitly stated otherwise. Where an embodiment using a particular structure and/or configuration is illustrated in the present disclosure, it is understood that the present disclosure may be practiced with any other compatible structures and/or configurations that are functionally equivalent provided that such substitutions are not explicitly forbidden or otherwise known to be impossible to one of ordinary skill in the art. All of the publications, patent applications and patents cited herein are incorporated herein by reference in their entirety.
Claims (13)
1-4. (canceled)
5. A three-dimensional memory device comprising:
an alternating stack of insulating layers and electrically conductive layers located over a substrate, wherein the electrically conductive layers comprise word-line-level electrically conductive layers and at least one drain-select-level electrically conductive layer that overlies the word-line-level electrically conductive layers;
first memory stack structures extending through the alternating stack;
drain-select-level trenches that vertically extend through the at least one drain-select-level electrically conductive layer and laterally extend along a first horizontal direction and divide each of the at least one drain-select-level electrically conductive layer into multiple drain-select-level electrically conductive strips that are laterally spaced apart along a second horizontal direction; and
pairs of vertical conductive strips, wherein each pair of vertical conductive strips is located within a respective one of the drain-select-level trenches, and each of the vertical conductive strips has a pair of vertical straight sidewalls that laterally extends along the first horizontal direction;
wherein each of the first memory stack structures has a horizontal surface having a shape of a geometrical segment within a horizontal plane including bottom surfaces of the drain-select-level trenches;
wherein each of the vertical conductive strips overlies a respective row of horizontal surfaces arranged along the first horizontal direction;
wherein each of the first memory stack structures comprises a planar sidewall having a bottom edge that is adjoined to a straight edge of a respective horizontal surface and contacting a sidewall of a respective one of the drain-select-level trenches; and
wherein each of the first memory stack structures comprises a circular-cylindrical or elliptical-cylindrical sidewall that is located below the horizontal plane including the bottom surfaces of the drain-select-level trenches, is adjoined to a curved edge of a respective horizontal surface, and laterally bounds a volume of a respective first memory stack structure below the horizontal plane including the bottom surfaces of the drain-select-level trenches.
6. A three-dimensional memory device comprising:
an alternating stack of insulating layers and electrically conductive layers located over a substrate, wherein the electrically conductive layers comprise word-line-level electrically conductive layers and at least one drain-select-level electrically conductive layer that overlies the word-line-level electrically conductive layers;
first memory stack structures extending through the alternating stack;
drain-select-level trenches that vertically extend through the at least one drain-select-level electrically conductive layer and laterally extend along a first horizontal direction and divide each of the at least one drain-select-level electrically conductive layer into multiple drain-select-level electrically conductive strips that are laterally spaced apart along a second horizontal direction; and
pairs of vertical conductive strips, wherein each pair of vertical conductive strips is located within a respective one of the drain-select-level trenches, and each of the vertical conductive strips has a pair of vertical straight sidewalls that laterally extends along the first horizontal direction;
wherein each of the first memory stack structures has a horizontal surface having a shape of a geometrical segment within a horizontal plane including bottom surfaces of the drain-select-level trenches;
wherein each of the vertical conductive strips overlies a respective row of horizontal surfaces arranged along the first horizontal direction;
wherein each of the first memory stack structures comprises a planar sidewall having a bottom edge that is adjoined to a straight edge of a respective horizontal surface and contacting a sidewall of a respective one of the drain-select-level trenches; and
wherein:
each of the first memory stack structures includes a respective first memory film and a respective first vertical semiconductor channel; and
each first vertical semiconductor channel comprises a flat planar portion having a vertical surface that is parallel to the first horizontal direction.
7. The three-dimensional memory device of claim 6 , wherein the flat planar portion is laterally spaced from a most proximal one to the vertical conductive strips by a vertical flat portion of the respective first memory film.
8. The three-dimensional memory device of claim 6 , wherein each of the first memory films comprises a stack that includes a charge storage layer and a tunneling dielectric layer that contacts a respective one of the first vertical semiconductor channels.
9. A three-dimensional memory device comprising:
an alternating stack of insulating layers and electrically conductive layers located over a substrate, wherein the electrically conductive layers comprise word-line-level electrically conductive layers and at least one drain-select-level electrically conductive layer that overlies the word-line-level electrically conductive layers;
first memory stack structures extending through the alternating stack;
drain-select-level trenches that vertically extend through the at least one drain-select-level electrically conductive layer and laterally extend along a first horizontal direction and divide each of the at least one drain-select-level electrically conductive layer into multiple drain-select-level electrically conductive strips that are laterally spaced apart along a second horizontal direction; and
pairs of vertical conductive strips, wherein each pair of vertical conductive strips is located within a respective one of the drain-select-level trenches, and each of the vertical conductive strips has a pair of vertical straight sidewalls that laterally extends along the first horizontal direction;
wherein each of the first memory stack structures has a horizontal surface having a shape of a geometrical segment within a horizontal plane including bottom surfaces of the drain-select-level trenches; and
wherein each of the vertical conductive strips has an areal overlap in a plan view along a vertical direction with portions of each first memory stack structure that are present within a row of first memory stack structures and are located below the horizontal plane including bottom surfaces of the vertical conductive strips.
10. The three-dimensional memory device of claim 9 , further comprising second memory stack structures that extends through the alternating stack with a horizontal cross-sectional shape of a circle or an ellipse at each level of the at least one drain-select-level electrically conductive layer and the word-line-level electrically conductive layers.
11. The three-dimensional memory device of claim 9 , wherein each of the first memory stack structures is located between a vertical flat sidewall of a most proximal one of the vertical conductive strips and a vertical concave sidewall of a most proximal one of the multiple drain-select-level electrically conductive strips.
12. The three-dimensional memory device of claim 9 , wherein each of the drain-select-level electrically conductive layers contacts a respective one of the vertical conductive strips.
13. The three-dimensional memory device of claim 12 , wherein each of the drain-select-level electrically conductive layers and the respective one of the vertical conductive strips comprises an integral conductive structure that includes:
a metallic barrier layer that continuously extends around, and encircles, at least two rows of first memory stack structures selected from the first memory stack structures and extends into a respective one of the drain-select-level trenches; and
a metallic fill material layer that continuously extends around, and encircles, the at least two rows of first memory stack structures selected from the first memory stack structures and extends into the respective one of the drain-select-level trenches.
14. The three-dimensional memory device of claim 9 , further comprising an insulating material layer that overlies the alternating stack and the drain-select-level trenches, wherein an encapsulated cavity bounded by a curved bottom surface of the insulating material layer is located within one of the drain-select-level trenches.
15. The three-dimensional memory device of claim 9 , wherein:
the at least one drain-select-level electrically conductive layer comprises a plurality of drain-select-level electrically conductive layers; and
each of the vertical conductive strips is adjoined to a plurality of drain-select-level electrically conductive layers that are vertically spaced apart.
16-20. (canceled)
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/361,722 US10777575B1 (en) | 2019-03-22 | 2019-03-22 | Three-dimensional memory device with self-aligned vertical conductive strips having a gate-all-around configuration and method of making the same |
PCT/US2019/063249 WO2020197594A1 (en) | 2019-03-22 | 2019-11-26 | Three-dimensional memory device with self-aligned vertical conductive strips having a gate-all-around configuration and method of making the same |
CN201980085699.7A CN113228251B (en) | 2019-03-22 | 2019-11-26 | Three-dimensional memory device with self-aligned vertical conductive strips in a fully-surrounding gate configuration and method of fabricating the same |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/361,722 US10777575B1 (en) | 2019-03-22 | 2019-03-22 | Three-dimensional memory device with self-aligned vertical conductive strips having a gate-all-around configuration and method of making the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US10777575B1 US10777575B1 (en) | 2020-09-15 |
US20200303397A1 true US20200303397A1 (en) | 2020-09-24 |
Family
ID=72425777
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/361,722 Active US10777575B1 (en) | 2019-03-22 | 2019-03-22 | Three-dimensional memory device with self-aligned vertical conductive strips having a gate-all-around configuration and method of making the same |
Country Status (3)
Country | Link |
---|---|
US (1) | US10777575B1 (en) |
CN (1) | CN113228251B (en) |
WO (1) | WO2020197594A1 (en) |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN112542466A (en) * | 2020-12-09 | 2021-03-23 | 长江存储科技有限责任公司 | Three-dimensional memory manufacturing method |
US20220077167A1 (en) * | 2020-09-08 | 2022-03-10 | Samsung Electronics Co., Ltd. | Semiconductor device and data storage system including the same |
US20220077173A1 (en) * | 2020-09-04 | 2022-03-10 | Kioxia Corporation | Semiconductor memory device |
US20220189986A1 (en) * | 2020-12-11 | 2022-06-16 | Sandisk Technologies Llc | Three-dimensional memory device with plural channels per memory opening and methods of making the same |
US11450601B2 (en) * | 2019-09-18 | 2022-09-20 | Micron Technology, Inc. | Assemblies comprising memory cells and select gates |
WO2022225585A1 (en) * | 2021-04-22 | 2022-10-27 | Sandisk Technologies Llc | Three-dimensional memory device including self-aligned drain-select-level isolation structures and method of making thereof |
US20220352194A1 (en) * | 2021-04-30 | 2022-11-03 | Samsung Electronics Co., Ltd. | Semiconductor device and electronic system including the same |
US20220367485A1 (en) * | 2021-05-14 | 2022-11-17 | SK Hynix Inc. | Semiconductor memory device and method of manufacturing the same |
EP4092745A1 (en) * | 2021-05-18 | 2022-11-23 | Samsung Electronics Co., Ltd. | Semiconductor device and electronic system including the same |
US20220415907A1 (en) * | 2021-06-23 | 2022-12-29 | Sandisk Technologies Llc | Memory device including laterally perforated support pillar structures surrounding contact via structures and methods for forming the same |
US11894063B2 (en) | 2021-08-25 | 2024-02-06 | Kioxia Corporation | Semiconductor memory device |
US11903190B2 (en) | 2020-12-11 | 2024-02-13 | Sandisk Technologies Llc | Three-dimensional memory device with plural channels per memory opening and methods of making the same |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN111373534B (en) | 2018-06-27 | 2023-09-01 | 桑迪士克科技有限责任公司 | Three-dimensional memory device including multi-level drain select gate isolation and method of fabricating the same |
US10937800B2 (en) | 2019-03-13 | 2021-03-02 | Sandisk Technologies Llc | Three-dimensional memory device with on-axis self-aligned drain-select-level isolation structure and methods of manufacturing the same |
US20210104439A1 (en) * | 2019-10-04 | 2021-04-08 | Macronix International Co., Ltd. | Memory device and method for fabricating the same |
WO2022082348A1 (en) * | 2020-10-19 | 2022-04-28 | Yangtze Memory Technologies Co., Ltd. | Three-dimensional semiconductor device and method of fabrication thereof |
US12010835B2 (en) | 2021-04-27 | 2024-06-11 | Sandisk Technologies Llc | Three-dimensional memory device with a conductive drain-select-level spacer and methods for forming the same |
US11856765B2 (en) | 2021-05-11 | 2023-12-26 | Sandisk Technologies Llc | Three-dimensional memory device including low-k drain-select-level isolation structures and methods of forming the same |
US11871580B2 (en) | 2021-05-11 | 2024-01-09 | Sandisk Technologies Llc | Three-dimensional memory device including low-k drain-select-level isolation structures and methods of forming the same |
US11758718B2 (en) * | 2021-07-14 | 2023-09-12 | Sandisk Technologies Llc | Three dimensional memory device containing truncated channels and method of operating the same with different erase voltages for different bit lines |
US11844221B2 (en) | 2021-08-23 | 2023-12-12 | Macronix International Co., Ltd. | 3D flash memory device with integrated passive device |
TWI785804B (en) * | 2021-09-16 | 2022-12-01 | 旺宏電子股份有限公司 | 3d and flash memory device and method of fabricating the same |
WO2023108330A1 (en) * | 2021-12-13 | 2023-06-22 | Yangtze Memory Technologies Co., Ltd. | Three-dimensional memory device with divided drain select gate lines and method for forming the same |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5915167A (en) | 1997-04-04 | 1999-06-22 | Elm Technology Corporation | Three dimensional structure memory |
KR101736982B1 (en) * | 2010-08-03 | 2017-05-17 | 삼성전자 주식회사 | Vertical structure non-volatile memory device |
KR101812260B1 (en) | 2010-10-20 | 2017-12-28 | 삼성전자주식회사 | Therr dimensional semiconductor memory devices and methods of fabricating the same |
US9515085B2 (en) | 2014-09-26 | 2016-12-06 | Sandisk Technologies Llc | Vertical memory device with bit line air gap |
US9806093B2 (en) | 2015-12-22 | 2017-10-31 | Sandisk Technologies Llc | Through-memory-level via structures for a three-dimensional memory device |
US10115732B2 (en) | 2016-02-22 | 2018-10-30 | Sandisk Technologies Llc | Three dimensional memory device containing discrete silicon nitride charge storage regions |
US9972641B1 (en) * | 2016-11-17 | 2018-05-15 | Sandisk Technologies Llc | Three-dimensional memory device having a multilevel drain select gate electrode and method of making thereof |
US9922987B1 (en) * | 2017-03-24 | 2018-03-20 | Sandisk Technologies Llc | Three-dimensional memory device containing separately formed drain select transistors and method of making thereof |
US10403639B2 (en) | 2017-07-18 | 2019-09-03 | Sandisk Technologies Llc | Three-dimensional memory device having on-pitch drain select gate electrodes and method of making the same |
US10236300B2 (en) | 2017-07-25 | 2019-03-19 | Sandisk Technologies Llc | On-pitch drain select level isolation structure for three-dimensional memory device and method of making the same |
US10192878B1 (en) | 2017-09-14 | 2019-01-29 | Sandisk Technologies Llc | Three-dimensional memory device with self-aligned multi-level drain select gate electrodes |
-
2019
- 2019-03-22 US US16/361,722 patent/US10777575B1/en active Active
- 2019-11-26 CN CN201980085699.7A patent/CN113228251B/en active Active
- 2019-11-26 WO PCT/US2019/063249 patent/WO2020197594A1/en active Application Filing
Cited By (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11450601B2 (en) * | 2019-09-18 | 2022-09-20 | Micron Technology, Inc. | Assemblies comprising memory cells and select gates |
US20220077173A1 (en) * | 2020-09-04 | 2022-03-10 | Kioxia Corporation | Semiconductor memory device |
US20220077167A1 (en) * | 2020-09-08 | 2022-03-10 | Samsung Electronics Co., Ltd. | Semiconductor device and data storage system including the same |
US11980028B2 (en) * | 2020-09-08 | 2024-05-07 | Samsung Electronics Co., Ltd. | Semiconductor device and data storage system including the same |
CN112542466A (en) * | 2020-12-09 | 2021-03-23 | 长江存储科技有限责任公司 | Three-dimensional memory manufacturing method |
US11626418B2 (en) * | 2020-12-11 | 2023-04-11 | Sandisk Technologies Llc | Three-dimensional memory device with plural channels per memory opening and methods of making the same |
US20220189986A1 (en) * | 2020-12-11 | 2022-06-16 | Sandisk Technologies Llc | Three-dimensional memory device with plural channels per memory opening and methods of making the same |
US11903190B2 (en) | 2020-12-11 | 2024-02-13 | Sandisk Technologies Llc | Three-dimensional memory device with plural channels per memory opening and methods of making the same |
WO2022225585A1 (en) * | 2021-04-22 | 2022-10-27 | Sandisk Technologies Llc | Three-dimensional memory device including self-aligned drain-select-level isolation structures and method of making thereof |
US12004347B2 (en) | 2021-04-22 | 2024-06-04 | Sandisk Technologies Llc | Three-dimensional memory device including self-aligned drain-select-level isolation structures and method of making thereof |
US20220352194A1 (en) * | 2021-04-30 | 2022-11-03 | Samsung Electronics Co., Ltd. | Semiconductor device and electronic system including the same |
US12082404B2 (en) * | 2021-04-30 | 2024-09-03 | Samsung Electronics Co., Ltd. | Semiconductor device and electronic system including the same |
US20220367485A1 (en) * | 2021-05-14 | 2022-11-17 | SK Hynix Inc. | Semiconductor memory device and method of manufacturing the same |
EP4092745A1 (en) * | 2021-05-18 | 2022-11-23 | Samsung Electronics Co., Ltd. | Semiconductor device and electronic system including the same |
US11812598B2 (en) * | 2021-06-23 | 2023-11-07 | Sandisk Technologies Llc | Memory device including laterally perforated support pillar structures surrounding contact via structures and methods for forming the same |
US20220415907A1 (en) * | 2021-06-23 | 2022-12-29 | Sandisk Technologies Llc | Memory device including laterally perforated support pillar structures surrounding contact via structures and methods for forming the same |
US11894063B2 (en) | 2021-08-25 | 2024-02-06 | Kioxia Corporation | Semiconductor memory device |
Also Published As
Publication number | Publication date |
---|---|
CN113228251A (en) | 2021-08-06 |
WO2020197594A1 (en) | 2020-10-01 |
US10777575B1 (en) | 2020-09-15 |
CN113228251B (en) | 2024-02-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10777575B1 (en) | Three-dimensional memory device with self-aligned vertical conductive strips having a gate-all-around configuration and method of making the same | |
US10741576B2 (en) | Three-dimensional memory device containing drain-select-level air gap and methods of making the same | |
US11244958B2 (en) | Three-dimensional memory device including composite word lines and multi-strip select lines and method for making the same | |
US10586803B2 (en) | Three-dimensional memory device and methods of making the same using replacement drain select gate electrodes | |
US10290650B1 (en) | Self-aligned tubular electrode portions inside memory openings for drain select gate electrodes in a three-dimensional memory device | |
US10453798B2 (en) | Three-dimensional memory device with gated contact via structures and method of making thereof | |
US10192878B1 (en) | Three-dimensional memory device with self-aligned multi-level drain select gate electrodes | |
US10818542B2 (en) | Three-dimensional memory device including composite word lines and multi-strip select lines and method for making the same | |
US10290643B1 (en) | Three-dimensional memory device containing floating gate select transistor | |
US9929174B1 (en) | Three-dimensional memory device having non-uniform spacing among memory stack structures and method of making thereof | |
US11805649B2 (en) | Three-dimensional memory device with wiggled drain-select-level isolation structure and methods of manufacturing the same | |
US10381450B1 (en) | Three-dimensional memory device with self-aligned drain select level isolation structures and method of making thereof | |
US10943917B2 (en) | Three-dimensional memory device with drain-select-level isolation structures and method of making the same | |
US10685978B1 (en) | Three-dimensional memory device with drain-select-level isolation structures and method of making the same | |
US20200051995A1 (en) | Three-dimensional memory device containing direct contact drain-select-level semiconductor channel portions and methods of making the same | |
US10847524B2 (en) | Three-dimensional memory device having double-width staircase regions and methods of manufacturing the same | |
US20200312865A1 (en) | Three-dimensional memory device containing asymmetric, different size support pillars and method for making the same | |
US11244953B2 (en) | Three-dimensional memory device including molybdenum word lines and metal oxide spacers and method of making the same | |
US10804282B2 (en) | Three-dimensional memory devices using carbon-doped aluminum oxide backside blocking dielectric layer for etch resistivity enhancement and methods of making the same | |
US10685979B1 (en) | Three-dimensional memory device with drain-select-level isolation structures and method of making the same | |
US11410924B2 (en) | Three-dimensional memory device including contact via structures for multi-level stepped surfaces and methods for forming the same | |
US11222954B2 (en) | Three-dimensional memory device containing inter-select-gate electrodes and methods of making the same | |
US12004347B2 (en) | Three-dimensional memory device including self-aligned drain-select-level isolation structures and method of making thereof | |
US20220375958A1 (en) | Three-dimensional memory device with finned support pillar structures and methods for forming the same | |
US11812598B2 (en) | Memory device including laterally perforated support pillar structures surrounding contact via structures and methods for forming the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: SANDISK TECHNOLOGIES LLC, TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CUI, ZHIXIN;SAKAKIBARA, KIYOHIKO;ZHANG, YANLI;SIGNING DATES FROM 20190319 TO 20190320;REEL/FRAME:049051/0100 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |