US20200073420A1 - Voltage regulator with fast transient response - Google Patents

Voltage regulator with fast transient response Download PDF

Info

Publication number
US20200073420A1
US20200073420A1 US16/678,352 US201916678352A US2020073420A1 US 20200073420 A1 US20200073420 A1 US 20200073420A1 US 201916678352 A US201916678352 A US 201916678352A US 2020073420 A1 US2020073420 A1 US 2020073420A1
Authority
US
United States
Prior art keywords
coupled
terminal
source
voltage
drain
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US16/678,352
Other versions
US10921836B2 (en
Inventor
Gaurav Singh
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Qorvo US Inc
Original Assignee
Qorvo US Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Qorvo US Inc filed Critical Qorvo US Inc
Priority to US16/678,352 priority Critical patent/US10921836B2/en
Assigned to QORVO US, INC. reassignment QORVO US, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SINGH, GAURAV
Publication of US20200073420A1 publication Critical patent/US20200073420A1/en
Application granted granted Critical
Publication of US10921836B2 publication Critical patent/US10921836B2/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F1/00Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
    • G05F1/10Regulating voltage or current
    • G05F1/46Regulating voltage or current wherein the variable actually regulated by the final control device is dc
    • G05F1/461Regulating voltage or current wherein the variable actually regulated by the final control device is dc using an operational amplifier as final control device
    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F1/00Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
    • G05F1/10Regulating voltage or current
    • G05F1/46Regulating voltage or current wherein the variable actually regulated by the final control device is dc
    • G05F1/56Regulating voltage or current wherein the variable actually regulated by the final control device is dc using semiconductor devices in series with the load as final control devices
    • G05F1/565Regulating voltage or current wherein the variable actually regulated by the final control device is dc using semiconductor devices in series with the load as final control devices sensing a condition of the system or its load in addition to means responsive to deviations in the output of the system, e.g. current, voltage, power factor
    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F1/00Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
    • G05F1/10Regulating voltage or current
    • G05F1/46Regulating voltage or current wherein the variable actually regulated by the final control device is dc
    • G05F1/56Regulating voltage or current wherein the variable actually regulated by the final control device is dc using semiconductor devices in series with the load as final control devices
    • G05F1/575Regulating voltage or current wherein the variable actually regulated by the final control device is dc using semiconductor devices in series with the load as final control devices characterised by the feedback circuit

Definitions

  • Embodiments of the present disclosure relate generally to the field of circuits, and more particularly to a voltage regulator circuit.
  • Voltage regulators accept an input voltage (V IN ) and produce a regulated output voltage (V OUT ).
  • V IN input voltage
  • V OUT regulated output voltage
  • the desired V OUT will be output by the regulator, so long as V IN is greater than or equal to V OUT .
  • V IN must be greater than V OUT by at least this voltage drop.
  • the minimum voltage required across the regulator to maintain regulation is referred to as the “dropout voltage.”
  • V IN in order for a voltage regulator having a dropout voltage of V DO to provide an output voltage of V OUT , V IN must be at least V OUT +V DO .
  • a Low-Dropout Voltage Regulator (which may be referred to herein as “an LDO voltage regulator,” “an LDO regulator,” or simply “an LDO”) is one that can regulate the output voltage even when the supply voltage is very close to the output voltage: when V DO is small, V IN can be very close to V OUT and the regulator will still operate correctly.
  • FIG. 1 is a circuit schematic of a conventional LDO voltage regulator 10 .
  • a typical LDO 10 uses an operational amplifier, or “op amp,” 12 to drive the control terminal of a Bipolar Junction Transistor (BJT) or Field-Effect Transistor (FET) device 14 .
  • BJT Bipolar Junction Transistor
  • FET Field-Effect Transistor
  • a generic LDO 10 can be considered to be a two-stage amplifier consisting of a so-called Error Amplifier (EA) stage and an output (OUT) stage.
  • EA Error Amplifier
  • OUT output
  • MOS complementary Metal Oxide Semiconductor
  • the output stage is usually a MOS transistor, the impedance of which is controlled by the feedback loop in order to regulate the voltage at its drain. Therefore, such a regulator can be considered to be a two-stage voltage feedback amplifier.
  • the op amp 12 may also be referred to as the error amp 12 , and has a transconductance value (gm EA ), while the FET 14 may also be referred to as the output amp 14 , and has a transconductance value (gm OUT ).
  • the amplifier feedback signal (A FB ) is provided by a voltage divider 16 , comprising a resistor ladder with resistors R 1 and R 2 connected in series to provide a feedback voltage (V FB ) to one of the input terminals of the op amp 12 .
  • the op amp 12 has an output resistance represented in FIG. 1 as a shunt resistance (Ro EA ).
  • the load at the output of the LDO 10 is represented in FIG. 1 by a load resistance R LOAD and an output capacitance (C OUT ).
  • a reference voltage (V REF ) is provided as the input to the LDO 10 and is connected to another of the input terminals of the op amp 12
  • the transfer function of such a system usually includes two poles: a first pole at the output of the first amplifier stage (P1) and a second pole at the output of the second stage (P2). In the absence of compensation, these two poles are not greatly separated in frequency; thus, some compensation is needed to stabilize the system. Further, the location of the output pole (P2) in a voltage regulator is directly proportional to the load current. A typical LDO 10 is required to support a large dynamic range of load currents, which creates an additional challenge in stabilizing the system. See Equations (1) and (2).
  • R LOAD V OUT I LOAD EQ . ⁇ ( 1 )
  • P ⁇ ⁇ 2 1 R LOAD ⁇ C out ⁇ I load C out EQ . ⁇ ( 2 )
  • V OUT is the output voltage of the LDO 10 and I LOAD is the load current at the output terminal.
  • Miller compensation involves placing a compensation capacitor (Cc) across the output stage (e.g., the FET 14 ) of the LDO 10 .
  • This compensation capacitor splits the two poles, whereby the dominant pole at P1 is moved to a lower frequency, and the pole at the output (P2) is moved to a higher frequency, thereby stabilizing the system. This is shown in FIG. 2 .
  • FIG. 2 is a graph of the frequency response of the conventional LDO 10 with Miller compensation.
  • Cc compensation capacitor creates a zero in the Right Half Plane (RHP), which may reduce stability.
  • FIG. 3 is a circuit schematic of a conventional Miller-compensated LDO 18 that uses a nulling resistor (R Z ) in series with the compensation capacitor (Cc) to solve the RHP zero problem.
  • the compensation capacitor (C c ) must be chosen to be large enough for the system to be stable for the lowest load current. This has a negative effect on the bandwidth and transient response of the conventional Miller-compensated LDO 18 .
  • FIG. 4 is a circuit schematic of a conventional Miller-compensated LDO 20 that uses a current buffer 22 in series with the compensation capacitor (Cc) to solve the RHP zero problem in a more robust way.
  • This current buffer 22 eliminates the forward path and hence the RHP zero as shown in FIG. 4 .
  • a common implementation of such a circuit is also called “Ahuja compensation” or “cascode compensation”.
  • Another advantage of this compensation technique is that it introduces a Left Half Plane (LHP) zero, which further helps in stabilizing the system. See also Equation (3).
  • FIG. 4 also shows the equivalent circuit of the current buffer 22 and compensation capacitor (Cc): the current buffer 22 operates as a resistor to ground having an impedance of 1/gm CG .
  • the frequency of the zero introduced by the current buffer 22 is a function of the values of the transconductance (gm CG ) and the capacitance (Cc).
  • FIG. 5 is a circuit schematic of a conventional Miller-compensated LDO 24 that uses another method for solving the RHP zero issue in Miller compensation, which is to use the so-called split-length MOS compensation.
  • an error amplifier 26 includes a low-impedance node created by splitting a MOS transistor—for instance, one of the input MOS pair of a conventional op amp—and placing each part in series.
  • one of the pair of input MOS transistors has been split into two MOS transistors connected in series, Mn 1A and Mn 1B
  • the other of the pair of input MOS transistors has been split into another two MOS transistors connected in series, Mn 2A and Mn 2B .
  • the gates of the two series-connected MOS transistors are connected together.
  • the MOS transistor placed at the source side (Mn 2B ) is in triode mode and has a transconductance of gm; its impedance can be approximated to 1/gm.
  • the MOS transistor (Mn 2A ) operates as a buffer amplifier 28 and has a transconductance of gm BUF .
  • the compensation capacitor (Cc) is placed at the low-impedance node between the two MOS transistors in series, e.g., between Mn 2A and Mn 2B in FIG. 5 .
  • This splitting of MOS transistors results in effectively nulling the RHP zero and introducing a LHP zero, which is at a frequency proportional to gm BUF /C c .
  • the cascode compensation (Ahuja compensation) and split-length MOS compensation techniques are sometimes grouped together and referred to as indirect Miller compensation. They are referred to as such in the remainder of the present disclosure.
  • FIG. 6 represents a general indirect Miller-compensated LDO 30 that contains the error amplifier 26 , the output amplifier 14 , and the buffer amplifier 28 .
  • the amplitude of the feedback signal will be some fraction of the output voltage (V OUT ); this is represented in FIG. 6 by voltage divider 16 , which may represent a resistor ladder or other circuit that provides a feedback signal with amplitude (V OUT /M).
  • V OUT the output voltage
  • Each amplifier drawn can consist of one or more stages. As discussed previously, this system has two main poles: P1 at the output of the first amplifier stage and P2 at the output of the second amplifier stage.
  • the output pole (P2) of this system varies with load current, and because of this, the dominant pole (P1) needs to be at a relatively low frequency in order to avoid instability in the LDO 30 .
  • the transconductance of the buffer amplifier 28 gm BUF , introduces a LHP zero that is located at gm BUF /C c . See also Equations (4) to (6).
  • Rout EA is the output resistance of the error amplifier 26
  • a OUT is the gain of the output amplifier 14
  • (Cc) is the value of the compensation capacitor.
  • Miller compensation and its variants have a fundamental drawback in terms of limitation placed on the bandwidth of the system: because the output pole varies with load, the dominant pole has to be at a lower frequency than desired. This affects both the wideband power supply rejection ratio and transient response of the LDO, where stability needs to be ensured for a wide dynamic range of load currents.
  • the present disclosure relates to a voltage regulator, specifically a LDO designed for fast transient response and a high power supply rejection ratio across a wide frequency bandwidth while consuming low quiescent current. This is achieved by using an improved compensation technique for stabilizing the LDO.
  • the compensation technique of the present disclosure eliminates the restriction on amplifier bandwidth imposed by the traditional Miller compensation and is suitable for application in a voltage regulator in which the output pole varies inversely proportionally to the load currents.
  • a voltage regulator for accepting an input voltage (V REF ) and producing an output voltage (V OUT ) comprises: an operational amplifier having a first input, a second input, and an output, the first input accepting the input voltage (V REF ); an output amplifier having an input coupled to the output of the operational amplifier and an output that produces V OUT , the output being coupled to a feedback path that produces a feedback voltage (V FB ) that is applied to the second input of the operational amplifier; a compensation capacitor (Cc) having a first terminal and a second terminal, the first terminal coupled to the output of the output amplifier; and a buffer amplifier having an input coupled to the second terminal of the compensation capacitor (Cc), and having an output coupled to the input of the output amplifier, the buffer amplifier having a transconductance (gm BUF ) that is controlled to be proportional to a load current (I LOAD ).
  • gm BUF is proportional to a bias current I BIAS being supplied to the buffer amplifier and I BIAS being supplied to the buffer amplifier is proportional to a load current (I LOAD ).
  • the operational amplifier introduces a first pole (P1)
  • the output amplifier introduces a second pole (P2)
  • the buffer amplifier introduces a left hand plane zero (LHP ZERO )
  • the transconductance (gm BUF ) is controlled such that LHP ZERO cancels P2.
  • I BIAS is controlled such that LHP ZERO cancels P2.
  • I BIAS is provided according to the equation
  • I bias ( V gs - V t ) 2 ⁇ V out ⁇ I LOAD .
  • a voltage regulator for accepting an input voltage (V REF ) and producing an output voltage (V OUT ) comprises: a PMOS transistor (M1) having a source, drain, and gate, the source being coupled to a first supply (V SUPPLY ); a PMOS transistor (M2) having a source, drain, and gate, the source coupled to (V SUPPLY ) and the gate being coupled to the gate of M1; a first current source having a first terminal and a second terminal, the second terminal being coupled to ground, the first current source providing a bias current (I BIAS ); an N-Type MOS (NMOS) transistor (Mn 1A ) having a source, drain, and gate, the drain being coupled to the drain of M1 and the gate being provided with a voltage (V FB ); an NMOS transistor (Mn 1B ) having a source, drain, and gate, the drain being coupled to the source of Mn 1A , the gate being provided with the voltage (V FB ), and
  • I bias ( V gs - V t ) 2 ⁇ V out ⁇ I LOAD ,
  • V gs is the gate-source voltage of transistors Mn 1A and Mn 2A and V t is the threshold voltage of transistors Mn 1A and Mn 2A .
  • a voltage regulator for accepting an input voltage V REF and producing an output voltage V OUT comprises: a PMOS transistor M1 having a source, drain, and gate, the source being coupled to a first supply V SUPPLY ; a PMOS transistor M2 having a source, drain, and gate, the source coupled to V SUPPLY and the gate being coupled to the gate of M1; a first current source having a first terminal and a second terminal, the second terminal being coupled to ground; an NMOS transistor M3 having a source, drain, and gate, the drain being coupled to the drain of M1 and the gate being provided with a voltage V BIAS ; an NMOS transistor M4 having a source, drain, and gate, the drain being coupled to the drain of M2 and the gate being provided with the voltage V BIAS ; an NMOS transistor Mn 12 having a source, drain, and gate, the drain being coupled to the drain of M1, the gate being provided with a voltage V FB , and the source being coupled to
  • the current produced by first current source is n*I LOAD
  • the current produced by the second current source is m*I LOAD
  • the current produced by the third current source is m*I LOAD , where n is different from m.
  • V gs is the gate-source voltage of transistors Mn 12 and Mn 22 and V t is the threshold voltage of transistors Mn 12 and Mn 22 .
  • FIG. 1 is a circuit schematic of a conventional LDO voltage regulator with Miller compensation.
  • FIG. 3 is a circuit schematic showing a conventional Miller-compensated LDO with a nulling resistor.
  • FIG. 8 is a graph of the frequency response of the exemplary LDO voltage regulator according to one embodiment of the present disclosure.
  • FIG. 9 is a circuit schematic showing one embodiment of the technique of the present disclosure using split-length MOS compensation.
  • FIG. 10 is a circuit schematic showing another embodiment of the present disclosure using adaptively biased cascode compensation.
  • FIG. 11 is a circuit schematic showing another embodiment of the present disclosure.
  • the technique of the present disclosure improves upon the traditional indirect Miller compensation techniques by removing the bandwidth limitation of the system. This is done by implementing the buffer amplifier 38 in such a way that the transconductance of this amplifier (gm BUF ) is proportional to the load current. By doing so, the frequency of LHP zero introduced by the buffer amplifier 38 is directly proportional to the load current and consequently proportional to the output pole (P2).
  • gm BUF , Cc, and Cout are chosen in such a way that the LHP zero and P2 are placed close to each other, resulting in a cancellation of this pole-zero combination.
  • FIG. 8 is a graph of the frequency response of the exemplary LDO voltage regulator 32 according to one embodiment of the present disclosure. Because the LHP zero and the output pole track each other over several decades of load current, the stability condition over load current variations is much relaxed. Further, this pole-zero cancellation implies that P1 can be chosen to be higher and the Unity Gain Bandwidth (UGBW) of the system can be significantly higher. This results in faster transient response and higher PSRR bandwidth of the LDO 32 .
  • UGBW Unity Gain Bandwidth
  • the gm of a transistor is directly proportional to the bias current.
  • this can be written in the form of the following equation:
  • I bias represents the current through the drain of the transistor and may also be referred to as I drain .
  • V gs and V t refer to the gate-source voltage and the threshold voltage, respectively, of transistors Mn 2A and Mn 1A .
  • k 75.
  • the transistors labeled ‘M3’ and ‘M4’ form the gm BUF stages for this implementation. Therefore, the equation derived (and repeated below) for relationship between the gm BUF and I LOAD would apply to these transistors
  • V gs and V t apply to the gate-source voltage and threshold voltage of the transistors M3 and M4.
  • the current flowing through NM EA_CS is proportional to the current through PM LOAD , which is represented as current “I LOAD ” in FIG. 11 .
  • the current through NM EA_CS is approximately I LOAD /k, where the value of “k” is 75.
  • the subject matter described herein is not limited to just that value, however. Other values are contemplated for k, m, n, etc.
  • the performance of an LDO voltage regulator is improved so long as gm BUF is proportional to I LOAD (in any proportion) when compared to the performance of an LDO voltage regulator having a gm BUF that is static (i.e., not proportional to I LOAD ), regardless of whether the transistor is in saturation mode or in some other mode.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Electromagnetism (AREA)
  • General Physics & Mathematics (AREA)
  • Radar, Positioning & Navigation (AREA)
  • Automation & Control Theory (AREA)
  • Continuous-Control Power Sources That Use Transistors (AREA)

Abstract

Voltage regulators with fast transient response are provided herein. According to one aspect, a voltage regulator for accepting an input voltage (VREF) and producing an output voltage (VOUT) comprises an operational amplifier having as a first input (VREF) and having as a second input a feedback voltage (VFB); an output amplifier having an input coupled to the output of the operational amplifier and an output that produces VOUT, the output being coupled to a feedback path that produces VFB; a compensation capacitor (Cc) connected between the output of the output amplifier and an input to a buffer amplifier that supplies a voltage to the input of the output amplifier. The buffer amplifier has a transconductance (gmBUF) that is controlled to be proportional to a load current (ILOAD), thereby causing the left hand plane zero of the buffer amplifier to cancel the pole created by the output amplifier.

Description

    RELATED APPLICATIONS
  • This application is a divisional application of U.S. patent application Ser. No. 15/847,858, filed Dec. 19, 2017, which claims the benefit of provisional patent application Ser. No. 62/435,975, filed Dec. 19, 2016, the disclosures of which are hereby incorporated herein by reference in their entireties.
  • FIELD OF THE DISCLOSURE
  • Embodiments of the present disclosure relate generally to the field of circuits, and more particularly to a voltage regulator circuit.
  • BACKGROUND
  • Voltage regulators accept an input voltage (VIN) and produce a regulated output voltage (VOUT). In an ideal voltage regulator, the desired VOUT will be output by the regulator, so long as VIN is greater than or equal to VOUT. In real circuits, however, there is some voltage drop across the regulator—i.e., between VIN and VOUT—and so VIN must be greater than VOUT by at least this voltage drop. The minimum voltage required across the regulator to maintain regulation is referred to as the “dropout voltage.” Thus, in order for a voltage regulator having a dropout voltage of VDO to provide an output voltage of VOUT, VIN must be at least VOUT+VDO.
  • A Low-Dropout Voltage Regulator (which may be referred to herein as “an LDO voltage regulator,” “an LDO regulator,” or simply “an LDO”) is one that can regulate the output voltage even when the supply voltage is very close to the output voltage: when VDO is small, VIN can be very close to VOUT and the regulator will still operate correctly.
  • FIG. 1 is a circuit schematic of a conventional LDO voltage regulator 10. A typical LDO 10 uses an operational amplifier, or “op amp,” 12 to drive the control terminal of a Bipolar Junction Transistor (BJT) or Field-Effect Transistor (FET) device 14. Thus, a generic LDO 10 can be considered to be a two-stage amplifier consisting of a so-called Error Amplifier (EA) stage and an output (OUT) stage. In complementary Metal Oxide Semiconductor (MOS) process, the output stage is usually a MOS transistor, the impedance of which is controlled by the feedback loop in order to regulate the voltage at its drain. Therefore, such a regulator can be considered to be a two-stage voltage feedback amplifier.
  • In the conventional LDO 10 illustrated in FIG. 1, the op amp 12 may also be referred to as the error amp 12, and has a transconductance value (gmEA), while the FET 14 may also be referred to as the output amp 14, and has a transconductance value (gmOUT). The amplifier feedback signal (AFB) is provided by a voltage divider 16, comprising a resistor ladder with resistors R1 and R2 connected in series to provide a feedback voltage (VFB) to one of the input terminals of the op amp 12. The op amp 12 has an output resistance represented in FIG. 1 as a shunt resistance (RoEA). The load at the output of the LDO 10 is represented in FIG. 1 by a load resistance RLOAD and an output capacitance (COUT). A reference voltage (VREF) is provided as the input to the LDO 10 and is connected to another of the input terminals of the op amp 12
  • The transfer function of such a system usually includes two poles: a first pole at the output of the first amplifier stage (P1) and a second pole at the output of the second stage (P2). In the absence of compensation, these two poles are not greatly separated in frequency; thus, some compensation is needed to stabilize the system. Further, the location of the output pole (P2) in a voltage regulator is directly proportional to the load current. A typical LDO 10 is required to support a large dynamic range of load currents, which creates an additional challenge in stabilizing the system. See Equations (1) and (2).
  • R LOAD = V OUT I LOAD EQ . ( 1 ) P 2 = 1 R LOAD C out I load C out EQ . ( 2 )
  • where VOUT is the output voltage of the LDO 10 and ILOAD is the load current at the output terminal.
  • Several solutions have been disclosed in the past to stabilize a LDO 10. One form of compensation is called Miller compensation and involves placing a compensation capacitor (Cc) across the output stage (e.g., the FET 14) of the LDO 10. This compensation capacitor splits the two poles, whereby the dominant pole at P1 is moved to a lower frequency, and the pole at the output (P2) is moved to a higher frequency, thereby stabilizing the system. This is shown in FIG. 2.
  • FIG. 2 is a graph of the frequency response of the conventional LDO 10 with Miller compensation. A well-known issue with Miller compensation, however, is that the compensation capacitor (Cc) creates a zero in the Right Half Plane (RHP), which may reduce stability.
  • FIG. 3 is a circuit schematic of a conventional Miller-compensated LDO 18 that uses a nulling resistor (RZ) in series with the compensation capacitor (Cc) to solve the RHP zero problem. To support a large dynamic range of load currents, the compensation capacitor (Cc) must be chosen to be large enough for the system to be stable for the lowest load current. This has a negative effect on the bandwidth and transient response of the conventional Miller-compensated LDO 18.
  • FIG. 4 is a circuit schematic of a conventional Miller-compensated LDO 20 that uses a current buffer 22 in series with the compensation capacitor (Cc) to solve the RHP zero problem in a more robust way. This current buffer 22 eliminates the forward path and hence the RHP zero as shown in FIG. 4. A common implementation of such a circuit is also called “Ahuja compensation” or “cascode compensation”. Another advantage of this compensation technique is that it introduces a Left Half Plane (LHP) zero, which further helps in stabilizing the system. See also Equation (3).
  • LHP zero = - gm CG C c EQ . ( 3 )
  • where gmCG is the transconductance of the P-Type MOS (PMOS) transistor that connects the output of the error amplifier 12 to the compensation capacitor having a capacitance value (Cc). FIG. 4 also shows the equivalent circuit of the current buffer 22 and compensation capacitor (Cc): the current buffer 22 operates as a resistor to ground having an impedance of 1/gmCG. The frequency of the zero introduced by the current buffer 22 is a function of the values of the transconductance (gmCG) and the capacitance (Cc).
  • FIG. 5 is a circuit schematic of a conventional Miller-compensated LDO 24 that uses another method for solving the RHP zero issue in Miller compensation, which is to use the so-called split-length MOS compensation. In this approach, an error amplifier 26 includes a low-impedance node created by splitting a MOS transistor—for instance, one of the input MOS pair of a conventional op amp—and placing each part in series. In FIG. 5, one of the pair of input MOS transistors has been split into two MOS transistors connected in series, Mn1A and Mn1B, while the other of the pair of input MOS transistors has been split into another two MOS transistors connected in series, Mn2A and Mn2B. For each set of series connected MOS transistors, the gates of the two series-connected MOS transistors are connected together. As a result, the MOS transistor placed at the source side (Mn2B) is in triode mode and has a transconductance of gm; its impedance can be approximated to 1/gm. The MOS transistor (Mn2A) operates as a buffer amplifier 28 and has a transconductance of gmBUF.
  • The compensation capacitor (Cc) is placed at the low-impedance node between the two MOS transistors in series, e.g., between Mn2A and Mn2B in FIG. 5. This splitting of MOS transistors results in effectively nulling the RHP zero and introducing a LHP zero, which is at a frequency proportional to gmBUF/Cc.
  • The cascode compensation (Ahuja compensation) and split-length MOS compensation techniques are sometimes grouped together and referred to as indirect Miller compensation. They are referred to as such in the remainder of the present disclosure.
  • FIG. 6 represents a general indirect Miller-compensated LDO 30 that contains the error amplifier 26, the output amplifier 14, and the buffer amplifier 28. The amplitude of the feedback signal will be some fraction of the output voltage (VOUT); this is represented in FIG. 6 by voltage divider 16, which may represent a resistor ladder or other circuit that provides a feedback signal with amplitude (VOUT/M). Each amplifier drawn can consist of one or more stages. As discussed previously, this system has two main poles: P1 at the output of the first amplifier stage and P2 at the output of the second amplifier stage.
  • However, the output pole (P2) of this system varies with load current, and because of this, the dominant pole (P1) needs to be at a relatively low frequency in order to avoid instability in the LDO 30. In addition, the transconductance of the buffer amplifier 28, gmBUF, introduces a LHP zero that is located at gmBUF/Cc. See also Equations (4) to (6).
  • P 1 Rout EA A OUT Cc EQ . ( 4 ) P 2 I LOAD Cc EQ . ( 5 ) LHP zero = - gm BUF C c EQ . ( 6 )
  • where RoutEA is the output resistance of the error amplifier 26, AOUT is the gain of the output amplifier 14, and (Cc) is the value of the compensation capacitor.
  • In summary, Miller compensation and its variants have a fundamental drawback in terms of limitation placed on the bandwidth of the system: because the output pole varies with load, the dominant pole has to be at a lower frequency than desired. This affects both the wideband power supply rejection ratio and transient response of the LDO, where stability needs to be ensured for a wide dynamic range of load currents.
  • SUMMARY
  • The present disclosure relates to a voltage regulator, specifically a LDO designed for fast transient response and a high power supply rejection ratio across a wide frequency bandwidth while consuming low quiescent current. This is achieved by using an improved compensation technique for stabilizing the LDO. The compensation technique of the present disclosure eliminates the restriction on amplifier bandwidth imposed by the traditional Miller compensation and is suitable for application in a voltage regulator in which the output pole varies inversely proportionally to the load currents.
  • According to one aspect of the present disclosure, a voltage regulator for accepting an input voltage (VREF) and producing an output voltage (VOUT) comprises: an operational amplifier having a first input, a second input, and an output, the first input accepting the input voltage (VREF); an output amplifier having an input coupled to the output of the operational amplifier and an output that produces VOUT, the output being coupled to a feedback path that produces a feedback voltage (VFB) that is applied to the second input of the operational amplifier; a compensation capacitor (Cc) having a first terminal and a second terminal, the first terminal coupled to the output of the output amplifier; and a buffer amplifier having an input coupled to the second terminal of the compensation capacitor (Cc), and having an output coupled to the input of the output amplifier, the buffer amplifier having a transconductance (gmBUF) that is controlled to be proportional to a load current (ILOAD).
  • In some embodiments, gmBUF is proportional to a bias current IBIAS being supplied to the buffer amplifier and IBIAS being supplied to the buffer amplifier is proportional to a load current (ILOAD).
  • In some embodiments, the operational amplifier introduces a first pole (P1), the output amplifier introduces a second pole (P2), the buffer amplifier introduces a left hand plane zero (LHPZERO), and the transconductance (gmBUF) is controlled such that LHPZERO cancels P2.
  • In some embodiments,
  • gm BUF = 2 * I bias V gs - V t
  • and IBIAS is controlled such that LHPZERO cancels P2.
  • In some embodiments, IBIAS is provided according to the equation
  • I bias = ( V gs - V t ) 2 V out I LOAD .
  • According to another aspect of the present disclosure, a voltage regulator for accepting an input voltage (VREF) and producing an output voltage (VOUT) comprises: a PMOS transistor (M1) having a source, drain, and gate, the source being coupled to a first supply (VSUPPLY); a PMOS transistor (M2) having a source, drain, and gate, the source coupled to (VSUPPLY) and the gate being coupled to the gate of M1; a first current source having a first terminal and a second terminal, the second terminal being coupled to ground, the first current source providing a bias current (IBIAS); an N-Type MOS (NMOS) transistor (Mn1A) having a source, drain, and gate, the drain being coupled to the drain of M1 and the gate being provided with a voltage (VFB); an NMOS transistor (Mn1B) having a source, drain, and gate, the drain being coupled to the source of Mn1A, the gate being provided with the voltage (VFB), and the source being coupled to the first terminal of the first current source; an NMOS transistor (Mn2A) having a source, drain, and gate, the drain being coupled to the drain of M2 and the gate being provided with the voltage (VREF); an NMOS transistor (Mn2B) having a source, drain, and gate, the drain being coupled to the source of Mn2A, the gate being provided with the voltage (VREF), and the source being coupled to the first terminal of the first current source; a PMOS transistor (MOUT) having a source, drain, and gate, the source being coupled to VSUPPLY, the gate being coupled to the drain of M2, and the drain being coupled to an output terminal for producing VOUT; a second current source having a first terminal and a second terminal, the first terminal being coupled to the output terminal and the second terminal being coupled to ground, the second current source providing a load current (ILOAD); a compensation capacitor (Cc) having a first terminal being coupled to the output terminal and a second terminal being coupled to the drain of Mn2B; and a feedback circuit having an input terminal coupled to the output terminal and an output terminal that produces VFB; wherein IBIAS is proportional to ILOAD.
  • In some embodiments,
  • I bias = ( V gs - V t ) 2 V out I LOAD ,
  • wherein Vgs is the gate-source voltage of transistors Mn1A and Mn2A and Vt is the threshold voltage of transistors Mn1A and Mn2A.
  • In some embodiments, IBIAS is proportional to ILOAD according to the equation Ibias=k*ILOAD.
  • In some embodiments,
  • k = 2 * I bias I load .
  • In some embodiments,
  • k = ( V gs - V t ) V out ,
  • wherein Vgs is the gate-source voltage of transistors Mn1A and Mn2A and Vt is the threshold voltage of transistors Mn1A and Mn2A.
  • According to yet another aspect of the present disclosure, a voltage regulator for accepting an input voltage VREF and producing an output voltage VOUT comprises: a PMOS transistor M1 having a source, drain, and gate, the source being coupled to a first supply VSUPPLY; a PMOS transistor M2 having a source, drain, and gate, the source coupled to VSUPPLY and the gate being coupled to the gate of M1; a first current source having a first terminal and a second terminal, the second terminal being coupled to ground; an NMOS transistor M3 having a source, drain, and gate, the drain being coupled to the drain of M1 and the gate being provided with a voltage VBIAS; an NMOS transistor M4 having a source, drain, and gate, the drain being coupled to the drain of M2 and the gate being provided with the voltage VBIAS; an NMOS transistor Mn12 having a source, drain, and gate, the drain being coupled to the drain of M1, the gate being provided with a voltage VFB, and the source being coupled to the first terminal of the first current source; an NMOS transistor Mn22 having a source, drain, and gate, the drain being coupled to the drain of M2, the gate being provided with the voltage VREF, and the source being coupled to the first terminal of the first current source; a second current source having a first terminal and a second terminal, the first terminal being coupled to the source of M3 and the second terminal being coupled to ground; a third current source having a first terminal and a second terminal, the first terminal being coupled to the source of M4 and the second terminal being coupled to ground; a PMOS transistor MOUT having a source, drain, and gate, the source being coupled to VSUPPLY, the gate being coupled to the drain of M2, and the drain being coupled to an output terminal for producing VOUT; a fourth current source having a first terminal and a second terminal, the first terminal being coupled to the output terminal and the second terminal being coupled to ground, the fourth current source providing a load current ILOAD; a compensation capacitor (Cc) having a first terminal being coupled to the output terminal and a second terminal being coupled to the drain of Mn2B; a feedback circuit having an input terminal coupled to the output terminal and an output terminal that produces VFB; wherein the current produced by each of the first, second, and third current sources is proportional to ILOAD.
  • In some embodiments, the current produced by first current source is n*ILOAD, the current produced by the second current source is m*ILOAD, and the current produced by the third current source is m*ILOAD, where n is different from m.
  • In some embodiments,
  • n = ( V gs - V t ) V out ,
  • wherein Vgs is the gate-source voltage of transistors Mn12 and Mn22 and Vt is the threshold voltage of transistors Mn12 and Mn22.
  • In some embodiments,
  • m = ( V gs - V t ) 2 V out ,
  • wherein Vgs is the gate-source voltage of transistors M3 and M4 and Vt is the threshold voltage of transistors M3 and M4.
  • Those skilled in the art will appreciate the scope of the present disclosure and realize additional aspects thereof after reading the following detailed description of the preferred embodiments in association with the accompanying drawing figures.
  • BRIEF DESCRIPTION OF THE DRAWING FIGURES
  • The accompanying drawing figures incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.
  • FIG. 1 is a circuit schematic of a conventional LDO voltage regulator with Miller compensation.
  • FIG. 2 is a graph of the frequency response of the conventional LDO showing load-dependent movement of P2.
  • FIG. 3 is a circuit schematic showing a conventional Miller-compensated LDO with a nulling resistor.
  • FIG. 4 is a circuit schematic showing a conventional Miller-compensated LDO with a current buffer (Ahuja compensation).
  • FIG. 5 is a circuit schematic showing a conventional Miller-compensated LDO with split-length MOS compensation.
  • FIG. 6 is a simplified circuit schematic of a conventional LDO with indirect Miller compensation.
  • FIG. 7 is a circuit schematic showing an exemplary LDO voltage regulator having improved compensation according to one embodiment of the present disclosure.
  • FIG. 8 is a graph of the frequency response of the exemplary LDO voltage regulator according to one embodiment of the present disclosure.
  • FIG. 9 is a circuit schematic showing one embodiment of the technique of the present disclosure using split-length MOS compensation.
  • FIG. 10 is a circuit schematic showing another embodiment of the present disclosure using adaptively biased cascode compensation.
  • FIG. 11 is a circuit schematic showing another embodiment of the present disclosure.
  • DETAILED DESCRIPTION
  • The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.
  • It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
  • It will be understood that when an element such as a layer, region, or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being “over” or extending “over” another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly over” or extending “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
  • Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.
  • The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes,” and/or “including” when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
  • Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
  • The technique of the present disclosure is in the field of integrated power supply, specifically in design of integrated LDOs that may or may not use an external (off-chip) capacitor. A few key design requirements for such a voltage regulator are the following: (a) low power dissipation (low quiescent current), (b) fast transient response, (c) high Power Supply Rejection Ratio (PSRR) in a wide bandwidth, and (d) stability over several decades of load current. These requirements can present contrasting design challenges since, for example, fast transient response requires high quiescent current and the traditional Miller compensation approach to stabilizing an LDO leads to low overall bandwidth. The technique of the present disclosure utilizes a stabilizing circuit that allows simultaneous fulfillment of the aforementioned design goals.
  • FIG. 7 is a circuit schematic illustrating an exemplary LDO voltage regulator 32 having improved compensation according to an embodiment of the present disclosure. In the embodiment illustrated in FIG. 7, the LDO 32 includes an error amplifier 34, an output amplifier 36, the voltage divider 16, and an improved buffer amplifier 38. Each amplifier drawn can consist of one or more stages.
  • The technique of the present disclosure improves upon the traditional indirect Miller compensation techniques by removing the bandwidth limitation of the system. This is done by implementing the buffer amplifier 38 in such a way that the transconductance of this amplifier (gmBUF) is proportional to the load current. By doing so, the frequency of LHP zero introduced by the buffer amplifier 38 is directly proportional to the load current and consequently proportional to the output pole (P2). In one embodiment, gmBUF, Cc, and Cout are chosen in such a way that the LHP zero and P2 are placed close to each other, resulting in a cancellation of this pole-zero combination.
  • FIG. 8 is a graph of the frequency response of the exemplary LDO voltage regulator 32 according to one embodiment of the present disclosure. Because the LHP zero and the output pole track each other over several decades of load current, the stability condition over load current variations is much relaxed. Further, this pole-zero cancellation implies that P1 can be chosen to be higher and the Unity Gain Bandwidth (UGBW) of the system can be significantly higher. This results in faster transient response and higher PSRR bandwidth of the LDO 32.
  • Typically, the gm of a transistor is directly proportional to the bias current. For a transistor in saturation mode, this can be written in the form of the following equation:
  • gm = 2 * I bias V gs - V t EQ . ( 7 )
  • Here, Ibias represents the current through the drain of the transistor and may also be referred to as Idrain.
  • In one embodiment, gmBUF is designed to be proportional to the output load current. The equations for P2 and LHPzero are as follows in Equations (8) and (9):
  • P 2 I LOAD V out Cc EQ . ( 8 ) LHP zero = - 2 * I bias ( V gs - V t ) C c EQ . ( 9 )
  • Pole cancellation can be achieved by:
  • I bias = ( V gs - V t ) 2 V out I LOAD EQ . ( 10 )
  • This leads to the situation in which the output pole is first-order cancelled by the LHP zero introduced by the compensation buffer.
  • FIG. 9 is a circuit schematic showing one embodiment of the technique of the present disclosure using split-length MOS compensation. In the embodiment illustrated in FIG. 9, an LDO 40 includes an error amplifier, which comprises transistors M1, M2, Mn1A, Mn1B, Mn2A, Mn2B, and a bias current source 42. The LDO 40 also includes an output amplifier comprising a transistor MOUT. The LDO 40 is Miller-compensated, with a compensation capacitor (Cc), and the LHP zero is proportional to the transconductance of Mn2A (gm2A). The load capacitance seen at VOUT is represented by the capacitor (COUT), and the load current (ILOAD) is represented by a current source 44.
  • In the embodiment illustrated in FIG. 9, the bias current produced by bias current source 42 is k times the load current (ILOAD). In this manner, gm2A can be made proportional to the load current by using a current mirror to adaptively bias the first amplifier stage. FIG. 9 illustrates a differential implementation of the gmBUF, therefore, the current k*ILOAD represents 2*IBIAS. Therefore,
  • k = 2 * I bias I load EQ . ( 11 ) k = ( V gs - V t ) V out EQ . ( 12 )
  • Here, Vgs and Vt refer to the gate-source voltage and the threshold voltage, respectively, of transistors Mn2A and Mn1A. In the embodiment illustrated in FIG. 9, k=75.
  • FIG. 10 is a circuit schematic showing another embodiment of the present disclosure using adaptively biased cascode compensation. In the embodiment illustrated in FIG. 10, an LDO 46 includes an error amplifier, which comprises transistors M1, M2, M3, M4, Mn12, Mn22, and bias current sources 48, 50, and 52. The LDO 46 also includes an output amplifier comprising a transistor MOUT. The LDO 46 is Miller-compensated, with a compensation capacitor (Cc). The load capacitance seen at VOUT is represented by capacitor COUT and the load current ILOAD is represented by a current source 44.
  • In the embodiment illustrated in FIG. 10, the LHP zero depends on the transconductance of M4 (gm4), which can be made proportional to the load current ILOAD by using a bias current derived from a current mirror. In the embodiment illustrated in FIG. 10, each of the bias currents produced by bias current sources 48 and 50, respectively, are m times ILOAD. Additionally, the bias current of the bias current source 52 can also be made proportional to the load current, which results in better efficiency without compromising transient performance. In the embodiment illustrated in FIG. 10, the bias current produced by the bias current source 52 is n times ILOAD. Additionally, in this implementation the LHP zero can be controlled independently from the dominant pole location, which allows a degree of freedom in the design.
  • In the embodiment illustrated in FIG. 10, the transistors labeled ‘M3’ and ‘M4’ form the gmBUF stages for this implementation. Therefore, the equation derived (and repeated below) for relationship between the gmBUF and ILOAD would apply to these transistors
  • I bias = ( V gs - V t ) 2 V out I LOAD EQ . ( 13 ) m = I bias I LOAD EQ . ( 14 ) m = ( V gs - V t ) 2 V out EQ . ( 15 )
  • Here Vgs and Vt apply to the gate-source voltage and threshold voltage of the transistors M3 and M4.
  • FIG. 11 is a circuit schematic showing another embodiment of the present disclosure using adaptively biased cascode compensation. In an LDO 54 illustrated in FIG. 11, the current through the output transistor (PMLOAD) is mirrored through a transistor (PMBIAS). The current through PMBIAS is then mirrored to the current source below the differential pair of the error amplifier, NMEA_CS. Each transistor in FIG. 11 is labeled with a name, the length of the transistor, and the width of the transistor. For example, in the embodiment illustrated in FIG. 11, the transistor (PMBIAS) has a length of 0.26 μm and a width of 0.40 μm.
  • Thus, the current flowing through NMEA_CS is proportional to the current through PMLOAD, which is represented as current “ILOAD” in FIG. 11. Specifically, in the embodiment illustrated in FIG. 11, the current through NMEA_CS is approximately ILOAD/k, where the value of “k” is 75. The subject matter described herein is not limited to just that value, however. Other values are contemplated for k, m, n, etc. The performance of an LDO voltage regulator is improved so long as gmBUF is proportional to ILOAD (in any proportion) when compared to the performance of an LDO voltage regulator having a gmBUF that is static (i.e., not proportional to ILOAD), regardless of whether the transistor is in saturation mode or in some other mode.
  • Those skilled in the art will recognize improvements and modifications to the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein.

Claims (9)

What is claimed is:
1. A voltage regulator for accepting an input voltage (VREF) and producing an output voltage (VOUT), the voltage regulator comprising:
a first P-Type Metal Oxide Semiconductor (PMOS) transistor (M1) having a source, drain, and gate, the source being coupled to a first supply (VSUPPLY);
a second PMOS transistor (M2) having a source, drain, and gate, the source coupled to the first supply (VSUPPLY) and the gate being coupled to the gate of the first PMOS transistor (M1);
a first current source having a first terminal and a second terminal, the second terminal being coupled to ground;
a first N-Type Metal Oxide Semiconductor (NMOS) transistor (M3) having a source, drain, and gate, the drain being coupled to the drain of the first PMOS transistor (M1) and the gate being provided with a voltage (VBIAS);
a second NMOS transistor (M4) having a source, drain, and gate, the drain being coupled to the drain of the second PMOS transistor (M2) and the gate being provided with the voltage (VBIAS);
a third NMOS transistor (Mn12) having a source, drain, and gate, the drain being coupled to the drain of the first PMOS transistor (M1), the gate being provided with a voltage (VFB), and the source being coupled to the first terminal of the first current source;
a fourth NMOS transistor (Mn22) having a source, drain, and gate, the drain being coupled to the drain of the second PMOS transistor (M2), the gate being provided with the input voltage (VREF), and the source being coupled to the first terminal of the first current source;
a second current source having a first terminal and a second terminal, the first terminal being coupled to the source of the first NMOS transistor (M3) and the second terminal being coupled to ground;
a third current source having a first terminal and a second terminal, the first terminal being coupled to the source of the second NMOS transistor (M4) and the second terminal being coupled to ground;
a third PMOS transistor (MOUT) having a source, drain, and gate, the source being coupled to the first supply (VSUPPLY), the gate being coupled to the drain of the second PMOS transistor (M2), and the drain being coupled to an output terminal for producing the output voltage (VOUT);
a fourth current source having a first terminal and a second terminal, the first terminal being coupled to the output terminal and the second terminal being coupled to ground, the fourth current source providing a load current (ILOAD);
a compensation capacitor (Cc) having a first terminal being coupled to the output terminal and a second terminal being coupled to the drain of the second NMOS transistor (M4); and
a feedback circuit having an input terminal coupled to the output terminal and an output terminal that produces the voltage (VFB);
wherein a current produced by each of the first, second, and third current sources is proportional to the load current (ILOAD).
2. The voltage regulator of claim 1 wherein a current produced by the second current source is m*ILOAD, and a current produced by the third current source is m*ILOAD.
3. The voltage regulator of claim 2 wherein:
m = ( V gs 1 - V t 1 ) 2 V out
wherein Vgs1 is a gate-source voltage of the first and second NMOS transistors (M3 and M4) and Vt1 is a threshold voltage of the first and second NMOS transistors (M3 and M4).
4. The voltage regulator of claim 2 wherein a current produced by the first current source is n*ILOAD, wherein n is different from m.
5. The voltage regulator of claim 4 wherein:
n = ( V gs 2 - V t 2 ) V out
wherein Vgs2 is a gate-source voltage of the third and fourth NMOS transistors (Mn12 and Mn22) and Vt2 is a threshold voltage of the third and fourth NMOS transistors (Mn12 and Mn22).
6. The voltage regulator of claim 1 wherein the voltage regulator has a dominant pole (P1) and an output pole (P2).
7. The voltage regulator of claim 6 wherein a Left Hand Plane (LHP) zero (LHPZERO) is controlled such that it cancels the output pole (P2).
8. The voltage regulator of claim 7 wherein the LHP zero (LHPZERO) depends on a transconductance of the second NMOS transistor (M4).
9. The voltage regulator of claim 7 wherein the LHP zero (LHPZERO) is controlled independently from a location of the dominant pole (P1).
US16/678,352 2016-12-19 2019-11-08 Voltage regulator with fast transient response Active US10921836B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US16/678,352 US10921836B2 (en) 2016-12-19 2019-11-08 Voltage regulator with fast transient response

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US201662435975P 2016-12-19 2016-12-19
US15/847,858 US10534385B2 (en) 2016-12-19 2017-12-19 Voltage regulator with fast transient response
US16/678,352 US10921836B2 (en) 2016-12-19 2019-11-08 Voltage regulator with fast transient response

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US15/847,858 Division US10534385B2 (en) 2016-12-19 2017-12-19 Voltage regulator with fast transient response

Publications (2)

Publication Number Publication Date
US20200073420A1 true US20200073420A1 (en) 2020-03-05
US10921836B2 US10921836B2 (en) 2021-02-16

Family

ID=62561592

Family Applications (2)

Application Number Title Priority Date Filing Date
US15/847,858 Active US10534385B2 (en) 2016-12-19 2017-12-19 Voltage regulator with fast transient response
US16/678,352 Active US10921836B2 (en) 2016-12-19 2019-11-08 Voltage regulator with fast transient response

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US15/847,858 Active US10534385B2 (en) 2016-12-19 2017-12-19 Voltage regulator with fast transient response

Country Status (1)

Country Link
US (2) US10534385B2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20220043471A1 (en) * 2020-08-07 2022-02-10 Scalinx Voltage regulator and method
EP4235348A4 (en) * 2020-11-18 2024-04-24 Shanghai Awinic Technology Co Ltd Low dropout regulator and electronic device

Families Citing this family (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10534385B2 (en) 2016-12-19 2020-01-14 Qorvo Us, Inc. Voltage regulator with fast transient response
WO2019136299A1 (en) 2018-01-05 2019-07-11 Atlazo, Inc. Power management system
US10614184B2 (en) 2018-01-08 2020-04-07 Atlazo, Inc. Semiconductor process and performance sensor
US10635130B2 (en) 2018-02-01 2020-04-28 Atlazo, Inc. Process, voltage and temperature tolerant clock generator
US10571945B2 (en) * 2018-02-21 2020-02-25 Atlazo, Inc. Low power regulator circuits, systems and methods regarding the same
US10700604B2 (en) 2018-03-07 2020-06-30 Atlazo, Inc. High performance switch devices and methods for operating the same
US10429867B1 (en) * 2018-09-28 2019-10-01 Winbond Electronics Corp. Low drop-out voltage regular circuit with combined compensation elements and method thereof
US11171619B2 (en) 2019-04-24 2021-11-09 Stmicroelectronics International N.V. Transconductance boosted cascode compensation for amplifier
IT201900006715A1 (en) * 2019-05-10 2020-11-10 St Microelectronics Srl FREQUENCY COMPENSATION CIRCUIT AND CORRESPONDING DEVICE
CN110554728A (en) * 2019-09-26 2019-12-10 苏州晟达力芯电子科技有限公司 Low dropout linear voltage stabilizing circuit
US11316420B2 (en) * 2019-12-20 2022-04-26 Texas Instruments Incorporated Adaptive bias control for a voltage regulator
CN111522390B (en) * 2020-04-30 2022-10-25 上海维安半导体有限公司 Method for effectively improving transient response speed
CN113703507B (en) * 2020-05-23 2023-01-10 圣邦微电子(北京)股份有限公司 Circuit for improving response speed of LDO (low dropout regulator)
US11392154B2 (en) * 2020-08-24 2022-07-19 Psemi Corporation Controlled power up and power down of multi-stage low drop-out regulators
US11467614B2 (en) * 2020-09-10 2022-10-11 Apple Inc. Voltage mode low-dropout regulator circuit with reduced quiescent current
US11474550B2 (en) 2020-11-05 2022-10-18 Samsung Display Co., Ltd. Dual loop voltage regulator utilizing gain and phase shaping
CN112527044B (en) * 2020-12-02 2022-04-15 上海维安半导体有限公司 Transient response enhancement circuit of no-capacitor LDO
US11561563B2 (en) * 2020-12-11 2023-01-24 Skyworks Solutions, Inc. Supply-glitch-tolerant regulator
US11817854B2 (en) 2020-12-14 2023-11-14 Skyworks Solutions, Inc. Generation of positive and negative switch gate control voltages
US11556144B2 (en) 2020-12-16 2023-01-17 Skyworks Solutions, Inc. High-speed low-impedance boosting low-dropout regulator
US11502683B2 (en) 2021-04-14 2022-11-15 Skyworks Solutions, Inc. Calibration of driver output current
CN113176802B (en) * 2021-04-16 2022-07-19 中山大学 Self-feedback multi-loop fully-integrated low-dropout linear regulator circuit
CN113741604B (en) * 2021-07-27 2022-08-30 西安电子科技大学 Low-power-consumption and quick transient response numerical control LDO circuit
RU210555U1 (en) * 2021-12-21 2022-04-21 Акционерное общество "Научно-исследовательский институт Приборостроения имени В.В. Тихомирова" Adjustable DC Voltage Stabilizer
CN114675705A (en) * 2022-04-12 2022-06-28 中科芯集成电路有限公司 Low-temperature drift hysteresis comparator
CN114779866B (en) * 2022-04-24 2023-01-10 电子科技大学 High-voltage multi-stage LDO circuit with optimized quality factor

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6246221B1 (en) * 2000-09-20 2001-06-12 Texas Instruments Incorporated PMOS low drop-out voltage regulator using non-inverting variable gain stage
US6600299B2 (en) * 2001-12-19 2003-07-29 Texas Instruments Incorporated Miller compensated NMOS low drop-out voltage regulator using variable gain stage
US7521909B2 (en) * 2006-04-14 2009-04-21 Semiconductor Components Industries, L.L.C. Linear regulator and method therefor
US7843180B1 (en) * 2008-04-11 2010-11-30 Lonestar Inventions, L.P. Multi-stage linear voltage regulator with frequency compensation
US9134741B2 (en) * 2009-06-13 2015-09-15 Triune Ip, Llc Dynamic biasing for regulator circuits
US8872492B2 (en) * 2010-04-29 2014-10-28 Qualcomm Incorporated On-chip low voltage capacitor-less low dropout regulator with Q-control
US9170590B2 (en) * 2012-10-31 2015-10-27 Qualcomm Incorporated Method and apparatus for load adaptive LDO bias and compensation
US9069368B2 (en) * 2013-04-18 2015-06-30 Linear Technology Corporation Light load stability circuitry for LDO regulator
US9904305B2 (en) * 2016-04-29 2018-02-27 Cavium, Inc. Voltage regulator with adaptive bias network
US10534385B2 (en) 2016-12-19 2020-01-14 Qorvo Us, Inc. Voltage regulator with fast transient response

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20220043471A1 (en) * 2020-08-07 2022-02-10 Scalinx Voltage regulator and method
US11940829B2 (en) * 2020-08-07 2024-03-26 Scalinx Voltage regulator and methods of regulating a voltage, including examples of compensation networks
EP4235348A4 (en) * 2020-11-18 2024-04-24 Shanghai Awinic Technology Co Ltd Low dropout regulator and electronic device

Also Published As

Publication number Publication date
US20180173258A1 (en) 2018-06-21
US10534385B2 (en) 2020-01-14
US10921836B2 (en) 2021-02-16

Similar Documents

Publication Publication Date Title
US10921836B2 (en) Voltage regulator with fast transient response
US7893670B2 (en) Frequency compensation scheme for stabilizing the LDO using external NPN in HV domain
US8854023B2 (en) Low dropout linear regulator
CN108235744B (en) Low dropout linear voltage stabilizing circuit
US11003202B2 (en) PMOS-output LDO with full spectrum PSR
US8928296B2 (en) High power supply rejection ratio (PSRR) and low dropout regulator
US7405546B2 (en) Standard CMOS low-noise high PSRR low drop-out regulator with new dynamic compensation
US10310530B1 (en) Low-dropout regulator with load-adaptive frequency compensation
USRE42335E1 (en) Single transistor-control low-dropout regulator
US20040140845A1 (en) Regulatated cascode structure for voltage regulators
US10248145B2 (en) Voltage regulator with drive voltage dependent on reference voltage
US10001795B2 (en) Linear regulator with improved stability
US20150355653A1 (en) Linear Voltage Regulator Utilizing a Large Range of Bypass-Capacitance
US11487312B2 (en) Compensation for low dropout voltage regulator
WO2018109473A1 (en) Voltage regulator
JP2017506032A (en) Buffer circuit and method
US20110291625A1 (en) Low Power Regulator
US10042377B2 (en) Reference current circuit architecture
US10637344B2 (en) Voltage regulator
US8779853B2 (en) Amplifier with multiple zero-pole pairs
JP7108166B2 (en) Method and circuit elements for compensating low-dropout regulators
US9323266B2 (en) Method and system for gain boosting in linear regulators
US20130271094A1 (en) Voltage Regulator Circuit
US7126316B1 (en) Difference amplifier for regulating voltage
KR20150039696A (en) Voltage regulator

Legal Events

Date Code Title Description
AS Assignment

Owner name: QORVO US, INC., NORTH CAROLINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SINGH, GAURAV;REEL/FRAME:050973/0449

Effective date: 20180629

FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: EX PARTE QUAYLE ACTION MAILED

STCF Information on status: patent grant

Free format text: PATENTED CASE