US20190339728A1 - Power supply circuit - Google Patents

Power supply circuit Download PDF

Info

Publication number
US20190339728A1
US20190339728A1 US16/331,186 US201716331186A US2019339728A1 US 20190339728 A1 US20190339728 A1 US 20190339728A1 US 201716331186 A US201716331186 A US 201716331186A US 2019339728 A1 US2019339728 A1 US 2019339728A1
Authority
US
United States
Prior art keywords
voltage
capacitor
terminals
primary capacitor
power supply
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US16/331,186
Other versions
US10488881B1 (en
Inventor
Misato Nabeto
Keiki Matsuura
Yui KIMURA
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Omron Corp
Original Assignee
Omron Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Omron Corp filed Critical Omron Corp
Assigned to OMRON CORPORATION reassignment OMRON CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MATSUURA, Keiki, KIMURA, Yui, NABETO, MISATO
Publication of US20190339728A1 publication Critical patent/US20190339728A1/en
Application granted granted Critical
Publication of US10488881B1 publication Critical patent/US10488881B1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/36Means for starting or stopping converters
    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F1/00Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
    • G05F1/66Regulating electric power
    • G05F1/67Regulating electric power to the maximum power available from a generator, e.g. from solar cell
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J7/00Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries
    • H02J7/34Parallel operation in networks using both storage and other dc sources, e.g. providing buffering
    • H02J7/35Parallel operation in networks using both storage and other dc sources, e.g. providing buffering with light sensitive cells
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/10Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M3/145Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M3/155Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/156Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
    • H02M3/158Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
    • H02M7/02Conversion of ac power input into dc power output without possibility of reversal
    • H02M7/04Conversion of ac power input into dc power output without possibility of reversal by static converters
    • H02M7/06Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes without control electrode or semiconductor devices without control electrode
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
    • H02M7/02Conversion of ac power input into dc power output without possibility of reversal
    • H02M7/04Conversion of ac power input into dc power output without possibility of reversal by static converters
    • H02M7/12Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/0003Details of control, feedback or regulation circuits
    • H02M1/0006Arrangements for supplying an adequate voltage to the control circuit of converters
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy
    • Y02E10/56Power conversion systems, e.g. maximum power point trackers

Definitions

  • the present invention relates to power supply circuits; more specifically, the present invention relates to a power supply circuit that converts the high-voltage low-current energy generated by an energy harvester into low-voltage power for operating a load (i.e., an electronic circuit).
  • An energy harvester which generates low power such as an electret-based vibration energy harvester, provides high-voltage power; the power supply circuit is known to convert this high-voltage power into low voltage power for operating a load (i.e., an electronic circuit).
  • This kind of power supply circuit temporarily stores the energy from the energy harvester in a low-capacity capacitor on the input side, and uses a buck converter to charge a high-capacity capacitor on the output side with the energy stored in the input-side capacitor.
  • the power needed to drive the buck converter is taken from the input-side capacitor, the power supplied from the energy harvester to the power supply circuit is needlessly consumed since it is high-voltage power. Therefore, it is suggested that the energy for driving the buck converter should come from the output-side capacitor.
  • first fixed current circuit and a second fixed current circuit
  • the first fixed current circuit generates a fixed current from the voltage of the input-side capacitor
  • the second fixed current circuit generates a fixed current from the voltage of the output-side capacitor. If the output-side capacitor provides low voltage, the buck converter is driven using current from the first fixed current circuit, and if the output-side capacitor provides high voltage, the buck converter is driven using current from the second fixed current circuit (see Patent Literature 1).
  • the output-side capacitor and the input-side capacitor are charged simultaneously until the voltage in the input-side capacitor reaches a predetermined voltage. When the voltage in the input-side capacitor reaches the predetermined voltage, the output-side capacitor is disconnected from the input-side capacitor and the buck converter is driven using the voltage from the output-side capacitor (see Non-Patent Document 1).
  • a high-capacity output-side capacitor requires time roughly proportional to the capacity of the output-side capacitor in order to charge the output-side capacitor and the input-side capacitor at the same time. Therefore, it tends to be difficult to obtain a power supply circuit that exhibits good startup using the configuration described in Non-Patent Document 1.
  • the present invention proposes a novel configuration whereby a power supply circuit drives a buck converter and exhibits good startup.
  • a power supply circuit includes: a primary capacitor configured to temporarily store the energy from an energy harvester; a storage element configured to store the energy for supply to a load; a buck converter configured to charge the storage element with the energy stored in the primary capacitor; a secondary capacitor configured to connect to the primary capacitor to operate in a first state where the voltage between both terminals of the primary capacitor is applied to both terminals of the secondary capacitor and a second state where the voltage between both terminals of the primary capacitor is not applied to both terminals of the secondary capacitor; and a control circuit configured to operate with the secondary capacitor as a power source; the control circuit causes the secondary capacitor to operate in the first state without driving the buck converter when the voltage between both terminals of the primary capacitor is less than a first defined voltage, and causes the secondary capacitor to operate in the second state and drives the buck converter when the voltage between both terminals of the primary capacitor is greater than or equal to the first defined voltage to thereby charge the storage element with the energy stored in the primary capacitor.
  • a power supply circuit is provided with a secondary capacitor that is separate from the storage element and serves as a power source for the control circuit.
  • the capacity required to operate as a power source for the control circuit may be less than the capacity required to operate as the power source for a load. Therefore, when the secondary capacitor operates in the first state, the voltage from between the terminals of the secondary capacitor increases to the first defined voltage within a short time. When the voltage between the terminals of the secondary capacitor rises to the first defined voltage, the storage element may be efficiently charged with the energy stored in the primary capacitor by using the buck converter. Accordingly, a power supply circuit with good startup can be obtained by adopting the above-described configuration.
  • the secondary capacitor may be connected to the buck converter so that output from the buck converter charges the secondary capacitor;
  • the power supply circuit may further include: the storage element including a first switch configured to enable or disable charging of the storage element with the output from the buck converter, the storage element connected to the buck converter via the first switch; and a second switch configured to enable or disable the connection between the positive terminal of the secondary capacitor and the positive terminal of the primary capacitor; and when the voltage between both terminals of the primary capacitor is less than the first defined voltage, the control circuit controls the second switch so that the secondary capacitor operates in the first state without driving the buck converter and controls the first switch so that the output from the buck converter does not charge the storage element; and when the voltage between both terminals of the primary capacitor is greater than or equal to the first defined voltage, the control circuit controls the second switch so that the secondary capacitor operates in a second state and controls the first switch so that the output from the
  • the voltage between the terminals of the secondary capacitor may become less than the voltage required to operate the control circuit after the secondary capacitor is in the second state in a power supply circuit of the present invention having the above-described configuration. More specifically, the voltage between both terminals of the secondary capacitor eventually become less than the voltage required to operate the control circuit, for instance, if the control circuit continues to consume more energy than the input voltage from the energy harvester for a long time after the secondary capacitor is in the second state. No energy is supplied from the energy harvester to the charging element if the control circuit does not function.
  • a power supply circuit of the present invention may further include a reset circuit, the reset circuit discharging the primary capacitor when the voltage between both terminals of the secondary capacitor drops to a defined voltage that is less than the voltage required to operate the control circuit to reduce the voltage between both terminals of the primary capacitor.
  • control circuit may use the secondary capacitor as a power source, where the voltage between the terminals of the secondary capacitor is always supplied thereto.
  • the control circuit may include at least one circuit that is supplied with energy from the primary capacitor when the voltage between both terminals of the primary capacitor is greater than or equal to the first defined voltage, and whereto no energy is supplied from both terminals of the primary capacitor when the voltage between both terminals of the primary capacitor is less than the first defined voltage.
  • the details of how the control circuit manages the buck converter is not particularly limited.
  • the control circuit may drive the buck converter in accordance with the voltage between both terminals of the primary capacitor to thereby charge the storage element with the energy stored in the primary capacitor.
  • the power supply circuit may be implemented as a circuit that supplies direct-current voltage from a direct-current energy harvester to a primary capacitor, or may be further provided with a rectifier configured to convert the alternating current voltage entering from the energy harvester into direct-current voltage, and supplying the direct-current voltage to the primary capacitor.
  • the power supply circuit may also include a third switch inserted between the storage element and the load and configured to enable or disable the supply of energy to the load; and an output control circuit configured to control the third switch when the output voltage from the storage element is less than or equal to a predetermined voltage to stop the supply of energy to the load.
  • the present invention proposes a novel configuration whereby a power supply circuit drives a buck converter and exhibits good startup.
  • FIG. 1 is a schematic view illustrating a power supply circuit according to a first embodiment of the present invention
  • FIG. 2A is a timing chart for describing the operation of the power supply circuit according to the first embodiment when a first defined voltage is less than a third defined voltage;
  • FIG. 2B is a timing chart for describing the operation of the power supply circuit according to the first embodiment when the third defined voltage is less than the first defined voltage;
  • FIG. 3 is for describing an example circuit configuration for the power supply circuit according to the first embodiment
  • FIG. 4 is for describing another example circuit configuration for the power supply circuit according to the first embodiment
  • FIG. 5 is a schematic view illustrating a power supply circuit according to a second embodiment of the present invention.
  • FIG. 6 is for describing an example circuit configuration for the power supply circuit according to the second embodiment
  • FIG. 7 is for describing examples of modifying the power supply circuit according to the embodiments.
  • FIG. 8 is for describing examples of modifying the power supply circuit according to the embodiment.
  • FIG. 1 is a schematic view illustrating a power supply circuit according to a first embodiment of the present invention.
  • a power supply circuit is provided with input terminals In 1 , In 2 , and output terminals Out 1 , Out 2 as illustrated in FIG. 1 .
  • the power supply circuit is also provided with a full-wave rectifier D 1 , a primary capacitor C 1 , a buck converter 10 , a diode D 3 , a secondary capacitor C 2 , a storage element C 3 , and semiconductor switches SW 2 , SW 3 , and a control circuit 20 .
  • the input terminals In 1 , In 2 are for connecting to an alternating current energy harvester.
  • the input terminals In 1 , In 2 are typically connected to a low power (e.g., 100 ⁇ W) AC power generator (e.g., an electret-based vibration energy harvester) that outputs alternating current with a relatively large amplitude (e.g., 200 V).
  • the output terminals Out 1 , Out 2 are connected to a load.
  • the output terminals Out 1 , Out 2 are connected to a low-power consuming load, such as a sensor module, that operates at a relatively low voltage (e.g., 2-3 V).
  • the full-wave rectifier D 1 converts the alternating current supplied thereto from the AC-based energy harvester via the input terminals In 1 , In 2 into direct-current; in this embodiment the full-wave rectifier D 1 is a diode bridge.
  • the positive output terminal of the full-wave rectifier D 1 is connected to one end of the primary capacitor C 1 unto the input terminal of the buck converter 10 (i.e., to the semiconductor switch SW 1 in the buck converter 10 ) as illustrated in FIG. 1 .
  • the negative output terminal of the full-wave rectifier D 1 and the other end of the primary capacitor C 1 are both connected to ground.
  • the primary capacitor C 1 has a relatively low capacitance (e.g., 100 nF) and temporarily stores the energy supplied from the AC-based power generator via the full-wave rectifier D 1 .
  • the primary capacitor C 1 may also function to smooth the output from the full-wave rectifier D 1 . Note that the voltage from the non-grounded terminal of the primary capacitor C 1 (i.e., the voltage equivalent to that of the positive output terminal of the full-wave rectifier D 1 ) is labeled VC 1 below.
  • the buck converter 10 transports the energy within the primary capacitor C 1 (and in some cases the secondary capacitor C 2 ) to the storage element C 3 .
  • the buck converter 10 is configured with one terminal of the inductor L 1 and the cathode of the diode D 2 connected to the semiconductor switch SW 1 .
  • the output end of the buck converter 10 (i.e., the end of the inductor L 1 not connected to the semiconductor switch SW 1 ) is connected to one end of the storage element C 3 and the output terminal Out 1 via the semiconductor switch SW 3 (this corresponds to what is termed the “second switch” in the present invention).
  • the other end of the storage element C 3 and the output terminal Out 2 are connected to ground.
  • the storage elements C 3 accumulates the energy for supply to the load.
  • a capacitor with a capacitance of roughly 100 ⁇ F may be used as the storage element C 3 .
  • a storage element other than a capacitor may be used as the storage element C 3 , e.g., a lithium ion battery or the like.
  • the output end of the buck converter 10 may be connected to the cathode of the diode D 3 with a secondary capacitor C 2 connected between the anode of the diode D 3 and ground.
  • the diode D 3 prevents the electrical potential stored in the secondary capacitor C 2 from traveling to the storage element C 3 when the semiconductor switch SW 3 is on.
  • the secondary capacitor C 2 serves as the main power source for the control circuit 20 .
  • a capacitor with sufficient capacitance for storing and supplying the control circuit 20 with the required power may serve as the secondary capacitor C 2 (e.g., a capacitance of 5 ⁇ F).
  • the junction between the secondary capacitor C 2 and the diode D 3 may be connected to the positive output terminal of the full-wave rectifier D 1 via the semiconductor switch SW 2 (which corresponds to what is termed the “second switch” in the present invention).
  • the above-mentioned junction is referred to as the voltage extractor below, and the voltage at the voltage extractor (the inter-terminal voltage of the secondary capacitor C 2 ) is labeled VC 2 below.
  • the control circuit 20 uses VC 2 as the source voltage and performs the following controls.
  • Control 2 turn off semiconductor switch SW 2 when VC 1 is greater than or equal to the first defined voltage;
  • Control 3 turn on the semiconductor switch SW 1 for a predetermined time when VC 1 rises to a second defined voltage that is greater than the first defined voltage;
  • Control 4 turn on semiconductor switch SW 3 when VC 2 is greater than or equal to a third defined voltage;
  • Control 5 turn off semiconductor switch SW 3 when VC 2 is less than a fourth defined voltage.
  • the fourth defined voltage is greater than or equal to the minimum voltage required for supply by the control circuit 20 to execute Controls 3 through 5. For instance, 2.3 V may be used is the fourth defined voltage. Additionally, the first defined voltage is larger than the fourth defined voltage; and the third defined voltage is greater than or equal to the fourth defined voltage. For example, the first defined voltage may 2.5 V, and the third defined voltage may be 2.5 V or 2.7 V.
  • the second defined voltage may be established as a value (voltage) near the time average value of the output from the full-wave rectifier D 1 with no load divided by two to allow the buck converter 10 to provide efficient transition using the energy stored in the primary capacitor C 3 .
  • FIG. 2A is a timing chart depicting the voltage VC 2 of the secondary capacitor C 2 and the voltage VC 3 of the storage element C 3 in the power supply circuit; here, the first defined voltage is less than the second defined voltage, and the AC power generator starts generating power with the capacitors C 1 , C 2 , and the storage element C 3 at a charge level of zero volt.
  • Vth 1 , Vth 2 , and Vth 3 in FIG. 2A and FIG. 2B (later described) refer to the first defined voltage, the second defined voltage, and the third defined voltage, respectively.
  • the voltage VC 1 rises with time when the AC power generator starts generating power with the capacitors C 1 , C 2 , and the storage element C 3 are at a charge level of zero volt; however, the control circuit 20 turns on the switch SW 2 when VC 1 is less than the first defined voltage. Accordingly, the output from the full-wave rectifier D 1 is used to charge the primary capacitor C 1 and the secondary capacitor C 2 when VC 1 is less than the first defined voltage. Note that when the switch SW 2 is turned on, VC 2 matches VC 1 . Therefore, in the example described here, where the first defined voltage Vth 1 is less than the third defined voltage Vth 3 , the semiconductor switch SW 3 is not turned on while the semiconductor switch SW 2 is turned on.
  • the control circuit 20 turns off the semiconductor switch SW 2 once VC 1 rises to the first defined voltage. Once the semiconductor switch SW 2 is turned off, only the low-capacitance primary capacitor C 1 is charged with the output from the full-wave rectifier D 1 . As a result, VC 1 rises immediately to the second defined voltage, and the control circuit 20 drives the buck converter 10 to charge the secondary capacitor C 2 with the energy stored in the primary capacitor C 1 .
  • the voltage VC 2 increases at a faster rate when charging the secondary capacitor C 2 with the energy stored in the primary capacitor C 1 than when the semiconductor switch SW 2 is turned on. Accordingly, the initial rising curve of VC 2 is inflected at the point that VC 1 equals the first defined voltage.
  • VC 1 decreases to less than the second defined voltage.
  • the buck converter 10 is driven once again, since the voltage VC 1 increases up to the second defined voltage once the semiconductor switch SW 1 turns off due to the decrease in VC 1 .
  • This control is repeatedly executed, and the control circuit 20 turns on the semiconductor switch SW 3 once VC 2 rises to the third defined voltage Vth 3 .
  • the storage element C 3 does not charge if the semiconductor switch SW 3 is not turned on. Therefore, when the first defined voltage Vth 1 is less than the third defined voltage Vth 3 , VC 3 remains at 0V and only VC 2 rises until time t 0 when VC 2 arrives at the third defined voltage Vth 3 as schematically depicted in FIG. 2 .
  • the output end of the buck converter 10 is connected to the secondary capacitor C 2 and the storage element C 3 once VC 2 rises to the third defined voltage Vth 3 and the semiconductor switch SW 3 is turned on. Given that control is already initiated to drive the buck converter 10 each time VC 1 rises to the second defined voltage, this creates State A where the storage element C 3 is charged with the energy stored in the primary capacitor C 1 (and power from the full-wave rectifier D 1 ) when VC 2 rises to the third defined voltage Vth 3 . In State A, the secondary capacitor C 2 is not charged since VC 2 is greater than VC 3 .
  • the control circuit 20 turns off the semiconductor switch SW 3 once VC 2 falls to the fourth defined voltage Vth 4 .
  • the control circuit 20 disconnects the storage element C 3 from the output end of the buck converter 10 and charges the secondary capacitor C 2 with the output from the buck converter 10 , thus creating State B.
  • the voltage VC 3 does not change in State B because the semiconductor switch SW 3 is turned off.
  • the voltage VC 2 rises faster than when the semiconductor switch SW 1 is turned off.
  • the control circuit 20 subsequently drives the buck converter 10 each time VC 1 rises to the second defined voltage.
  • the control circuit 20 returns the power supply circuit to State A by turning on the semiconductor switch SW 3 once VC 2 rises to the third defined voltage Vth 3 .
  • the voltage VC 3 matches the voltage VC 2 after repeating this control. Once VC 3 matches VC 2 , the output voltage of the buck converter 10 is applied to both the secondary capacitor C 2 and the storage element C 3 . Therefore, the secondary capacitor C 2 and the storage element C 3 are charged with the output from the buck converter 10 , creating State C.
  • FIG. 2B is a timing chart depicting the voltage VC 2 of the secondary capacitor C 2 and the voltage VC 3 of the storage element C 3 in the power supply circuit; here, the third defined voltage is less than the first defined voltage, and the AC power generator starts generating power with the capacitors C 1 , C 2 , and the storage element C 3 at a charge level of zero volt.
  • the AC power generator may start generating power with the capacitors C 1 , C 2 , and the storage element C 3 at a charge level of zero volt.
  • the semiconductor switch SW 2 is turned on and the primary capacitor C 1 and the secondary capacitor C 2 are charged with the output from the full-wave rectifier D 1 until VC 1 reaches the first defined voltage, even in the power supply circuit where the third defined voltage is less than the first defined voltage.
  • the voltage VC 2 reaches or exceeds the third defined voltage before the semiconductor switch SW 2 is turned off in a power supply circuit where the third defined voltage is less than the first defined voltage. Therefore, although the semiconductor switch SW 3 is turned on before the semiconductor switch SW 2 is turned off, the control for driving the buck converter 10 is not initiated at this stage. Consequently, the storage element C 3 does not charge when the semiconductor switch SW 2 is turned on even with the semiconductor switch SW 3 turned on.
  • the control circuit 20 turns off the semiconductor switch SW 3 once VC 2 falls to the fourth defined voltage Vth 4 . That is, the control circuit 20 uses the output from the buck converter 10 to quickly charge the secondary capacitor C 2 , thus creating State B.
  • the control circuit 20 also drives the buck converter 10 each time VC 1 rises to the second defined voltage; State A is once again created when VC 2 rises to the third defined voltage Vth 3 and the control circuit 20 turns on the semiconductor switch SW 3 .
  • the voltage VC 3 eventually matches the voltage VC 2 from repeating the above mentioned controls, and the secondary capacitor C 2 and the storage element C 3 are charged with the output from the buck converter 10 , creating State C.
  • a power supply circuit is provided with a secondary capacitor C 2 that is separate from the storage element C 3 and serves as a power source for the control circuit 20 .
  • the capacity required to operate as a power source for the control circuit 20 may be less than the capacity required to operate as the power source for a load. Therefore, VC 2 rises up to the first defined voltage in a short time when the secondary capacitor C 2 and the primary capacitor C 1 are charged simultaneously with power from the full-wave rectifier D 1 .
  • the power supply circuit may start charging the storage element C 3 with the energy from the primary capacitor C 1 once the secondary capacitor C 2 is charged (i.e., once VC 2 has risen to the first defined voltage).
  • a p-channel MOS field effect transistor PMOSx (where, x is a natural number) is referred to simply as a PMOSx.
  • an n-channel MOS field effect transistor NMOSx is referred to as an NMOSx.
  • a power supply circuit according to the first embodiment may be implemented as a circuit configured as illustrated in FIG. 3 .
  • the power supply circuit may use PMOS 1 , PMOS 2 , and PMOS 4 to serve as the semiconductor switches SW 1 , SW 2 , SW 3 ; additionally, a first connection control circuit 21 , a driver circuit 22 , a second connection control circuit 23 , and a fixed voltage circuit 25 may serve as the control circuit 20 .
  • the PMOS used to serve as the semiconductor switches SW 1 -SW 3 may be arranged with the source as the input side as depicted in FIG. 3 .
  • a resistor R 1 is placed between the source and gate of the PMOS 1
  • a resistor R 4 is placed between the source and gate of the PMOS 2 .
  • the first connection control circuit 21 , the driver circuit 22 , the second connection control circuit 23 , and the fixed voltage circuit 25 are described below.
  • the fixed voltage circuit 25 is made up of two NPN transistors NPN 1 , NPN 2 , a comparator U 3 , and resistors R 1 -R 16 .
  • the fixed voltage circuit 25 uses VC 2 as the source voltage.
  • the fixed voltage circuit 25 outputs a constant voltage (e.g., 1V); this constant voltage is used as a reference voltage Vref by a comparator U 2 and a comparator U 1 within the first connection control circuit 21 and the second connection control circuit 23 respectively.
  • the first connection control circuit 21 performs the following functions:
  • the first connection control circuit 21 is made up of the PMOS 3 , resistors R 6 -R 8 , and the comparator U 2 .
  • the source and drain of the PMOS 3 are connected to the source and gate of the PMOS 4 , respectively.
  • the resistor R 6 is provided between the source and gate of the PMOS 3
  • the resistor R 7 is provided between the gate of the PMOS 3 and ground.
  • the resistor R 8 is provided between the drain of the PMOS 3 (i.e., the gate of the PMOS 4 ) and ground.
  • the voltage from the reference voltage Vref and from the junction of resistors R 6 , R 7 enter the negative and positive input terminals of the comparator U 2 , respectively.
  • the output from the comparator U 2 is supplied to the driver circuit 22 as a control signal.
  • the resistance values of the resistors R 6 , R 7 are defined to satisfy the following conditions:
  • PMOS 3 switches on when VC 1 is the first defined voltage
  • the reference Vref equals the U 2 -bound voltage when VC 1 equals the second defined voltage.
  • the first connection control circuit 21 turns on PMOS 4 when VC 1 is less than the first defined voltage; and turns off PMOS 4 when VC 1 is greater than or equal to the first defined voltage.
  • the first connection control circuit 21 also supplies a high-level control signal to the driver circuit 22 when VC 1 is greater than or equal to the second defined voltage.
  • the driver circuit 22 is made up of a comparator U 2 , an NMOS3, capacitor C 4 , and a resistor R 13 .
  • the capacitor C 4 is placed between the output terminal of the comparator U 2 and the gate of the NMOS3; the resistor R 13 is placed between the gate and source of the NMOS3.
  • the source and drain of the NMOS3 in the driver circuit 22 are connected to ground, and to the gate of the PMOS 1 in the buck converter 10 , respectively.
  • the NMOS3 in the driver circuit 22 is turned on for a fixed time (i.e., a time defined by the capacitance of the capacitor C 4 , and the resistance value of the resistor R 13 ) after the U 2 -bound voltage equals the reference voltage Vref.
  • the PMOS 1 is also turned on since there is a resistor R 1 between the source and gate of the PMOS 1 . Accordingly, the driver circuit 22 and the first connection control circuit 21 turns on the semiconductor switch SW 1 (i.e., PMOS 1 ) for a predetermined time once VC 1 rises to the second defined voltage.
  • the second connection control circuit 23 turns on the PMOS 2 when VC 2 exceeds the third defined voltage; and turns off the PMOS 2 when VC 2 is less than the fourth defined voltage.
  • the second connection control circuit 23 is configured from a voltage divider circuit configured from the resistor R 2 and resistor R 3 connected in series, a PMOS 2 , an NMOS1, and a comparator U 1 , with a resistor R 5 connected between the gate and source of the NMOS1.
  • the comparator U 1 used in the second connection control circuit 23 is a hysteresis comparator. That is, the comparator U 1 transitions to a state where the comparator U 1 outputs a high signal when the input voltage to the positive input terminal (below, positive terminal voltage) is greater than the input voltage to the negative input terminal (below, negative terminal voltage). The comparator U 1 transitions to a state where the comparator U 1 outputs a low signal when the positive terminal voltage is less than or equal to the negative terminal voltage multiplied by k1 (where k1 is a proportionality constant less than 1).
  • the reference voltage Vref enters the negative input terminal of the comparator U 1 from the fixed voltage circuit 25 ; and the output voltage from the voltage divider circuit, i.e., the voltage at the junction of the resistor R 2 and the resistor R 3 , enters the positive input terminal of the comparator U 1 .
  • the output terminal of the comparator U 1 is connected to the gate of the NMOS1; the source and drain of the NMOS1 are connected to ground and to the gate of the PMOS 2 , respectively.
  • the input end of the voltage divider circuit near the resistor R 2 is connected to the voltage extractor, and the other end is connected to ground.
  • the voltage extractor is the junction between the diode D 3 and the secondary capacitor C 2 where the voltage is VC 2 as previously defined.
  • the resistance value of the resistor R 2 and the resistor R 3 is established so that the output voltage from the voltage divider circuit matches the reference voltage Vref when VC 2 equals the third defined voltage.
  • the second connection control circuit 23 also uses a configuration where k1 equals the reference voltage divided by a third reference voltage as the comparator U 1 .
  • the second connection control circuit 23 turns on the PMOS 2 when VC 2 exceeds the third defined voltage; and turns off the PMOS 2 when VC 2 is less than the fourth defined voltage.
  • a power supply circuit according to the first embodiment may be implemented as a circuit configured as illustrated in FIG. 4 .
  • the power supply circuit is based on modifying the power supply circuit depicted in FIG. 3 ; more specifically, the power supply circuit ( FIG. 3 ) supplies VC 1 to the first connection control circuit 21 , the second connection control circuit 23 , and the fixed voltage circuit 25 only if VC 1 is greater than or equal to a fifth defined voltage which is greater than or equal to the first defined voltage and less than or equal to the second defined voltage; e.g., 20 V.
  • VC 2 is always supplied to the first connection control circuit 21 , the second connection control circuit 23 , and the fixed voltage circuit 25 in the circuit configuration depicted in FIG. 3 . Because the energy in the secondary capacitor C 2 is consumed when VC 2 is supplied to the circuits 21 , 23 , and 25 , this creates a need to charge the secondary capacitor C 2 , not the storage element C 3 . Therefore, preferably supplying VC 2 to the circuits 21 , 23 , and 25 stops during the times supplying VC 2 is unnecessary.
  • the power supply circuit can function without problems even if the circuits 21 , 23 , and 25 are supplied with VC 2 only when VC 1 is greater than or equal to the fifth defined voltage, e.g., 20 V; in other words, VC 2 is not supplied to the circuits 21 , 23 , and 25 when VC 1 is less than the fifth defined voltage.
  • the fifth defined voltage e.g. 20 V
  • the configuration depicted in FIG. 4 may be adopted for the power supply circuit. That is, the power supply circuit may use a first connection control circuit 21 with a voltage divider circuit where a resistor R 9 and a resistor R 10 are connected in series, instead of having the resistor R 8 ( FIG. 3 ).
  • a third connection control circuit 26 may also be added to the power supply circuit.
  • the third connection control circuit 26 is configured to enable and disable supply of VC 1 to the first connection control circuit 21 , the second connection control circuit 23 , and the fixed voltage circuit 25 .
  • the third connection control circuit 26 is configured from a PMOS 5 ; an NMOS2, with the drain connected to the gate of the PMOS 5 ; a resistor R 11 placed between the source and gate of the PMOS 5 , and a resistor R 12 arranged between the source and the gate of the NMOS2.
  • the third connection control circuit 26 is connected to each circuit so that the first connection control circuit 21 , the second connection control circuit 23 , and the fixed voltage circuit 25 are supplied VC 1 via through the PMOS 5 .
  • the resistance value of the resistor R 9 and the resistor R 10 are defined such that the output voltage of the voltage divider circuit enables the NMOS2 when VC 1 is the fifth defined voltage (e.g., 20 V).
  • the third connection control circuit 26 is configured so that enabling and disabling the NMOS2 thus enables and disables the PMOS 5 . Therefore, the power supply circuit supplies the first connection control circuit 21 , the second connection control circuit 23 , and the fixed voltage circuit 25 with VC 1 only when VC 1 is greater than or equal to the fifth defined voltage (e.g., 20 V). As a result, the power supply circuit is more capable of efficiently storing energy from the alternating current power source in the storage element C 3 compared to the power supply circuit depicted in FIG. 3 .
  • the fifth defined voltage e.g. 20 V
  • FIG. 5 is a schematic view illustrating a power supply circuit according the embodiment.
  • the power supply circuit according to the embodiment adds a reset circuit 28 to the power supply circuit according to the first embodiment.
  • the reset circuit 28 causes the primary capacitor C 1 to discharge and reduce VC 1 to less than the first defined voltage (e.g., 0 V, in this embodiment) when VC 2 drops to less than or equal to the minimum voltage required to operate the control circuit 20 .
  • the first defined voltage e.g., 0 V, in this embodiment
  • the power supply circuit according to the first embodiment does not usually end up in a state where VC 2 is less than or equal to the minimum voltage required to operate the control circuit 20 .
  • the voltage VC 2 may conceivably become less than the minimum voltage required to operate the control circuit 20 . More specifically, the voltage VC 2 eventually becomes less than the voltage required to operate the control circuit 20 , for instance, if the control circuit continues to consume more energy than the input voltage from the energy harvester for a long time after VC 2 is equal to or greater than the first defined voltage (after the semiconductor switch SW 2 is turned off). If the control circuit 20 is not operating, the power supply circuit of the first embodiment does not operate to charge the storage element C 3 with the energy from the alternating current power source.
  • the reset circuit 28 activates when VC 2 drops to less than or equal to the minimum voltage required to operate the control circuit 20 , and VC 1 decreases to less than the first defined voltage.
  • the control circuit 20 turns on the semiconductor switch SW 3 when VC 1 is less than the first defined voltage. Therefore, the storage element C 3 starts charging again immediately in the power supply circuit according to this embodiment even if VC 2 drops to less than or equal to the minimum voltage required to operate the control circuit 20 and the storage element C 3 stops charging.
  • the reset circuit 28 may be a combination of an NMOS4, a comparator U 4 , and resistors R 17 -R 19 as illustrated in FIG. 6 .
  • a voltage divider circuit wherein the resistors R 18 and R 19 are in series outputs the same voltage as the reference voltage when VC 2 matches a predetermined voltage that is less than or equal to the minimum voltage required to operate the control circuit 20 .
  • a power supply circuit according to the above-mentioned embodiments may be modified in various ways.
  • the power supply circuit according to the first embodiment may be modified so that the semiconductor switch SW 3 is provided between the ground circuit and the storage element C 3 as illustrated in FIG. 7 .
  • the power supply circuit according to the second embodiment may be modified so that the semiconductor switch SW 3 is provided at the ground of the storage element C 3 .
  • An output control circuit 29 may be added between the output terminal Out 1 and the storage element C 3 in the power supply circuit according to the first embodiment as illustrated in FIG. 8 .
  • the output control circuit 29 prohibits external output of VC 3 when VC 3 is less than or equal to a predetermined voltage (around 3 V).
  • the output control circuit 29 may also be used to determine whether or not to output the voltage VC 3 from the output terminals Out 1 , Out 2 on the basis of a signal from the load when the load can be configured to output a signal that indicates whether or not power needs to be supplied.
  • a power supply circuit according to the second embodiment may be similarly modified.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Life Sciences & Earth Sciences (AREA)
  • Sustainable Development (AREA)
  • Sustainable Energy (AREA)
  • Physics & Mathematics (AREA)
  • Electromagnetism (AREA)
  • General Physics & Mathematics (AREA)
  • Radar, Positioning & Navigation (AREA)
  • Automation & Control Theory (AREA)
  • Dc-Dc Converters (AREA)
  • Charge And Discharge Circuits For Batteries Or The Like (AREA)

Abstract

A power supply circuit includes: a primary capacitor configured to temporarily store the energy from an energy harvester; a storage element configured to store the energy for supply to a load; a buck converter configured to charge the storage element with the energy stored in the primary capacitor; a secondary capacitor configured to connect to the primary capacitor to operate in a first state where the voltage between both terminals of the primary capacitor is applied to both terminals of the secondary capacitor and a second state where the voltage between both terminals of the primary capacitor is not applied to both terminals of the secondary capacitor; and a control circuit configured to operate with the secondary capacitor as a power source.

Description

    FIELD
  • The present invention relates to power supply circuits; more specifically, the present invention relates to a power supply circuit that converts the high-voltage low-current energy generated by an energy harvester into low-voltage power for operating a load (i.e., an electronic circuit).
  • BACKGROUND
  • An energy harvester which generates low power, such as an electret-based vibration energy harvester, provides high-voltage power; the power supply circuit is known to convert this high-voltage power into low voltage power for operating a load (i.e., an electronic circuit).
  • This kind of power supply circuit temporarily stores the energy from the energy harvester in a low-capacity capacitor on the input side, and uses a buck converter to charge a high-capacity capacitor on the output side with the energy stored in the input-side capacitor. However, if the power needed to drive the buck converter is taken from the input-side capacitor, the power supplied from the energy harvester to the power supply circuit is needlessly consumed since it is high-voltage power. Therefore, it is suggested that the energy for driving the buck converter should come from the output-side capacitor.
  • More specifically, it is proposed to provide a first fixed current circuit, and a second fixed current circuit, wherein the first fixed current circuit generates a fixed current from the voltage of the input-side capacitor, and the second fixed current circuit generates a fixed current from the voltage of the output-side capacitor. If the output-side capacitor provides low voltage, the buck converter is driven using current from the first fixed current circuit, and if the output-side capacitor provides high voltage, the buck converter is driven using current from the second fixed current circuit (see Patent Literature 1). The output-side capacitor and the input-side capacitor are charged simultaneously until the voltage in the input-side capacitor reaches a predetermined voltage. When the voltage in the input-side capacitor reaches the predetermined voltage, the output-side capacitor is disconnected from the input-side capacitor and the buck converter is driven using the voltage from the output-side capacitor (see Non-Patent Document 1).
  • RELATED ART DOCUMENTS Patent Documents
    • [Patent Document 1] Japanese Patent Publication No. 2014-33494
    Non-Patent Documents
    • Non-Patent Document 1 Stefano Stanzione, et al., “A 500 nW Batteryless Integrated Electrostatic Energy Harvester Interface Based on a DC-DC Converter with 60V Maximum Input Voltage and Operating From 1 μW Available Power, Including MPPT and Cold Start”, ISSCC 2015, 20.8
    SUMMARY Technical Problem
  • A high-capacity output-side capacitor requires time roughly proportional to the capacity of the output-side capacitor in order to charge the output-side capacitor and the input-side capacitor at the same time. Therefore, it tends to be difficult to obtain a power supply circuit that exhibits good startup using the configuration described in Non-Patent Document 1.
  • Therefore, to address the foregoing the present invention proposes a novel configuration whereby a power supply circuit drives a buck converter and exhibits good startup.
  • Solution to Problem
  • To address the foregoing, a power supply circuit according to the present invention includes: a primary capacitor configured to temporarily store the energy from an energy harvester; a storage element configured to store the energy for supply to a load; a buck converter configured to charge the storage element with the energy stored in the primary capacitor; a secondary capacitor configured to connect to the primary capacitor to operate in a first state where the voltage between both terminals of the primary capacitor is applied to both terminals of the secondary capacitor and a second state where the voltage between both terminals of the primary capacitor is not applied to both terminals of the secondary capacitor; and a control circuit configured to operate with the secondary capacitor as a power source; the control circuit causes the secondary capacitor to operate in the first state without driving the buck converter when the voltage between both terminals of the primary capacitor is less than a first defined voltage, and causes the secondary capacitor to operate in the second state and drives the buck converter when the voltage between both terminals of the primary capacitor is greater than or equal to the first defined voltage to thereby charge the storage element with the energy stored in the primary capacitor.
  • That is, a power supply circuit according to the present invention is provided with a secondary capacitor that is separate from the storage element and serves as a power source for the control circuit. The capacity required to operate as a power source for the control circuit may be less than the capacity required to operate as the power source for a load. Therefore, when the secondary capacitor operates in the first state, the voltage from between the terminals of the secondary capacitor increases to the first defined voltage within a short time. When the voltage between the terminals of the secondary capacitor rises to the first defined voltage, the storage element may be efficiently charged with the energy stored in the primary capacitor by using the buck converter. Accordingly, a power supply circuit with good startup can be obtained by adopting the above-described configuration.
  • Various circuits with different physical configurations may be adopted for the power supply circuit of the present invention. For instance, in a power supply circuit according to the present invention, the secondary capacitor may be connected to the buck converter so that output from the buck converter charges the secondary capacitor; the power supply circuit may further include: the storage element including a first switch configured to enable or disable charging of the storage element with the output from the buck converter, the storage element connected to the buck converter via the first switch; and a second switch configured to enable or disable the connection between the positive terminal of the secondary capacitor and the positive terminal of the primary capacitor; and when the voltage between both terminals of the primary capacitor is less than the first defined voltage, the control circuit controls the second switch so that the secondary capacitor operates in the first state without driving the buck converter and controls the first switch so that the output from the buck converter does not charge the storage element; and when the voltage between both terminals of the primary capacitor is greater than or equal to the first defined voltage, the control circuit controls the second switch so that the secondary capacitor operates in a second state and controls the first switch so that the output from the buck converter charges the storage element.
  • The voltage between the terminals of the secondary capacitor may become less than the voltage required to operate the control circuit after the secondary capacitor is in the second state in a power supply circuit of the present invention having the above-described configuration. More specifically, the voltage between both terminals of the secondary capacitor eventually become less than the voltage required to operate the control circuit, for instance, if the control circuit continues to consume more energy than the input voltage from the energy harvester for a long time after the secondary capacitor is in the second state. No energy is supplied from the energy harvester to the charging element if the control circuit does not function. Therefore, to ensure it is possible to recharge the secondary capacitor with reduced voltage between both terminals, a power supply circuit of the present invention may further include a reset circuit, the reset circuit discharging the primary capacitor when the voltage between both terminals of the secondary capacitor drops to a defined voltage that is less than the voltage required to operate the control circuit to reduce the voltage between both terminals of the primary capacitor.
  • Additionally, the control circuit may use the secondary capacitor as a power source, where the voltage between the terminals of the secondary capacitor is always supplied thereto. The control circuit may include at least one circuit that is supplied with energy from the primary capacitor when the voltage between both terminals of the primary capacitor is greater than or equal to the first defined voltage, and whereto no energy is supplied from both terminals of the primary capacitor when the voltage between both terminals of the primary capacitor is less than the first defined voltage.
  • The details of how the control circuit manages the buck converter is not particularly limited. The control circuit may drive the buck converter in accordance with the voltage between both terminals of the primary capacitor to thereby charge the storage element with the energy stored in the primary capacitor.
  • The power supply circuit may be implemented as a circuit that supplies direct-current voltage from a direct-current energy harvester to a primary capacitor, or may be further provided with a rectifier configured to convert the alternating current voltage entering from the energy harvester into direct-current voltage, and supplying the direct-current voltage to the primary capacitor.
  • The power supply circuit may also include a third switch inserted between the storage element and the load and configured to enable or disable the supply of energy to the load; and an output control circuit configured to control the third switch when the output voltage from the storage element is less than or equal to a predetermined voltage to stop the supply of energy to the load.
  • Effects
  • The present invention proposes a novel configuration whereby a power supply circuit drives a buck converter and exhibits good startup.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a schematic view illustrating a power supply circuit according to a first embodiment of the present invention;
  • FIG. 2A is a timing chart for describing the operation of the power supply circuit according to the first embodiment when a first defined voltage is less than a third defined voltage;
  • FIG. 2B is a timing chart for describing the operation of the power supply circuit according to the first embodiment when the third defined voltage is less than the first defined voltage;
  • FIG. 3 is for describing an example circuit configuration for the power supply circuit according to the first embodiment;
  • FIG. 4 is for describing another example circuit configuration for the power supply circuit according to the first embodiment;
  • FIG. 5 is a schematic view illustrating a power supply circuit according to a second embodiment of the present invention;
  • FIG. 6 is for describing an example circuit configuration for the power supply circuit according to the second embodiment;
  • FIG. 7 is for describing examples of modifying the power supply circuit according to the embodiments; and
  • FIG. 8 is for describing examples of modifying the power supply circuit according to the embodiment.
  • DETAILED DESCRIPTION
  • Embodiments of the invention are described below on the basis of the drawings. Note that the embodiments described herein are merely examples and the present invention is not limited to the configurations in these embodiments.
  • First Embodiment
  • FIG. 1 is a schematic view illustrating a power supply circuit according to a first embodiment of the present invention.
  • A power supply circuit according to the embodiment is provided with input terminals In1, In2, and output terminals Out1, Out2 as illustrated in FIG. 1. The power supply circuit is also provided with a full-wave rectifier D1, a primary capacitor C1, a buck converter 10, a diode D3, a secondary capacitor C2, a storage element C3, and semiconductor switches SW2, SW3, and a control circuit 20.
  • The input terminals In1, In2 are for connecting to an alternating current energy harvester. The input terminals In1, In2 are typically connected to a low power (e.g., 100 μW) AC power generator (e.g., an electret-based vibration energy harvester) that outputs alternating current with a relatively large amplitude (e.g., 200 V). The output terminals Out1, Out2 are connected to a load. The output terminals Out1, Out2 are connected to a low-power consuming load, such as a sensor module, that operates at a relatively low voltage (e.g., 2-3 V).
  • The full-wave rectifier D1 converts the alternating current supplied thereto from the AC-based energy harvester via the input terminals In1, In2 into direct-current; in this embodiment the full-wave rectifier D1 is a diode bridge. The positive output terminal of the full-wave rectifier D1 is connected to one end of the primary capacitor C1 unto the input terminal of the buck converter 10 (i.e., to the semiconductor switch SW1 in the buck converter 10) as illustrated in FIG. 1. The negative output terminal of the full-wave rectifier D1 and the other end of the primary capacitor C1 are both connected to ground.
  • The primary capacitor C1 has a relatively low capacitance (e.g., 100 nF) and temporarily stores the energy supplied from the AC-based power generator via the full-wave rectifier D1. The primary capacitor C1 may also function to smooth the output from the full-wave rectifier D1. Note that the voltage from the non-grounded terminal of the primary capacitor C1 (i.e., the voltage equivalent to that of the positive output terminal of the full-wave rectifier D1) is labeled VC1 below.
  • The buck converter 10 transports the energy within the primary capacitor C1 (and in some cases the secondary capacitor C2) to the storage element C3. As illustrated in FIG. 1, the buck converter 10 is configured with one terminal of the inductor L1 and the cathode of the diode D2 connected to the semiconductor switch SW1.
  • The output end of the buck converter 10 (i.e., the end of the inductor L1 not connected to the semiconductor switch SW1) is connected to one end of the storage element C3 and the output terminal Out1 via the semiconductor switch SW3 (this corresponds to what is termed the “second switch” in the present invention). The other end of the storage element C3 and the output terminal Out2 are connected to ground.
  • The storage elements C3 accumulates the energy for supply to the load. For example, a capacitor with a capacitance of roughly 100 μF may be used as the storage element C3. Note that a storage element other than a capacitor may be used as the storage element C3, e.g., a lithium ion battery or the like.
  • The output end of the buck converter 10 may be connected to the cathode of the diode D3 with a secondary capacitor C2 connected between the anode of the diode D3 and ground.
  • The diode D3 prevents the electrical potential stored in the secondary capacitor C2 from traveling to the storage element C3 when the semiconductor switch SW3 is on.
  • The secondary capacitor C2 serves as the main power source for the control circuit 20. A capacitor with sufficient capacitance for storing and supplying the control circuit 20 with the required power may serve as the secondary capacitor C2 (e.g., a capacitance of 5 μF).
  • The junction between the secondary capacitor C2 and the diode D3 may be connected to the positive output terminal of the full-wave rectifier D1 via the semiconductor switch SW2 (which corresponds to what is termed the “second switch” in the present invention). The above-mentioned junction is referred to as the voltage extractor below, and the voltage at the voltage extractor (the inter-terminal voltage of the secondary capacitor C2) is labeled VC2 below.
  • The control circuit 20 uses VC2 as the source voltage and performs the following controls.
  • Control 1: turn on semiconductor switch SW2 when VC1 is less than a first defined voltage; Note that Control 1 does not need to turn on the semiconductor switch SW2 at VC1=0.
    Control 2: turn off semiconductor switch SW2 when VC1 is greater than or equal to the first defined voltage;
    Control 3: turn on the semiconductor switch SW1 for a predetermined time when VC1 rises to a second defined voltage that is greater than the first defined voltage;
    Control 4: turn on semiconductor switch SW3 when VC2 is greater than or equal to a third defined voltage; and
    Control 5: turn off semiconductor switch SW3 when VC2 is less than a fourth defined voltage.
  • The fourth defined voltage is greater than or equal to the minimum voltage required for supply by the control circuit 20 to execute Controls 3 through 5. For instance, 2.3 V may be used is the fourth defined voltage. Additionally, the first defined voltage is larger than the fourth defined voltage; and the third defined voltage is greater than or equal to the fourth defined voltage. For example, the first defined voltage may 2.5 V, and the third defined voltage may be 2.5 V or 2.7 V.
  • The second defined voltage may be established as a value (voltage) near the time average value of the output from the full-wave rectifier D1 with no load divided by two to allow the buck converter 10 to provide efficient transition using the energy stored in the primary capacitor C3.
  • The operation of a power supply circuit according to this embodiment is described in further detail below; the operation is described separately for when the first defined voltage is less than the third defined voltage and when the first defined voltage is greater than the third defined voltage.
  • First, the operation of the power supply circuit is described using FIG. 2A; here the first defined voltage is less than the third defined voltage. FIG. 2A is a timing chart depicting the voltage VC2 of the secondary capacitor C2 and the voltage VC3 of the storage element C3 in the power supply circuit; here, the first defined voltage is less than the second defined voltage, and the AC power generator starts generating power with the capacitors C1, C2, and the storage element C3 at a charge level of zero volt. Note that Vth1, Vth2, and Vth3 in FIG. 2A and FIG. 2B (later described) refer to the first defined voltage, the second defined voltage, and the third defined voltage, respectively.
  • The voltage VC1 rises with time when the AC power generator starts generating power with the capacitors C1, C2, and the storage element C3 are at a charge level of zero volt; however, the control circuit 20 turns on the switch SW2 when VC1 is less than the first defined voltage. Accordingly, the output from the full-wave rectifier D1 is used to charge the primary capacitor C1 and the secondary capacitor C2 when VC1 is less than the first defined voltage. Note that when the switch SW2 is turned on, VC2 matches VC1. Therefore, in the example described here, where the first defined voltage Vth1 is less than the third defined voltage Vth3, the semiconductor switch SW3 is not turned on while the semiconductor switch SW2 is turned on.
  • The control circuit 20 turns off the semiconductor switch SW2 once VC1 rises to the first defined voltage. Once the semiconductor switch SW2 is turned off, only the low-capacitance primary capacitor C1 is charged with the output from the full-wave rectifier D1. As a result, VC1 rises immediately to the second defined voltage, and the control circuit 20 drives the buck converter 10 to charge the secondary capacitor C2 with the energy stored in the primary capacitor C1. The voltage VC2 increases at a faster rate when charging the secondary capacitor C2 with the energy stored in the primary capacitor C1 than when the semiconductor switch SW2 is turned on. Accordingly, the initial rising curve of VC2 is inflected at the point that VC1 equals the first defined voltage.
  • Once the semiconductor switch SW1 is turned on, i.e., once the buck converter 10 is driven, VC1 decreases to less than the second defined voltage. The buck converter 10 is driven once again, since the voltage VC1 increases up to the second defined voltage once the semiconductor switch SW1 turns off due to the decrease in VC1.
  • This control is repeatedly executed, and the control circuit 20 turns on the semiconductor switch SW3 once VC2 rises to the third defined voltage Vth3.
  • As is clear from the configuration of the power supply circuit, the storage element C3 does not charge if the semiconductor switch SW3 is not turned on. Therefore, when the first defined voltage Vth1 is less than the third defined voltage Vth3, VC3 remains at 0V and only VC2 rises until time t0 when VC2 arrives at the third defined voltage Vth3 as schematically depicted in FIG. 2.
  • The output end of the buck converter 10 is connected to the secondary capacitor C2 and the storage element C3 once VC2 rises to the third defined voltage Vth3 and the semiconductor switch SW3 is turned on. Given that control is already initiated to drive the buck converter 10 each time VC1 rises to the second defined voltage, this creates State A where the storage element C3 is charged with the energy stored in the primary capacitor C1 (and power from the full-wave rectifier D1) when VC2 rises to the third defined voltage Vth3. In State A, the secondary capacitor C2 is not charged since VC2 is greater than VC3.
  • In State A, the semiconductor switches SW1, SW2 are controlled using the energy in the secondary capacitor C2; therefore, in State A, VC3 increases with time while VC2 decreases as depicted in FIG. 2.
  • In State A, the control circuit 20 turns off the semiconductor switch SW3 once VC2 falls to the fourth defined voltage Vth4. In other words, the control circuit 20 disconnects the storage element C3 from the output end of the buck converter 10 and charges the secondary capacitor C2 with the output from the buck converter 10, thus creating State B. The voltage VC3 does not change in State B because the semiconductor switch SW3 is turned off. The voltage VC2 rises faster than when the semiconductor switch SW1 is turned off.
  • The control circuit 20 subsequently drives the buck converter 10 each time VC1 rises to the second defined voltage. The control circuit 20 returns the power supply circuit to State A by turning on the semiconductor switch SW3 once VC2 rises to the third defined voltage Vth3.
  • The voltage VC3 matches the voltage VC2 after repeating this control. Once VC3 matches VC2, the output voltage of the buck converter 10 is applied to both the secondary capacitor C2 and the storage element C3. Therefore, the secondary capacitor C2 and the storage element C3 are charged with the output from the buck converter 10, creating State C.
  • Next, the operation of the power supply circuit is described; here, the first defined voltage is greater than the third defined voltage. FIG. 2B is a timing chart depicting the voltage VC2 of the secondary capacitor C2 and the voltage VC3 of the storage element C3 in the power supply circuit; here, the third defined voltage is less than the first defined voltage, and the AC power generator starts generating power with the capacitors C1, C2, and the storage element C3 at a charge level of zero volt.
  • The AC power generator may start generating power with the capacitors C1, C2, and the storage element C3 at a charge level of zero volt. In this case, the semiconductor switch SW2 is turned on and the primary capacitor C1 and the secondary capacitor C2 are charged with the output from the full-wave rectifier D1 until VC1 reaches the first defined voltage, even in the power supply circuit where the third defined voltage is less than the first defined voltage.
  • The voltage VC2 reaches or exceeds the third defined voltage before the semiconductor switch SW2 is turned off in a power supply circuit where the third defined voltage is less than the first defined voltage. Therefore, although the semiconductor switch SW3 is turned on before the semiconductor switch SW2 is turned off, the control for driving the buck converter 10 is not initiated at this stage. Consequently, the storage element C3 does not charge when the semiconductor switch SW2 is turned on even with the semiconductor switch SW3 turned on.
  • Once VC1 reaches the first defined voltage and the semiconductor switch SW2 is turned off, only the low-capacitance primary capacitor C1 is charged with the output from the full-wave rectifier D1. Therefore, VC1 rises immediately to the second defined voltage, and the control circuit 20 drives the buck converter 10. At this point, since the semiconductor switch SW3 is already turned on, the power supply circuit enters State A where the energy stored in the primary capacitor C1 is used to charge the storage element C3 and the energy in the secondary capacitor C2 is used to execute each type of control.
  • In State A, the control circuit 20 turns off the semiconductor switch SW3 once VC2 falls to the fourth defined voltage Vth4. That is, the control circuit 20 uses the output from the buck converter 10 to quickly charge the secondary capacitor C2, thus creating State B. The control circuit 20 also drives the buck converter 10 each time VC1 rises to the second defined voltage; State A is once again created when VC2 rises to the third defined voltage Vth3 and the control circuit 20 turns on the semiconductor switch SW3.
  • The voltage VC3 eventually matches the voltage VC2 from repeating the above mentioned controls, and the secondary capacitor C2 and the storage element C3 are charged with the output from the buck converter 10, creating State C.
  • As above described, a power supply circuit according to the embodiment is provided with a secondary capacitor C2 that is separate from the storage element C3 and serves as a power source for the control circuit 20. The capacity required to operate as a power source for the control circuit 20 may be less than the capacity required to operate as the power source for a load. Therefore, VC2 rises up to the first defined voltage in a short time when the secondary capacitor C2 and the primary capacitor C1 are charged simultaneously with power from the full-wave rectifier D1. It is thus possible to obtain a power supply circuit with good startup on adopting the above-mentioned configuration, given that the power supply circuit may start charging the storage element C3 with the energy from the primary capacitor C1 once the secondary capacitor C2 is charged (i.e., once VC2 has risen to the first defined voltage).
  • A concrete example of configuring in a power supply circuit according to the first embodiment is described below. In the description that follows, a p-channel MOS field effect transistor PMOSx (where, x is a natural number) is referred to simply as a PMOSx. Similarly, an n-channel MOS field effect transistor NMOSx is referred to as an NMOSx.
  • Circuit Configuration: Example 1
  • A power supply circuit according to the first embodiment may be implemented as a circuit configured as illustrated in FIG. 3.
  • The power supply circuit may use PMOS1, PMOS2, and PMOS4 to serve as the semiconductor switches SW1, SW2, SW3; additionally, a first connection control circuit 21, a driver circuit 22, a second connection control circuit 23, and a fixed voltage circuit 25 may serve as the control circuit 20. The PMOS used to serve as the semiconductor switches SW1-SW3 may be arranged with the source as the input side as depicted in FIG. 3. A resistor R1 is placed between the source and gate of the PMOS1, and a resistor R4 is placed between the source and gate of the PMOS2.
  • The first connection control circuit 21, the driver circuit 22, the second connection control circuit 23, and the fixed voltage circuit 25 are described below.
  • The fixed voltage circuit 25 is made up of two NPN transistors NPN1, NPN2, a comparator U3, and resistors R1-R16. The fixed voltage circuit 25 uses VC2 as the source voltage. The fixed voltage circuit 25 outputs a constant voltage (e.g., 1V); this constant voltage is used as a reference voltage Vref by a comparator U2 and a comparator U1 within the first connection control circuit 21 and the second connection control circuit 23 respectively.
  • The first connection control circuit 21 performs the following functions:
  • turns on PMOS4 when VC1 is less than the first defined voltage; turns off PMOS4 when VC1 is greater than or equal to the first defined voltage; and
  • supplies a high-level control signal to the driver circuit 22 when VC1 is greater than or equal to the second defined voltage.
  • More specifically, the first connection control circuit 21 is made up of the PMOS3, resistors R6-R8, and the comparator U2. The source and drain of the PMOS3 are connected to the source and gate of the PMOS4, respectively. The resistor R6 is provided between the source and gate of the PMOS3, and the resistor R7 is provided between the gate of the PMOS3 and ground.
  • The resistor R8 is provided between the drain of the PMOS3 (i.e., the gate of the PMOS4) and ground. The voltage from the reference voltage Vref and from the junction of resistors R6, R7 (referred to as the U2-bound voltage below) enter the negative and positive input terminals of the comparator U2, respectively. The output from the comparator U2 is supplied to the driver circuit 22 as a control signal. The resistance values of the resistors R6, R7 are defined to satisfy the following conditions:
  • PMOS3 switches on when VC1 is the first defined voltage; and
  • the reference Vref equals the U2-bound voltage when VC1 equals the second defined voltage.
  • Therefore, the first connection control circuit 21 turns on PMOS4 when VC1 is less than the first defined voltage; and turns off PMOS4 when VC1 is greater than or equal to the first defined voltage. The first connection control circuit 21 also supplies a high-level control signal to the driver circuit 22 when VC1 is greater than or equal to the second defined voltage.
  • The driver circuit 22 is made up of a comparator U2, an NMOS3, capacitor C4, and a resistor R13. The capacitor C4 is placed between the output terminal of the comparator U2 and the gate of the NMOS3; the resistor R13 is placed between the gate and source of the NMOS3. The source and drain of the NMOS3 in the driver circuit 22 are connected to ground, and to the gate of the PMOS1 in the buck converter 10, respectively.
  • Therefore, the NMOS3 in the driver circuit 22 is turned on for a fixed time (i.e., a time defined by the capacitance of the capacitor C4, and the resistance value of the resistor R13) after the U2-bound voltage equals the reference voltage Vref. When the NMOS3 is turned on, the PMOS1 is also turned on since there is a resistor R1 between the source and gate of the PMOS1. Accordingly, the driver circuit 22 and the first connection control circuit 21 turns on the semiconductor switch SW1 (i.e., PMOS1) for a predetermined time once VC1 rises to the second defined voltage.
  • The second connection control circuit 23 turns on the PMOS2 when VC2 exceeds the third defined voltage; and turns off the PMOS2 when VC2 is less than the fourth defined voltage.
  • More specifically, the second connection control circuit 23 is configured from a voltage divider circuit configured from the resistor R2 and resistor R3 connected in series, a PMOS2, an NMOS1, and a comparator U1, with a resistor R5 connected between the gate and source of the NMOS1.
  • The comparator U1 used in the second connection control circuit 23 is a hysteresis comparator. That is, the comparator U1 transitions to a state where the comparator U1 outputs a high signal when the input voltage to the positive input terminal (below, positive terminal voltage) is greater than the input voltage to the negative input terminal (below, negative terminal voltage). The comparator U1 transitions to a state where the comparator U1 outputs a low signal when the positive terminal voltage is less than or equal to the negative terminal voltage multiplied by k1 (where k1 is a proportionality constant less than 1).
  • The reference voltage Vref enters the negative input terminal of the comparator U1 from the fixed voltage circuit 25; and the output voltage from the voltage divider circuit, i.e., the voltage at the junction of the resistor R2 and the resistor R3, enters the positive input terminal of the comparator U1. The output terminal of the comparator U1 is connected to the gate of the NMOS1; the source and drain of the NMOS1 are connected to ground and to the gate of the PMOS2, respectively.
  • The input end of the voltage divider circuit near the resistor R2 is connected to the voltage extractor, and the other end is connected to ground. The voltage extractor is the junction between the diode D3 and the secondary capacitor C2 where the voltage is VC2 as previously defined.
  • The resistance value of the resistor R2 and the resistor R3 is established so that the output voltage from the voltage divider circuit matches the reference voltage Vref when VC2 equals the third defined voltage. The second connection control circuit 23 also uses a configuration where k1 equals the reference voltage divided by a third reference voltage as the comparator U1.
  • Therefore, the second connection control circuit 23 turns on the PMOS2 when VC2 exceeds the third defined voltage; and turns off the PMOS2 when VC2 is less than the fourth defined voltage.
  • Circuit Configuration: Example 2
  • A power supply circuit according to the first embodiment may be implemented as a circuit configured as illustrated in FIG. 4.
  • The power supply circuit is based on modifying the power supply circuit depicted in FIG. 3; more specifically, the power supply circuit (FIG. 3) supplies VC1 to the first connection control circuit 21, the second connection control circuit 23, and the fixed voltage circuit 25 only if VC1 is greater than or equal to a fifth defined voltage which is greater than or equal to the first defined voltage and less than or equal to the second defined voltage; e.g., 20 V.
  • That is, VC2 is always supplied to the first connection control circuit 21, the second connection control circuit 23, and the fixed voltage circuit 25 in the circuit configuration depicted in FIG. 3. Because the energy in the secondary capacitor C2 is consumed when VC2 is supplied to the circuits 21, 23, and 25, this creates a need to charge the secondary capacitor C2, not the storage element C3. Therefore, preferably supplying VC2 to the circuits 21, 23, and 25 stops during the times supplying VC2 is unnecessary.
  • The power supply circuit can function without problems even if the circuits 21, 23, and 25 are supplied with VC2 only when VC1 is greater than or equal to the fifth defined voltage, e.g., 20 V; in other words, VC2 is not supplied to the circuits 21, 23, and 25 when VC1 is less than the fifth defined voltage.
  • Therefore, the configuration depicted in FIG. 4 may be adopted for the power supply circuit. That is, the power supply circuit may use a first connection control circuit 21 with a voltage divider circuit where a resistor R9 and a resistor R10 are connected in series, instead of having the resistor R8 (FIG. 3).
  • A third connection control circuit 26 may also be added to the power supply circuit. The third connection control circuit 26 is configured to enable and disable supply of VC1 to the first connection control circuit 21, the second connection control circuit 23, and the fixed voltage circuit 25. The third connection control circuit 26 is configured from a PMOS5; an NMOS2, with the drain connected to the gate of the PMOS5; a resistor R11 placed between the source and gate of the PMOS5, and a resistor R12 arranged between the source and the gate of the NMOS2. The third connection control circuit 26 is connected to each circuit so that the first connection control circuit 21, the second connection control circuit 23, and the fixed voltage circuit 25 are supplied VC1 via through the PMOS5. An output voltage from the voltage divider circuit in the first connection control circuit 21 enters the gate of the NMOS2 in the third connection control circuit 26. The resistance value of the resistor R9 and the resistor R10 are defined such that the output voltage of the voltage divider circuit enables the NMOS2 when VC1 is the fifth defined voltage (e.g., 20 V).
  • The third connection control circuit 26 is configured so that enabling and disabling the NMOS2 thus enables and disables the PMOS5. Therefore, the power supply circuit supplies the first connection control circuit 21, the second connection control circuit 23, and the fixed voltage circuit 25 with VC1 only when VC1 is greater than or equal to the fifth defined voltage (e.g., 20 V). As a result, the power supply circuit is more capable of efficiently storing energy from the alternating current power source in the storage element C3 compared to the power supply circuit depicted in FIG. 3.
  • Second Embodiment
  • The configuration and operation of a power supply circuit according to a second embodiment is described below, where mainly the differences with the power supply circuit of the above first embodiment is described.
  • FIG. 5 is a schematic view illustrating a power supply circuit according the embodiment.
  • As is clear on comparing FIG. 5 and FIG. 1, the power supply circuit according to the embodiment adds a reset circuit 28 to the power supply circuit according to the first embodiment.
  • The reset circuit 28 causes the primary capacitor C1 to discharge and reduce VC1 to less than the first defined voltage (e.g., 0 V, in this embodiment) when VC2 drops to less than or equal to the minimum voltage required to operate the control circuit 20.
  • In other words, the power supply circuit according to the first embodiment does not usually end up in a state where VC2 is less than or equal to the minimum voltage required to operate the control circuit 20. However, the voltage VC2 may conceivably become less than the minimum voltage required to operate the control circuit 20. More specifically, the voltage VC2 eventually becomes less than the voltage required to operate the control circuit 20, for instance, if the control circuit continues to consume more energy than the input voltage from the energy harvester for a long time after VC2 is equal to or greater than the first defined voltage (after the semiconductor switch SW2 is turned off). If the control circuit 20 is not operating, the power supply circuit of the first embodiment does not operate to charge the storage element C3 with the energy from the alternating current power source.
  • Whereas, in the power supply circuit of this embodiment, which is provided with the reset circuit 28, the reset circuit 28 activates when VC2 drops to less than or equal to the minimum voltage required to operate the control circuit 20, and VC1 decreases to less than the first defined voltage. The control circuit 20 turns on the semiconductor switch SW3 when VC1 is less than the first defined voltage. Therefore, the storage element C3 starts charging again immediately in the power supply circuit according to this embodiment even if VC2 drops to less than or equal to the minimum voltage required to operate the control circuit 20 and the storage element C3 stops charging.
  • Various circuits with different physical configurations may be adopted as the reset circuit 28. For instance, the reset circuit 28 may be a combination of an NMOS4, a comparator U4, and resistors R17-R19 as illustrated in FIG. 6. In the reset circuit 28, a voltage divider circuit wherein the resistors R18 and R19 are in series outputs the same voltage as the reference voltage when VC2 matches a predetermined voltage that is less than or equal to the minimum voltage required to operate the control circuit 20.
  • Possible Modifications
  • A power supply circuit according to the above-mentioned embodiments may be modified in various ways. For example, the power supply circuit according to the first embodiment may be modified so that the semiconductor switch SW3 is provided between the ground circuit and the storage element C3 as illustrated in FIG. 7. The power supply circuit according to the second embodiment may be modified so that the semiconductor switch SW3 is provided at the ground of the storage element C3.
  • An output control circuit 29 may be added between the output terminal Out1 and the storage element C3 in the power supply circuit according to the first embodiment as illustrated in FIG. 8. The output control circuit 29 prohibits external output of VC3 when VC3 is less than or equal to a predetermined voltage (around 3 V). The output control circuit 29 may also be used to determine whether or not to output the voltage VC3 from the output terminals Out1, Out2 on the basis of a signal from the load when the load can be configured to output a signal that indicates whether or not power needs to be supplied. A power supply circuit according to the second embodiment may be similarly modified.
  • REFERENCE NUMERALS
    • 10 Buck converter
    • 20 Control Circuit
    • 21 First connection control circuit
    • 22 Driver circuit
    • 23 Second connection control circuit
    • 25 Fixed voltage circuit
    • 28 Reset Circuit
    • 29 Output control circuit

Claims (19)

1. A power supply circuit comprising:
a primary capacitor configured to temporarily store energy from an energy harvester;
a storage element comprising at least one of a capacitor and a battery, the storage element storing the energy for supplying to a load;
a buck converter configured to charge the storage element with the energy stored in the primary capacitor;
a secondary capacitor configured to connect to the primary capacitor to operate in a first state where voltage between both terminals of the primary capacitor is applied to both terminals of the secondary capacitor and to operate in a second state where the voltage between both of the terminals of the primary capacitor is not applied to both of the terminals of the secondary capacitor; and
a control circuit configured to operate with the secondary capacitor as a power source, wherein
the control circuit causes the secondary capacitor to operate in the first state without driving the buck converter in response to the voltage between both of the terminals of the primary capacitor being less than a first defined voltage, and causes the secondary capacitor to operate in the second state and drives the buck converter in response to the voltage between both of the terminals of the primary capacitor being greater than or equal to the first defined voltage to charge the storage element with the energy stored in the primary capacitor.
2. The power supply circuit according to claim 1, wherein the secondary capacitor is connected to the buck converter so that output from the buck converter charges the secondary capacitor; the power supply circuit further comprising:
the storage element further comprising: a first switch configured to enable or disable charging of the storage element with the output from the buck converter, the storage element connected to the buck converter via the first switch; and
a second switch configured to enable or disable a connection between a positive terminal of the secondary capacitor and a positive terminal of the primary capacitor; and
in response to the voltage between both of the terminals of the primary capacitor being less than the first defined voltage, the control circuit controls the second switch so that the secondary capacitor operates in the first state without driving the buck converter and controls the first switch so that the output from the buck converter does not charge the storage element; and in response to the voltage between both of the terminals of the primary capacitor being greater than or equal to the first defined voltage, the control circuit controls the second switch so that the secondary capacitor operates in the second state and controls the first switch so that the output from the buck converter charges the storage element.
3. The power supply circuit according to claim 1, further comprising: a reset circuit, the reset circuit discharging the primary capacitor in response to the voltage between both of the terminals of the secondary capacitor dropping to a defined voltage that is less than the voltage required to operate the control circuit to reduce the voltage between both of the terminals of the primary capacitor.
4. The power supply circuit according to claim 1, wherein the control circuit comprises at least one circuit that is supplied with energy from the primary capacitor in response to the voltage between both of the terminals of the primary capacitor being greater than or equal to the first defined voltage, and that is not supplied with energy from both of the terminals of the primary capacitor in response to the voltage between both of the terminals of the primary capacitor being less than the first defined voltage.
5. The power supply circuit according to claim 1, wherein the control circuit drives the buck converter in accordance with the voltage between both of the terminals of the primary capacitor to charge the storage element with the energy stored in the primary capacitor.
6. The power supply circuit according to claim 1, further comprising: a rectifier configured to convert an alternating current voltage entering from the energy harvester into direct-current voltage, and supplying the direct-current voltage to the primary capacitor.
7. The power supply circuit according to claim 1, further comprising: a third switch inserted between the storage element and the load and configured to enable or disable a supply of energy to the load; and
an output control circuit configured to control the third switch in response to an output voltage from the storage element being less than or equal to a predetermined voltage to stop the supply of energy to the load.
8. The power supply circuit according to claim 2, further comprising: a reset circuit, the reset circuit discharging the primary capacitor in response to the voltage between both of the terminals of the secondary capacitor dropping to a defined voltage that is less than the voltage required to operate the control circuit to reduce the voltage between both of the terminals of the primary capacitor.
9. The power supply circuit according to claim 2, wherein the control circuit comprises at least one circuit that is supplied with energy from the primary capacitor in response to the voltage between both of the terminals of the primary capacitor being greater than or equal to the first defined voltage, and that is not supplied with energy from both of the terminals of the primary capacitor in response to the voltage between both of the terminals of the primary capacitor being less than the first defined voltage.
10. The power supply circuit according to claim 2, wherein the control circuit drives the buck converter in accordance with the voltage between both of the terminals of the primary capacitor to charge the storage element with the energy stored in the primary capacitor.
11. The power supply circuit according to claim 2, further comprising: a rectifier configured to convert an alternating current voltage entering from the energy harvester into direct-current voltage, and supplying the direct-current voltage to the primary capacitor.
12. The power supply circuit according to claim 2, further comprising: a third switch inserted between the storage element and the load and configured to enable or disable a supply of energy to the load; and
an output control circuit configured to control the third switch in response to an output voltage from the storage element being less than or equal to a predetermined voltage to stop the supply of energy to the load.
13. The power supply circuit according to claim 3, wherein the control circuit comprises at least one circuit that is supplied with energy from the primary capacitor in response to the voltage between both of the terminals of the primary capacitor being greater than or equal to the first defined voltage, and that is not supplied with energy from both of the terminals of the primary capacitor in response to the voltage between both of the terminals of the primary capacitor being less than the first defined voltage.
14. The power supply circuit according to claim 3, wherein the control circuit drives the buck converter in accordance with the voltage between both of the terminals of the primary capacitor to charge the storage element with the energy stored in the primary capacitor.
15. The power supply circuit according to claim 3, further comprising: a rectifier configured to convert an alternating current voltage entering from the energy harvester into direct-current voltage, and supplying the direct-current voltage to the primary capacitor.
16. The power supply circuit according to claim 3, further comprising: a third switch inserted between the storage element and the load and configured to enable or disable a supply of energy to the load; and
an output control circuit configured to control the third switch in response to an output voltage from the storage element being less than or equal to a predetermined voltage to stop the supply of energy to the load.
17. The power supply circuit according to claim 4, wherein the control circuit drives the buck converter in accordance with the voltage between both of the terminals of the primary capacitor to charge the storage element with the energy stored in the primary capacitor.
18. The power supply circuit according to claim 4, further comprising: a rectifier configured to convert an alternating current voltage entering from the energy harvester into direct-current voltage, and supplying the direct-current voltage to the primary capacitor.
19. The power supply circuit according to claim 4, further comprising: a third switch inserted between the storage element and the load and configured to enable or disable a supply of energy to the load; and
an output control circuit configured to control the third switch in response to an output voltage from the storage element being less than or equal to a predetermined voltage to stop the supply of energy to the load.
US16/331,186 2016-10-18 2017-09-25 Power supply circuit Active US10488881B1 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
JP2016204683A JP6274289B1 (en) 2016-10-18 2016-10-18 Power circuit
JP2016-204683 2016-10-18
PCT/JP2017/034428 WO2018074144A1 (en) 2016-10-18 2017-09-25 Power supply circuit

Publications (2)

Publication Number Publication Date
US20190339728A1 true US20190339728A1 (en) 2019-11-07
US10488881B1 US10488881B1 (en) 2019-11-26

Family

ID=61158345

Family Applications (1)

Application Number Title Priority Date Filing Date
US16/331,186 Active US10488881B1 (en) 2016-10-18 2017-09-25 Power supply circuit

Country Status (5)

Country Link
US (1) US10488881B1 (en)
EP (1) EP3531544A4 (en)
JP (1) JP6274289B1 (en)
CN (1) CN109716639B (en)
WO (1) WO2018074144A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN113037091A (en) * 2019-12-24 2021-06-25 本田技研工业株式会社 Voltage converter
US20210384832A1 (en) * 2020-06-05 2021-12-09 Shanghai Bright Power Semiconductor Co., Ltd. Switch-mode power supply (smps) controller, smps system and power supply method for smps system

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10476367B2 (en) * 2018-03-23 2019-11-12 National Research Council Of Canada Voltage and current triggered switch, and step-down DC-DC converters containing such a switch
GB2584646B (en) * 2019-06-06 2024-07-03 Loong Yee Ind Corp Ltd Single live-wire bi-directional power fetching and dimmer control system

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2001298945A (en) * 2000-04-17 2001-10-26 Taiyo Yuden Co Ltd Driving method for power circuit, power circuit, and electronic part for power supply
US7795761B2 (en) * 2008-12-19 2010-09-14 Active-Semi, Inc. Power converters with switched capacitor buck/boost
US8390261B2 (en) * 2010-05-21 2013-03-05 Infineon Technologies Austria Ag Maximum power point tracker bypass
JP5310662B2 (en) * 2010-07-02 2013-10-09 オムロン株式会社 Voltage conversion circuit and electronic device
JP5609627B2 (en) * 2010-12-24 2014-10-22 株式会社デンソーウェーブ Motor control system
JP2014007818A (en) * 2012-06-22 2014-01-16 Konica Minolta Inc Power supply device and image forming apparatus having the same
JP6002497B2 (en) * 2012-08-01 2016-10-05 鳥取コスモサイエンス株式会社 Power circuit
WO2014091088A1 (en) * 2012-12-11 2014-06-19 Commissariat A L'energie Atomique Et Aux Energies Alternatives Circuit for comparison of a voltage with a threshold and conversion of electrical energy
US9559605B2 (en) * 2014-03-05 2017-01-31 Ricoh Co., Ltd. System for ambient energy harvesting
DE102015224476A1 (en) * 2015-12-07 2017-06-08 Dialog Semiconductor (Uk) Limited Multi-level down-to-up converter with high efficiency
US20180041120A1 (en) * 2016-08-03 2018-02-08 Schneider Electric It Corporation High step down dc/dc converter
US20190181755A1 (en) * 2017-12-07 2019-06-13 Yaskawa America, Inc. Inductorless dc to dc converters

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN113037091A (en) * 2019-12-24 2021-06-25 本田技研工业株式会社 Voltage converter
US11226644B2 (en) * 2019-12-24 2022-01-18 Honda Motor Co., Ltd. Voltage converting device
US20210384832A1 (en) * 2020-06-05 2021-12-09 Shanghai Bright Power Semiconductor Co., Ltd. Switch-mode power supply (smps) controller, smps system and power supply method for smps system
US11909300B2 (en) * 2020-06-05 2024-02-20 Shanghai Bright Power Semiconductor Co., Ltd. Switch-mode power supply (SMPS) controller, SMPS system and power supply method for SMPS system

Also Published As

Publication number Publication date
JP2018068013A (en) 2018-04-26
US10488881B1 (en) 2019-11-26
EP3531544A4 (en) 2019-12-25
WO2018074144A1 (en) 2018-04-26
EP3531544A1 (en) 2019-08-28
CN109716639B (en) 2020-11-27
CN109716639A (en) 2019-05-03
JP6274289B1 (en) 2018-02-07

Similar Documents

Publication Publication Date Title
US7649343B2 (en) Charge control circuit, charging device, and connection checking method
US9906059B2 (en) Charge and discharge management system and movable power source using the same
US7274577B2 (en) Electronic instrument having booster circuit
US10488881B1 (en) Power supply circuit
US9680323B2 (en) Single inductor DC-DC converter with regulated output and energy harvesting system
JP2008199804A (en) Power supply circuit which supplies power to charge control circuit, charging apparatus equipped with the power supply circuit, and method of supplying power to charge control circuit
JP5912513B2 (en) Charging circuit and electronic device using the same
US9479054B2 (en) Buck converter with reverse current detection and pseudo ripple generation
US20140184154A1 (en) Electronic component, power receiving device, and power feeding system
US9608521B2 (en) DC/DC converter activation stability control
US8928294B2 (en) Step-up switching power supply
US20130271092A1 (en) Ultra-Capacitor Based Energy Storage for Appliances
JP5912514B2 (en) Electronics
JP6053280B2 (en) Charging circuit and electronic device using the same
KR101319284B1 (en) Dc-dc converter and power supply device
US8384356B2 (en) Self contained power source
US20140183965A1 (en) Electronic component, power feeding device, and power feeding system
KR20170084407A (en) Battery charging system
US20110254515A1 (en) Charge control device
KR20220028119A (en) Power storage devices, control devices, and power storage systems
US11011979B2 (en) Booster circuit
US20090243576A1 (en) Electronic device, detection circuit and voltage control method
US10879886B1 (en) Switch circuit suppressing damage to the switch circuit
JP5191850B2 (en) Charger
JP4690213B2 (en) DC / DC converter

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: OMRON CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NABETO, MISATO;MATSUURA, KEIKI;KIMURA, YUI;SIGNING DATES FROM 20190311 TO 20190319;REEL/FRAME:048695/0586

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4