US20190058462A1 - Error elimination amplifier and moter control circuit using the same - Google Patents
Error elimination amplifier and moter control circuit using the same Download PDFInfo
- Publication number
- US20190058462A1 US20190058462A1 US15/867,885 US201815867885A US2019058462A1 US 20190058462 A1 US20190058462 A1 US 20190058462A1 US 201815867885 A US201815867885 A US 201815867885A US 2019058462 A1 US2019058462 A1 US 2019058462A1
- Authority
- US
- United States
- Prior art keywords
- switch
- circuit
- electrically connected
- input end
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02P—CONTROL OR REGULATION OF ELECTRIC MOTORS, ELECTRIC GENERATORS OR DYNAMO-ELECTRIC CONVERTERS; CONTROLLING TRANSFORMERS, REACTORS OR CHOKE COILS
- H02P6/00—Arrangements for controlling synchronous motors or other dynamo-electric motors using electronic commutation dependent on the rotor position; Electronic commutators therefor
- H02P6/14—Electronic commutators
- H02P6/16—Circuit arrangements for detecting position
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/003—Changing the DC level
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R33/00—Arrangements or instruments for measuring magnetic variables
- G01R33/02—Measuring direction or magnitude of magnetic fields or magnetic flux
- G01R33/06—Measuring direction or magnitude of magnetic fields or magnetic flux using galvano-magnetic devices
- G01R33/07—Hall effect devices
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R33/00—Arrangements or instruments for measuring magnetic variables
- G01R33/02—Measuring direction or magnitude of magnetic fields or magnetic flux
- G01R33/06—Measuring direction or magnitude of magnetic fields or magnetic flux using galvano-magnetic devices
- G01R33/07—Hall effect devices
- G01R33/072—Constructional adaptation of the sensor to specific applications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02P—CONTROL OR REGULATION OF ELECTRIC MOTORS, ELECTRIC GENERATORS OR DYNAMO-ELECTRIC CONVERTERS; CONTROLLING TRANSFORMERS, REACTORS OR CHOKE COILS
- H02P29/00—Arrangements for regulating or controlling electric motors, appropriate for both AC and DC motors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/22—Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral
- H03K5/24—Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral the characteristic being amplitude
Definitions
- the present disclosure relates to an error elimination amplifier and a motor control circuit; in particular, to an error elimination amplifier having a calibration circuit and a motor control circuit using the same.
- Hall sensors are usually used for detecting the phases of rotators.
- the magnitude of a magnetic field variation detected by an external Hall sensor is mini volts.
- the external Hall sensor has better precision than a Hall sensor built in a control chip has.
- the magnitude of a magnetic field variation detected by a built-in Hall sensor is micron volts.
- the magnetic field e.g. 1 Gauss
- the voltage e.g. several micron volts
- a predetermined threshold is set as a base voltage for determining signals.
- a Hall sensing signal (or the amplifier) often has an offset, and thus after being amplified by an error elimination amplifier, a waveform distortion will occur to the amplified Hall sensing signal. Therefore, it needs an amplifier with error elimination function and even an extra calibration circuit to make the offset of the amplifier becomes zero.
- the present disclosure provides an error elimination amplifier.
- the error elimination amplifier includes an amplification circuit, a switching circuit, a comparison circuit, an output comparator and a calibration circuit.
- the amplification circuit includes a first signal input end, a second signal input end and a signal output end. The first signal input end and the second signal input end respectively receive at least one Hall sensing signal.
- the switching circuit is electrically connected to the signal output end of the amplification circuit.
- the comparison circuit includes a first comparator and a second comparator. The first comparator has a first input end, a second input end and an output end, and the first input end of the first comparator is electrically connected to the signal output end of the amplification circuit.
- the second comparator has a first input end, a second input end and an output end, and the first input end of the second comparator is electrically connected to the signal output end of the amplification circuit.
- the output comparator has a first input end, a second input end and an output end. The first input end of the output comparator is electrically connected to the signal output end of the amplification circuit, and the second input end of the output comparator is coupled to a reference voltage.
- the calibration circuit is electrically connected to the amplification circuit. An offset of the Hall sensing signal is eliminated through the amplification circuit, the switching circuit and the calibration circuit. The calibration circuit adjusts a base voltage of the Hall sensing signal based on a predetermined calibration unit to eliminate the offset of the Hall sensing signal.
- the present disclosure also provides a motor control circuit.
- the motor control circuit includes a processing circuit, a speed signal generation circuit, a Hall sensor and an error elimination amplifier.
- the speed signal generation circuit is electrically connected to the processing circuit.
- the Hall sensor is electrically connected to the processing circuit, and the Hall sensor detects a variation of an external magnetic field to generate a Hall sensing signal.
- the error elimination amplifier includes an amplification circuit, a switching circuit, a comparison circuit, an output comparator and a calibration circuit.
- the amplification circuit includes a first signal input end, a second signal input end and a signal output end. The first signal input end and the second signal input end respectively receive the Hall sensing signal.
- the switching circuit is electrically connected to the signal output end of the amplification circuit.
- the comparison circuit includes a first comparator and a second comparator.
- the first comparator has a first input end, a second input end and an output end, and the first input end of the first comparator is electrically connected to the signal output end of the amplification circuit.
- the second comparator has a first input end, a second input end and an output end, and the first input end of the second comparator is electrically connected to the signal output end of the amplification circuit.
- the output comparator has a first input end, a second input end and an output end. The first input end of the output comparator is electrically connected to the signal output end of the amplification circuit, and the second input end of the output comparator is coupled to a reference voltage.
- the calibration circuit is electrically connected to the amplification circuit. An offset of the Hall sensing signal is eliminated through the amplification circuit, the switching circuit and the calibration circuit. The calibration circuit adjusts a base voltage of the Hall sensing signal based on a predetermined calibration unit to eliminate the offset of the Hall sensing
- an offset of the Hall sensor (or the amplifier) is eliminated by an amplification circuit. Specifically, the offset of the Hall sensor amplifier is gradually eliminated by an extra calibration circuit and then becomes zero. As a result, the Hall sensing signal will have no distortion, because the offset of the Hall sensor has been entirely eliminated.
- FIG. 1 shows a schematic diagram of an error elimination amplifier according to one embodiment of the present disclosure
- FIG. 2 shows another schematic diagram of an error elimination amplifier according to one embodiment of the present disclosure
- FIG. 3 shows a schematic diagram of part of an error elimination amplifier according to one embodiment of the present disclosure
- FIG. 4 shows a schematic diagram of clock signals used by an error elimination amplifier according to one embodiment of the present disclosure
- FIG. 5 is a schematic diagram showing how to eliminate an offset of an error elimination amplifier according to one embodiment of the present disclosure.
- FIG. 6 shows a schematic diagram of part of a gain circuit of a first amplifier in an error elimination amplifier according to one embodiment of the present disclosure.
- FIG. 1 shows a schematic diagram of an error elimination amplifier according to one embodiment of the present disclosure
- FIG. 2 shows another schematic diagram of an error elimination amplifier according to one embodiment of the present disclosure.
- the error elimination amplifier 1 includes an amplification circuit 11 , a switching circuit 12 , a calibration circuit 13 , a comparison circuit 17 and an output comparator CP 1 .
- the amplification circuit 11 includes a first signal input end Vin 1 , a second signal input end Vin 2 and a signal output end (not shown).
- the signal output end of the amplification circuit 11 is electrically connected to the switching circuit 12 and the comparison circuit 17 .
- the comparison circuit 17 is electrically connected to the calibration circuit 13 .
- the calibration circuit 13 is electrically connected to the amplification circuit 11 .
- the calibration circuit 13 calibrates the amplification circuit 11 according to a comparison result generated by the comparison circuit 17 .
- the switching circuit 12 is electrically connected to the output comparator CP 1 .
- a comparison result between the calibrated Hall sensing signal and reference is outputted from the output end OP of the output comparator CP 1 .
- the comparison circuit 17 includes a first comparator 171 and a second comparator 172 .
- the first comparator 171 and the second comparator 172 respectively have a first input end, a second input end and an output end (not shown).
- the first input end of the first comparator 171 and the first input end of the second comparator 172 are electrically connected to the signal output end of the amplification circuit 11 .
- the second input end of the first comparator 171 is coupled to an upper-limit voltage Vup, and the second input end of the second comparator 172 is coupled to a lower-limit voltage Vlow.
- the error elimination amplifier 1 further includes a Hall sensor 15 , and the Hall sensor 15 is configured to detect a variation of an external magnetic field.
- the error elimination amplifier 1 is configured in an integrated circuit chip (IC chip). Thus, the signal magnitude of the magnetic field detected by the Hall sensor 15 is micron volts. Then, the magnitude of the Hall sensing signal turns to be mini volts after being amplified by the amplification circuit 11 .
- FIG. 3 a schematic diagram of part of an error elimination amplifier according to one embodiment of the present disclosure is shown.
- the switching circuit 12 includes a first switch SW 1 , a second switch SW 2 , a third switch SW 3 , a fourth switch SW 4 , a first capacitor C 1 and a second capacitor C 2 .
- the first end of the first switch SW 1 is electrically connected to the first end of the third switch SW 3 .
- the second end of the first switch SW 2 is electrically connected to the first end of the first capacitor C 1 and the first end of the first switch SW 2 .
- the second end of the third switch SW 3 is electrically connected to the first end of the second capacitor C 2 and the first end of the fourth switch SW 4 .
- the second end of the first capacitor C 1 and the second end of the second capacitor C 2 are both grounded.
- the second end of the second switch SW 2 is electrically connected to the second end of the fourth switch SW 4 and the first input end of the output comparator CP 1 .
- the second input end of the output comparator CP 1 is coupled to a reference voltage Vref.
- the amplification circuit 11 includes an amplifier 112 , a fifth switch SW 5 , a sixth switch SW 6 , a seventh switch SW 7 and an eighth switch SW 8 .
- the amplifier 112 is electrically connected to the first signal input end Vin 1 through a fifth switch SW 5 and a sixth switch SW 6 , and the amplifier 112 is electrically connected to the second signal input end Vin 2 through a seventh switch SW 7 and an eighth switch SW 8 .
- FIG. 4 a schematic diagram of clock signals used by an error elimination amplifier according to one embodiment of the present disclosure is shown.
- the fifth switch SW 5 and the eighth switch SW 8 of the amplification circuit 11 are turned on according to the first clock signal CK- 1 , and a first signal S 1 is provided to the first switch SW 1 .
- the sixth switch SW 6 and the seventh switch SW 7 of the amplification circuit 11 are turned on according to the second clock signal CK- 2 , and a second signal S 2 is provided to the third switch SW 3 .
- the first signal S 1 and the second signal S 2 include amplified hall-sensor-signals and an offset of the amplifier, and the phase of the offset of the first signal S 1 is opposite to the phase of the offset of the second signal S 2 .
- the first signal S 1 is temporarily stored in the first capacitor C 1
- the second signal S 2 is temporarily stored in the second capacitor C 2 .
- the second switch SW 2 and the fourth switch SW 4 are turned off.
- the error elimination amplifier 1 works according to the third clock signal CK- 3 .
- the second switch SW 2 and the fourth switch SW 4 are turned on, and the first switch SW 1 and the third switch SW 3 are turned off.
- the first signal S 1 and the second signal S 2 are simultaneously transmitted to the first input end of the output comparator CP 1 to be compared with a reference voltage Vref.
- the offset of the amplifier of the first signal S 1 and the offset of the amplifier of the second signal S 2 have phases reversed to each other, and thus their offsets are mutually cancelled when the first signal S 1 and the second signal S 2 are simultaneously transmitted to the output comparator CP 1 .
- a Hall sensing signal having no offset can be obtained, and then a comparison result is outputted from the output end OP 1 of the output comparator CP 1 .
- the voltage of the first capacitor C 1 and the voltage of the second capacitor C 2 include the Hall sensing signals and the offset of the amplifier 112 .
- the voltage contributed by the offset of the amplifier 112 is reversed, but the voltage contributed by the Hall sensing signals is not reversed.
- the Hall sensing signals remain and the offset of the amplifier 112 can be removed.
- the offset of amplifier is not too large
- the amplified Hall signal without offset can be obtained by the above process.
- the offset of amplifier is too large, the amplified waveform distortion will still exist because there is an too large offset of the amplifier 112 and the total signal including the amplified Hall sensing signal and the amplified offset of the amplifier 112 approaches an upper operating limit voltage (e.g.
- the offset may occupy all headroom of the operating voltage.
- no amplified Hall sensing signal can be obtained at first input end of the output comparator CP 1 .
- the offset of the amplifier can be predicted and then most of them will be compensated to avoid the voltages of the amplidied hall signal of the first capacitor C 1 and the second capacitor C 2 being canceled.
- FIG. 5 is a schematic diagram showing how to eliminate an offset of an error elimination amplifier when offset of amplifier is too large according to one embodiment of the present disclosure.
- the amplification circuit 11 is electrically connected to the comparison circuit 17 . Specifically, the amplification circuit 11 is electrically connected to the first input end (not shown) of the first comparator 171 and the first input end (not shown) of the second comparator 172 . According to this circuit configuration, the offset of the amplifier 112 signal is compared respectively with the upper-limit voltage Vup and the lower-limit voltage Vlow. After that, the comparison circuit 17 generates and transmits a comparison result to the calibration circuit 13 .
- the calibration circuit 13 adjusts the system offset of the error elimination amplifier (i.e. the offset of the amplification circuit 11 and the Hall sensor 15 ) by adjusting the base voltage Voffset of the amplifier 112 .
- the base voltage Voffset of the error elimination amplifier is gradually lowered to around half of the DC voltage VDD.
- the adjustment is finished after the base voltage Voffset of the error elimination amplifier is lowered to a voltage within a predetermined voltage range R.
- the calibration circuit 13 lowers the base voltage Voffset of the error elimination amplifier by a predetermined calibration unit per time.
- the base voltage Voffset of the error elimination amplifier can be adjusted to be any voltage from 0 to the DC voltage VDD.
- the predetermined voltage range R is twice the predetermined calibration unit and is around half of the DC voltage VDD.
- the predetermined calibration unit and the predetermined voltage range R can be freely designed depending on needs.
- the predetermined voltage range R can also be N times of the predetermined calibration unit, wherein “N” is an integer larger than zero.
- FIG. 6 a schematic diagram of part of a gain circuit of a first amplifier in an error elimination amplifier according to one embodiment of the present disclosure is shown. It should be noted that, the gain circuit in this embodiment can be used in the second amplifier or other relevant amplification circuits.
- the gain circuit 1111 includes a first current-mirror device CM 1 , a second current-mirror device CM 2 , a first error elimination switch AP 1 - 1 , a second error elimination switch AP 1 - 2 , a third error elimination switch AP 1 - 3 , a fourth error elimination switch AP 1 - 4 , a fifth error elimination switch AP 2 - 1 , a sixth error elimination switch AP 2 - 2 , a seventh error elimination switch AP 2 - 3 , an eighth error elimination switch AP 2 - 4 , and a current source Isource.
- the first end of the first current-mirror device CM 1 and the first end of the second current-mirror device CM 2 are coupled to the DC voltage VDD.
- the second end of the first current-mirror device CM 1 is electrically connected to the second end of the second current-mirror device CM 2 and the third end of the first current-mirror device CM 1 .
- the third end of the first current-mirror device CM 1 is electrically connected to the first end of the first error elimination switch AP 1 - 1 , the first end of the second error elimination switch AP 1 - 2 , the first end of the third error elimination switch AP 1 - 3 and the first end of the fourth error elimination switch AP 1 - 4 .
- the second end of the first error elimination switch AP 1 - 1 , the second end of the second error elimination switch AP 1 - 2 , the second end of the third error elimination switch AP 1 - 3 and the second end of the fourth error elimination switch AP 1 - 4 are electrically connected to the first end of the current source Isource. In addition, the second end of the current source Isource is grounded.
- the third end of the second current-mirror device CM 2 is electrically connected to the first end of the fifth error elimination switch AP 2 - 1 , the first end of the sixth error elimination switch AP 2 - 2 , the first end of the seventh error elimination switch AP 2 - 3 , and the first end of the eighth error elimination switch AP 2 - 4 .
- the second end of the fifth error elimination switch AP 2 - 1 , the second end of the sixth error elimination switch AP 2 - 2 , the second end of the seventh error elimination switch AP 2 - 3 , and the second end of the eighth error elimination switch AP 2 - 4 are electrically connected to the first end of the current source Isource.
- the first error elimination switch AP 1 - 1 , the second error elimination switch AP 1 - 2 , the third error elimination switch AP 1 - 3 , the fourth error elimination switch AP 1 - 4 , the fifth error elimination switch AP 2 - 1 , the sixth error elimination switch AP 2 - 2 , the seventh error elimination switch AP 2 - 3 , and the eighth error elimination switch AP 2 - 4 work independently.
- the currents flowing through the first error elimination switch AP 1 - 1 , the second error elimination switch AP 1 - 2 , the third error elimination switch AP 1 - 3 , the fourth error elimination switch AP 1 - 4 have the superposition property
- the currents flowing through the fifth error elimination switch AP 2 - 1 , the sixth error elimination switch AP 2 - 2 , the seventh error elimination switch AP 2 - 3 , and the eighth error elimination switch AP 2 - 4 also have the superposition property.
- the switches are MOS devices, when more switches turn on, more transconductance (gm) will be resulted, and then the offset of the amplifier will vary.
- the operation of all error elimination switches helps to adjust the error of the first amplifier 111 , which helps to eliminate the offset of the error elimination amplifier.
- the error elimination amplifier 1 provided by the above embodiment is used in the motor control circuit (not shown), such that the motor control circuit can control the rotation speed of a motor according to a variation of the external magnetic field. Details relevant to the error elimination amplifier 1 have been illustrated in the above description, and thus they are not repeated herein.
- the motor control circuit includes a processing circuit, a control signal processing circuit, a driving circuit, a speed signal generation circuit and a Hall sensor.
- the processing circuit is electrically connected to the control signal processing circuit, the driving circuit, the speed signal generation circuit and the Hall sensor.
- the error elimination amplifier 1 is electrically connected to the Hall sensor.
- the error elimination amplifier 1 receives a Hall sensing signal from the Hall sensor for eliminating the offset of the Hall sensing signal. Then, the Hall sensing signal having no offset is transmitted to the processing circuit.
- the processing circuit controls the speed signal generation circuit to generate a speed signal to a motor system according to the Hall sensing signal having no offset.
- an offset of the amplifier 112 is eliminated by an amplification circuit. Specifically, the system offset of the error elimination amplifier is gradually eliminated by a calibration circuit and then becomes zero. As a result, the Hall sensing signal will have no distortion, because the offset of the amplifier 112 has been entirely eliminated.
Abstract
Description
- The present disclosure relates to an error elimination amplifier and a motor control circuit; in particular, to an error elimination amplifier having a calibration circuit and a motor control circuit using the same.
- In a motor control circuit, Hall sensors are usually used for detecting the phases of rotators. The magnitude of a magnetic field variation detected by an external Hall sensor is mini volts. Thus, the external Hall sensor has better precision than a Hall sensor built in a control chip has. Considering the chip structure, the magnitude of a magnetic field variation detected by a built-in Hall sensor is micron volts. Generally, according to the conversion rate of the built-in Hall sensor (magnetic-field to voltage), the magnetic field (e.g. 1 Gauss) can be converted to the voltage (e.g. several micron volts), and a predetermined threshold is set as a base voltage for determining signals. However, a Hall sensing signal (or the amplifier) often has an offset, and thus after being amplified by an error elimination amplifier, a waveform distortion will occur to the amplified Hall sensing signal. Therefore, it needs an amplifier with error elimination function and even an extra calibration circuit to make the offset of the amplifier becomes zero.
- Accordingly, it will be necessary to have an error elimination amplifier that can calibrate the above mentioned waveform distortion and a motor control circuit using the same.
- The present disclosure provides an error elimination amplifier. The error elimination amplifier includes an amplification circuit, a switching circuit, a comparison circuit, an output comparator and a calibration circuit. The amplification circuit includes a first signal input end, a second signal input end and a signal output end. The first signal input end and the second signal input end respectively receive at least one Hall sensing signal. The switching circuit is electrically connected to the signal output end of the amplification circuit. The comparison circuit includes a first comparator and a second comparator. The first comparator has a first input end, a second input end and an output end, and the first input end of the first comparator is electrically connected to the signal output end of the amplification circuit. The second comparator has a first input end, a second input end and an output end, and the first input end of the second comparator is electrically connected to the signal output end of the amplification circuit. The output comparator has a first input end, a second input end and an output end. The first input end of the output comparator is electrically connected to the signal output end of the amplification circuit, and the second input end of the output comparator is coupled to a reference voltage. The calibration circuit is electrically connected to the amplification circuit. An offset of the Hall sensing signal is eliminated through the amplification circuit, the switching circuit and the calibration circuit. The calibration circuit adjusts a base voltage of the Hall sensing signal based on a predetermined calibration unit to eliminate the offset of the Hall sensing signal.
- The present disclosure also provides a motor control circuit. The motor control circuit includes a processing circuit, a speed signal generation circuit, a Hall sensor and an error elimination amplifier. The speed signal generation circuit is electrically connected to the processing circuit. The Hall sensor is electrically connected to the processing circuit, and the Hall sensor detects a variation of an external magnetic field to generate a Hall sensing signal. The error elimination amplifier includes an amplification circuit, a switching circuit, a comparison circuit, an output comparator and a calibration circuit. The amplification circuit includes a first signal input end, a second signal input end and a signal output end. The first signal input end and the second signal input end respectively receive the Hall sensing signal. The switching circuit is electrically connected to the signal output end of the amplification circuit. The comparison circuit includes a first comparator and a second comparator. The first comparator has a first input end, a second input end and an output end, and the first input end of the first comparator is electrically connected to the signal output end of the amplification circuit. The second comparator has a first input end, a second input end and an output end, and the first input end of the second comparator is electrically connected to the signal output end of the amplification circuit. The output comparator has a first input end, a second input end and an output end. The first input end of the output comparator is electrically connected to the signal output end of the amplification circuit, and the second input end of the output comparator is coupled to a reference voltage. The calibration circuit is electrically connected to the amplification circuit. An offset of the Hall sensing signal is eliminated through the amplification circuit, the switching circuit and the calibration circuit. The calibration circuit adjusts a base voltage of the Hall sensing signal based on a predetermined calibration unit to eliminate the offset of the Hall sensing signal.
- To sum up, in the error elimination amplifier and the motor control circuit provided by the present disclosure, an offset of the Hall sensor (or the amplifier) is eliminated by an amplification circuit. Specifically, the offset of the Hall sensor amplifier is gradually eliminated by an extra calibration circuit and then becomes zero. As a result, the Hall sensing signal will have no distortion, because the offset of the Hall sensor has been entirely eliminated.
- For further understanding of the present disclosure, reference is made to the following detailed description illustrating the embodiments of the present disclosure. The description is only for illustrating the present disclosure, not for limiting the scope of the claim.
- Embodiments are illustrated by way of example and not by way of limitation in the figures of the accompanying drawings, in which like references indicate similar elements and in which:
-
FIG. 1 shows a schematic diagram of an error elimination amplifier according to one embodiment of the present disclosure; -
FIG. 2 shows another schematic diagram of an error elimination amplifier according to one embodiment of the present disclosure; -
FIG. 3 shows a schematic diagram of part of an error elimination amplifier according to one embodiment of the present disclosure; -
FIG. 4 shows a schematic diagram of clock signals used by an error elimination amplifier according to one embodiment of the present disclosure; -
FIG. 5 is a schematic diagram showing how to eliminate an offset of an error elimination amplifier according to one embodiment of the present disclosure; and -
FIG. 6 shows a schematic diagram of part of a gain circuit of a first amplifier in an error elimination amplifier according to one embodiment of the present disclosure. - The aforementioned illustrations and following detailed descriptions are exemplary for the purpose of further explaining the scope of the present disclosure. Other objectives and advantages related to the present disclosure will be illustrated in the subsequent descriptions and appended drawings. In these drawings, like references indicate similar elements.
- It will be understood that, although the terms first, second, third, and the like, may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only to distinguish one element from another element, and the first element discussed below could be termed a second element without departing from the teachings of the instant disclosure. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
- There are several embodiments described as follows for illustrating but not for restricting the error elimination amplifier and the motor control circuit provided by the present disclosure.
-
FIG. 1 shows a schematic diagram of an error elimination amplifier according to one embodiment of the present disclosure, andFIG. 2 shows another schematic diagram of an error elimination amplifier according to one embodiment of the present disclosure. - In this embodiment, the
error elimination amplifier 1 includes anamplification circuit 11, a switchingcircuit 12, acalibration circuit 13, acomparison circuit 17 and an output comparator CP1. - The
amplification circuit 11 includes a first signal input end Vin1, a second signal input end Vin2 and a signal output end (not shown). The signal output end of theamplification circuit 11 is electrically connected to the switchingcircuit 12 and thecomparison circuit 17. Thecomparison circuit 17 is electrically connected to thecalibration circuit 13. Thecalibration circuit 13 is electrically connected to theamplification circuit 11. Thecalibration circuit 13 calibrates theamplification circuit 11 according to a comparison result generated by thecomparison circuit 17. The switchingcircuit 12 is electrically connected to the output comparator CP1. A comparison result between the calibrated Hall sensing signal and reference is outputted from the output end OP of the output comparator CP1. - The
comparison circuit 17 includes afirst comparator 171 and asecond comparator 172. Thefirst comparator 171 and thesecond comparator 172 respectively have a first input end, a second input end and an output end (not shown). The first input end of thefirst comparator 171 and the first input end of thesecond comparator 172 are electrically connected to the signal output end of theamplification circuit 11. The second input end of thefirst comparator 171 is coupled to an upper-limit voltage Vup, and the second input end of thesecond comparator 172 is coupled to a lower-limit voltage Vlow. - In addition, the
error elimination amplifier 1 further includes aHall sensor 15, and theHall sensor 15 is configured to detect a variation of an external magnetic field. - The
error elimination amplifier 1 is configured in an integrated circuit chip (IC chip). Thus, the signal magnitude of the magnetic field detected by theHall sensor 15 is micron volts. Then, the magnitude of the Hall sensing signal turns to be mini volts after being amplified by theamplification circuit 11. - Referring to
FIG. 3 , a schematic diagram of part of an error elimination amplifier according to one embodiment of the present disclosure is shown. - In this embodiment, the switching
circuit 12 includes a first switch SW1, a second switch SW2, a third switch SW3, a fourth switch SW4, a first capacitor C1 and a second capacitor C2. The first end of the first switch SW1 is electrically connected to the first end of the third switch SW3. The second end of the first switch SW2 is electrically connected to the first end of the first capacitor C1 and the first end of the first switch SW2. The second end of the third switch SW3 is electrically connected to the first end of the second capacitor C2 and the first end of the fourth switch SW4. The second end of the first capacitor C1 and the second end of the second capacitor C2 are both grounded. The second end of the second switch SW2 is electrically connected to the second end of the fourth switch SW4 and the first input end of the output comparator CP1. The second input end of the output comparator CP1 is coupled to a reference voltage Vref. - The
amplification circuit 11 includes anamplifier 112, a fifth switch SW5, a sixth switch SW6, a seventh switch SW7 and an eighth switch SW8. - In the
amplification circuit 11, theamplifier 112 is electrically connected to the first signal input end Vin1 through a fifth switch SW5 and a sixth switch SW6, and theamplifier 112 is electrically connected to the second signal input end Vin2 through a seventh switch SW7 and an eighth switch SW8. - Referring to
FIG. 4 , a schematic diagram of clock signals used by an error elimination amplifier according to one embodiment of the present disclosure is shown. - In this embodiment, the fifth switch SW5 and the eighth switch SW8 of the
amplification circuit 11 are turned on according to the first clock signal CK-1, and a first signal S1 is provided to the first switch SW1. - Then, the sixth switch SW6 and the seventh switch SW7 of the
amplification circuit 11 are turned on according to the second clock signal CK-2, and a second signal S2 is provided to the third switch SW3. It should be noted that, the first signal S1 and the second signal S2 include amplified hall-sensor-signals and an offset of the amplifier, and the phase of the offset of the first signal S1 is opposite to the phase of the offset of the second signal S2. - The first signal S1 is temporarily stored in the first capacitor C1, and the second signal S2 is temporarily stored in the second capacitor C2. At this time, the second switch SW2 and the fourth switch SW4 are turned off.
- After that, the
error elimination amplifier 1 works according to the third clock signal CK-3. When theerror elimination amplifier 1 works according to the third clock signal CK-3, the second switch SW2 and the fourth switch SW4 are turned on, and the first switch SW1 and the third switch SW3 are turned off. The first signal S1 and the second signal S2 are simultaneously transmitted to the first input end of the output comparator CP1 to be compared with a reference voltage Vref. - The offset of the amplifier of the first signal S1 and the offset of the amplifier of the second signal S2 have phases reversed to each other, and thus their offsets are mutually cancelled when the first signal S1 and the second signal S2 are simultaneously transmitted to the output comparator CP1. As a result, a Hall sensing signal having no offset can be obtained, and then a comparison result is outputted from the output end OP1 of the output comparator CP1.
- In other words, the voltage of the first capacitor C1 and the voltage of the second capacitor C2 include the Hall sensing signals and the offset of the
amplifier 112. The voltage contributed by the offset of theamplifier 112 is reversed, but the voltage contributed by the Hall sensing signals is not reversed. Thus, the Hall sensing signals remain and the offset of theamplifier 112 can be removed. In a general condition, wherein the offset of amplifier is not too large, the amplified Hall signal without offset can be obtained by the above process. However, when the offset of amplifier is too large, the amplified waveform distortion will still exist because there is an too large offset of theamplifier 112 and the total signal including the amplified Hall sensing signal and the amplified offset of theamplifier 112 approaches an upper operating limit voltage (e.g. the DC voltage VDD) or a lower operating limit voltage (e.g. the grounding voltage GND). That is, the offset may occupy all headroom of the operating voltage. In this case, no amplified Hall sensing signal can be obtained at first input end of the output comparator CP1. - Therefore, in the error elimination amplifier provided by this embodiment, the offset of the amplifier can be predicted and then most of them will be compensated to avoid the voltages of the amplidied hall signal of the first capacitor C1 and the second capacitor C2 being canceled.
-
FIG. 5 is a schematic diagram showing how to eliminate an offset of an error elimination amplifier when offset of amplifier is too large according to one embodiment of the present disclosure. - The
amplification circuit 11 is electrically connected to thecomparison circuit 17. Specifically, theamplification circuit 11 is electrically connected to the first input end (not shown) of thefirst comparator 171 and the first input end (not shown) of thesecond comparator 172. According to this circuit configuration, the offset of theamplifier 112 signal is compared respectively with the upper-limit voltage Vup and the lower-limit voltage Vlow. After that, thecomparison circuit 17 generates and transmits a comparison result to thecalibration circuit 13. - According to the comparison result, the
calibration circuit 13 adjusts the system offset of the error elimination amplifier (i.e. the offset of theamplification circuit 11 and the Hall sensor 15) by adjusting the base voltage Voffset of theamplifier 112. As shown inFIG. 5 , due to the adjustment made by thecalibration circuit 13, the base voltage Voffset of the error elimination amplifier is gradually lowered to around half of the DC voltage VDD. Then, the adjustment is finished after the base voltage Voffset of the error elimination amplifier is lowered to a voltage within a predetermined voltage range R. Specifically, during the adjustment, thecalibration circuit 13 lowers the base voltage Voffset of the error elimination amplifier by a predetermined calibration unit per time. In this embodiment, the base voltage Voffset of the error elimination amplifier can be adjusted to be any voltage from 0 to the DC voltage VDD. Also, the predetermined voltage range R is twice the predetermined calibration unit and is around half of the DC voltage VDD. However, the predetermined calibration unit and the predetermined voltage range R can be freely designed depending on needs. For example, according to practical requirements, the predetermined voltage range R can also be N times of the predetermined calibration unit, wherein “N” is an integer larger than zero. - Referring to
FIG. 6 , a schematic diagram of part of a gain circuit of a first amplifier in an error elimination amplifier according to one embodiment of the present disclosure is shown. It should be noted that, the gain circuit in this embodiment can be used in the second amplifier or other relevant amplification circuits. - In this embodiment, the
gain circuit 1111 includes a first current-mirror device CM1, a second current-mirror device CM2, a first error elimination switch AP1-1, a second error elimination switch AP1-2, a third error elimination switch AP1-3, a fourth error elimination switch AP1-4, a fifth error elimination switch AP2-1, a sixth error elimination switch AP2-2, a seventh error elimination switch AP2-3, an eighth error elimination switch AP2-4, and a current source Isource. - The first end of the first current-mirror device CM1 and the first end of the second current-mirror device CM2 are coupled to the DC voltage VDD. The second end of the first current-mirror device CM1 is electrically connected to the second end of the second current-mirror device CM2 and the third end of the first current-mirror device CM1.
- The third end of the first current-mirror device CM1 is electrically connected to the first end of the first error elimination switch AP1-1, the first end of the second error elimination switch AP1-2, the first end of the third error elimination switch AP1-3 and the first end of the fourth error elimination switch AP1-4. The second end of the first error elimination switch AP1-1, the second end of the second error elimination switch AP1-2, the second end of the third error elimination switch AP1-3 and the second end of the fourth error elimination switch AP1-4 are electrically connected to the first end of the current source Isource. In addition, the second end of the current source Isource is grounded.
- The third end of the second current-mirror device CM2 is electrically connected to the first end of the fifth error elimination switch AP2-1, the first end of the sixth error elimination switch AP2-2, the first end of the seventh error elimination switch AP2-3, and the first end of the eighth error elimination switch AP2-4. The second end of the fifth error elimination switch AP2-1, the second end of the sixth error elimination switch AP2-2, the second end of the seventh error elimination switch AP2-3, and the second end of the eighth error elimination switch AP2-4 are electrically connected to the first end of the current source Isource.
- The first error elimination switch AP1-1, the second error elimination switch AP1-2, the third error elimination switch AP1-3, the fourth error elimination switch AP1-4, the fifth error elimination switch AP2-1, the sixth error elimination switch AP2-2, the seventh error elimination switch AP2-3, and the eighth error elimination switch AP2-4 work independently.
- The currents flowing through the first error elimination switch AP1-1, the second error elimination switch AP1-2, the third error elimination switch AP1-3, the fourth error elimination switch AP1-4 have the superposition property, and the currents flowing through the fifth error elimination switch AP2-1, the sixth error elimination switch AP2-2, the seventh error elimination switch AP2-3, and the eighth error elimination switch AP2-4 also have the superposition property. For example, if the switches are MOS devices, when more switches turn on, more transconductance (gm) will be resulted, and then the offset of the amplifier will vary. The operation of all error elimination switches helps to adjust the error of the first amplifier 111, which helps to eliminate the offset of the error elimination amplifier.
- In this embodiment, the
error elimination amplifier 1 provided by the above embodiment is used in the motor control circuit (not shown), such that the motor control circuit can control the rotation speed of a motor according to a variation of the external magnetic field. Details relevant to theerror elimination amplifier 1 have been illustrated in the above description, and thus they are not repeated herein. - The motor control circuit includes a processing circuit, a control signal processing circuit, a driving circuit, a speed signal generation circuit and a Hall sensor. The processing circuit is electrically connected to the control signal processing circuit, the driving circuit, the speed signal generation circuit and the Hall sensor. The
error elimination amplifier 1 is electrically connected to the Hall sensor. Theerror elimination amplifier 1 receives a Hall sensing signal from the Hall sensor for eliminating the offset of the Hall sensing signal. Then, the Hall sensing signal having no offset is transmitted to the processing circuit. The processing circuit controls the speed signal generation circuit to generate a speed signal to a motor system according to the Hall sensing signal having no offset. - To sum up, in the error elimination amplifier and the motor control circuit provided by the present disclosure, an offset of the
amplifier 112 is eliminated by an amplification circuit. Specifically, the system offset of the error elimination amplifier is gradually eliminated by a calibration circuit and then becomes zero. As a result, the Hall sensing signal will have no distortion, because the offset of theamplifier 112 has been entirely eliminated. - The descriptions illustrated supra set forth simply the preferred embodiments of the present disclosure; however, the characteristics of the present disclosure are by no means restricted thereto. All changes, alterations, or modifications conveniently considered by those skilled in the art are deemed to be encompassed within the scope of the present disclosure delineated by the following claims.
Claims (15)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW106128258A | 2017-08-21 | ||
TW106128258A TWI627429B (en) | 2017-08-21 | 2017-08-21 | Error elimination amplifier circuit and motor control circuit |
TW106128258 | 2017-08-21 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20190058462A1 true US20190058462A1 (en) | 2019-02-21 |
US10224909B1 US10224909B1 (en) | 2019-03-05 |
Family
ID=63256139
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/867,885 Active US10224909B1 (en) | 2017-08-21 | 2018-01-11 | Error elimination amplifier and motor control circuit using the same |
Country Status (4)
Country | Link |
---|---|
US (1) | US10224909B1 (en) |
JP (1) | JP6609610B2 (en) |
CN (1) | CN109660155B (en) |
TW (1) | TWI627429B (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2024071016A1 (en) * | 2022-09-30 | 2024-04-04 | 株式会社村田製作所 | Sensor amplification circuit, sensor system, and sensor amplification circuit calibration method |
Family Cites Families (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6075109A (en) * | 1983-10-01 | 1985-04-27 | Rohm Co Ltd | Output detection circuit for hall element |
JPS60145710A (en) * | 1984-01-10 | 1985-08-01 | Matsushita Electric Ind Co Ltd | Drift compensating amplifying device |
JPH0670788B2 (en) * | 1989-07-04 | 1994-09-07 | 日本電気株式会社 | Nest dictionary search device |
JP3315397B2 (en) * | 2000-03-23 | 2002-08-19 | 松下電器産業株式会社 | Magnetic field sensor and magnetic field detection method |
US7701208B2 (en) * | 2005-02-08 | 2010-04-20 | Rohm Co., Ltd. | Magnetic sensor circuit and portable terminal provided with such magnetic sensor circuit |
JP5731755B2 (en) * | 2009-06-08 | 2015-06-10 | ローム株式会社 | Motor drive circuit |
JP5917801B2 (en) * | 2010-03-25 | 2016-05-18 | ローム株式会社 | Motor drive circuit, cooling device using the same, and electronic equipment |
JP2012217301A (en) * | 2011-04-01 | 2012-11-08 | Rohm Co Ltd | Driving device for fan motor, cooling device using the same, and electronic apparatus |
TW201316674A (en) * | 2011-10-13 | 2013-04-16 | Anpec Electronics Corp | Motor driving circuit and correction method |
CN104272160B (en) * | 2012-05-17 | 2017-03-22 | 旭化成微电子株式会社 | Control device for linear motion device and control method for same |
JP2014163691A (en) * | 2013-02-21 | 2014-09-08 | Seiko Instruments Inc | Magnetic sensor device |
TWI485974B (en) * | 2013-11-29 | 2015-05-21 | Amtek Semiconductor Co Ltd | Auto calibration driver ic and itsapplication motor driver system |
CN104682785B (en) * | 2013-11-29 | 2017-03-01 | 晶致半导体股份有限公司 | There is the driving chip of calibration function and its motor-driven system of application |
DE102016206686B4 (en) * | 2016-04-20 | 2023-11-09 | Infineon Technologies Ag | Magnetic field sensor arrangement and method for processing a magnetic field sensor output signal |
CN108322211B (en) * | 2017-01-18 | 2021-04-02 | 中芯国际集成电路制造(上海)有限公司 | Detection circuit and electronic system for output state of I/O interface circuit |
-
2017
- 2017-08-21 TW TW106128258A patent/TWI627429B/en active
- 2017-08-31 CN CN201710767342.XA patent/CN109660155B/en active Active
- 2017-11-28 JP JP2017227709A patent/JP6609610B2/en active Active
-
2018
- 2018-01-11 US US15/867,885 patent/US10224909B1/en active Active
Also Published As
Publication number | Publication date |
---|---|
US10224909B1 (en) | 2019-03-05 |
CN109660155B (en) | 2020-08-18 |
TWI627429B (en) | 2018-06-21 |
CN109660155A (en) | 2019-04-19 |
JP6609610B2 (en) | 2019-11-20 |
JP2019036938A (en) | 2019-03-07 |
TW201913134A (en) | 2019-04-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7292499B2 (en) | Semiconductor device including duty cycle correction circuit | |
US8115545B2 (en) | Automatic level control | |
CN106716149B (en) | Hall electromotive force signal detection circuit and current sensor | |
US7268624B2 (en) | Differential amplifier offset voltage minimization independently from common mode voltage adjustment | |
US10852329B2 (en) | High precision current sensing using sense amplifier with digital AZ offset compensation | |
US10110215B2 (en) | Comparator, AD converter, semiconductor integrated circuit, and rotation detector | |
US6727693B2 (en) | Circuit configuration and sensor device | |
US10224909B1 (en) | Error elimination amplifier and motor control circuit using the same | |
US9632111B2 (en) | Passive input filter with clamping for shunt measurements | |
JP2010002388A (en) | Magnetic proportional current sensor | |
US20180313909A1 (en) | Magnetic sensor circuit | |
US8350597B2 (en) | Low voltage self calibrated CMOS peak detector | |
US20180069742A1 (en) | Compensation circuit of power amplifier and associated compensation method | |
US9444405B1 (en) | Methods and structures for dynamically reducing DC offset | |
US5420550A (en) | Method and apparatus for sensing common mode error | |
EP2930848B1 (en) | Driver arrangement and method for providing an analog output signal | |
JP6257019B2 (en) | Magnetic sensor | |
JP7331480B2 (en) | signal detection circuit | |
US9817034B2 (en) | Measuring device | |
US20230268916A1 (en) | Semiconductor device | |
KR20120066708A (en) | Hall ic with temperature compensation function | |
US9768794B1 (en) | Analog-to-digital converter having a switched capacitor circuit | |
CN116846344A (en) | Amplifying circuit and sensor circuit | |
CN103997341A (en) | High-accuracy analog-to-digital converter (ADC) applied to geomagnetic measurement and analog front end circuit of high-accuracy ADC | |
TWI496411B (en) | Electronic system, auto-mute control circuit and control method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ANPEC ELECTRONICS CORPORATION, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:TSAI, MING-JUNG;CHEN, KUN-MIN;REEL/FRAME:044593/0595 Effective date: 20180110 |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO SMALL (ORIGINAL EVENT CODE: SMAL); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2551); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY Year of fee payment: 4 |