US20190051606A1 - Semiconductor module - Google Patents
Semiconductor module Download PDFInfo
- Publication number
- US20190051606A1 US20190051606A1 US16/078,218 US201716078218A US2019051606A1 US 20190051606 A1 US20190051606 A1 US 20190051606A1 US 201716078218 A US201716078218 A US 201716078218A US 2019051606 A1 US2019051606 A1 US 2019051606A1
- Authority
- US
- United States
- Prior art keywords
- interconnection pattern
- transistors
- electrically coupled
- pad
- input
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 70
- 239000000758 substrate Substances 0.000 claims abstract description 92
- 238000006243 chemical reaction Methods 0.000 claims abstract description 38
- 239000003990 capacitor Substances 0.000 description 32
- 239000000463 material Substances 0.000 description 32
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 16
- 229910052802 copper Inorganic materials 0.000 description 16
- 239000010949 copper Substances 0.000 description 16
- 238000010586 diagram Methods 0.000 description 11
- 238000005516 engineering process Methods 0.000 description 9
- 229910000679 solder Inorganic materials 0.000 description 9
- 229910052782 aluminium Inorganic materials 0.000 description 8
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 8
- 239000013256 coordination polymer Substances 0.000 description 8
- 230000017525 heat dissipation Effects 0.000 description 8
- 230000008878 coupling Effects 0.000 description 7
- 238000010168 coupling process Methods 0.000 description 7
- 238000005859 coupling reaction Methods 0.000 description 7
- 239000000919 ceramic Substances 0.000 description 5
- 230000003071 parasitic effect Effects 0.000 description 4
- 238000006073 displacement reaction Methods 0.000 description 3
- 239000000470 constituent Substances 0.000 description 2
- 239000011810 insulating material Substances 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000000149 penetrating effect Effects 0.000 description 2
- 238000007639 printing Methods 0.000 description 2
- 230000009467 reduction Effects 0.000 description 2
- 230000004044 response Effects 0.000 description 2
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 229910052593 corundum Inorganic materials 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 230000001788 irregular Effects 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 229920001296 polysiloxane Polymers 0.000 description 1
- 239000011347 resin Substances 0.000 description 1
- 229920005989 resin Polymers 0.000 description 1
- 229910001845 yogo sapphire Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5386—Geometry or layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/62—Protection against overvoltage, e.g. fuses, shunts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/07—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L29/00
- H01L25/072—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L29/00 the devices being arranged next to each other
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/16—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/18—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different subgroups of the same main group of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/32—Means for protecting converters other than automatic disconnection
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M7/00—Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
- H02M7/003—Constructional details, e.g. physical layout, assembly, wiring or busbar connections
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M7/00—Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
- H02M7/42—Conversion of dc power input into ac power output without possibility of reversal
- H02M7/44—Conversion of dc power input into ac power output without possibility of reversal by static converters
- H02M7/48—Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M7/53—Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
- H02M7/537—Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/4501—Shape
- H01L2224/45012—Cross-sectional shape
- H01L2224/45014—Ribbon connectors, e.g. rectangular cross-section
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/4501—Shape
- H01L2224/45012—Cross-sectional shape
- H01L2224/45015—Cross-sectional shape being circular
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/45124—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45147—Copper (Cu) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/48137—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/4917—Crossed wires
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/367—Cooling facilitated by shape of device
- H01L23/3675—Cooling facilitated by shape of device characterised by the shape of the housing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5383—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1203—Rectifying Diode
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1205—Capacitor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1305—Bipolar Junction Transistor [BJT]
- H01L2924/13055—Insulated gate bipolar transistor [IGBT]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
- H01L2924/13091—Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/32—Means for protecting converters other than automatic disconnection
- H02M1/325—Means for protecting converters other than automatic disconnection with means for allowing continuous operation despite a fault, i.e. fault tolerant converters
Definitions
- the disclosures herein relate to a semiconductor module.
- Patent Document 1 provides a snubber capacitor, serving as a surge voltage absorbing element, connected between the positive-side input terminal and the negative-side input terminal.
- Patent Document 1 Japanese Patent Application Publication No. 2015-135895
- a semiconductor module is a semiconductor module including a power conversion circuit, and includes a circuit substrate, a first transistor mounted on the circuit substrate and constituting an upper arm of the power conversion circuit, and a second transistor, mounted on the circuit substrate, constituting a lower arm of the power conversion circuit and electrically series-coupled to the first transistor.
- the circuit substrate includes a substrate having a first insulating part, a second insulating part disposed over the first insulating part, and a conductive layer situated between the first insulating part and the second insulating part, a first input interconnection pattern disposed on the second insulating part and electrically coupled to a first input terminal through which first power is supplied to the power conversion circuit, the first input interconnection pattern having the first transistor mounted thereon, a second input interconnection pattern disposed on the second insulating part and electrically coupled to a second input terminal through which second power lower than the first power is supplied to the power conversion circuit, and an output interconnection pattern disposed on the second insulating part and coupled to an output terminal through which output power of the power conversion circuit is output, the output interconnection pattern having the second transistor mounted thereon.
- the first transistor is electrically coupled to the first input interconnection pattern such as to receive the first power through the first input interconnection pattern.
- the second transistor is electrically coupled to the second input interconnection pattern such as to receive the second power through the second input interconnection pattern.
- the conductive layer includes a first area and a second area electrically coupled to the first area. The first area is situated opposite the first input interconnection pattern. The second area is electrically coupled to the second input interconnection pattern.
- the conductive layer is insulated from the first input interconnection pattern and the output interconnection pattern by the second insulating part.
- FIG. 1 is a plan view illustrating a schematic configuration of a semiconductor module according to an embodiment.
- FIG. 2 is a schematic diagram for the purpose of illustrating the configuration of a circuit substrate of the semiconductor module illustrated in FIG. 1 .
- FIG. 3 is a schematic diagram for the purpose of illustrating a conductive layer.
- FIG. 4 is a schematic diagram of a cross-sectional configuration along the line IV-IV in FIG. 2 .
- FIG. 5 is a schematic diagram of a cross-sectional configuration along the line V-V in FIG. 2 .
- FIG. 6 is a schematic diagram of a cross-sectional configuration along the line VI-VI in FIG. 2 .
- FIG. 7 is a diagram for the purpose of illustrating the steps of making the circuit substrate.
- FIG. 8 is a diagram for the purpose of illustrating the steps of making the circuit substrate.
- FIG. 9 is a drawing illustrating an equivalent circuit of the semiconductor module illustrated in FIG. 1 .
- FIG. 10 is a schematic diagram illustrating a variation of the semiconductor module.
- FIG. 11 is a schematic diagram of the configuration of a circuit substrate of the semiconductor module illustrated in FIG. 10 .
- the part on which the transistors are mounted and the part on which the snubber capacitor is mounted are separately formed on the substrate on which the switching-element transistors or the like are mounted, thereby thermally separating these parts from each other, in order to prevent degradation caused by heat from the snubber capacitor (i.e., surge voltage absorbing device).
- the distance between the transistors and the snubber capacitor tends to be elongated, which may result in the failure to sufficiently reduce surge voltage.
- one of the objects is to provide a semiconductor module that is capable of reducing surge voltage more reliably.
- a semiconductor module is a semiconductor module including a power conversion circuit, and includes a circuit substrate, a first transistor mounted on the circuit substrate and constituting an upper arm of the power conversion circuit, and a second transistor, mounted on the circuit substrate, constituting a lower arm of the power conversion circuit and electrically series-coupled to the first transistor.
- the circuit substrate includes a substrate having a first insulating part, a second insulating part disposed over the first insulating part, and a conductive layer situated between the first insulating part and the second insulating part, a first input interconnection pattern disposed on the second insulating part and coupled to a first input terminal through which first power is supplied to the power conversion circuit, the first input interconnection pattern having the first transistor mounted thereon, a second input interconnection pattern disposed on the second insulating part and coupled to a second input terminal through which second power lower than the first power is supplied to the power conversion circuit, and an output interconnection pattern disposed on the second insulating part and coupled to an output terminal through which output power of the power conversion circuit is output, the output interconnection pattern having the second transistor mounted thereon.
- the first transistor is electrically coupled to the first input interconnection pattern such as to receive the first power through the first input interconnection pattern.
- the second transistor is electrically coupled to the second input interconnection pattern such as to receive the second power through the second input interconnection pattern.
- the conductive layer includes a first area and a second area electrically coupled to the first area. The first area is situated opposite the first input interconnection pattern. The second area is electrically coupled to the second input interconnection pattern.
- the conductive layer is insulated from the first input interconnection pattern and the output interconnection pattern by the second insulating part.
- the first transistor and the second transistor are electrically connected in series between the first input interconnection pattern and the second input interconnection pattern which are electrically coupled to the first input terminal and the second input terminal, respectively, thereby constituting the power conversion circuit. Accordingly, the power applied between the first input terminal and the second input terminal can be converted by the power conversion circuit for output through the output interconnection pattern and the output terminal.
- the substrate of the circuit substrate includes the conductive layer situated between the first insulating part and the second insulating part.
- the second area of the conductive layer is electrically coupled to the second input interconnection pattern electrically coupled to the second input terminal, while insulated from the first input interconnection pattern and the output interconnection pattern by the second insulating part. Accordingly, the potential of the conductive layer is substantially the same as the potential of the second input interconnection pattern. Due to the fact that the first area is situated opposite the first input interconnection pattern electrically coupled to the first input terminal, the first area of the conductive layer, the first input interconnection pattern, and the second insulating part constitute a capacitor.
- This capacitor is connected in parallel to the first transistor and the second transistor which are connected in series between the first input interconnection pattern and the second input interconnection pattern, thereby serving as a surge voltage absorbing capacitor.
- the first input interconnection pattern has the first transistor mounted thereon, so that the surge voltage absorbing capacitor is situated in proximity to the first transistor. Accordingly, surge voltage can be reliably reduced.
- Part of the output interconnection pattern may be situated between the first input interconnection pattern and the second input interconnection pattern.
- the conductive layer may not overlap the output interconnection pattern when viewed in the thickness direction of the substrate.
- the potential of the output interconnection pattern is responsive to the output potential, and, thus, constantly changes. If there was an overlapping area between the output interconnection pattern and the conductive layer as viewed in the thickness direction of the substrate, a parasitic capacitance would be created between the output interconnection pattern and the conductive layer. As a result, displacement current responsive to the created parasitic capacitance would flow from the output interconnection pattern to the second input interconnection pattern through the conductive layer, thereby creating a potential distribution in the second input interconnection pattern.
- the configuration in which the conductive layer does not overlap the output interconnection pattern when viewed in the thickness direction of the substrate as was described above can reduce such a potential distribution. As a result, the second power applied to the second transistor through the second input interconnection pattern can be stabilized.
- the circuit substrate may include an auxiliary interconnection pattern disposed in proximity to the first input interconnection pattern on the second insulating part.
- the conductive layer may be electrically coupled to the auxiliary interconnection pattern.
- the auxiliary interconnection pattern and the first input interconnection pattern may be coupled through a surge voltage absorbing element.
- the above-noted auxiliary interconnection pattern is electrically coupled to the conductive layer, and, thus, has the same potential as the second input interconnection pattern.
- the first input interconnection pattern electrically coupled to the first input terminal and the second input interconnection pattern electrically coupled to the second input terminal are coupled through the surge voltage absorbing element.
- This surge voltage absorbing element also serves to absorb surge voltage, which can achieve further reduction in the surge voltage.
- the semiconductor module may include the plurality of noted first transistors.
- the plurality of first transistors may be mounted on the first input interconnection pattern, and may electrically be coupled in parallel.
- the semiconductor module may include the plurality of noted second transistors.
- the plurality of second transistors may be mounted on the output interconnection pattern, and may electrically be coupled in parallel. In such a configuration, the semiconductor module can produce a large electric current.
- a semiconductor module 1 schematically illustrated in FIG. 1 serves as a power conversion apparatus such as an inverter device.
- the semiconductor module 1 includes a plurality of transistors Tr and a circuit substrate 10 .
- the semiconductor module 1 may include a plurality of diodes Di, and may include a case 2 which accommodates the circuit substrate 10 having the transistors Tr mounted thereon.
- the case 2 is schematically illustrated in dashed lines.
- the case 2 is made of a resin, for example. Inside the case 2 , the transistors Tr are encapsulated in silicone gel, for example.
- the semiconductor module 1 includes the diodes Di and the case 2 unless stated otherwise.
- two directions perpendicular to the thickness direction of the circuit substrate 10 may sometimes be referred to as the X direction and the Y direction, as illustrated in FIG. 1 .
- the X direction and the Y direction are perpendicular to each other.
- the plurality of transistors Tr are mounted on the circuit substrate 10 .
- the transistors Tr which are vertical transistors, include a first upper electrode SP, a second upper electrode GP, and a lower electrode DP (see FIG. 5 and FIG. 6 ).
- the first upper electrode SP and the lower electrode DP are the first main electrode and the second main electrode, respectively, for supplying power (e.g., voltage) to the transistors Tr.
- the second upper electrode GP is the control electrode for supplying a control signal (or a control voltage) to the transistors Tr.
- the conductive state of each transistor Tr between the first upper electrode SP and the lower electrode DP is controlled in response to the control signal applied to the second upper electrode GP. With this arrangement, the transistors Tr serve as switching elements.
- the transistors Tr may alternatively be lateral transistors.
- Examples of the material of the transistors Tr include Si and wide-bandgap semiconductors such as SiC and GaN.
- Examples of the transistors Tr include a MOSFET (i.e., metal-oxide-semiconductor field-effect transistor) and an insulated-gate bipolar transistor (i.e., IGBT).
- the first upper electrode SP, the second upper electrode GP, and the lower electrode DP correspond to the source electrode, the gate electrode, and the drain electrode, respectively.
- the first upper electrode SP, the second upper electrode GP, and the lower electrode DP correspond to the emitter electrode, the gate electrode, and the collector electrode, respectively.
- the transistors Tr are MOSFETs, unless otherwise indicated.
- the plurality of transistors Tr are electrically coupled to form a power conversion circuit 3 .
- the power conversion circuit 3 is a single-phase inverter circuit.
- the semiconductor module 1 is a 2-in-1-type semiconductor module, for example.
- the transistors Tr constituting the upper arm of the power conversion circuit 3 are referred to as first transistors Tr 1
- the transistors Tr constituting the lower arm are referred to as second transistors Tr 2 .
- An example illustrated in FIG. 1 is directed to a configuration in which the semiconductor module 1 has two first transistors Tr 1 and two second transistors Tr 2 .
- the number of first transistors Tr 1 and the number of second transistors Tr 2 are not limited to two.
- the plurality of diodes Di which are mounted on the circuit substrate 10 , serve as freewheeling diodes in the power conversion circuit 3 .
- the plurality of diodes Di include first diodes Di 1 corresponding to the first transistors Tr 1 and second diodes Di 2 corresponding to the second transistors Tr 2 .
- the number of first diodes Di 1 may be equal to the number of first transistors Tr 1 , for example, or may be different.
- the number of second diodes Di 2 may be equal to the number of second transistors Tr 2 , or may be different.
- circuit substrate 10 will be described.
- the circuit substrate 10 includes a substrate 11 , a P pad (first input interconnection pattern) 12 , an N pad (second input interconnection pattern) 13 , and an O pad (output interconnection pattern) 14 .
- FIG. 2 is a schematic diagram for the purpose of illustrating the configuration of the circuit substrate 10 , in which wires W 1 through W 8 are omitted for the sake of clear illustration.
- the circuit substrate 10 may include a first control pad and a second control pad 16 , and may include a first auxiliary pad 17 and a second auxiliary pad 18 .
- a description will be given of a configuration in which the circuit substrate 10 includes the first control pad 15 , the second control pad 16 , the first auxiliary pad 17 , and the second auxiliary pad 18 .
- the substrate 11 includes a main part 111 having an insulating property and a conductive layer 112 disposed in the inside thereof.
- the back face of the substrate 11 may have a heat dissipation layer RL formed thereon.
- the material of the heat dissipation layer RL may be the same as the material of the pads such as the P pad 12 and the N pad 13 , for example.
- the back face of the substrate 11 of the present embodiment has the heat dissipation layer RL formed thereon unless otherwise stated.
- the main part 111 has a plate shape
- the material of the main part 111 may be ceramics such as AlN, SiN, Al 2 O 3 , for example.
- the conductive layer 112 is placed between, and parallel to, the front face and the back face of the main part 111 in the thickness direction of the main part 111 .
- the portion of the main part 111 situated toward the back face relative to the conductive layer 112 may be referred to as a first insulating layer (first insulating part) 111 a
- second insulating layer (second insulating part) 111 b the portion of the main part 111 situated toward the back face relative to the conductive layer 112 referred to as a second insulating layer (second insulating part) 111 b .
- the substrate 11 is a multilayered structure in which the conductive layer 112 and the second insulating layer 111 b are stacked in this order on the first insulating layer 111 a .
- FIG. 3 is a drawing illustrating the substrate 11 in the state in which the second insulating layer 111 b is removed for the purpose of illustrating the conductive layer 112 .
- the boundary between the first insulating layer 111 a and the second insulating layer 111 b is shown by a dash and two-dot line for the sake of identifying the first insulating layer 111 a and the second insulating layer 111 b.
- the P pad 12 which is disposed on a surface 11 a of the substrate 11 (namely, on the second insulating layer 111 b ), is an electrode pattern (or interconnection pattern) for supplying positive power (first power) such as positive voltage to the power conversion circuit 3 .
- first power positive power
- An example of the material of the P pad 12 is copper.
- the P pad 12 includes a first area 121 and a second area 122 . In FIG. 2 , the boundary between the first area 121 and the second area 122 is shown by a dash-and-two-dot line for illustrative purposes. This also applies to other drawings (e.g., FIG. 1 ).
- the first area 121 is the transistor mounting area on which the plurality of first transistors Tr 1 are mounted.
- the first area 121 also has the first diodes Di 1 mounted thereon each corresponding to a respective first transistor Tr 1 . It suffices for the first area 121 to have an area of sufficient size for mounting the plurality of first transistors Tr 1 and the plurality of first diodes Di 1 .
- the first area 121 is not limited to a particular shape, and may be a quadrilateral such as a rectangle or a square.
- Each first transistor Tr 1 is mounted on the first area 121 such that the lower electrode DP and the first area 121 face each other, and are electrically coupled to each other.
- Each first diode Di 1 is mounted on the first area 121 such that the cathode CP (see FIG. 6 ) and the first area 121 face each other, and are electrically coupled to each other.
- the lower electrode DP and the cathode CP may be fixedly mounted to the first area 121 through solder or sintered material, for example.
- the arrangement of the first transistors Tr 1 and the first diodes Di 1 on the first area 121 is not particularly limited.
- the plurality of first transistors Tr 1 may be aligned in the X direction as illustrated in FIG. 2 , and the first diodes Di 1 may be disposed alongside the respective first transistors Tr 1 on the side toward the second area 122 .
- the second area 122 is the area to which a P terminal (i.e., first input terminal) 21 for supplying positive power to the semiconductor module 1 is coupled.
- a P terminal i.e., first input terminal
- One end of the P terminal 21 may be fixedly mounted to the second area 122 through solder or sintered material, for example.
- the other end of the P terminal 21 which is situated outside the case 2 (see FIG. 1 ), is coupled to an external apparatus (or external circuit). Accordingly, the second area 122 is coupled to the external apparatus (or external circuit) through the P terminal 21 , thereby serving as an outside connecting area.
- the second area 122 is seamlessly connected to the first area 121 .
- the second area 122 may be formed near an edge of the substrate 11 .
- FIG. 2 illustrates an example in which the second area 122 is formed near an edge 11 b of the substrate 11 .
- the N pad 13 is disposed on the surface 11 a of the substrate 11 (namely, on the second insulating layer 111 b ).
- the N pad 13 is coupled to an N terminal (second input terminal) 22 for supplying negative power (second power) such as negative voltage to the power conversion circuit 3 .
- the N pad 13 is an electrode pattern (or interconnection pattern) for supplying negative power to the power conversion circuit 3 .
- An example of the material of the N pad 13 is copper.
- One end of the N terminal 22 may be fixedly mounted to the N pad 13 through solder or sintered material, for example.
- the other end of the N terminal 22 which is situated outside the case 2 , is coupled to an external apparatus (or external circuit).
- the N pad 13 is thus coupled to the external apparatus (or external circuit) through the N terminal 22 . It suffices for the N pad 13 to have an area of sufficient size for the N terminal 22 to be connected and also for accommodating interconnections (i.e., wirings) which will be described later.
- the N pad 13 is disposed near an edge of the circuit substrate 10 , for example.
- FIG. 2 illustrates an example in which the N pad 13 is formed near an edge 11 b the substrate 11 .
- the O pad 14 is disposed on the surface 11 a of the substrate 11 (namely, on the second insulating layer 111 b ). At least part of the O pad 14 is disposed between the P pad 12 and the N pad 13 .
- the O pad 14 is an electrode pattern (or interconnection pattern) for outputting the output power (e.g., alternating voltage) of the power conversion circuit 3 .
- An example of the material of the O pad 14 is copper.
- the O pad 14 includes a first area 141 and a second area 142 . In FIG. 2 , the boundary between the first area 141 and the second area 142 is shown by a dash-and-two-dot line for illustrative purposes. This also applies to other drawings (e.g., FIG. 1 ).
- the first area 141 is the transistor mounting area on which the plurality of second transistors Tr 2 are mounted.
- the first area 141 also has the second diodes Di 2 mounted thereon each corresponding to a respective second transistor Tr 2 . It suffices for the first area 141 to have an area of sufficient size for mounting the plurality of second transistors Tr 2 and the plurality of second diodes Di 2 .
- the first area 141 is not limited to a particular shape, and may be a quadrilateral such as a rectangle or a square.
- Each second transistor Tr 2 is mounted on the first area 141 such that the lower electrode DP and the first area 141 face each other, and are electrically coupled to each other.
- Each second diode Di 2 is mounted on the first area 141 such that the cathode CP (see FIG. 5 ) and the first area 141 face each other, and are electrically coupled to each other.
- the lower electrode DP and the cathode CP may be fixedly mounted to the first area 141 through solder or sintered material, for example.
- the arrangement of the second transistors Tr 2 and the second diodes Di 2 on the first area 141 is not particularly limited.
- the plurality of second transistors Tr 2 may be aligned in the X direction as illustrated in FIG. 2 , and the second diodes Di 2 may be disposed alongside the respective second transistors Tr 2 on the side toward the second area 142 .
- the second area 142 is the area to which an O terminal (i.e., output terminal) 23 for outputting the output power of the power conversion circuit 3 is coupled.
- One end of the O terminal 23 may be fixedly mounted to the second area 142 through solder or sintered material, for example.
- the other end of the O terminal 23 which is situated outside the case 2 , is coupled to an external apparatus (or external circuit).
- the second area 142 is coupled to the external apparatus (or external circuit) through the O terminal 23 , thereby serving as an outside connecting area. It suffices for the second area 142 to have an area of sufficient size for the O terminal 23 to be connected and also for accommodating interconnections (i.e., wiring) which will be described later.
- the second area 142 may generally be formed near an edge of the circuit substrate 10 .
- FIG. 2 illustrates an example in which the second area 142 is formed near the edge 11 b of the substrate 11 .
- the second area 142 is situated between the N pad 13 and the second area 122 of the P pad 12 , so that the second area 122 , the second area 142 , and the N pad 13 are aligned in the X direction.
- the first control pad 15 is an electrode pattern (or interconnection pattern) to which a first control terminal 24 for supplying a control signal (i.e., gate signal or gate voltage) to the second upper electrodes GP of the first transistors Tr 1 is connected to, thereby serving as a gate pad.
- a control signal i.e., gate signal or gate voltage
- An example of the material of the first control pad 15 is copper.
- One end of the first control terminal 24 may be fixedly mounted to the first control pad 15 through solder or sintered material, for example.
- the other end of the first control terminal 24 which is situated outside the case 2 , is coupled to an external apparatus (or external circuit). Accordingly, the first control pad 15 is electrically coupled to the external apparatus (or external circuit) through the first control terminal 24 .
- first control pad 15 it suffices for the first control pad 15 to have an area of sufficient size for the first control terminal 24 to be connected and also for interconnections (i.e., wirings) to be provided, which will be described later. It suffices for the first control pad 15 to be disposed on the substrate such that interconnections to the second upper electrodes GP of the first transistors Tr 1 are easily made.
- FIG. 2 illustrates an example in which the second control pad 15 is disposed near an edge 11 c of the substrate 11 opposite the edge 11 b.
- the second control pad 16 is an electrode pattern (or interconnection pattern) to which a second control terminal 25 for supplying a control signal (i.e., gate signal or gate voltage) to the second upper electrodes GP of the second transistors Tr 2 is connected to, thereby serving as a gate pad.
- a control signal i.e., gate signal or gate voltage
- An example of the material of the second control pad 16 is copper.
- One end of the second control terminal 25 may be fixedly mounted to the second control pad 16 through solder or sintered material, for example.
- the other end of the second control terminal 25 which is situated outside the case 2 , is coupled to an external apparatus (or external circuit). Accordingly, the second control pad 16 is electrically coupled to the external apparatus (or external circuit) through the second control terminal 25 .
- the second control pad 16 prefferably has an area of sufficient size for the second control terminal 25 to be connected and also for interconnections (i.e., wirings) to be provided, which will be described later. It suffices for the second control pad 16 to be disposed on the substrate 11 such that interconnections to the second upper electrodes GP of the second transistors Tr 2 are easily made.
- FIG. 2 illustrates an example in which the second control pad 16 is disposed near the edge 11 c of the substrate 11 .
- the first auxiliary pad 17 is an electrode pattern (or interconnection pattern) to which a first auxiliary terminal 26 for outputting the potential of the first upper electrodes SP of the first transistors Tr 1 is connected.
- An example of the material of the first auxiliary pad 17 is copper.
- One end of the first auxiliary terminal 26 may be fixedly mounted to the first auxiliary pad 17 through solder or sintered material, for example.
- the other end of the first auxiliary terminal 26 which is situated outside the case 2 , is coupled to an external apparatus (or external circuit). Accordingly, the first auxiliary pad 17 is electrically coupled to the external apparatus (or external circuit) through the first auxiliary terminal 26 .
- the first auxiliary pad 17 serves as an upper-arm-side source pad of the semiconductor module 1 .
- the potential of the first upper electrodes SP output from the first auxiliary terminal 26 may be utilized to generate a control signal that is supplied to the second upper electrodes GP of the first transistors Tr 1 , for example.
- the first auxiliary pad 17 it suffices for the first auxiliary pad 17 to be disposed on the substrate 11 such that interconnections to the first upper electrodes SP of the first transistors Tr 1 are easily made.
- FIG. 2 illustrates an example in which the first auxiliary pad 17 is disposed near the edge 11 c of the substrate 11 . It suffices for the first auxiliary pad 17 to have an area of sufficient size for the first auxiliary terminal 26 to be connected and also for interconnections (i.e., wirings) to be provided, which will be described later.
- the second auxiliary pad 18 is an electrode pattern (or interconnection pattern) to which a second auxiliary terminal 27 for outputting the potential of the first upper electrodes SP of the second transistors Tr 2 is connected.
- An example of the material of the second auxiliary pad 18 is copper.
- One end of the second auxiliary terminal 27 may be fixedly mounted to the second auxiliary pad 18 through solder or sintered material, for example.
- the other end of the second auxiliary terminal 27 which is situated outside the case 2 , is coupled to an external apparatus (or external circuit). Accordingly, the second auxiliary pad 18 is electrically coupled to the external apparatus (or external circuit) through the second auxiliary terminal 27 .
- the second auxiliary pad 18 serves as a lower-arm-side source pad of the semiconductor module 1 .
- the potential of the first upper electrodes SP output from the second auxiliary terminal 27 may be utilized to generate a control signal that is supplied to the second upper electrodes GP of the second transistors Tr 2 , for example.
- the second auxiliary pad 18 it suffices for the second auxiliary pad 18 to be disposed on the circuit substrate 10 such that interconnections to the first upper electrodes SP (i.e., source electrodes) of the second transistors Tr 2 are easily made.
- FIG. 2 illustrates an example in which the second auxiliary pad 18 is disposed near the edge 11 c of the substrate 11 . It suffices for the second auxiliary pad 18 to have an area of sufficient size for the second auxiliary terminal 27 to be connected and also for interconnections (i.e., wirings) to be provided, which will be described later.
- the P terminal 21 , the N terminal 22 , the O terminal 23 , the first control terminal 24 , the second control terminal 25 , the first auxiliary terminal 26 , and the second auxiliary terminal 27 may be the constituent elements of the semiconductor module 1 when the semiconductor module 1 is implemented as a configuration having the case 2 .
- the conductive layer 112 includes a first area 112 a , a second area 112 b , and an middle area 112 c , as illustrated in FIG. 2 and FIG. 3 .
- An example of the material of the conductive layer 112 is copper.
- the first area 112 a is that area of the conductive layer 112 which faces the P pad 12 as illustrated in FIG. 2 and FIG. 4 .
- the shape of the first area 112 a as viewed in the thickness direction of the substrate 11 may be substantially the same as that of the P pad 12 .
- the second area 112 b is that area of the conductive layer 112 which faces the N pad 13 as illustrated in FIG. 2 and FIG. 5 .
- the shape of the second area 112 b as viewed in the thickness direction of the substrate 11 may be substantially the same as that of the N pad 13 .
- the middle area 112 c which is an area connecting the first area 112 a and the second area 112 b as illustrated in FIG. 2 and FIG. 3 , is seamlessly connected to the first area 112 a and to the second area 112 b . With this arrangement, the first area 112 a and the second area 112 b are electrically coupled.
- the boundary between the first area 112 a and the middle area 112 c and the boundary between the second area 112 b and the middle area 112 c are shown by dash-and-two-dot lines for illustrative purposes.
- the middle area 112 c may be disposed such as to avoid overlapping the O pad 14 as viewed in the thickness direction of the substrate 11 as illustrated in FIG. 2 and FIG. 6 .
- the second area 112 b of the conductive layer 112 is electrically coupled to the N pad 13 as illustrated in FIG. 5 .
- the second area 112 b and the N pad 13 are electrically coupled through at least one via (conductive part) B that is formed in the second insulating layer 111 b to penetrate through the second insulating layer 111 b .
- the conductive layer 112 is electrically insulated by the second insulating layer 111 b from any pads, other than the N pad 13 , among the pads disposed on the second insulating layer 111 b .
- the first area 112 a is insulated from both the P pad 12 and the O pad 14 by the second insulating layer 111 b .
- the middle area 112 c is also insulated from both the P pad 12 and the O pad 14 by the second insulating layer 111 b .
- the potential of the conductive layer 112 is thus the same as the potential of the N pad 13 .
- FIG. 7 and FIG. 8 correspond to a cross-section taken along the line V-V in FIG. 2 .
- an insulating raw sheet 30 having a conductive film is made.
- the insulating raw sheet 30 having a conductive film is produced by forming an insulating raw sheet (ceramics raw sheet) 31 made of an insulating material (e.g., ceramics) that is to become the first insulating layer 111 a , subsequently forming on a surface of the insulating raw sheet 31 a conductive film 32 that is to become the conductive layer 112 , and also forming on the back surface a conductive film 33 that is to become the heat dissipation layer RL.
- ceramics raw sheet ceramics raw sheet
- the conductive film 32 and the conductive film 33 are formed by printing conductive paste, containing materials to become the conductive layer 112 and the heat dissipation layer RL, on the front surface and the back surface to form patterns corresponding to the conductive layer 112 and the heat dissipation layer RL, respectively.
- an insulating raw sheet 40 having a conductive film is made as illustrated in FIG. 8 .
- an insulating raw sheet 41 is formed by using an insulating material (e.g., ceramics) that is to become the second insulating layer 111 b .
- Penetrating holes 41 a for the vias B are formed through the insulating raw sheet 41 .
- a conductive film 42 that is to become the P pad 12 , the N pad 13 , the O pad 14 , the first control pad 15 , the second control pad 16 , the first auxiliary pad 17 , and the second auxiliary pad 18 is formed on a surface of the insulating raw sheet 41 .
- FIG. 8 corresponds to the cross-section taken along the line V-V in FIG. 2
- FIG. 8 shows a pad film part 42 a to become the O pad 14
- a pad film part 42 b to become the N pad 13
- a pad film part 42 c to become the second control pad 16 .
- the conductive film 42 may be formed by printing conductive paste, containing the material to become these pads, on the insulating raw sheet 41 such as to form the respective pad patterns. When this is done, the penetrating holes 41 a are also filled with the conductive paste. The results in the insulating raw sheet 40 having a conductive film.
- the insulating raw sheet 40 having a conductive film is laminated onto the insulating raw sheet 30 having a conductive film, such that a surface (i.e., the surface having the conductive film 32 ) of the insulating raw sheet 30 having a conductive film faces the back surface of the insulating raw sheet 40 having a conductive film.
- the multilayered structure comprised of the insulating raw sheet 30 having a conductive film and the insulating raw sheet 40 having a conductive film is calcined all together, which results in the circuit substrate 10 .
- FIG. 9 is a drawing illustrating an equivalent circuit of the semiconductor module 1 .
- those elements corresponding to the constituent elements of the semiconductor module 1 are referred to by the same or similar reference characters.
- the semiconductor module 1 has interconnections placed therein such as to implement the equivalent circuit illustrated in FIG. 9 .
- the lower electrodes DP of the first transistors Tr 1 and the cathodes CP of the first diodes Di 1 are electrically coupled through the P pad 12 , and the P pad 12 is connected to the P terminal 21 . Accordingly, the lower electrodes DP of the first transistors Tr 1 and the cathodes CP of the first diodes Di 1 are electrically coupled to the P terminal 21 . Further, the first upper electrodes SP of the first transistors Tr 1 are coupled through wires W 1 to the respective anodes AP of the first diodes Di 1 . In this manner, the first transistors Tr 1 and the first diodes Di 1 are coupled in reverse parallel, with the first diodes Di 1 serving as freewheeling diodes. Wires, ribbons, or the like are used as the wires W 1 , for example. The material of the wires W 1 is copper, aluminum, or the like, for example. The number of wires W 1 may be one, or may be more than one.
- the second upper electrode GP of the first transistors Tr 1 are coupled to the first control pad 15 through wires W 2 .
- Wires, ribbons, or the like are used as the wires W 2 , for example.
- the material of the wires W 2 is copper, aluminum, or the like, for example. Due to the fact that the first control terminal 24 is coupled to the first control pad 15 , the second upper electrodes GP of the first transistors Tr 1 are electrically coupled to the first control terminal 24 . A control signal can thus be applied through the first control terminal 24 to the second upper electrodes GP of the first transistors Tr 1 .
- the first upper electrodes SP of the first transistors Tr 1 are coupled to the first auxiliary pad 17 through wires W 3 .
- Wire, ribbons, or the like are used as the wires W 3 , for example.
- the material of the wires W 3 is copper, aluminum, or the like, for example. Due to the fact that the first auxiliary terminal 26 is coupled to the first auxiliary pad 17 , the first upper electrodes SP of the first transistors Tr 1 are electrically coupled to the first auxiliary terminal 26 . Accordingly, the potential of the first upper electrodes SP of the first transistors Tr 1 can be output through the first auxiliary terminal 26 , and the output potential can be utilized to generate a control signal for controlling the first transistors Tr 1 .
- the anodes AP of the first diodes Di 1 are coupled to the O pad 14 through wires W 4 . Accordingly, the first upper electrodes SP of the first transistors Tr 1 are electrically coupled to the O pad 14 through the anodes AP of the first diodes Di 1 and the wires W 4 . The plurality of first transistors Tr 1 are thus electrically coupled in parallel.
- the wires W 4 are coupled at one end thereof to the second area 142 of the O pad 14 , for example. Wires, ribbons, or the like are used as the wires W 4 , for example.
- the material of the wires W 4 is copper, aluminum, or the like, for example.
- the number of wires W 4 may be one, or may be more than one.
- the lower electrodes DP of the second transistors Tr 2 and the cathodes CP of the second diodes Di 2 are electrically coupled through the O pad 14 , and the O pad 14 is connected to the 0 terminal 23 . Accordingly, the lower electrodes DP of the second transistors Tr 2 and the cathodes CP of the second diodes Di 2 are electrically coupled to the O terminal 23 . Further, the first upper electrodes SP of the second transistors Tr 2 are coupled through wires W 5 to the respective anodes AP of the second diodes Di 2 . In this manner, the second transistors Tr 2 and the second diodes Di 2 are coupled in reverse parallel, with the second diodes Di 2 serving as freewheeling diodes. Wires, ribbons, or the like are used as the wires W 5 , for example. The material of the wires W 5 is copper, aluminum, or the like, for example. The number of wires W 5 may be one, or may be more than one.
- the second upper electrode GP of the second transistors Tr 2 are coupled to the second control pad 16 through wires W 6 .
- Wires, ribbons, or the like are used as the wires W 6 , for example.
- the material of the wires W 6 is copper, aluminum, or the like, for example. Due to the fact that the second control terminal 25 is coupled to the second control pad 16 , the second upper electrodes GP of the second transistors Tr 2 are electrically coupled to the second control terminal 25 . A control signal can thus be applied through the second control terminal 25 to the second upper electrodes GP of the second transistors Tr 2 .
- the first upper electrodes SP of the second transistors Tr 2 are coupled to the second auxiliary pad 18 through wires W 7 .
- Wires, ribbons, or the like are used as the wires W 7 , for example.
- the material of the wires W 7 is copper, aluminum, or the like, for example. Due to the fact that the second auxiliary terminal 27 is coupled to the second auxiliary pad 18 , the first upper electrodes SP of the second transistors Tr 2 are electrically coupled to the second auxiliary terminal 27 . Accordingly, the potential of the first upper electrodes SP of the second transistors Tr 2 can be output through the second auxiliary terminal 27 , and the output potential can be utilized to generate a control signal for controlling the second transistors Tr 2 .
- the anodes AP of the second diodes Di 2 are coupled to the N pad 13 through wires W 8 .
- Wires, ribbons, or the like are used as the wires W 8 , for example.
- the material of the wires W 8 is copper, aluminum, or the like, for example.
- the number of wires W 8 may be one, or may be more than one. Accordingly, the first upper electrodes SP of the second transistors Tr 2 are coupled to the N pad 13 through the anodes AP of the second diodes Di 2 and the wires W 8 .
- the plurality of second transistors Tr 2 are thus electrically coupled in parallel.
- the first upper electrodes SP of the first transistors coupled in parallel are electrically coupled to the O pad 14
- the lower electrodes DP of the second transistors Tr 2 coupled in parallel are electrically coupled to the O pad 14
- the first upper electrodes SP of the first transistors Tr 1 coupled in parallel are electrically coupled to the lower electrodes DP of the second transistors Tr 2 coupled in parallel
- the lower electrodes DP of the first transistors Tr 1 coupled in parallel are electrically coupled to the P terminal 21
- the first upper electrodes SP of the second transistors Tr 2 coupled in parallel are electrically coupled to the N terminal 22 .
- the group of first transistors Tr 1 coupled in parallel and the group of second transistors Tr 2 coupled in parallel are connected in series between the P terminal 21 and the N terminal 22 . In this manner, the configuration on the circuit substrate 10 constitutes the power conversion circuit 3 .
- the substrate 11 of the circuit substrate has the conductive layer 112 .
- the second area 112 b of the conductive layer 112 is electrically coupled to the N pad 13 through the vias B.
- the first area 112 a of the conductive layer 112 is connected to the second area 112 b through the middle area 112 c , so that the potential of the conductive layer 112 is the same as the potential of the N pad 13 .
- the P pad 12 and the first area 112 a facing the P pad 12 are insulated from each other by the second insulating layer 111 b . Accordingly, the P pad 12 , the first area 112 a , and the second insulating layer 111 b disposed therebetween constitute a capacitor 50 (see FIG. 9 ).
- an area of a 35-mm square (i.e., a square of side 35 mm) provides a capacitance of approximately 1 nF in the case of the distance between the P pad 12 and the first area 112 a being 0.1 mm.
- This capacitor 50 is coupled in parallel between the P terminal 21 and the N terminal 22 with respect to the series circuit comprised of the group of parallel-connected first transistors Tr 1 and the group of parallel-connected second transistors Tr 2 as illustrated in FIG. 9 , thereby serving as a surge voltage absorbing capacitor for absorbing surge voltage.
- the configuration of the semiconductor module 1 is thus capable of reducing surge voltage.
- the capacitance of the capacitor 50 which may be a value responsive to the size of a surge voltage needing to be reduced, can be adjusted in response to the size of the P pad 12 and the first area 112 a and the distance between the P pad 12 and the first area 112 a.
- control signals are applied to the first transistors Tr 1 and the second transistors Tr 2 through the first control terminal 24 and the second control terminal 25 , respectively, to turn on/off the first transistors Tr 1 and the second transistors Tr 2 alternately.
- the direct-current power e.g., direct-current voltage
- alternating-current power e.g., alternating-current voltage
- surge voltage occurs when each of the first transistors Tr 1 and the second transistors Tr 2 is turned on or off.
- the size of surge voltage is calculated by Lxdi/dt when the current is denoted as i, and the inductance is denoted as L.
- the inductance that controls the size of surge voltage includes the wire inductance of the path through which the current i flows. Further, di/dt depends on the speed of switching of the first transistors Tr 1 and the second transistors Tr 2 . As continuing efforts have been made to increase the speed of switching, there is a tendency for di/dt to increase. Especially when a wide-bandgap semiconductor is used as the material for the first transistors Tr 1 and the second transistors Tr 2 , di/dt tends to increase because the switching speed is faster than in the case of Si. It is thus important, for the purpose of effectively reducing surge voltage, to reduce the wire inductance included in the inductance L.
- the capacitor 50 for absorbing surge voltage is constituted by the P pad 12 , the first area 112 a , and the second insulating layer 111 b placed therebetween, so that the capacitor 50 for absorbing surge voltage is situated in proximity to at least the first transistors Tr 1 .
- This arrangement serves to reduce the wire inductance, thereby more reliably reducing surge voltage.
- the potential of the O pad 14 constantly changes due to the switching. If the conductive layer 112 (e.g., the middle area 112 c ) was in existence directly below the O pad 14 , a parasitic capacitance would be formed between the O pad 14 and the conductive layer 112 . With this parasitic capacitance being denoted as C, a displacement current defined as Cx(dv/dt) would flow from the O pad 14 to the N pad 13 through the conductive layer 112 , thereby being likely to create an irregular potential distribution in the N pad 13 .
- Cx(dv/dt) a displacement current defined as Cx(dv/dt)
- the configuration in which the conductive layer 112 (e.g., the middle area 112 c ) does not overlap the O pad 14 serves to prevent a potential displacement in the N pad 13 and the conductive layer 112 .
- the group of first transistors Tr 1 coupled in parallel and the group of second transistors Tr 2 coupled in parallel are connected in series. This arrangement enables a large current to flow in the semiconductor module 1 .
- the area of the first area 121 having the plurality of first transistors Tr 1 mounted thereon are larger than an area of a sufficient size for mounting a single first transistor Tr 1 , for example.
- the capacitor 50 for absorbing surge voltage is constituted by the first area 121 of the P pad 12 having the first transistors Tr 1 mounted thereon, the first area 112 a of the conductive layer 112 , and the second insulating layer 111 b , so that the capacitor 50 is situated in proximity to the plurality of first transistors Tr 1 . Accordingly, reduction in the wire inductance is enabled despite the large area of the first area 121 , which serves to effectively reduce surge voltage.
- FIG. 10 is a schematic drawing illustrating an example of a semiconductor module 1 A that is a variation of the semiconductor module 1 . Although illustration of the case 2 is omitted in FIG. 10 , the semiconductor module 1 A may be provided with the case 2 .
- the semiconductor module 1 A mainly differs from the configuration of the semiconductor module 1 in that a circuit substrate 10 A is provided in place of the circuit substrate 10 .
- the placement and interconnection structures of the first transistors Tr 1 , the second transistors Tr 2 , the P terminal 21 , the N terminal 22 , the O terminal 23 , the first control terminal 24 , the second control terminal 25 , the first auxiliary terminal 26 , and the second auxiliary terminal 27 on the circuit substrate 10 A may be similar to the case of the semiconductor module 1 .
- FIG. 11 is a schematic diagram of the circuit substrate 10 A.
- the circuit substrate 10 A mainly differs from the configuration of the circuit substrate 10 in that a third auxiliary pad (i.e., auxiliary interconnection pattern) 19 is provided and in that the third auxiliary pad 19 and the P pad are connected through capacitors (i.e., surge voltage absorbing elements) 51 .
- the circuit substrate 10 A will be described, with a focus on this difference.
- the third auxiliary pad 19 which is situated alongside the P pad 12 , is disposed on the substrate 11 (specifically on the second insulating layer 111 b ) such as to be isolated from the P pad 12 and the O pad 14 .
- the third auxiliary pad 19 is coupled to the conductive layer 112 through a via (conductive part) B 1 to be electrically coupled to the N pad 13 .
- the potential of the third auxiliary pad 19 is thus the same as the potential of the N pad 13 .
- the third auxiliary pad 19 may be disposed alongside the edges of the P pad 12 other than an edge 12 a as illustrated in FIG. 11 .
- Part of the third auxiliary pad 19 is disposed between the P pad 12 and the O pad 14 , and is formed such as to overlap the middle area 112 c of the conductive layer 112 as viewed in the thickness direction of the substrate 11 .
- the via B 1 provides a coupling between the middle area 112 c and the third auxiliary pad 19 in an area where the middle area 112 c and the third auxiliary pad 19 overlap as viewed in the thickness direction of the substrate 11 , thereby electrically coupling the middle area 112 c with the third auxiliary pad 19 .
- the third auxiliary pad 19 and the P pad 12 are coupled through at least one capacitor 51 .
- An example of the capacitor 51 is a ceramic condenser.
- the potential of the third auxiliary pad 19 is the same as the potential of the N pad 13 , so that the above-noted configuration is equivalent to the circuit in which the capacitor 51 is connected in parallel to the capacitor 50 between the P terminal coupled to the P pad 12 and the N terminal 22 coupled to the N pad 13 .
- the capacitor 51 thus also serves as a surge voltage absorbing element.
- the semiconductor module 1 A provides at least the same or similar effects and advantages as the semiconductor module 1 .
- the third auxiliary pad and the P pad 12 are coupled through the capacitor 51 .
- This capacitor 51 also serves as a surge voltage absorbing element as was previously described. In this case, the capacitance of the capacitor 50 is reinforced by the capacitor 51 , which results in surge voltage being more reliably absorbed.
- This variation is directed to an example in which a capacitor is used as a surge voltage absorbing element providing coupling between the third auxiliary pad 19 and the P pad 12 .
- the surge voltage absorbing element it suffices for the surge voltage absorbing element to be an element serving to absorb surge voltage.
- an element that is a combination of a capacitor and another circuit element e.g., resistor or varistor may suffice.
- the power conversion circuit is not limited to a single-phase power conversion circuit such as a single-phase inverter circuit, and may alternatively be a two-phase or three-phase power conversion circuit.
- the numbers of transistors are not limited to the numbers illustrated in the drawings.
- the semiconductor module may have at least one first transistor and at least one second transistor.
- the arrangement of the first transistors and the second transistors and the interconnection structures between the first transistors, the second transistors, and the various pads are not limited to those shown in the examples, and are preferably optimized in such a manner as to minimize the wire inductance for the purpose of reducing surge voltage.
- a method of providing electrical coupling between the second input interconnection pattern and the conductive layer is not limited to the use of vias.
- a conductive film e.g., a metal film
- the second input interconnection pattern and the conductive layer i.e., the second area
- a conductive film may be formed on a side face of the substrate 11 , so that the second input interconnection pattern and the conductive layer are electrically coupled through this conductive film.
- the first input interconnection pattern, the output interconnection pattern, the heat dissipation layer i.e., the heat dissipation layer RL illustrated as an example in FIG. 4
- the like may be isolated from the conductive film formed on the side face.
- Positive power e.g., positive voltage
- negative power e.g., negative voltage
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Geometry (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Inverter Devices (AREA)
Abstract
Description
- The disclosures herein relate to a semiconductor module.
- The present application claims priority based on Japanese application No. 2016-051416 filed on Mar. 15, 2016, the entire contents of which are hereby incorporated by reference.
- In order to suppress a surge voltage generated between the positive-side input terminal and the negative-side input terminal of a power conversion circuit incorporated in a semiconductor module,
Patent Document 1 provides a snubber capacitor, serving as a surge voltage absorbing element, connected between the positive-side input terminal and the negative-side input terminal. - [Patent Document 1] Japanese Patent Application Publication No. 2015-135895
- A semiconductor module according to an aspect of the present disclosures is a semiconductor module including a power conversion circuit, and includes a circuit substrate, a first transistor mounted on the circuit substrate and constituting an upper arm of the power conversion circuit, and a second transistor, mounted on the circuit substrate, constituting a lower arm of the power conversion circuit and electrically series-coupled to the first transistor. The circuit substrate includes a substrate having a first insulating part, a second insulating part disposed over the first insulating part, and a conductive layer situated between the first insulating part and the second insulating part, a first input interconnection pattern disposed on the second insulating part and electrically coupled to a first input terminal through which first power is supplied to the power conversion circuit, the first input interconnection pattern having the first transistor mounted thereon, a second input interconnection pattern disposed on the second insulating part and electrically coupled to a second input terminal through which second power lower than the first power is supplied to the power conversion circuit, and an output interconnection pattern disposed on the second insulating part and coupled to an output terminal through which output power of the power conversion circuit is output, the output interconnection pattern having the second transistor mounted thereon. The first transistor is electrically coupled to the first input interconnection pattern such as to receive the first power through the first input interconnection pattern. The second transistor is electrically coupled to the second input interconnection pattern such as to receive the second power through the second input interconnection pattern. The conductive layer includes a first area and a second area electrically coupled to the first area. The first area is situated opposite the first input interconnection pattern. The second area is electrically coupled to the second input interconnection pattern. The conductive layer is insulated from the first input interconnection pattern and the output interconnection pattern by the second insulating part.
-
FIG. 1 is a plan view illustrating a schematic configuration of a semiconductor module according to an embodiment. -
FIG. 2 is a schematic diagram for the purpose of illustrating the configuration of a circuit substrate of the semiconductor module illustrated inFIG. 1 . -
FIG. 3 is a schematic diagram for the purpose of illustrating a conductive layer. -
FIG. 4 is a schematic diagram of a cross-sectional configuration along the line IV-IV inFIG. 2 . -
FIG. 5 is a schematic diagram of a cross-sectional configuration along the line V-V inFIG. 2 . -
FIG. 6 is a schematic diagram of a cross-sectional configuration along the line VI-VI inFIG. 2 . -
FIG. 7 is a diagram for the purpose of illustrating the steps of making the circuit substrate. -
FIG. 8 is a diagram for the purpose of illustrating the steps of making the circuit substrate. -
FIG. 9 is a drawing illustrating an equivalent circuit of the semiconductor module illustrated inFIG. 1 . -
FIG. 10 is a schematic diagram illustrating a variation of the semiconductor module. -
FIG. 11 is a schematic diagram of the configuration of a circuit substrate of the semiconductor module illustrated inFIG. 10 . - In the technology disclosed in
Patent Document 1, the part on which the transistors are mounted and the part on which the snubber capacitor is mounted are separately formed on the substrate on which the switching-element transistors or the like are mounted, thereby thermally separating these parts from each other, in order to prevent degradation caused by heat from the snubber capacitor (i.e., surge voltage absorbing device). In such a case, the distance between the transistors and the snubber capacitor tends to be elongated, which may result in the failure to sufficiently reduce surge voltage. - Accordingly, one of the objects is to provide a semiconductor module that is capable of reducing surge voltage more reliably.
- In the following, embodiments of the technology of the present disclosures will be described with reference to the accompanying drawings. In the description of the drawings, the same elements are referred to by the same numerals, and a duplicate description will be omitted.
- In the following, embodiments of the disclosed technology will be listed and described.
- A semiconductor module according to an aspect of the disclosed technology is a semiconductor module including a power conversion circuit, and includes a circuit substrate, a first transistor mounted on the circuit substrate and constituting an upper arm of the power conversion circuit, and a second transistor, mounted on the circuit substrate, constituting a lower arm of the power conversion circuit and electrically series-coupled to the first transistor. The circuit substrate includes a substrate having a first insulating part, a second insulating part disposed over the first insulating part, and a conductive layer situated between the first insulating part and the second insulating part, a first input interconnection pattern disposed on the second insulating part and coupled to a first input terminal through which first power is supplied to the power conversion circuit, the first input interconnection pattern having the first transistor mounted thereon, a second input interconnection pattern disposed on the second insulating part and coupled to a second input terminal through which second power lower than the first power is supplied to the power conversion circuit, and an output interconnection pattern disposed on the second insulating part and coupled to an output terminal through which output power of the power conversion circuit is output, the output interconnection pattern having the second transistor mounted thereon. The first transistor is electrically coupled to the first input interconnection pattern such as to receive the first power through the first input interconnection pattern. The second transistor is electrically coupled to the second input interconnection pattern such as to receive the second power through the second input interconnection pattern. The conductive layer includes a first area and a second area electrically coupled to the first area. The first area is situated opposite the first input interconnection pattern. The second area is electrically coupled to the second input interconnection pattern. The conductive layer is insulated from the first input interconnection pattern and the output interconnection pattern by the second insulating part.
- In the above-noted configuration, the first transistor and the second transistor are electrically connected in series between the first input interconnection pattern and the second input interconnection pattern which are electrically coupled to the first input terminal and the second input terminal, respectively, thereby constituting the power conversion circuit. Accordingly, the power applied between the first input terminal and the second input terminal can be converted by the power conversion circuit for output through the output interconnection pattern and the output terminal.
- The substrate of the circuit substrate includes the conductive layer situated between the first insulating part and the second insulating part. The second area of the conductive layer is electrically coupled to the second input interconnection pattern electrically coupled to the second input terminal, while insulated from the first input interconnection pattern and the output interconnection pattern by the second insulating part. Accordingly, the potential of the conductive layer is substantially the same as the potential of the second input interconnection pattern. Due to the fact that the first area is situated opposite the first input interconnection pattern electrically coupled to the first input terminal, the first area of the conductive layer, the first input interconnection pattern, and the second insulating part constitute a capacitor. This capacitor is connected in parallel to the first transistor and the second transistor which are connected in series between the first input interconnection pattern and the second input interconnection pattern, thereby serving as a surge voltage absorbing capacitor. The first input interconnection pattern has the first transistor mounted thereon, so that the surge voltage absorbing capacitor is situated in proximity to the first transistor. Accordingly, surge voltage can be reliably reduced.
- Part of the output interconnection pattern may be situated between the first input interconnection pattern and the second input interconnection pattern.
- The conductive layer may not overlap the output interconnection pattern when viewed in the thickness direction of the substrate. The potential of the output interconnection pattern is responsive to the output potential, and, thus, constantly changes. If there was an overlapping area between the output interconnection pattern and the conductive layer as viewed in the thickness direction of the substrate, a parasitic capacitance would be created between the output interconnection pattern and the conductive layer. As a result, displacement current responsive to the created parasitic capacitance would flow from the output interconnection pattern to the second input interconnection pattern through the conductive layer, thereby creating a potential distribution in the second input interconnection pattern. The configuration in which the conductive layer does not overlap the output interconnection pattern when viewed in the thickness direction of the substrate as was described above can reduce such a potential distribution. As a result, the second power applied to the second transistor through the second input interconnection pattern can be stabilized.
- The circuit substrate may include an auxiliary interconnection pattern disposed in proximity to the first input interconnection pattern on the second insulating part. The conductive layer may be electrically coupled to the auxiliary interconnection pattern. The auxiliary interconnection pattern and the first input interconnection pattern may be coupled through a surge voltage absorbing element.
- The above-noted auxiliary interconnection pattern is electrically coupled to the conductive layer, and, thus, has the same potential as the second input interconnection pattern. In the above-noted configuration, thus, the first input interconnection pattern electrically coupled to the first input terminal and the second input interconnection pattern electrically coupled to the second input terminal are coupled through the surge voltage absorbing element. This surge voltage absorbing element also serves to absorb surge voltage, which can achieve further reduction in the surge voltage.
- In one embodiment, the semiconductor module may include the plurality of noted first transistors. The plurality of first transistors may be mounted on the first input interconnection pattern, and may electrically be coupled in parallel. Moreover, the semiconductor module may include the plurality of noted second transistors. The plurality of second transistors may be mounted on the output interconnection pattern, and may electrically be coupled in parallel. In such a configuration, the semiconductor module can produce a large electric current.
- In the following, specific examples of the embodiments of the disclosed technology will be described with reference to the drawings. The disclosed technology is not limited to those examples, and is intended to be defined by the scope of the claims and to include any variations and modifications falling within the scope warranted for equivalents of the scope of the claims. In the description of the drawings, the same elements are referred to by the same numerals, and a duplicate description will be omitted.
- A
semiconductor module 1 schematically illustrated inFIG. 1 serves as a power conversion apparatus such as an inverter device. Thesemiconductor module 1 includes a plurality of transistors Tr and acircuit substrate 10. Thesemiconductor module 1 may include a plurality of diodes Di, and may include acase 2 which accommodates thecircuit substrate 10 having the transistors Tr mounted thereon. InFIG. 1 , thecase 2 is schematically illustrated in dashed lines. Thecase 2 is made of a resin, for example. Inside thecase 2, the transistors Tr are encapsulated in silicone gel, for example. - In the following, a description will be given of a configuration in which the
semiconductor module 1 includes the diodes Di and thecase 2 unless stated otherwise. In the descriptions, two directions perpendicular to the thickness direction of thecircuit substrate 10 may sometimes be referred to as the X direction and the Y direction, as illustrated inFIG. 1 . The X direction and the Y direction are perpendicular to each other. - The plurality of transistors Tr are mounted on the
circuit substrate 10. The transistors Tr, which are vertical transistors, include a first upper electrode SP, a second upper electrode GP, and a lower electrode DP (seeFIG. 5 andFIG. 6 ). The first upper electrode SP and the lower electrode DP are the first main electrode and the second main electrode, respectively, for supplying power (e.g., voltage) to the transistors Tr. The second upper electrode GP is the control electrode for supplying a control signal (or a control voltage) to the transistors Tr. The conductive state of each transistor Tr between the first upper electrode SP and the lower electrode DP is controlled in response to the control signal applied to the second upper electrode GP. With this arrangement, the transistors Tr serve as switching elements. The transistors Tr may alternatively be lateral transistors. - Examples of the material of the transistors Tr include Si and wide-bandgap semiconductors such as SiC and GaN. Examples of the transistors Tr include a MOSFET (i.e., metal-oxide-semiconductor field-effect transistor) and an insulated-gate bipolar transistor (i.e., IGBT).
- In the case of the transistors Tr being MOSFETs, the first upper electrode SP, the second upper electrode GP, and the lower electrode DP correspond to the source electrode, the gate electrode, and the drain electrode, respectively. In the case of the transistors Tr being IGBTs, the first upper electrode SP, the second upper electrode GP, and the lower electrode DP correspond to the emitter electrode, the gate electrode, and the collector electrode, respectively. In the following, the transistors Tr are MOSFETs, unless otherwise indicated.
- The plurality of transistors Tr are electrically coupled to form a
power conversion circuit 3. In the present embodiment, thepower conversion circuit 3 is a single-phase inverter circuit. In this case, thesemiconductor module 1 is a 2-in-1-type semiconductor module, for example. Among the plurality of transistors Tr, the transistors Tr constituting the upper arm of thepower conversion circuit 3 are referred to as first transistors Tr1, and the transistors Tr constituting the lower arm are referred to as second transistors Tr2. An example illustrated inFIG. 1 is directed to a configuration in which thesemiconductor module 1 has two first transistors Tr1 and two second transistors Tr2. However, the number of first transistors Tr1 and the number of second transistors Tr2 are not limited to two. - The plurality of diodes Di, which are mounted on the
circuit substrate 10, serve as freewheeling diodes in thepower conversion circuit 3. The plurality of diodes Di include first diodes Di1 corresponding to the first transistors Tr1 and second diodes Di2 corresponding to the second transistors Tr2. The number of first diodes Di1 may be equal to the number of first transistors Tr1, for example, or may be different. Similarly, the number of second diodes Di2 may be equal to the number of second transistors Tr2, or may be different. - In the following, the
circuit substrate 10 will be described. - As is schematically illustrated in
FIG. 2 , thecircuit substrate 10 includes asubstrate 11, a P pad (first input interconnection pattern) 12, an N pad (second input interconnection pattern) 13, and an O pad (output interconnection pattern) 14.FIG. 2 is a schematic diagram for the purpose of illustrating the configuration of thecircuit substrate 10, in which wires W1 through W8 are omitted for the sake of clear illustration. Thecircuit substrate 10 may include a first control pad and asecond control pad 16, and may include a firstauxiliary pad 17 and a secondauxiliary pad 18. In the following, a description will be given of a configuration in which thecircuit substrate 10 includes thefirst control pad 15, thesecond control pad 16, the firstauxiliary pad 17, and the secondauxiliary pad 18. - As illustrated in
FIG. 2 throughFIG. 6 , thesubstrate 11 includes amain part 111 having an insulating property and aconductive layer 112 disposed in the inside thereof. The back face of thesubstrate 11 may have a heat dissipation layer RL formed thereon. The material of the heat dissipation layer RL may be the same as the material of the pads such as theP pad 12 and theN pad 13, for example. The back face of thesubstrate 11 of the present embodiment has the heat dissipation layer RL formed thereon unless otherwise stated. - The
main part 111 has a plate shape The material of themain part 111 may be ceramics such as AlN, SiN, Al2O3, for example. Theconductive layer 112 is placed between, and parallel to, the front face and the back face of themain part 111 in the thickness direction of themain part 111. For the sake of convenience of explanation, the portion of themain part 111 situated toward the back face relative to theconductive layer 112 may be referred to as a first insulating layer (first insulating part) 111 a, and the portion situated toward the front face relative to theconductive layer 112 may be referred to as a second insulating layer (second insulating part) 111 b. In such a case, thesubstrate 11 is a multilayered structure in which theconductive layer 112 and the second insulatinglayer 111 b are stacked in this order on the first insulatinglayer 111 a.FIG. 3 is a drawing illustrating thesubstrate 11 in the state in which the second insulatinglayer 111 b is removed for the purpose of illustrating theconductive layer 112. InFIG. 4 throughFIG. 6 , the boundary between the first insulatinglayer 111 a and the second insulatinglayer 111 b is shown by a dash and two-dot line for the sake of identifying the first insulatinglayer 111 a and the second insulatinglayer 111 b. - As is illustrated in
FIG. 2 , theP pad 12, which is disposed on asurface 11 a of the substrate 11 (namely, on the second insulatinglayer 111 b), is an electrode pattern (or interconnection pattern) for supplying positive power (first power) such as positive voltage to thepower conversion circuit 3. An example of the material of theP pad 12 is copper. TheP pad 12 includes afirst area 121 and asecond area 122. InFIG. 2 , the boundary between thefirst area 121 and thesecond area 122 is shown by a dash-and-two-dot line for illustrative purposes. This also applies to other drawings (e.g.,FIG. 1 ). - The
first area 121 is the transistor mounting area on which the plurality of first transistors Tr1 are mounted. Thefirst area 121 also has the first diodes Di1 mounted thereon each corresponding to a respective first transistor Tr1. It suffices for thefirst area 121 to have an area of sufficient size for mounting the plurality of first transistors Tr1 and the plurality of first diodes Di1. Thefirst area 121 is not limited to a particular shape, and may be a quadrilateral such as a rectangle or a square. - Each first transistor Tr1 is mounted on the
first area 121 such that the lower electrode DP and thefirst area 121 face each other, and are electrically coupled to each other. Each first diode Di1 is mounted on thefirst area 121 such that the cathode CP (seeFIG. 6 ) and thefirst area 121 face each other, and are electrically coupled to each other. The lower electrode DP and the cathode CP may be fixedly mounted to thefirst area 121 through solder or sintered material, for example. - The arrangement of the first transistors Tr1 and the first diodes Di1 on the
first area 121 is not particularly limited. For example, the plurality of first transistors Tr1 may be aligned in the X direction as illustrated inFIG. 2 , and the first diodes Di1 may be disposed alongside the respective first transistors Tr1 on the side toward thesecond area 122. - The
second area 122 is the area to which a P terminal (i.e., first input terminal) 21 for supplying positive power to thesemiconductor module 1 is coupled. One end of theP terminal 21 may be fixedly mounted to thesecond area 122 through solder or sintered material, for example. The other end of theP terminal 21, which is situated outside the case 2 (seeFIG. 1 ), is coupled to an external apparatus (or external circuit). Accordingly, thesecond area 122 is coupled to the external apparatus (or external circuit) through theP terminal 21, thereby serving as an outside connecting area. - It suffices for the
second area 122 to have an area of sufficient size for the P terminal to be connected. Thesecond area 122 is seamlessly connected to thefirst area 121. Thesecond area 122 may be formed near an edge of thesubstrate 11.FIG. 2 illustrates an example in which thesecond area 122 is formed near anedge 11 b of thesubstrate 11. - The
N pad 13 is disposed on thesurface 11 a of the substrate 11 (namely, on the second insulatinglayer 111 b). TheN pad 13 is coupled to an N terminal (second input terminal) 22 for supplying negative power (second power) such as negative voltage to thepower conversion circuit 3. Accordingly, theN pad 13 is an electrode pattern (or interconnection pattern) for supplying negative power to thepower conversion circuit 3. An example of the material of theN pad 13 is copper. One end of theN terminal 22 may be fixedly mounted to theN pad 13 through solder or sintered material, for example. The other end of theN terminal 22, which is situated outside thecase 2, is coupled to an external apparatus (or external circuit). TheN pad 13 is thus coupled to the external apparatus (or external circuit) through theN terminal 22. It suffices for theN pad 13 to have an area of sufficient size for theN terminal 22 to be connected and also for accommodating interconnections (i.e., wirings) which will be described later. TheN pad 13 is disposed near an edge of thecircuit substrate 10, for example.FIG. 2 illustrates an example in which theN pad 13 is formed near anedge 11 b thesubstrate 11. - The
O pad 14 is disposed on thesurface 11 a of the substrate 11 (namely, on the second insulatinglayer 111 b). At least part of theO pad 14 is disposed between theP pad 12 and theN pad 13. TheO pad 14 is an electrode pattern (or interconnection pattern) for outputting the output power (e.g., alternating voltage) of thepower conversion circuit 3. An example of the material of theO pad 14 is copper. TheO pad 14 includes afirst area 141 and asecond area 142. InFIG. 2 , the boundary between thefirst area 141 and thesecond area 142 is shown by a dash-and-two-dot line for illustrative purposes. This also applies to other drawings (e.g.,FIG. 1 ). - The
first area 141 is the transistor mounting area on which the plurality of second transistors Tr2 are mounted. Thefirst area 141 also has the second diodes Di2 mounted thereon each corresponding to a respective second transistor Tr2. It suffices for thefirst area 141 to have an area of sufficient size for mounting the plurality of second transistors Tr2 and the plurality of second diodes Di2. Thefirst area 141 is not limited to a particular shape, and may be a quadrilateral such as a rectangle or a square. - Each second transistor Tr2 is mounted on the
first area 141 such that the lower electrode DP and thefirst area 141 face each other, and are electrically coupled to each other. Each second diode Di2 is mounted on thefirst area 141 such that the cathode CP (seeFIG. 5 ) and thefirst area 141 face each other, and are electrically coupled to each other. The lower electrode DP and the cathode CP may be fixedly mounted to thefirst area 141 through solder or sintered material, for example. - The arrangement of the second transistors Tr2 and the second diodes Di2 on the
first area 141 is not particularly limited. For example, the plurality of second transistors Tr2 may be aligned in the X direction as illustrated inFIG. 2 , and the second diodes Di2 may be disposed alongside the respective second transistors Tr2 on the side toward thesecond area 142. - The
second area 142 is the area to which an O terminal (i.e., output terminal) 23 for outputting the output power of thepower conversion circuit 3 is coupled. One end of theO terminal 23 may be fixedly mounted to thesecond area 142 through solder or sintered material, for example. The other end of theO terminal 23, which is situated outside thecase 2, is coupled to an external apparatus (or external circuit). Accordingly, thesecond area 142 is coupled to the external apparatus (or external circuit) through theO terminal 23, thereby serving as an outside connecting area. It suffices for thesecond area 142 to have an area of sufficient size for theO terminal 23 to be connected and also for accommodating interconnections (i.e., wiring) which will be described later. Thesecond area 142 may generally be formed near an edge of thecircuit substrate 10.FIG. 2 illustrates an example in which thesecond area 142 is formed near theedge 11 b of thesubstrate 11. In the configuration illustrated inFIG. 2 , thesecond area 142 is situated between theN pad 13 and thesecond area 122 of theP pad 12, so that thesecond area 122, thesecond area 142, and theN pad 13 are aligned in the X direction. - The
first control pad 15 is an electrode pattern (or interconnection pattern) to which afirst control terminal 24 for supplying a control signal (i.e., gate signal or gate voltage) to the second upper electrodes GP of the first transistors Tr1 is connected to, thereby serving as a gate pad. An example of the material of thefirst control pad 15 is copper. One end of thefirst control terminal 24 may be fixedly mounted to thefirst control pad 15 through solder or sintered material, for example. The other end of thefirst control terminal 24, which is situated outside thecase 2, is coupled to an external apparatus (or external circuit). Accordingly, thefirst control pad 15 is electrically coupled to the external apparatus (or external circuit) through thefirst control terminal 24. It suffices for thefirst control pad 15 to have an area of sufficient size for thefirst control terminal 24 to be connected and also for interconnections (i.e., wirings) to be provided, which will be described later. It suffices for thefirst control pad 15 to be disposed on the substrate such that interconnections to the second upper electrodes GP of the first transistors Tr1 are easily made.FIG. 2 illustrates an example in which thesecond control pad 15 is disposed near anedge 11 c of thesubstrate 11 opposite theedge 11 b. - The
second control pad 16 is an electrode pattern (or interconnection pattern) to which asecond control terminal 25 for supplying a control signal (i.e., gate signal or gate voltage) to the second upper electrodes GP of the second transistors Tr2 is connected to, thereby serving as a gate pad. An example of the material of thesecond control pad 16 is copper. One end of thesecond control terminal 25 may be fixedly mounted to thesecond control pad 16 through solder or sintered material, for example. The other end of thesecond control terminal 25, which is situated outside thecase 2, is coupled to an external apparatus (or external circuit). Accordingly, thesecond control pad 16 is electrically coupled to the external apparatus (or external circuit) through thesecond control terminal 25. It suffices for thesecond control pad 16 to have an area of sufficient size for thesecond control terminal 25 to be connected and also for interconnections (i.e., wirings) to be provided, which will be described later. It suffices for thesecond control pad 16 to be disposed on thesubstrate 11 such that interconnections to the second upper electrodes GP of the second transistors Tr2 are easily made.FIG. 2 illustrates an example in which thesecond control pad 16 is disposed near theedge 11 c of thesubstrate 11. - The first
auxiliary pad 17 is an electrode pattern (or interconnection pattern) to which a firstauxiliary terminal 26 for outputting the potential of the first upper electrodes SP of the first transistors Tr1 is connected. An example of the material of the firstauxiliary pad 17 is copper. One end of the firstauxiliary terminal 26 may be fixedly mounted to the firstauxiliary pad 17 through solder or sintered material, for example. The other end of the firstauxiliary terminal 26, which is situated outside thecase 2, is coupled to an external apparatus (or external circuit). Accordingly, the firstauxiliary pad 17 is electrically coupled to the external apparatus (or external circuit) through the firstauxiliary terminal 26. In the case of the first upper electrode SP being a source electrode, the firstauxiliary pad 17 serves as an upper-arm-side source pad of thesemiconductor module 1. The potential of the first upper electrodes SP output from the firstauxiliary terminal 26 may be utilized to generate a control signal that is supplied to the second upper electrodes GP of the first transistors Tr1, for example. It suffices for the firstauxiliary pad 17 to be disposed on thesubstrate 11 such that interconnections to the first upper electrodes SP of the first transistors Tr1 are easily made.FIG. 2 illustrates an example in which the firstauxiliary pad 17 is disposed near theedge 11 c of thesubstrate 11. It suffices for the firstauxiliary pad 17 to have an area of sufficient size for the firstauxiliary terminal 26 to be connected and also for interconnections (i.e., wirings) to be provided, which will be described later. - The second
auxiliary pad 18 is an electrode pattern (or interconnection pattern) to which a secondauxiliary terminal 27 for outputting the potential of the first upper electrodes SP of the second transistors Tr2 is connected. An example of the material of the secondauxiliary pad 18 is copper. One end of the secondauxiliary terminal 27 may be fixedly mounted to the secondauxiliary pad 18 through solder or sintered material, for example. The other end of the secondauxiliary terminal 27, which is situated outside thecase 2, is coupled to an external apparatus (or external circuit). Accordingly, the secondauxiliary pad 18 is electrically coupled to the external apparatus (or external circuit) through the secondauxiliary terminal 27. In the case of the upper electrode SP being a source electrode, the secondauxiliary pad 18 serves as a lower-arm-side source pad of thesemiconductor module 1. The potential of the first upper electrodes SP output from the secondauxiliary terminal 27 may be utilized to generate a control signal that is supplied to the second upper electrodes GP of the second transistors Tr2, for example. It suffices for the secondauxiliary pad 18 to be disposed on thecircuit substrate 10 such that interconnections to the first upper electrodes SP (i.e., source electrodes) of the second transistors Tr2 are easily made.FIG. 2 illustrates an example in which the secondauxiliary pad 18 is disposed near theedge 11 c of thesubstrate 11. It suffices for the secondauxiliary pad 18 to have an area of sufficient size for the secondauxiliary terminal 27 to be connected and also for interconnections (i.e., wirings) to be provided, which will be described later. - The
P terminal 21, theN terminal 22, theO terminal 23, thefirst control terminal 24, thesecond control terminal 25, the firstauxiliary terminal 26, and the secondauxiliary terminal 27 may be the constituent elements of thesemiconductor module 1 when thesemiconductor module 1 is implemented as a configuration having thecase 2. - The
conductive layer 112 includes afirst area 112 a, asecond area 112 b, and anmiddle area 112 c, as illustrated inFIG. 2 andFIG. 3 . An example of the material of theconductive layer 112 is copper. - The
first area 112 a is that area of theconductive layer 112 which faces theP pad 12 as illustrated inFIG. 2 andFIG. 4 . As illustrated inFIG. 2 andFIG. 3 , the shape of thefirst area 112 a as viewed in the thickness direction of thesubstrate 11 may be substantially the same as that of theP pad 12. - The
second area 112 b is that area of theconductive layer 112 which faces theN pad 13 as illustrated inFIG. 2 andFIG. 5 . As illustrated inFIG. 2 andFIG. 3 , the shape of thesecond area 112 b as viewed in the thickness direction of thesubstrate 11 may be substantially the same as that of theN pad 13. - The
middle area 112 c, which is an area connecting thefirst area 112 a and thesecond area 112 b as illustrated inFIG. 2 andFIG. 3 , is seamlessly connected to thefirst area 112 a and to thesecond area 112 b. With this arrangement, thefirst area 112 a and thesecond area 112 b are electrically coupled. InFIG. 3 , the boundary between thefirst area 112 a and themiddle area 112 c and the boundary between thesecond area 112 b and themiddle area 112 c are shown by dash-and-two-dot lines for illustrative purposes. In one embodiment, themiddle area 112 c may be disposed such as to avoid overlapping theO pad 14 as viewed in the thickness direction of thesubstrate 11 as illustrated inFIG. 2 andFIG. 6 . - The
second area 112 b of theconductive layer 112 is electrically coupled to theN pad 13 as illustrated inFIG. 5 . Specifically, thesecond area 112 b and theN pad 13 are electrically coupled through at least one via (conductive part) B that is formed in the second insulatinglayer 111 b to penetrate through the second insulatinglayer 111 b. Theconductive layer 112 is electrically insulated by the second insulatinglayer 111 b from any pads, other than theN pad 13, among the pads disposed on the second insulatinglayer 111 b. Accordingly, thefirst area 112 a is insulated from both theP pad 12 and theO pad 14 by the second insulatinglayer 111 b. Themiddle area 112 c is also insulated from both theP pad 12 and theO pad 14 by the second insulatinglayer 111 b. The potential of theconductive layer 112 is thus the same as the potential of theN pad 13. - An example of a method of making the
circuit substrate 10 will be described by usingFIG. 7 andFIG. 8 .FIG. 7 andFIG. 8 correspond to a cross-section taken along the line V-V inFIG. 2 . - As illustrated in
FIG. 7 , an insulatingraw sheet 30 having a conductive film is made. The insulatingraw sheet 30 having a conductive film is produced by forming an insulating raw sheet (ceramics raw sheet) 31 made of an insulating material (e.g., ceramics) that is to become the first insulatinglayer 111 a, subsequently forming on a surface of the insulating raw sheet 31 aconductive film 32 that is to become theconductive layer 112, and also forming on the back surface aconductive film 33 that is to become the heat dissipation layer RL. Theconductive film 32 and theconductive film 33 are formed by printing conductive paste, containing materials to become theconductive layer 112 and the heat dissipation layer RL, on the front surface and the back surface to form patterns corresponding to theconductive layer 112 and the heat dissipation layer RL, respectively. - Along with the making of the insulating
raw sheet 30 having a conductive film, an insulatingraw sheet 40 having a conductive film is made as illustrated inFIG. 8 . Specifically, an insulatingraw sheet 41 is formed by using an insulating material (e.g., ceramics) that is to become the second insulatinglayer 111 b. Penetrating holes 41 a for the vias B are formed through the insulatingraw sheet 41. Subsequently, aconductive film 42 that is to become theP pad 12, theN pad 13, theO pad 14, thefirst control pad 15, thesecond control pad 16, the firstauxiliary pad 17, and the secondauxiliary pad 18 is formed on a surface of the insulatingraw sheet 41. SinceFIG. 8 corresponds to the cross-section taken along the line V-V inFIG. 2 ,FIG. 8 shows apad film part 42 a to become theO pad 14, apad film part 42 b to become theN pad 13, and apad film part 42 c to become thesecond control pad 16. Similarly to the case of theconductive layer 112, theconductive film 42 may be formed by printing conductive paste, containing the material to become these pads, on the insulatingraw sheet 41 such as to form the respective pad patterns. When this is done, the penetrating holes 41 a are also filled with the conductive paste. The results in the insulatingraw sheet 40 having a conductive film. - Subsequently, the insulating
raw sheet 40 having a conductive film is laminated onto the insulatingraw sheet 30 having a conductive film, such that a surface (i.e., the surface having the conductive film 32) of the insulatingraw sheet 30 having a conductive film faces the back surface of the insulatingraw sheet 40 having a conductive film. The multilayered structure comprised of the insulatingraw sheet 30 having a conductive film and the insulatingraw sheet 40 having a conductive film is calcined all together, which results in thecircuit substrate 10. - In the following, electrical connections including interconnection structures in the
semiconductor module 1 will be described by referring toFIG. 1 andFIG. 9 .FIG. 9 is a drawing illustrating an equivalent circuit of thesemiconductor module 1. InFIG. 9 , those elements corresponding to the constituent elements of thesemiconductor module 1 are referred to by the same or similar reference characters. Thesemiconductor module 1 has interconnections placed therein such as to implement the equivalent circuit illustrated inFIG. 9 . - The lower electrodes DP of the first transistors Tr1 and the cathodes CP of the first diodes Di1 are electrically coupled through the
P pad 12, and theP pad 12 is connected to theP terminal 21. Accordingly, the lower electrodes DP of the first transistors Tr1 and the cathodes CP of the first diodes Di1 are electrically coupled to theP terminal 21. Further, the first upper electrodes SP of the first transistors Tr1 are coupled through wires W1 to the respective anodes AP of the first diodes Di1. In this manner, the first transistors Tr1 and the first diodes Di1 are coupled in reverse parallel, with the first diodes Di1 serving as freewheeling diodes. Wires, ribbons, or the like are used as the wires W1, for example. The material of the wires W1 is copper, aluminum, or the like, for example. The number of wires W1 may be one, or may be more than one. - The second upper electrode GP of the first transistors Tr1 are coupled to the
first control pad 15 through wires W2. Wires, ribbons, or the like are used as the wires W2, for example. The material of the wires W2 is copper, aluminum, or the like, for example. Due to the fact that thefirst control terminal 24 is coupled to thefirst control pad 15, the second upper electrodes GP of the first transistors Tr1 are electrically coupled to thefirst control terminal 24. A control signal can thus be applied through thefirst control terminal 24 to the second upper electrodes GP of the first transistors Tr1. - The first upper electrodes SP of the first transistors Tr1 are coupled to the first
auxiliary pad 17 through wires W3. Wire, ribbons, or the like are used as the wires W3, for example. The material of the wires W3 is copper, aluminum, or the like, for example. Due to the fact that the firstauxiliary terminal 26 is coupled to the firstauxiliary pad 17, the first upper electrodes SP of the first transistors Tr1 are electrically coupled to the firstauxiliary terminal 26. Accordingly, the potential of the first upper electrodes SP of the first transistors Tr1 can be output through the firstauxiliary terminal 26, and the output potential can be utilized to generate a control signal for controlling the first transistors Tr1. - The anodes AP of the first diodes Di1 are coupled to the
O pad 14 through wires W4. Accordingly, the first upper electrodes SP of the first transistors Tr1 are electrically coupled to theO pad 14 through the anodes AP of the first diodes Di1 and the wires W4. The plurality of first transistors Tr1 are thus electrically coupled in parallel. In the configuration illustrated inFIG. 1 , the wires W4 are coupled at one end thereof to thesecond area 142 of theO pad 14, for example. Wires, ribbons, or the like are used as the wires W4, for example. The material of the wires W4 is copper, aluminum, or the like, for example. The number of wires W4 may be one, or may be more than one. - The lower electrodes DP of the second transistors Tr2 and the cathodes CP of the second diodes Di2 are electrically coupled through the
O pad 14, and theO pad 14 is connected to the 0terminal 23. Accordingly, the lower electrodes DP of the second transistors Tr2 and the cathodes CP of the second diodes Di2 are electrically coupled to theO terminal 23. Further, the first upper electrodes SP of the second transistors Tr2 are coupled through wires W5 to the respective anodes AP of the second diodes Di2. In this manner, the second transistors Tr2 and the second diodes Di2 are coupled in reverse parallel, with the second diodes Di2 serving as freewheeling diodes. Wires, ribbons, or the like are used as the wires W5, for example. The material of the wires W5 is copper, aluminum, or the like, for example. The number of wires W5 may be one, or may be more than one. - The second upper electrode GP of the second transistors Tr2 are coupled to the
second control pad 16 through wires W6. Wires, ribbons, or the like are used as the wires W6, for example. The material of the wires W6 is copper, aluminum, or the like, for example. Due to the fact that thesecond control terminal 25 is coupled to thesecond control pad 16, the second upper electrodes GP of the second transistors Tr2 are electrically coupled to thesecond control terminal 25. A control signal can thus be applied through thesecond control terminal 25 to the second upper electrodes GP of the second transistors Tr2. - The first upper electrodes SP of the second transistors Tr2 are coupled to the second
auxiliary pad 18 through wires W7. Wires, ribbons, or the like are used as the wires W7, for example. The material of the wires W7 is copper, aluminum, or the like, for example. Due to the fact that the secondauxiliary terminal 27 is coupled to the secondauxiliary pad 18, the first upper electrodes SP of the second transistors Tr2 are electrically coupled to the secondauxiliary terminal 27. Accordingly, the potential of the first upper electrodes SP of the second transistors Tr2 can be output through the secondauxiliary terminal 27, and the output potential can be utilized to generate a control signal for controlling the second transistors Tr2. - The anodes AP of the second diodes Di2 are coupled to the
N pad 13 through wires W8. Wires, ribbons, or the like are used as the wires W8, for example. The material of the wires W8 is copper, aluminum, or the like, for example. The number of wires W8 may be one, or may be more than one. Accordingly, the first upper electrodes SP of the second transistors Tr2 are coupled to theN pad 13 through the anodes AP of the second diodes Di2 and the wires W8. The plurality of second transistors Tr2 are thus electrically coupled in parallel. - In the interconnection structure described above, the first upper electrodes SP of the first transistors coupled in parallel are electrically coupled to the
O pad 14, and the lower electrodes DP of the second transistors Tr2 coupled in parallel are electrically coupled to theO pad 14. Accordingly, the first upper electrodes SP of the first transistors Tr1 coupled in parallel are electrically coupled to the lower electrodes DP of the second transistors Tr2 coupled in parallel. Further, the lower electrodes DP of the first transistors Tr1 coupled in parallel are electrically coupled to theP terminal 21, and the first upper electrodes SP of the second transistors Tr2 coupled in parallel are electrically coupled to theN terminal 22. Accordingly, as illustrated inFIG. 9 , the group of first transistors Tr1 coupled in parallel and the group of second transistors Tr2 coupled in parallel are connected in series between theP terminal 21 and theN terminal 22. In this manner, the configuration on thecircuit substrate 10 constitutes thepower conversion circuit 3. - The
substrate 11 of the circuit substrate has theconductive layer 112. Thesecond area 112 b of theconductive layer 112 is electrically coupled to theN pad 13 through the vias B. Thefirst area 112 a of theconductive layer 112 is connected to thesecond area 112 b through themiddle area 112 c, so that the potential of theconductive layer 112 is the same as the potential of theN pad 13. TheP pad 12 and thefirst area 112 a facing theP pad 12 are insulated from each other by the second insulatinglayer 111 b. Accordingly, theP pad 12, thefirst area 112 a, and the second insulatinglayer 111 b disposed therebetween constitute a capacitor 50 (seeFIG. 9 ). For example, an area of a 35-mm square (i.e., a square of side 35 mm) provides a capacitance of approximately 1 nF in the case of the distance between theP pad 12 and thefirst area 112 a being 0.1 mm. - This
capacitor 50 is coupled in parallel between theP terminal 21 and theN terminal 22 with respect to the series circuit comprised of the group of parallel-connected first transistors Tr1 and the group of parallel-connected second transistors Tr2 as illustrated inFIG. 9 , thereby serving as a surge voltage absorbing capacitor for absorbing surge voltage. The configuration of thesemiconductor module 1 is thus capable of reducing surge voltage. The capacitance of thecapacitor 50, which may be a value responsive to the size of a surge voltage needing to be reduced, can be adjusted in response to the size of theP pad 12 and thefirst area 112 a and the distance between theP pad 12 and thefirst area 112 a. - In the configuration of the
semiconductor module 1, control signals are applied to the first transistors Tr1 and the second transistors Tr2 through thefirst control terminal 24 and thesecond control terminal 25, respectively, to turn on/off the first transistors Tr1 and the second transistors Tr2 alternately. The direct-current power (e.g., direct-current voltage) applied between theP terminal 21 and theN terminal 22 can thus be converted into alternating-current power (e.g., alternating-current voltage) output from theO terminal 23. - In the
power conversion circuit 3 including the first transistors Tr1 and the second transistors Tr2 connected in series between theP terminal 21 and theN terminal 22, surge voltage occurs when each of the first transistors Tr1 and the second transistors Tr2 is turned on or off. - The size of surge voltage is calculated by Lxdi/dt when the current is denoted as i, and the inductance is denoted as L. The inductance that controls the size of surge voltage includes the wire inductance of the path through which the current i flows. Further, di/dt depends on the speed of switching of the first transistors Tr1 and the second transistors Tr2. As continuing efforts have been made to increase the speed of switching, there is a tendency for di/dt to increase. Especially when a wide-bandgap semiconductor is used as the material for the first transistors Tr1 and the second transistors Tr2, di/dt tends to increase because the switching speed is faster than in the case of Si. It is thus important, for the purpose of effectively reducing surge voltage, to reduce the wire inductance included in the inductance L.
- In the
semiconductor module 1, thecapacitor 50 for absorbing surge voltage is constituted by theP pad 12, thefirst area 112 a, and the second insulatinglayer 111 b placed therebetween, so that thecapacitor 50 for absorbing surge voltage is situated in proximity to at least the first transistors Tr1. This arrangement serves to reduce the wire inductance, thereby more reliably reducing surge voltage. - The potential of the
O pad 14 constantly changes due to the switching. If the conductive layer 112 (e.g., themiddle area 112 c) was in existence directly below theO pad 14, a parasitic capacitance would be formed between theO pad 14 and theconductive layer 112. With this parasitic capacitance being denoted as C, a displacement current defined as Cx(dv/dt) would flow from theO pad 14 to theN pad 13 through theconductive layer 112, thereby being likely to create an irregular potential distribution in theN pad 13. - In contrast, the configuration in which the conductive layer 112 (e.g., the
middle area 112 c) does not overlap theO pad 14 serves to prevent a potential displacement in theN pad 13 and theconductive layer 112. - In the
semiconductor module 1, the group of first transistors Tr1 coupled in parallel and the group of second transistors Tr2 coupled in parallel are connected in series. This arrangement enables a large current to flow in thesemiconductor module 1. - Due to the fact that the
semiconductor module 1 has the plurality of first transistors Tr1, the area of thefirst area 121 having the plurality of first transistors Tr1 mounted thereon are larger than an area of a sufficient size for mounting a single first transistor Tr1, for example. - In the
semiconductor module 1, thecapacitor 50 for absorbing surge voltage is constituted by thefirst area 121 of theP pad 12 having the first transistors Tr1 mounted thereon, thefirst area 112 a of theconductive layer 112, and the second insulatinglayer 111 b, so that thecapacitor 50 is situated in proximity to the plurality of first transistors Tr1. Accordingly, reduction in the wire inductance is enabled despite the large area of thefirst area 121, which serves to effectively reduce surge voltage. -
FIG. 10 is a schematic drawing illustrating an example of asemiconductor module 1A that is a variation of thesemiconductor module 1. Although illustration of thecase 2 is omitted inFIG. 10 , thesemiconductor module 1A may be provided with thecase 2. - The
semiconductor module 1A mainly differs from the configuration of thesemiconductor module 1 in that acircuit substrate 10A is provided in place of thecircuit substrate 10. The placement and interconnection structures of the first transistors Tr1, the second transistors Tr2, theP terminal 21, theN terminal 22, theO terminal 23, thefirst control terminal 24, thesecond control terminal 25, the firstauxiliary terminal 26, and the secondauxiliary terminal 27 on thecircuit substrate 10A may be similar to the case of thesemiconductor module 1. -
FIG. 11 is a schematic diagram of thecircuit substrate 10A. Thecircuit substrate 10A mainly differs from the configuration of thecircuit substrate 10 in that a third auxiliary pad (i.e., auxiliary interconnection pattern) 19 is provided and in that the thirdauxiliary pad 19 and the P pad are connected through capacitors (i.e., surge voltage absorbing elements) 51. Thecircuit substrate 10A will be described, with a focus on this difference. - The third
auxiliary pad 19, which is situated alongside theP pad 12, is disposed on the substrate 11 (specifically on the second insulatinglayer 111 b) such as to be isolated from theP pad 12 and theO pad 14. The thirdauxiliary pad 19 is coupled to theconductive layer 112 through a via (conductive part) B1 to be electrically coupled to theN pad 13. The potential of the thirdauxiliary pad 19 is thus the same as the potential of theN pad 13. - In one embodiment, the third
auxiliary pad 19 may be disposed alongside the edges of theP pad 12 other than anedge 12 a as illustrated inFIG. 11 . Part of the thirdauxiliary pad 19 is disposed between theP pad 12 and theO pad 14, and is formed such as to overlap themiddle area 112 c of theconductive layer 112 as viewed in the thickness direction of thesubstrate 11. The via B1 provides a coupling between themiddle area 112 c and the thirdauxiliary pad 19 in an area where themiddle area 112 c and the thirdauxiliary pad 19 overlap as viewed in the thickness direction of thesubstrate 11, thereby electrically coupling themiddle area 112 c with the thirdauxiliary pad 19. - The third
auxiliary pad 19 and theP pad 12 are coupled through at least onecapacitor 51. An example of thecapacitor 51 is a ceramic condenser. The potential of the thirdauxiliary pad 19 is the same as the potential of theN pad 13, so that the above-noted configuration is equivalent to the circuit in which thecapacitor 51 is connected in parallel to thecapacitor 50 between the P terminal coupled to theP pad 12 and theN terminal 22 coupled to theN pad 13. Thecapacitor 51 thus also serves as a surge voltage absorbing element. - In the
circuit substrate 10A, thefirst area 121 of theP pad 12 having the first transistors Tr1 mounted thereon, thefirst area 112 a of theconductive layer 112, and the second insulatinglayer 111 b placed therebetween constitute thecapacitor 50 for absorbing surge voltage as in the case of thecircuit substrate 10. Accordingly, thesemiconductor module 1A provides at least the same or similar effects and advantages as thesemiconductor module 1. - In the
semiconductor module 1A, which has thecircuit substrate 10A, the third auxiliary pad and theP pad 12 are coupled through thecapacitor 51. Thiscapacitor 51 also serves as a surge voltage absorbing element as was previously described. In this case, the capacitance of thecapacitor 50 is reinforced by thecapacitor 51, which results in surge voltage being more reliably absorbed. - This variation is directed to an example in which a capacitor is used as a surge voltage absorbing element providing coupling between the third
auxiliary pad 19 and theP pad 12. However, it suffices for the surge voltage absorbing element to be an element serving to absorb surge voltage. For example, an element that is a combination of a capacitor and another circuit element (e.g., resistor or varistor) may suffice. - Although the embodiments and variations of the disclosed technology have heretofore been described, the disclosed technology is not limited to these various disclosed embodiments, and various modifications may be made without departing from the scope of the disclosed technology.
- The power conversion circuit is not limited to a single-phase power conversion circuit such as a single-phase inverter circuit, and may alternatively be a two-phase or three-phase power conversion circuit. The numbers of transistors are not limited to the numbers illustrated in the drawings. The semiconductor module may have at least one first transistor and at least one second transistor.
- The arrangement of the first transistors and the second transistors and the interconnection structures between the first transistors, the second transistors, and the various pads (i.e., the P pad, the N pad, the O pad, and the like) are not limited to those shown in the examples, and are preferably optimized in such a manner as to minimize the wire inductance for the purpose of reducing surge voltage.
- Although the use of vias has been described as an example of electrical coupling between the second input interconnection pattern and the conductive layer, a method of providing electrical coupling between the second input interconnection pattern and the conductive layer is not limited to the use of vias. For example, a conductive film (e.g., a metal film) may be formed on a side face of the second insulating part, so that the second input interconnection pattern and the conductive layer (i.e., the second area) may be electrically coupled through the conductive film. The same applies in the case of coupling between the third auxiliary pad and the conductive layer in the above-described variation. Although the conductive film is formed only on the side face of the second insulating part in the above-noted example, a conductive film may be formed on a side face of the
substrate 11, so that the second input interconnection pattern and the conductive layer are electrically coupled through this conductive film. In the case of electrically coupling the second input interconnection pattern and the conductive layer by use of a conductive film formed on a side face of the second insulating part or the like, the first input interconnection pattern, the output interconnection pattern, the heat dissipation layer (i.e., the heat dissipation layer RL illustrated as an example inFIG. 4 ), and the like may be isolated from the conductive film formed on the side face. - Positive power (e.g., positive voltage) is used as an example of the first power, and negative power (e.g., negative voltage) is used as an example of the second power. It suffices for the first power and the second power to be such that the second power is lower than the first power. For example, in the case of the first power having a predetermined voltage, it suffices for the second power to have a lower voltage than the predetermined voltage.
-
- 1 . . . semiconductor module
- 3 . . . power conversion circuit
- 10, 10A . . . circuit substrate
- 11 . . . substrate
- 12 . . . P pad (first input interconnection pattern)
- 13 . . . N pad (second input interconnection pattern)
- 14 . . . O pad (output interconnection pattern)
- 19 . . . third auxiliary pad (auxiliary interconnection pattern)
- 21 . . . P terminal (first input terminal)
- 22 . . . N terminal (second input terminal)
- 23 . . . O terminal (output terminal)
- 50 . . . capacitor (surge voltage absorbing capacitor)
- 51 . . . capacitor
- 111 a . . . first insulating layer (first insulating part)
- 111 b . . . second insulating layer (second insulating part)
- 112 . . . conductive layer
- 112 a . . . first area
- 112 b . . . second area
- 112 c . . . middle area
- B . . .via
- B1 . . . via
- Tr . . . transistor
- Tr1 . . . first transistor
- Tr2 . . . second transistor
Claims (16)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2016-051416 | 2016-03-15 | ||
JP2016051416A JP6583072B2 (en) | 2016-03-15 | 2016-03-15 | Semiconductor module |
PCT/JP2017/003388 WO2017159081A1 (en) | 2016-03-15 | 2017-01-31 | Semiconductor module |
Publications (2)
Publication Number | Publication Date |
---|---|
US20190051606A1 true US20190051606A1 (en) | 2019-02-14 |
US10541208B2 US10541208B2 (en) | 2020-01-21 |
Family
ID=59851802
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/078,218 Expired - Fee Related US10541208B2 (en) | 2016-03-15 | 2017-01-31 | Semiconductor module for a power conversion circuit for reliably reducing a voltage surge |
Country Status (3)
Country | Link |
---|---|
US (1) | US10541208B2 (en) |
JP (1) | JP6583072B2 (en) |
WO (1) | WO2017159081A1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20210366857A1 (en) * | 2017-04-21 | 2021-11-25 | Invensas Corporation | 3d-Interconnect |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9256560B2 (en) | 2009-07-29 | 2016-02-09 | Solarflare Communications, Inc. | Controller integration |
WO2018096734A1 (en) * | 2016-11-24 | 2018-05-31 | 住友電気工業株式会社 | Semiconductor module |
CN114144965A (en) * | 2019-07-24 | 2022-03-04 | 日立安斯泰莫株式会社 | Circuit arrangement |
DE112020003823T5 (en) * | 2019-08-09 | 2022-04-21 | Rohm Co., Ltd. | POWER MODULE |
CN117378047A (en) * | 2021-12-27 | 2024-01-09 | 富士电机株式会社 | Semiconductor module |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0358465A (en) * | 1989-07-26 | 1991-03-13 | Nec Corp | Resin sealed type semiconductor device |
JP2007019292A (en) * | 2005-07-08 | 2007-01-25 | Tdk Corp | Electronic component module and laminated substrate for it |
JP5386246B2 (en) * | 2009-06-26 | 2014-01-15 | パナソニック株式会社 | Power converter |
JP5344013B2 (en) * | 2011-09-06 | 2013-11-20 | 株式会社デンソー | Power converter |
JP2015135895A (en) * | 2014-01-17 | 2015-07-27 | パナソニックIpマネジメント株式会社 | semiconductor module |
-
2016
- 2016-03-15 JP JP2016051416A patent/JP6583072B2/en active Active
-
2017
- 2017-01-31 WO PCT/JP2017/003388 patent/WO2017159081A1/en active Application Filing
- 2017-01-31 US US16/078,218 patent/US10541208B2/en not_active Expired - Fee Related
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20210366857A1 (en) * | 2017-04-21 | 2021-11-25 | Invensas Corporation | 3d-Interconnect |
US11929337B2 (en) * | 2017-04-21 | 2024-03-12 | Invensas Llc | 3D-interconnect |
Also Published As
Publication number | Publication date |
---|---|
JP6583072B2 (en) | 2019-10-02 |
US10541208B2 (en) | 2020-01-21 |
WO2017159081A1 (en) | 2017-09-21 |
JP2017168582A (en) | 2017-09-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10541208B2 (en) | Semiconductor module for a power conversion circuit for reliably reducing a voltage surge | |
US11532538B2 (en) | Component structure, power module and power module assembly structure | |
KR101998424B1 (en) | Semiconductor module | |
US10355619B2 (en) | Semiconductor module | |
JP6425380B2 (en) | Power circuit and power module | |
US10916531B2 (en) | Semiconductor module | |
US9196572B2 (en) | Power semiconductor module | |
US11605613B2 (en) | Semiconductor device | |
US9780684B2 (en) | Power converter | |
US11183485B2 (en) | Semiconductor module | |
US10748826B2 (en) | Power module and inverter equipment | |
US12068289B2 (en) | Power module | |
KR20140126668A (en) | 3-level power converter half-bridge | |
US11750090B2 (en) | Semiconductor device and power conversion device | |
CN113748509B (en) | Semiconductor device with a semiconductor device having a plurality of semiconductor chips | |
JP2022050887A (en) | Semiconductor device | |
JP6844668B2 (en) | Semiconductor module | |
CN114365281A (en) | Electrical circuit and semiconductor module | |
EP3772750A1 (en) | Semiconductor module arrangement | |
WO2024024169A1 (en) | Power semiconductor module and motor drive system using same | |
JPWO2018096734A1 (en) | Semiconductor module |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SUMITOMO ELECTRIC INDUSTRIES, LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:OOMORI, HIROTAKA;REEL/FRAME:046643/0416 Effective date: 20180726 |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT RECEIVED |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20240121 |