US20180358928A1 - Configurable radio frequency power amplifier and method thereof - Google Patents

Configurable radio frequency power amplifier and method thereof Download PDF

Info

Publication number
US20180358928A1
US20180358928A1 US15/615,899 US201715615899A US2018358928A1 US 20180358928 A1 US20180358928 A1 US 20180358928A1 US 201715615899 A US201715615899 A US 201715615899A US 2018358928 A1 US2018358928 A1 US 2018358928A1
Authority
US
United States
Prior art keywords
voltage
amplifier
coupled
inductor
resonant tank
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US15/615,899
Other versions
US10153734B1 (en
Inventor
Poh-Boon Leong
Chia-Liang (Leon) Lin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Realtek Semiconductor Corp
Original Assignee
Realtek Semiconductor Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Realtek Semiconductor Corp filed Critical Realtek Semiconductor Corp
Priority to US15/615,899 priority Critical patent/US10153734B1/en
Assigned to REALTEK SEMICONDUCTOR CORP. reassignment REALTEK SEMICONDUCTOR CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: Leong, Poh-Boon, LIN, CHIA-LIANG (LEON)
Priority to TW107119366A priority patent/TWI666872B/en
Priority to CN201810579768.7A priority patent/CN109004907B/en
Application granted granted Critical
Publication of US10153734B1 publication Critical patent/US10153734B1/en
Publication of US20180358928A1 publication Critical patent/US20180358928A1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/32Modifications of amplifiers to reduce non-linear distortion
    • H03F1/3205Modifications of amplifiers to reduce non-linear distortion in field-effect transistor amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/02Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation
    • H03F1/0205Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers
    • H03F1/0211Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers with control of the supply voltage or current
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/08Modifications of amplifiers to reduce detrimental influences of internal impedances of amplifying elements
    • H03F1/22Modifications of amplifiers to reduce detrimental influences of internal impedances of amplifying elements by use of cascode coupling, i.e. earthed cathode or emitter stage followed by earthed grid or base stage respectively
    • H03F1/223Modifications of amplifiers to reduce detrimental influences of internal impedances of amplifying elements by use of cascode coupling, i.e. earthed cathode or emitter stage followed by earthed grid or base stage respectively with MOSFET's
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/189High frequency amplifiers, e.g. radio frequency amplifiers
    • H03F3/19High frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only
    • H03F3/193High frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only with field-effect devices
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/20Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
    • H03F3/21Power amplifiers, e.g. Class B amplifiers, Class C amplifiers with semiconductor devices only
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/20Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
    • H03F3/21Power amplifiers, e.g. Class B amplifiers, Class C amplifiers with semiconductor devices only
    • H03F3/211Power amplifiers, e.g. Class B amplifiers, Class C amplifiers with semiconductor devices only using a combination of several amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/42Amplifiers with two or more amplifying elements having their dc paths in series with the load, the control electrode of each element being excited by at least part of the input signal, e.g. so-called totem-pole amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/68Combinations of amplifiers, e.g. multi-channel amplifiers for stereophonics
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03GCONTROL OF AMPLIFICATION
    • H03G1/00Details of arrangements for controlling amplification
    • H03G1/0005Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal
    • H03G1/0017Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal the device being at least one of the amplifying solid state elements of the amplifier
    • H03G1/0023Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal the device being at least one of the amplifying solid state elements of the amplifier in emitter-coupled or cascode amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03GCONTROL OF AMPLIFICATION
    • H03G1/00Details of arrangements for controlling amplification
    • H03G1/0005Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal
    • H03G1/0017Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal the device being at least one of the amplifying solid state elements of the amplifier
    • H03G1/0029Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal the device being at least one of the amplifying solid state elements of the amplifier using FETs
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03GCONTROL OF AMPLIFICATION
    • H03G1/00Details of arrangements for controlling amplification
    • H03G1/0005Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal
    • H03G1/0088Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal using discontinuously variable devices, e.g. switch-operated
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03GCONTROL OF AMPLIFICATION
    • H03G3/00Gain control in amplifiers or frequency changers without distortion of the input signal
    • H03G3/20Automatic control
    • H03G3/30Automatic control in amplifiers having semiconductor devices
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03GCONTROL OF AMPLIFICATION
    • H03G3/00Gain control in amplifiers or frequency changers without distortion of the input signal
    • H03G3/20Automatic control
    • H03G3/30Automatic control in amplifiers having semiconductor devices
    • H03G3/3036Automatic control in amplifiers having semiconductor devices in high-frequency amplifiers or in frequency-changers
    • H03G3/3042Automatic control in amplifiers having semiconductor devices in high-frequency amplifiers or in frequency-changers in modulators, frequency-changers, transmitters or power amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/451Indexing scheme relating to amplifiers the amplifier being a radio frequency amplifier
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/541Transformer coupled at the output of an amplifier

Definitions

  • the present invention generally relates to power amplifier circuits and more particularly power amplifier circuits having lower distortion.
  • a prior art power amplifier utilizes either an NMOS (n-channel metal oxide semiconductor) or a PMOS (p-channel metal oxide semiconductor) transistor as a gain device configured as a common-source amplifier.
  • NMOS n-channel metal oxide semiconductor
  • PMOS p-channel metal oxide semiconductor
  • a gate terminal of the NMOS (PMOS) transistor is coupled to an input voltage
  • a source terminal of the NMOS (PMOS) transistor is connected to a ground (power) node
  • a drain terminal of the NMOS (PMOS) transistor is coupled to a power (ground) node via an inductor.
  • An output of the common-source amplifier is tapped at the drain terminal of the NMOS (PMOS) transistor.
  • a first issue of the prior art power amplifier is that, there is an appreciable second order distortion in the output.
  • a second issue is that, while a mean value of the drain-to-source voltage of the transistor (either NMOS or PMOS) is approximately equal to a power supply voltage (which is a voltage difference between the power node and the ground node), a peak value of the drain-to-source voltage can be twice as large when the power amplifier reaches a full output capacity.
  • a high drain-to-source voltage causes a high stress on a transistor and might damage the transistor.
  • a stringent constraint on the power supply voltage must be imposed. This adversely limits the full output capacity of the prior art power amplifier.
  • What is desired is a method and apparatus for alleviating the second order distortion, and also relieving the reliability concern.
  • an apparatus includes: an input coupler configured to receive an input voltage and output a first coupled voltage and a second coupled voltage in accordance with a first bias voltage and a second bias voltage, respectively; a stacked amplifier pair configured to receive the first coupled voltage and the second coupled voltage and output a first output voltage and a second output voltage in accordance with a first DC voltage, a second DC voltage, and a third DC voltage; and an output combiner configured to establish a combined output voltage in accordance with a combination of the first output voltage and the second output voltage, wherein the stacked amplifier pair includes a first amplifier operating with a power supplied from the second DC voltage to the first DC voltage and a second amplifier operating with a power supplied from the third DC voltage to the second DC voltage.
  • the input coupler embodies an AC coupling function such that an AC value of the first coupled voltage is approximately equal to an AC value of the input voltage while a DC value of the first coupled voltage is equal to the first bias voltage, and an AC value of the second coupled voltage is approximately equal to an AC value of the input voltage while a DC value of the second coupled voltage is equal to the second bias voltage.
  • the first amplifier includes: a first active network including a gain device; and a first resonant tank including a mutually coupled inductor pair including a primary inductor and a secondary inductor.
  • the first active network further includes a cascode device.
  • the second amplifier includes: a second active network including a gain device; and a second resonant tank including a mutually coupled inductor pair including a primary inductor and a secondary inductor.
  • the second active network further includes a cascode device.
  • the stacked amplifier pair further includes an inter-amplifier coupler configured to equalize a voltage at the primary inductor of the first resonant tank and a voltage at the primary inductor of the second resonant tank.
  • the inter-amplifier coupler includes a capacitor.
  • the output combiner is embodied by a serial connection of the secondary inductor of the first resonant tank and the secondary inductor of the second resonant tank.
  • the apparatus is configured to operate in a low-power mode by setting a biasing condition that substantially powers off the second amplifier, and operate in a high-power mode by setting a biasing condition that substantially powers on the second amplifier.
  • a method includes: receiving an input voltage; coupling the input voltage into a first coupled voltage and a second coupled voltage in accordance with a first bias voltage and a second bias voltage, respectively; outputting a first output voltage and a second output voltage in accordance with the first coupled voltage and the second coupled voltage using a first amplifier and a second amplifier, respectively, wherein the first amplifier and the second amplifier are configured in a stacked topology; and establishing a combined output voltage in accordance with a combination of the first output voltage and the second output voltage.
  • an AC value of the first coupled voltage is approximately equal to an AC value of the input voltage while a DC value of the first coupled voltage is equal to the first bias voltage
  • an AC value of the second coupled voltage is approximately equal to an AC value of the input voltage while a DC value of the second coupled voltage is equal to the second bias voltage.
  • the first amplifier includes: a first active network including a gain device; and a first resonant tank including a mutually coupled inductor pair including a primary inductor and a secondary inductor.
  • the first active network further includes a cascode device.
  • the second amplifier includes: a second active network including a gain device; and a second resonant tank including a mutually coupled inductor pair including a primary inductor and a secondary inductor.
  • the second active network further includes a cascode device.
  • the method further includes incorporating an inter-amplifier coupler configured to equalize a voltage at the primary inductor of the first resonant tank and a voltage at the primary inductor of the second resonant tank.
  • the inter-amplifier coupler includes a capacitor.
  • the combined output voltage is established using a serial connection of the secondary inductor of the first resonant tank and the secondary inductor of the second resonant tank.
  • the method further includes setting a biasing condition that substantially powers off the second amplifier in a low-power mode, and setting a biasing condition that substantially powers on the second amplifier in a high-power mode.
  • FIG. 1 shows a functional block diagram of a power amplifier in accordance with an embodiment of the present invention.
  • FIG. 2 shows a schematic diagram of an AC coupling network.
  • FIG. 3A shows a schematic diagram of an amplifier of a first type.
  • FIG. 3B shows a schematic diagram of an amplifier of a second type.
  • FIG. 4 shows a flow diagram of a method in accordance with the present invention.
  • the present invention relates to power amplifiers. While the specification describes several example embodiments of the invention considered favorable modes of practicing the invention, it should be understood that the invention can be implemented in many ways and is not limited to the particular examples described below or to the particular manner in which any features of such examples are implemented. In other instances, well-known details are not shown or described to avoid obscuring aspects of the invention.
  • DC stands for direct current
  • AC stands for alternating current
  • a DC node is a node of a substantially static electric potential.
  • a DC voltage is a voltage at a DC node.
  • a bias voltage is a DC voltage.
  • FIG. 1 A functional block diagram of a power amplifier 100 in accordance with an embodiment of the present invention is depicted in FIG. 1 .
  • the power amplifier 100 includes: an input coupler 101 configured to receive an input voltage V IN and output a first coupled voltage V C1 and a second coupled voltage V C2 in accordance with a first bias voltage V B , and a second bias voltage V B2 , respectively; a stacked amplifier pair 130 configured to receive the first coupled voltage V C1 and the second coupled voltage V C2 and output a first output voltage V O1 and a second output voltage V O2 in accordance with a first DC voltage V DC1 , a second DC voltage V DC2 , and a third DC voltage V DC3 ; and an output combiner 102 configured to establish a combined output voltage V OUT in accordance with a combination of the first output voltage V O1 and the second output voltage V O2 .
  • V IN the input voltage V IN
  • V B1 the first (second) bias voltage V B1 (V B2 )
  • V C1 V C2
  • V C1 V C2
  • V DC1 V DC2 , V DC3
  • V O1 V O2
  • V O2 V O1
  • V OUT the combined output voltage V OUT
  • the power amplifier 100 can be embodied by either a single-ended embodiment or a differential embodiment.
  • a signal either voltage or current, is defined as a difference between a first constituent signal and a second constituent signal.
  • a voltage signal V X is defined as V X ⁇ V X+ ⁇ V X ⁇ , where V X+ is a first constituent voltage signal and V X ⁇ is a second constituent voltage signal.
  • a differential embodiment for the voltage signal V X can be constructed using a combination of two single-ended embodiments, one for the first constituent signal V X+ and the other for the second constituent signal V X ⁇ . Since it is apparent to those of ordinary skill in the art regarding how to construct a differential embodiment using a combination of two single-ended embodiments, for brevity only single-ended embodiments are explicitly shown in this disclosure.
  • the input coupler 101 is configured to fulfill an AC (alternate current) coupling function that can be mathematically described by the following two equations
  • FIG. 2 A schematic diagram of an AC coupling network 200 suitable for embodying the input coupler 101 of FIG. 1 is depicted in FIG. 2 .
  • the AC coupling network 200 comprises: a first capacitor 211 configured to couple V IN to V C1 ; a second capacitor 212 configured to couple V IN to V C2 ; a first resistor 221 configured to couple V B1 to V C1 ; and a second resistor 222 configured to couple V B2 to V C2 . Both V B1 and V B2 are substantially stationary.
  • V C1 and V C2 are thus DC coupled to V B1 and V B2 via resistors 221 and 222 , respectively, but AC coupled to V IN via capacitors 211 and 212 , respectively.
  • a frequency of interest for V IN is 5.5 GHz
  • resistors 221 and 222 are both 10K Ohm
  • capacitors 211 and 212 are both 30 pF.
  • one of the two resistors 221 and 222 is replaced by an inductor (not shown in figure).
  • first capacitor 211 and resistor 221 are replaced by a first transformer (not shown in figure) configured to couple V IN to V C1 .
  • capacitor 212 and resistor 222 are replaced by a second transformer (not shown in figure) configured to couple V IN to V C2 . That a transformer can be used to provide an AC-coupling between a first voltage and a second voltage and at the same time set a DC value of the second voltage is well known in the prior art and thus not described in detail here.
  • the stacked amplifier pair 130 includes a 1 st amplifier 110 on a lower side and a 2 nd amplifier 120 on a higher side, wherein the 2 nd amplifier 120 is stacked on top of the 1 st amplifier 110 .
  • the stacked amplifier pair 130 further includes an inter-amplifier coupler 131 .
  • the 1 st (2 nd ) amplifier 110 ( 120 ) includes a 1 st (2 nd ) active network 111 ( 121 ) and a 1 st (2 nd ) resonant tank 112 ( 122 ).
  • the 1 st (2 nd ) amplifier 110 receives V C1 (V C2 ), outputs V O1 (V O2 ), and is powered by a power supplied across V DC2 (V DC3 ) and V DC1 (V DC2 ).
  • the 1 st amplifier further receives a first cascode voltage V CB1 .
  • the 2 nd amplifier further receives a second cascode voltage V CB2 .
  • the first (second) cascode voltage V CB1 (V CB2 ) is simply referred to as V CB1 (V CB2 ).
  • FIG. 3A A schematic diagram of an amplifier of a first type 310 suitable for embodying either one of the 1 st amplifier 110 and the 2 nd amplifier 120 of FIG. 1 is shown in FIG. 3A .
  • the first type 310 includes: an active network 311 including a gain device embodied by an NMOS transistor MN, and a resonant tank 312 including a mutually coupled inductor pair including a primary inductor L N1 and a secondary inductor L N2 .
  • the resonant tank 312 further includes a shunt capacitor C N .
  • the first type 310 receive a gate voltage V GN and output an induced voltage V LN across the secondary inductor L N2 .
  • V NH denotes a high-side DC voltage
  • V NL denotes a low-side DC voltage.
  • the first type 310 is a common-source radio frequency amplifier well known to those of ordinary skill in the art and thus not described in detail here.
  • the active network 311 further includes a cascode device embodied by another NMOS transistor MCN inserted between the drain terminal of the NMOS transistor MN and an internal node 313 and biased by a cascode voltage V CN .
  • the active network 311 embodies the 1 st (2 nd ) active network 111 ( 121 )
  • the resonant tank 312 embodies the 1 st (2 nd ) resonant tank 112 ( 122 )
  • V GN embodies V C1 (V C2 )
  • V LN embodies V O1 (V O2 )
  • V NL embodies V DC1 (V DC2 )
  • V NH embodies V DC2 (V DC3 )
  • V CN embodies V CB1 (V CB2 ).
  • the width and length of the NMOS transistor MN are 1000 ⁇ m and 30 nm, respectively, the width and length of the NMOS transistor MCN are 1000 ⁇ m and 30 nm, respectively, the primary inductor L N1 is 400 pH, the secondary inductor L N2 is 600 pH, the coupling coefficient between L N1 and L N2 is 0.9, and the shunt capacitor C N is 100 fF.
  • FIG. 3B A schematic diagram of an amplifier of a second type 320 suitable for embodying either one of the 1 st amplifier 110 and the 2 nd amplifier 120 of FIG. 1 is shown in FIG. 3B .
  • the second type 320 includes: an active network 321 including a gain device embodied by a PMOS transistor MP, and a resonant tank 322 including a mutually coupled inductor pair including a primary inductor L P1 and a secondary inductor L P2 .
  • the resonant tank 322 further includes a shunt capacitor C P .
  • the second type 320 receives a gate voltage V GP and outputs an induced voltage V LP across the secondary inductor L 2 .
  • V PH denotes a high-side DC voltage
  • V PL denotes a low-side DC voltage.
  • the second type 320 is a common-source radio frequency amplifier well known to those of ordinary skill in the art and thus not described in detail here.
  • the active network 321 further includes a cascode device embodied by another PMOS transistor MCP inserted between the drain terminal of the PMOS transistor MP and an internal node 323 and biased by a cascode voltage V CP .
  • the active network 321 embodies the 1 st (2 nd ) active network 111 ( 121 )
  • the resonant tank 322 embodies the 1 st (2 nd ) resonant tank 112 ( 122 )
  • V GP embodies V C1 (V C2 )
  • V LP embodies V O1 (V O2 )
  • V PL embodies V DC1 (V DC2 )
  • V PH embodies V DC2 (V DC3 )
  • V CP embodies V CB1 (V CB2 ).
  • the width and length of the PMOS transistor MP are 1200 ⁇ m and 30 nm, respectively, the width and length of the PMOS transistor MCP are 1200 ⁇ m and 30 nm, respectively, the primary inductor L 1 is 400 pH, the secondary inductor L 2 is 600 pH, the coupling coefficient between L P1 and L P2 is 0.9, and the shunt capacitor C P is 50 fF.
  • first type 310 and the second type 320 are complementary.
  • the 1 st amplifier 110 can be embodied by either the first type 310 or the second type 320 , and so can the 2 nd amplifier 120 .
  • both the 1 st amplifier 110 and the 2 nd amplifier 120 are embodied by the first type 310 .
  • V CN cascode voltages
  • the 1 st amplifier 110 and the 2 nd amplifier 120 are embodied by the second type 320 and the first type 310 , respectively.
  • the 1 st amplifier 110 and the 2 nd amplifier 120 are embodied by the first type 310 and the second type 320 , respectively.
  • the 1 st amplifier 110 and the 2 nd amplifier 120 are embodied by amplifiers of complementary types.
  • both the 1 st amplifier 110 and the 2 nd amplifier 120 are embodied by the second type 320 . In this case, however, it must be understood that two separate copies of the second type 320 , along with two different cascode voltages (i.e. “V CP ” in FIG. 3B ), must be used, one for embodying the 1 st amplifier 110 and the other for embodying the 2 nd amplifier 120 .
  • V CP cascode voltages
  • the optional inter-amplifier coupler 131 is useful when the 1 st amplifier 110 and the 2 nd amplifier 120 are embodied by amplifiers of complementary types.
  • the optional inter-amplifier coupler 131 can be configured to make the 1 st amplifier 110 and the 2 nd amplifier complement each other thus canceling a second order distortion (since PMOS transistor and NMOS transistor have opposite second order distortion).
  • the inter-amplifier coupler 131 includes an inter-amplifier capacitor configured to provide a capacitive coupling between a drain voltage of the 1 st active network 111 and a drain voltage of the 2 nd active network 121 .
  • the drain voltage of the 1 st (2 nd ) active network 111 ( 121 ) refers to the voltage at the internal node 313 of FIG. 3A .
  • the drain voltage of the 1 st (2 nd ) active network 111 ( 121 ) refers to the voltage at the internal node 323 of FIG. 3B .
  • the inter-amplifier coupler 131 is not embodied by an explicit circuit but instead by a deliberate inductive coupling between the 1 st resonant tank 112 and the 2 nd resonant tank 122 .
  • a deliberate inductive coupling can be realized by, for instance, laying out the primary inductor of the 1 st resonant tank 112 and the primary inductor of the 2 nd resonant tank 122 in a stack configuration or an interdigitated configuration.
  • the concept of inductive coupling is known to those of ordinary skill in the art and thus not described in detail here.
  • the output combiner 102 is embodied by a serial connection of the secondary inductor of the 1 st resonant tank 112 and the secondary inductor of the 2 nd resonant tank 122 , so that V OUT is a sum of V O1 and V O2 .
  • the output combiner 102 embodied by a parallel connection of the secondary inductor of the 1 st resonant tank 112 and the secondary inductor of the 2 nd resonant tank 122 , so that V O1 is equalized with V O2 , and consequently equal to V OUT .
  • This alternative embodiment might be useful when the power amplifier 100 needs to drive a low impedance load. In either embodiment, an output power of the 1 st amplifier 110 and an output power of the 2 nd amplifier 120 can be effectively summed.
  • the power amplifier 100 can be configured to operate at either at high-power mode or a low-power mode.
  • both the 1 st amplifier 110 and the 2 nd amplifier 120 are substantially powered on.
  • the 1 st amplifier 110 is substantially powered on while the 2 nd amplifier is substantially powered off.
  • V B1 and V CB if applicable, must be set to be sufficiently high (low) when the 1 st amplifier 110 is embodied by the first (second) type 310 ( 320 ).
  • V B2 and V CB2 if applicable, must be set to be sufficiently high (low) when the 2 nd amplifier 120 is embodied by the first (second) type 310 ( 320 ).
  • the power amplifier 100 is configured to operate in either the high-power mode or the low-power mode in accordance with a setting of V CB2 .
  • the power amplifier 100 is configured to operate in either the high-power mode or the low-power mode in accordance with a setting of the second bias voltage V B2 .
  • the power 100 is configured to operate in either the high-power mode or the low-power mode in accordance with a setting of a biasing condition of the 2 nd amplifier 120 , which is the upper side amplifier of the stacked amplifier pair 130 .
  • the power amplifier 100 can be configured to operate at either at high-power mode or a low-power mode in accordance with a setting of the three DC voltages V DC1 , V DC2 , and V DC3 .
  • V DC2 is set to be substantially higher than V DC1
  • V DC3 is set to be substantially higher than V DC2
  • V DC3 is set to be substantially higher than V DC2 .
  • V DC3 is set to be substantially higher than V DC2
  • V DC2 is set to be not substantially different from V DC1 .
  • embodiments of the present invention allow a high degree of freedom for configuring the power amplifier 100 thanks to using the stacked amplifier pair topology.
  • a method in accordance with an embodiment of the present invention includes: (step 410 ) receiving an input voltage; (step 420 ) coupling the input voltage into a first coupled voltage and a second coupled voltage in accordance with a first bias voltage and a second bias voltage, respectively; (step 430 ) outputting a first output voltage and a second output voltage in accordance with the first coupled voltage and the second coupled voltage using a first amplifier and a second amplifier, respectively, wherein the first amplifier and the second amplifier are configured in a stacked topology; and (step 440 ) establishing a combined output voltage in accordance with a combination of the first output voltage and the second output voltage.

Abstract

An apparatus includes: an input coupler configured to receive an input voltage and output a first coupled voltage and a second coupled voltage in accordance with a first bias voltage and a second bias voltage, respectively; a stacked amplifier pair configured to receive the first coupled voltage and the second coupled voltage and output a first output voltage and a second output voltage in accordance with a first DC voltage, a second DC voltage, and a third DC voltage; and an output combiner configured to establish a combined output voltage in accordance with a combination of the first output voltage and the second output voltage, wherein the stacked amplifier pair includes a first amplifier operating with a power supplied from the second DC voltage to the first DC voltage and a second amplifier operating with a power supplied from the third DC voltage to the second DC voltage.

Description

    BACKGROUND OF THE INVENTION Field of the Invention
  • The present invention generally relates to power amplifier circuits and more particularly power amplifier circuits having lower distortion.
  • Description of Related Art
  • Power amplifiers are widely used in many applications. A prior art power amplifier utilizes either an NMOS (n-channel metal oxide semiconductor) or a PMOS (p-channel metal oxide semiconductor) transistor as a gain device configured as a common-source amplifier. In a typical configuration, when an NMOS (PMOS) transistor is used as the common-source amplifier, a gate terminal of the NMOS (PMOS) transistor is coupled to an input voltage, a source terminal of the NMOS (PMOS) transistor is connected to a ground (power) node, and a drain terminal of the NMOS (PMOS) transistor is coupled to a power (ground) node via an inductor. An output of the common-source amplifier is tapped at the drain terminal of the NMOS (PMOS) transistor.
  • A first issue of the prior art power amplifier is that, there is an appreciable second order distortion in the output. A second issue is that, while a mean value of the drain-to-source voltage of the transistor (either NMOS or PMOS) is approximately equal to a power supply voltage (which is a voltage difference between the power node and the ground node), a peak value of the drain-to-source voltage can be twice as large when the power amplifier reaches a full output capacity. A high drain-to-source voltage causes a high stress on a transistor and might damage the transistor. For the transistor to remain reliable, a stringent constraint on the power supply voltage must be imposed. This adversely limits the full output capacity of the prior art power amplifier.
  • What is desired is a method and apparatus for alleviating the second order distortion, and also relieving the reliability concern.
  • BRIEF SUMMARY OF THIS INVENTION
  • In an embodiment, an apparatus includes: an input coupler configured to receive an input voltage and output a first coupled voltage and a second coupled voltage in accordance with a first bias voltage and a second bias voltage, respectively; a stacked amplifier pair configured to receive the first coupled voltage and the second coupled voltage and output a first output voltage and a second output voltage in accordance with a first DC voltage, a second DC voltage, and a third DC voltage; and an output combiner configured to establish a combined output voltage in accordance with a combination of the first output voltage and the second output voltage, wherein the stacked amplifier pair includes a first amplifier operating with a power supplied from the second DC voltage to the first DC voltage and a second amplifier operating with a power supplied from the third DC voltage to the second DC voltage. In an embodiment, the input coupler embodies an AC coupling function such that an AC value of the first coupled voltage is approximately equal to an AC value of the input voltage while a DC value of the first coupled voltage is equal to the first bias voltage, and an AC value of the second coupled voltage is approximately equal to an AC value of the input voltage while a DC value of the second coupled voltage is equal to the second bias voltage. In an embodiment, the first amplifier includes: a first active network including a gain device; and a first resonant tank including a mutually coupled inductor pair including a primary inductor and a secondary inductor. In a further embodiment, the first active network further includes a cascode device. In an embodiment, the second amplifier includes: a second active network including a gain device; and a second resonant tank including a mutually coupled inductor pair including a primary inductor and a secondary inductor. In a further embodiment, the second active network further includes a cascode device. In a further embodiment, the stacked amplifier pair further includes an inter-amplifier coupler configured to equalize a voltage at the primary inductor of the first resonant tank and a voltage at the primary inductor of the second resonant tank. In an embodiment, the inter-amplifier coupler includes a capacitor. In an embodiment, the output combiner is embodied by a serial connection of the secondary inductor of the first resonant tank and the secondary inductor of the second resonant tank. In an embodiment, the apparatus is configured to operate in a low-power mode by setting a biasing condition that substantially powers off the second amplifier, and operate in a high-power mode by setting a biasing condition that substantially powers on the second amplifier.
  • In an embodiment, a method includes: receiving an input voltage; coupling the input voltage into a first coupled voltage and a second coupled voltage in accordance with a first bias voltage and a second bias voltage, respectively; outputting a first output voltage and a second output voltage in accordance with the first coupled voltage and the second coupled voltage using a first amplifier and a second amplifier, respectively, wherein the first amplifier and the second amplifier are configured in a stacked topology; and establishing a combined output voltage in accordance with a combination of the first output voltage and the second output voltage. In an embodiment, an AC value of the first coupled voltage is approximately equal to an AC value of the input voltage while a DC value of the first coupled voltage is equal to the first bias voltage, and an AC value of the second coupled voltage is approximately equal to an AC value of the input voltage while a DC value of the second coupled voltage is equal to the second bias voltage. In an embodiment, the first amplifier includes: a first active network including a gain device; and a first resonant tank including a mutually coupled inductor pair including a primary inductor and a secondary inductor. In a further embodiment, the first active network further includes a cascode device. In an embodiment, the second amplifier includes: a second active network including a gain device; and a second resonant tank including a mutually coupled inductor pair including a primary inductor and a secondary inductor. In a further embodiment, the second active network further includes a cascode device. In a further embodiment, the method further includes incorporating an inter-amplifier coupler configured to equalize a voltage at the primary inductor of the first resonant tank and a voltage at the primary inductor of the second resonant tank. In an embodiment, the inter-amplifier coupler includes a capacitor. In an embodiment, the combined output voltage is established using a serial connection of the secondary inductor of the first resonant tank and the secondary inductor of the second resonant tank. In an embodiment, the method further includes setting a biasing condition that substantially powers off the second amplifier in a low-power mode, and setting a biasing condition that substantially powers on the second amplifier in a high-power mode.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 shows a functional block diagram of a power amplifier in accordance with an embodiment of the present invention.
  • FIG. 2 shows a schematic diagram of an AC coupling network.
  • FIG. 3A shows a schematic diagram of an amplifier of a first type.
  • FIG. 3B shows a schematic diagram of an amplifier of a second type.
  • FIG. 4 shows a flow diagram of a method in accordance with the present invention.
  • DETAILED DESCRIPTION OF THIS INVENTION
  • The present invention relates to power amplifiers. While the specification describes several example embodiments of the invention considered favorable modes of practicing the invention, it should be understood that the invention can be implemented in many ways and is not limited to the particular examples described below or to the particular manner in which any features of such examples are implemented. In other instances, well-known details are not shown or described to avoid obscuring aspects of the invention.
  • Persons of ordinary skill in the art understand terms and basic concepts related to microelectronics that are used in this disclosure, such as “voltage,” “signal,” “single-ended,” “differential,” “amplifier,” “bias,” “gain,” “capacitor,” “inductor,” “transformer,” “resistor,” “transistor,” “MOS (metal-oxide semiconductor),” “PMOS (p-channel metal oxide semiconductor),” “NMOS (n-channel metal oxide semiconductor),” “AC (alternating current),” “AC couple,” “DC (direct current),” “DC couple,” “source,” “gate,” “drain,” “node,” “common source amplifier,” “resonant tank,” “serial connection,” and “cascode.” Those of ordinary skill in the art can also readily recognize a symbol of a MOS transistor, and its associated “source,” “gate,” and “drain” terminals. Terms and basic concepts like these are apparent to those of ordinary skill in the art and thus will not be explained in detail here.
  • Throughout this disclosure, “DC” stands for direct current, and “AC” stands for alternating current. A DC node is a node of a substantially static electric potential. A DC voltage is a voltage at a DC node. A bias voltage is a DC voltage.
  • A functional block diagram of a power amplifier 100 in accordance with an embodiment of the present invention is depicted in FIG. 1. The power amplifier 100 includes: an input coupler 101 configured to receive an input voltage VIN and output a first coupled voltage VC1 and a second coupled voltage VC2 in accordance with a first bias voltage VB, and a second bias voltage VB2, respectively; a stacked amplifier pair 130 configured to receive the first coupled voltage VC1 and the second coupled voltage VC2 and output a first output voltage VO1 and a second output voltage VO2 in accordance with a first DC voltage VDC1, a second DC voltage VDC2, and a third DC voltage VDC3; and an output combiner 102 configured to establish a combined output voltage VOUT in accordance with a combination of the first output voltage VO1 and the second output voltage VO2. In a practical application, there is a load circuit (not shown in the figure, but apparent to those of ordinary skill in the art) configured to receive the combined output voltage VOUT. For brevity, hereafter the input voltage VIN is simply referred to as VIN, the first (second) bias voltage VB1 (VB2) is simply referred to as VB1 (VB2), the first (second) coupled voltage VC1 (VC2) is simply referred to as VC1 (VC2), the first (second, third) DC voltage VDC1 (VDC2, VDC3) is simply referred to as VDC1 (VDC2, VDC3), the first (second) output voltage VO1 (VO2) is simply referred to as VO1 (VO2), and the combined output voltage VOUT is simply referred to as VOUT.
  • The power amplifier 100 can be embodied by either a single-ended embodiment or a differential embodiment. In a differential embodiment, a signal, either voltage or current, is defined as a difference between a first constituent signal and a second constituent signal. For instance, a voltage signal VX is defined as VX≡VX+−VX−, where VX+ is a first constituent voltage signal and VX− is a second constituent voltage signal. A differential embodiment for the voltage signal VX can be constructed using a combination of two single-ended embodiments, one for the first constituent signal VX+ and the other for the second constituent signal VX−. Since it is apparent to those of ordinary skill in the art regarding how to construct a differential embodiment using a combination of two single-ended embodiments, for brevity only single-ended embodiments are explicitly shown in this disclosure.
  • The input coupler 101 is configured to fulfill an AC (alternate current) coupling function that can be mathematically described by the following two equations

  • V C1 ≅V B1+(V IN
    Figure US20180358928A1-20181213-P00001
    V IN
    Figure US20180358928A1-20181213-P00002
    )  (1)

  • V C2 ≅V B2+(V IN
    Figure US20180358928A1-20181213-P00001
    V IN
    Figure US20180358928A1-20181213-P00002
    )  (2)
  • Here,
    Figure US20180358928A1-20181213-P00001
    Figure US20180358928A1-20181213-P00002
    denotes a time-average, and
    Figure US20180358928A1-20181213-P00003
    VIN
    Figure US20180358928A1-20181213-P00004
    is an average of VIN over a sufficiently long time duration so that its value is substantially constant. A schematic diagram of an AC coupling network 200 suitable for embodying the input coupler 101 of FIG. 1 is depicted in FIG. 2. The AC coupling network 200 comprises: a first capacitor 211 configured to couple VIN to VC1; a second capacitor 212 configured to couple VIN to VC2; a first resistor 221 configured to couple VB1 to VC1; and a second resistor 222 configured to couple VB2 to VC2. Both VB1 and VB2 are substantially stationary. VC1 and VC2 are thus DC coupled to VB1 and VB2 via resistors 221 and 222, respectively, but AC coupled to VIN via capacitors 211 and 212, respectively. By way of example but not limitation, a frequency of interest for VIN is 5.5 GHz, resistors 221 and 222 are both 10K Ohm, and capacitors 211 and 212 are both 30 pF. In an alternative embodiment, one of the two resistors 221 and 222 is replaced by an inductor (not shown in figure). In a yet alternative embodiment, first capacitor 211 and resistor 221 are replaced by a first transformer (not shown in figure) configured to couple VIN to VC1. In a yet another alternative embodiment, capacitor 212 and resistor 222 are replaced by a second transformer (not shown in figure) configured to couple VIN to VC2. That a transformer can be used to provide an AC-coupling between a first voltage and a second voltage and at the same time set a DC value of the second voltage is well known in the prior art and thus not described in detail here.
  • The stacked amplifier pair 130 includes a 1st amplifier 110 on a lower side and a 2nd amplifier 120 on a higher side, wherein the 2nd amplifier 120 is stacked on top of the 1st amplifier 110. In an optional embodiment, the stacked amplifier pair 130 further includes an inter-amplifier coupler 131. The 1st (2nd) amplifier 110 (120) includes a 1st (2nd) active network 111 (121) and a 1st (2nd) resonant tank 112 (122). Also, the 1st (2nd) amplifier 110 (120) receives VC1 (VC2), outputs VO1 (VO2), and is powered by a power supplied across VDC2 (VDC3) and VDC1 (VDC2). In an optional embodiment where a cascode device is employed in the 1st active network 111, the 1st amplifier further receives a first cascode voltage VCB1. Likewise, in an optional embodiment where a cascode device is employed in the 2nd active network 121, the 2nd amplifier further receives a second cascode voltage VCB2. For brevity, hereafter the first (second) cascode voltage VCB1 (VCB2) is simply referred to as VCB1 (VCB2).
  • A schematic diagram of an amplifier of a first type 310 suitable for embodying either one of the 1st amplifier 110 and the 2nd amplifier 120 of FIG. 1 is shown in FIG. 3A. For brevity, hereafter the amplifier of the first type 310 depicted in FIG. 3A is simply referred to as the first type 310. The first type 310 includes: an active network 311 including a gain device embodied by an NMOS transistor MN, and a resonant tank 312 including a mutually coupled inductor pair including a primary inductor LN1 and a secondary inductor LN2. In an optional embodiment, the resonant tank 312 further includes a shunt capacitor CN. The first type 310 receive a gate voltage VGN and output an induced voltage VLN across the secondary inductor LN2. Here, “VNH” denotes a high-side DC voltage, while “VNL” denotes a low-side DC voltage. The first type 310 is a common-source radio frequency amplifier well known to those of ordinary skill in the art and thus not described in detail here. In an optional embodiment, the active network 311 further includes a cascode device embodied by another NMOS transistor MCN inserted between the drain terminal of the NMOS transistor MN and an internal node 313 and biased by a cascode voltage VCN. The concept of incorporating a cascode device into a common-source amplifier to gain a variety of benefits (for instance, providing a better reverse isolation) is well known to those of ordinary skill in the art and thus not described in detail here. When the first type 310 is instantiated to embody the 1st (2nd) amplifier 110 (120), the active network 311 embodies the 1st(2nd) active network 111 (121), the resonant tank 312 embodies the 1st (2nd) resonant tank 112 (122), VGN embodies VC1 (VC2), VLN embodies VO1 (VO2), VNL embodies VDC1 (VDC2), VNH embodies VDC2 (VDC3), and VCN embodies VCB1 (VCB2). By way of example but not limitation, the width and length of the NMOS transistor MN are 1000·m and 30 nm, respectively, the width and length of the NMOS transistor MCN are 1000·m and 30 nm, respectively, the primary inductor LN1 is 400 pH, the secondary inductor LN2 is 600 pH, the coupling coefficient between LN1 and LN2 is 0.9, and the shunt capacitor CN is 100 fF.
  • A schematic diagram of an amplifier of a second type 320 suitable for embodying either one of the 1st amplifier 110 and the 2nd amplifier 120 of FIG. 1 is shown in FIG. 3B. For brevity, hereafter the amplifier of the second type 320 depicted in FIG. 3B is simply referred to as the second type 320. The second type 320 includes: an active network 321 including a gain device embodied by a PMOS transistor MP, and a resonant tank 322 including a mutually coupled inductor pair including a primary inductor LP1 and a secondary inductor LP2. In an optional embodiment, the resonant tank 322 further includes a shunt capacitor CP. The second type 320 receive a gate voltage VGP and outputs an induced voltage VLP across the secondary inductor L2. Here, “VPH” denotes a high-side DC voltage, while “VPL” denotes a low-side DC voltage. The second type 320 is a common-source radio frequency amplifier well known to those of ordinary skill in the art and thus not described in detail here. In another embodiment, the active network 321 further includes a cascode device embodied by another PMOS transistor MCP inserted between the drain terminal of the PMOS transistor MP and an internal node 323 and biased by a cascode voltage VCP.
  • When the second type 320 is instantiated to embody the 1st (2nd) amplifier 110 (120), the active network 321 embodies the 1st (2nd) active network 111 (121), the resonant tank 322 embodies the 1st (2nd) resonant tank 112 (122), VGP embodies VC1 (VC2), VLP embodies VO1 (VO2), VPL embodies VDC1 (VDC2), VPH embodies VDC2 (VDC3), and VCP embodies VCB1 (VCB2). By way of example but not limitation, the width and length of the PMOS transistor MP are 1200·m and 30 nm, respectively, the width and length of the PMOS transistor MCP are 1200·m and 30 nm, respectively, the primary inductor L1 is 400 pH, the secondary inductor L2 is 600 pH, the coupling coefficient between LP1 and LP2 is 0.9, and the shunt capacitor CP is 50 fF.
  • Note that the first type 310 and the second type 320 are complementary.
  • Now refer to FIG. 1. The 1st amplifier 110 can be embodied by either the first type 310 or the second type 320, and so can the 2nd amplifier 120. In a first embodiment, both the 1st amplifier 110 and the 2nd amplifier 120 are embodied by the first type 310. In this case, however, it must be understood that two separate copies of the first type 310, along with two different cascode voltages (i.e. “VCN” in FIG. 3A), must be used, one for embodying the 1st amplifier 110 and the other for embodying the 2nd amplifier 120. In a second embodiment, the 1st amplifier 110 and the 2nd amplifier 120 are embodied by the second type 320 and the first type 310, respectively. In a third embodiment, the 1st amplifier 110 and the 2nd amplifier 120 are embodied by the first type 310 and the second type 320, respectively. In the second embodiment and the third embodiment, the 1st amplifier 110 and the 2nd amplifier 120 are embodied by amplifiers of complementary types. In a fourth embodiment, both the 1st amplifier 110 and the 2nd amplifier 120 are embodied by the second type 320. In this case, however, it must be understood that two separate copies of the second type 320, along with two different cascode voltages (i.e. “VCP” in FIG. 3B), must be used, one for embodying the 1st amplifier 110 and the other for embodying the 2nd amplifier 120.
  • The optional inter-amplifier coupler 131 is useful when the 1st amplifier 110 and the 2nd amplifier 120 are embodied by amplifiers of complementary types. In this case, the optional inter-amplifier coupler 131 can be configured to make the 1st amplifier 110 and the 2nd amplifier complement each other thus canceling a second order distortion (since PMOS transistor and NMOS transistor have opposite second order distortion). In an embodiment, the inter-amplifier coupler 131 includes an inter-amplifier capacitor configured to provide a capacitive coupling between a drain voltage of the 1st active network 111 and a drain voltage of the 2nd active network 121. When the first type 310 is used to embody the 1st (2nd) amplifier 110 (120), the drain voltage of the 1st (2nd) active network 111 (121) refers to the voltage at the internal node 313 of FIG. 3A. When the second type 320 is used to embody the 1st (2nd) amplifier 110 (120), the drain voltage of the 1st (2nd) active network 111 (121) refers to the voltage at the internal node 323 of FIG. 3B. In an alternative embodiment, the inter-amplifier coupler 131 is not embodied by an explicit circuit but instead by a deliberate inductive coupling between the 1st resonant tank 112 and the 2nd resonant tank 122. A deliberate inductive coupling can be realized by, for instance, laying out the primary inductor of the 1st resonant tank 112 and the primary inductor of the 2nd resonant tank 122 in a stack configuration or an interdigitated configuration. The concept of inductive coupling is known to those of ordinary skill in the art and thus not described in detail here.
  • In an embodiment, the output combiner 102 is embodied by a serial connection of the secondary inductor of the 1st resonant tank 112 and the secondary inductor of the 2nd resonant tank 122, so that VOUT is a sum of VO1 and VO2. In an alternative embodiment, the output combiner 102 embodied by a parallel connection of the secondary inductor of the 1st resonant tank 112 and the secondary inductor of the 2nd resonant tank 122, so that VO1 is equalized with VO2, and consequently equal to VOUT. This alternative embodiment might be useful when the power amplifier 100 needs to drive a low impedance load. In either embodiment, an output power of the 1st amplifier 110 and an output power of the 2nd amplifier 120 can be effectively summed.
  • The power amplifier 100 can be configured to operate at either at high-power mode or a low-power mode. When operating in the high-power mode, both the 1st amplifier 110 and the 2nd amplifier 120 are substantially powered on. When operating in the low-power mode, the 1st amplifier 110 is substantially powered on while the 2nd amplifier is substantially powered off. To substantially power on the 1st amplifier 110, VB1 and VCB, if applicable, must be set to be sufficiently high (low) when the 1st amplifier 110 is embodied by the first (second) type 310 (320). Likewise, to substantially power on the 2nd amplifier 120, VB2 and VCB2, if applicable, must be set to be sufficiently high (low) when the 2nd amplifier 120 is embodied by the first (second) type 310 (320). In an embodiment, by way of example but not limitation: VDC1 is 0V; VDC2 is 1.5V; VDC2 is 3V; the 1st amplifier 110 is embodied by the second type 320 with the cascode option; VB1 is 0.8V; VCBm is 0.3V; the 2nd amplifier 120 is embodied by the first type 310 with the cascode option; VB2 is 2.2V; VCB2 is 2.7V in the high-power mode but is 1.7V in the low-power mode. This way, the power amplifier 100 is configured to operate in either the high-power mode or the low-power mode in accordance with a setting of VCB2. In another embodiment: VDC1 is 0V; VDC2 is 0.8V; VDC3 is 1.6V; the 1st amplifier 110 is embodied by the second type 320 without the cascode option; VB1 is 0.2V; the 2nd amplifier 120 is embodied by the first type 310 without the cascode option; VB2 is 1.4V in the high-power mode but is 0.8V in the low-power mode. This way, the power amplifier 100 is configured to operate in either the high-power mode or the low-power mode in accordance with a setting of the second bias voltage VB2. In either embodiment, the power 100 is configured to operate in either the high-power mode or the low-power mode in accordance with a setting of a biasing condition of the 2nd amplifier 120, which is the upper side amplifier of the stacked amplifier pair 130.
  • In an alternative embodiment, the power amplifier 100 can be configured to operate at either at high-power mode or a low-power mode in accordance with a setting of the three DC voltages VDC1, VDC2, and VDC3. In the high-power mode, VDC2 is set to be substantially higher than VDC1, and VDC3 is set to be substantially higher than VDC2. In the low-power mode, either one of the following two embodiments can be used: (1) VDC2 is set to be substantially higher than VDC1, but VDC3 is set to be not substantially different from VDC2; (2) VDC3 is set to be substantially higher than VDC2, but VDC2 is set to be not substantially different from VDC1.
  • In any case, embodiments of the present invention allow a high degree of freedom for configuring the power amplifier 100 thanks to using the stacked amplifier pair topology.
  • As depicted in a flow diagram 400 depicted in FIG. 4, a method in accordance with an embodiment of the present invention includes: (step 410) receiving an input voltage; (step 420) coupling the input voltage into a first coupled voltage and a second coupled voltage in accordance with a first bias voltage and a second bias voltage, respectively; (step 430) outputting a first output voltage and a second output voltage in accordance with the first coupled voltage and the second coupled voltage using a first amplifier and a second amplifier, respectively, wherein the first amplifier and the second amplifier are configured in a stacked topology; and (step 440) establishing a combined output voltage in accordance with a combination of the first output voltage and the second output voltage.
  • Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.

Claims (20)

1. An apparatus comprising:
an input coupler configured to receive an input voltage and output a first coupled voltage and a second coupled voltage in accordance with a first bias voltage and a second bias voltage, respectively, wherein the first bias voltage and the second bias voltage are provided on input lines that are separately provided to the input coupler;
a stacked amplifier pair configured to receive the first coupled voltage and the second coupled voltage and output a first output voltage and a second output voltage in accordance with a first DC (direct current) voltage, a second DC voltage, and a third DC voltage; and
an output combiner configured to establish a combined output voltage in accordance with a combination of the first output voltage and the second output voltage, wherein the stacked amplifier pair includes a first amplifier operating with a power supplied from the second DC voltage to the first DC voltage and a second amplifier operating with a power supplied from the third DC voltage to the second DC voltage.
2. The apparatus of claim 1, wherein the input coupler embodies an AC (alternating current) coupling function such that an AC value of the first coupled voltage is approximately equal to an AC value of the input voltage while a DC value of the first coupled voltage is equal to the first bias voltage, and an AC value of the second coupled voltage is approximately equal to an AC value of the input voltage while a DC value of the second coupled voltage is equal to the second bias voltage.
3. The apparatus of claim 1, wherein the first amplifier includes: a first active network including a gain device; and a first resonant tank including a mutually coupled inductor pair including a primary inductor and a secondary inductor.
4. The apparatus of claim 3, wherein the first active network further includes a cascode device.
5. The apparatus of claim 3, wherein the second amplifier includes: a second active network including a gain device; and a second resonant tank including a mutually coupled inductor pair including a primary inductor and a secondary inductor.
6. The apparatus of claim 5, wherein the second active network further includes a cascode device.
7. The apparatus of claim 6, the stacked amplifier pair further includes an inter-amplifier coupler configured to equalize a voltage at the primary inductor of the first resonant tank and a voltage at the primary inductor of the second resonant tank.
8. The apparatus of claim 7, wherein the inter-amplifier coupler includes a capacitor.
9. The apparatus of claim 7, wherein the output combiner is embodied by a serial connection of the secondary inductor of the first resonant tank and the secondary inductor of the second resonant tank.
10. The apparatus of claim 1, wherein the apparatus is configured to operate in a low-power mode by setting a biasing condition that substantially powers off the second amplifier, and operate in a high-power mode by setting a biasing condition that substantially powers on the second amplifier.
11. A method comprising:
receiving an input voltage;
coupling the input voltage into a first coupled voltage and a second coupled voltage in accordance with a first bias voltage and a second bias voltage, respectively, wherein the first bias voltage and the second bias voltage are provided on input lines that are separately provided to an input coupler;
outputting a first output voltage and a second output voltage in accordance with the first coupled voltage and the second coupled voltage using a first amplifier and a second amplifier, respectively, wherein the first amplifier and the second amplifier are configured in a stacked topology; and
establishing a combined output voltage in accordance with a combination of the first output voltage and the second output voltage.
12. The method of claim 11, wherein the coupling operation utilizes an AC (alternating current) coupling function such that an AC value of the first coupled voltage is approximately equal to an AC value of the input voltage while a DC value of the first coupled voltage is equal to the first bias voltage, and an AC value of the second coupled voltage is approximately equal to an AC value of the input voltage while a DC value of the second coupled voltage is equal to the second bias voltage.
13. The method of claim 11, wherein the first amplifier includes: a first active network including a gain device; and a first resonant tank including a mutually coupled inductor pair including a primary inductor and a secondary inductor.
14. The method of claim 13, wherein the first active network further includes a cascode device.
15. The method of claim 13, wherein the second amplifier includes: a second active network including a gain device; and a second resonant tank including a mutually coupled inductor pair including a primary inductor and a secondary inductor.
16. The method of claim 15, wherein the second active network further includes a cascode device.
17. The method of claim 16, the stacked amplifier pair further includes an inter-amplifier coupler configured to equalize a voltage at the primary inductor of the first resonant tank and a voltage at the primary inductor of the second resonant tank.
18. The method of claim 17, wherein the inter-amplifier coupler includes a capacitor.
19. The method of claim 17, wherein the establishing a combined output voltage operation utilizes a serial connection of the secondary inductor of the first resonant tank and the secondary inductor of the second resonant tank.
20. The method of claim 11, wherein the method further includes setting a biasing condition that substantially powers off the second amplifier in a low-power mode, and setting a biasing condition that substantially powers on the second amplifier in a high-power mode.
US15/615,899 2017-06-07 2017-06-07 Configurable radio frequency power amplifier and method thereof Active US10153734B1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US15/615,899 US10153734B1 (en) 2017-06-07 2017-06-07 Configurable radio frequency power amplifier and method thereof
TW107119366A TWI666872B (en) 2017-06-07 2018-06-05 Configurable radio frequency power amplifier
CN201810579768.7A CN109004907B (en) 2017-06-07 2018-06-07 Configurable radio frequency power amplifier

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US15/615,899 US10153734B1 (en) 2017-06-07 2017-06-07 Configurable radio frequency power amplifier and method thereof

Publications (2)

Publication Number Publication Date
US10153734B1 US10153734B1 (en) 2018-12-11
US20180358928A1 true US20180358928A1 (en) 2018-12-13

Family

ID=64535792

Family Applications (1)

Application Number Title Priority Date Filing Date
US15/615,899 Active US10153734B1 (en) 2017-06-07 2017-06-07 Configurable radio frequency power amplifier and method thereof

Country Status (3)

Country Link
US (1) US10153734B1 (en)
CN (1) CN109004907B (en)
TW (1) TWI666872B (en)

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8538355B2 (en) * 2010-04-19 2013-09-17 Rf Micro Devices, Inc. Quadrature power amplifier architecture
US8319557B2 (en) * 2010-06-18 2012-11-27 Skyworks Solutions, Inc. Integrated linear power detection in an RF power amplifier
WO2012088517A1 (en) 2010-12-23 2012-06-28 Marvell World Trade Ltd Cmos push-pull power amplifier with even-harmonic cancellation
CA2937686C (en) * 2014-02-06 2022-06-28 Fadhel M. Ghannouchi High efficiency ultra-wideband amplifier
KR20160031921A (en) * 2014-09-15 2016-03-23 삼성전기주식회사 Signal amplifier with inverted topology of stacked common gate structure
US9899970B2 (en) * 2015-06-18 2018-02-20 Eridan Communications, Inc. Current enhanced driver for high-power solid-state radio frequency power amplifiers
CN106712727A (en) * 2015-10-27 2017-05-24 湖南格兰德芯微电子有限公司 Power synthesizer for radio frequency power amplifier
CN106571780B (en) * 2016-11-17 2019-11-15 锐迪科微电子(上海)有限公司 A kind of adaptive-biased radio-frequency power amplifier

Also Published As

Publication number Publication date
CN109004907A (en) 2018-12-14
US10153734B1 (en) 2018-12-11
TWI666872B (en) 2019-07-21
TW201904191A (en) 2019-01-16
CN109004907B (en) 2022-05-03

Similar Documents

Publication Publication Date Title
US8106711B2 (en) Stacked pre-driver amplifier
JP4659826B2 (en) RF front-end integrated circuit
US8111104B2 (en) Biasing methods and devices for power amplifiers
JP4892092B2 (en) RF front-end integrated circuit
US9099969B2 (en) Class AB amplifiers
US8816769B2 (en) Differential stacked output stage for power amplifiers
US9935585B2 (en) RF amplifier operational in different power modes
US10637418B2 (en) Stacked power amplifiers using core devices
US20230283247A1 (en) Device Stack with Novel Gate Capacitor Topology
US9964985B1 (en) Radio frequency power amplifier and method thereof
TW201115913A (en) Amplifier circuit with overshoot suppression
WO2016197111A1 (en) Driver with transformer feedback
US10153734B1 (en) Configurable radio frequency power amplifier and method thereof
US10447218B1 (en) Hybrid differential amplifier and method thereof
CN107688368B (en) Buffer stage and control circuit
US11018643B2 (en) Signal amplifier device
US9590575B2 (en) Amplifier stage
US11929539B2 (en) Directional coupler and semiconductor chip
CN109660215B (en) Integrated circuit of broadband radio frequency low noise amplifier
CN109845096A (en) Use the stacking power amplifier of core equipment

Legal Events

Date Code Title Description
AS Assignment

Owner name: REALTEK SEMICONDUCTOR CORP., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEONG, POH-BOON;LIN, CHIA-LIANG (LEON);REEL/FRAME:042626/0277

Effective date: 20170606

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4