US20180294814A1 - Data processing device and control method therefor - Google Patents

Data processing device and control method therefor Download PDF

Info

Publication number
US20180294814A1
US20180294814A1 US16/004,975 US201816004975A US2018294814A1 US 20180294814 A1 US20180294814 A1 US 20180294814A1 US 201816004975 A US201816004975 A US 201816004975A US 2018294814 A1 US2018294814 A1 US 2018294814A1
Authority
US
United States
Prior art keywords
channels
cycle
wiring
elements
data
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US16/004,975
Inventor
Tomoyoshi Sato
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Axion Research Inc
Original Assignee
Axion Research Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Axion Research Inc filed Critical Axion Research Inc
Priority to US16/004,975 priority Critical patent/US20180294814A1/en
Assigned to ATONARP INC. reassignment ATONARP INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SATO, TOMOYOSHI
Assigned to AXION RESEARCH INC. reassignment AXION RESEARCH INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ATONARP INC.
Publication of US20180294814A1 publication Critical patent/US20180294814A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17748Structural details of configuration resources
    • H03K19/1776Structural details of configuration resources for memories
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/22Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management 
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17724Structural details of logic blocks
    • H03K19/17728Reconfigurable logic blocks, e.g. lookup tables
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17736Structural details of routing resources
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17736Structural details of routing resources
    • H03K19/17744Structural details of routing resources for input/output signals

Definitions

  • the present disclosure relates to a data processing device capable changing process and a method of controlling the same.
  • PCT Publication WO2005/022380 discloses a data processing device that uses architecture code including: object circuit information for dynamically mapping an object circuit, which forms at least part of a circuit for executing an application, onto part of a reconfigurable logic circuit; interface circuit information for mapping an interface circuit, which connects to the object circuit, onto the logic circuit; and environmental conditions to be realized in the interface circuit.
  • One aspect of the present disclosure is a control method of a device that includes a data processing unit including a plurality of elements and channels that transfer data between the plurality of elements.
  • Respective elements in the plurality of elements of the data processing unit include: a logic element; an acquisition unit that switches a connection between an input side of the logic element and the channels on and off on a cycle-by-cycle basis to control necessity of acquisition of data; and a post unit (posting unit) that switches a connection between an output side of the logic element and the channels on and off on a cycle-by-cycle basis, and the data processing unit further includes a control unit that controls switching on and off of the acquisition unit and switching on and off of the post unit.
  • the control method includes the following step.
  • the changing on a cycle-by-cycle basis may include changing a configuration of the channels on a cycle-by-cycle basis. Also, the changing on a cycle-by-cycle basis may include changing a processing detail of the logic element.
  • the changing on a cycle-by-cycle basis may include the following steps.
  • a device that comprises a data processing unit including a plurality of elements and channels that transfer data between the plurality of elements.
  • the respective elements in the plurality of elements include: a logic element; an acquisition unit that switches a connection between an input side of the logic element and the channels on and off on a cycle-by-cycle basis to control necessity of acquisition of data; and a post unit that switches a connection between an output side of the logic element and the channels on and off on a cycle-by-cycle basis.
  • the data processing unit further includes a timing control unit that controls switching on and off of the acquisition unit and switching on and off of the post unit on a cycle-by-cycle basis.
  • the respective elements in the plurality of elements may include the timing control unit.
  • the timing control unit may include a unit that changes a processing detail of the logic element on a cycle-by-cycle basis.
  • the device may further include a memory that stores information for implementing an application, an algorithm, or logic on the data processing unit.
  • the information for implementing includes: information for selecting any of the plurality of elements; and timing information for controlling at least one of the switching on and off of the acquisition unit and the switching on and off of the post unit on a cycle-by-cycle basis.
  • the timing information may include information for selecting a processing detail of the logic element on a cycle-by-cycle basis.
  • the device may further include a unit that supplies, from the memory, at least part of the information for implementing via the channels to respective elements in the plurality of elements.
  • the channels may include wiring groups
  • the acquisition unit may include a unit that switches a connection with any wire in the wiring groups on and off on a cycle-by-cycle basis
  • the post unit may include a unit that switches a connection with any wire in the wiring groups on and off on a cycle-by-cycle basis.
  • the channels may include: first wiring channels disposed along a first direction; and second wiring channels disposed along a second direction that differs to the first direction
  • the data processing unit may include a wiring box that connects to the first wiring channels and the second wiring channels in a time division.
  • the wiring box may include an input-side box and an output-side box.
  • the elements may include a block in which a function that carries out specified processing that is fixed.
  • the timing control unit may include: a function of autonomously controlling the switching on and off of the acquisition unit and the switching on and off of the post unit on a cycle-by-cycle basis; and controlling the switching on and off of the acquisition unit and the switching on and off of the post unit on a cycle-by-cycle basis according to loading from the outside.
  • Such functions may include a function that controls a processing detail of the logic element on a cycle-by-cycle basis.
  • the post unit prefferably includes a unit that outputs an extended bit including additional information. It is desirable for the post unit to include a multi-channel compatible output switch that realizes a synchronization function.
  • FIG. 1 is a diagram showing an overview of a data processing device.
  • FIG. 2 is a diagram showing an overview of a data processing unit.
  • FIG. 3 is a diagram showing an enlargement of the configuration of the data processing unit.
  • FIG. 4 is a diagram showing an overview of an element.
  • FIG. 5 is a diagram showing an example of a wiring box.
  • FIG. 6 is a diagram showing an example of an input-side module.
  • FIG. 7 is a diagram showing an example of an output-side module.
  • FIG. 8 is a flowchart showing a control method for an element.
  • FIG. 9A is a diagram showing the usage state of wiring channels and FIG. 9B is a timing chart showing the usage state of wiring channels.
  • FIG. 10 is a diagram showing an example of a system including the data processing device.
  • a programmable data processing device is a device including a logic circuit in which circuits can be dynamically reconfigured.
  • a “circuit” is defined here as a “path on which electricity flows and which is closed like a ring” and an “electronic circuit” is defined as “an electrical circuit where electronic components are connected by electrical conductors to produce a current path for having a desired operation carried out” or the like.
  • the intended operations processes, arithmetic operations, logic operations
  • to be implemented with an electronic circuit carry out intermittently, for example, intermittently at the timing of clock cycles, it is not actually necessary to form a closed path. Accordingly, it is not necessary to form an electronic circuit to have a desired operation carried out.
  • a data processing unit that is capable of advancing proceeding without forming circuits, or in other words, a “non-circuit” type data processing unit, it is possible to obtain the same results as the results obtained by a logic circuit.
  • a device with a data processing unit including a plurality of elements (or “nodes”, “processing elements”, “processing units”) and channels that transfer data between the plurality of elements is described.
  • Representative examples of such channels are electronic and/or optical paths referred to as “wiring channels”, “wiring groups” or a “wiring matrix”.
  • Such channels may be laid out in two dimensions or may be laid out in three dimensions.
  • the channels may be laid out in advance in accordance with appropriate rules in the manner of wiring channels or may be formed as appropriate in space by a directional communication means, as with visible light communication.
  • a communication means that uses light or electromagnetic waves but does not have a high degree of directionality is capable of forming channels for transferring or exchanging data between predetermined elements by adopting an appropriate protocol. However, when the time required for processing such protocol is taken into consideration, it is desirable that the connection can be switched on and off using hardware.
  • the respective elements in the plurality of elements include a logic element (core), an acquisition unit (acquisition device, input unit, get unit, read unit, acquire unit) that controls whether it is necessary to acquire data (a concept of data includes signals) by switching a connection between the input side of the logic element and a channel or channels on and off on a cycle-by-cycle basis, and a post unit (posting unit, post device, submitting unit, device for placing data or a signal on a channel) that switches a connection between the output side of the logic element and a channel or channels on and off on a cycle-by-cycle basis.
  • the data processing unit further includes a timing control unit that controls, on a cycle-by-cycle basis, the processing details (content) of the logic element, the switching on and off of the acquisition unit, and the switching on and off of the post unit.
  • the acquisition unit does not passively wait for input data to flow into it but instead acquires data or a signal that has been placed on a channel by switching a connection to such channel on and off and feeds the data or signal into the element.
  • the acquisition unit may switches a connection to a channel on and off to turn the flow of data into the element on and off or may switches a connection to a channel on and off by latching or not latching data that has been posted onto such channel to control the necessity of the acquisition of the data.
  • the post unit does not simply let data flow onto a channel and instead switches the connection to a channel on and off to get (gain) and give up (release) authorization to drive the channel.
  • Such data processing unit may realize an application or algorithm by forming a connected relationship between a plurality of elements using the channels (for example, wiring groups) to configure circuits in which a plurality of elements are connected, that is, by generating or fixing circuits to carry out an intended operation (desired behavior), even if only in cycles.
  • channels for example, wiring groups
  • connection relationships (connections) between elements are not defined by channels alone.
  • the channels distribute data that has been posted, acquisition is performed by elements, with such acquisition not being defined or limited by the channels themselves.
  • the channels may be multi-routed, and access of the elements may be limited to the respective routes, and the elements capable of accessing data that has been posted may be limited to such range.
  • the respective elements autonomously obtain data from channels and post data onto channels.
  • a channel does not define the connection relationship between elements and get/post (get/put, input/output) by elements onto channels change one cycle at a time. This means that it is not necessary that the intended operation or behavior could be or should be understandable from the on/off switching of connections to be implemented on a cycle-by-cycle basis in the data processing unit.
  • timing information or “function information”
  • function information includes the timing of acquisitions from channels to which elements belong or which can be accessed by elements, a selection of channels, the timing of posts, and a selection of channels for posting, such information does not indicate the configuration (or reconfiguration) of a circuit or connection relationship directly.
  • the exchanging (input/output, post/get) of data on a cycle-by-cycle basis can be decided according to whether the acquisition unit and post unit of each element accesses (switches on/off, turns on/off) the respective channels.
  • the channels may function as a broadcast network that provides data in a single cycle to other elements capable of accessing such channels without specifying the recipients. It is preferable for the channels to be multi-routed like wiring groups because this makes it possible to use or transmit a wider variety of data in parallel.
  • a wiring group functions as a broadcast network that provides data in units of one clock cycle from an element that has accessed one of the wires to other elements that are capable of accessing such wire without specifying the recipients.
  • channel resources By controlling posting onto and acquiring from a channel independently on element-by-element basis (in element units), it is possible to prevent channels from becoming occupied by specified elements and to greatly increase the utilization efficiency of channel resources (wiring resources). Also, channels on which no signals (data) are placed in any cycle, that is, channels that are not driven by any of the elements may be or could be eliminated, which also makes it possible to greatly increase the utilization efficiency of channel resources. That is, although the technology that can be implemented in the data processing unit may define connections between elements, it is not necessary to define the connections between elements, and by not defining the connections between elements, the channels do not become occupied and the range of usage widens, resulting in a significant improvement in the utilization efficiency of hardware.
  • channels for example, wiring resources
  • channels are used or defined as broadcast media that is changeable in cycles, between the elements that are connected to such channels on cycle-by-cycle basis and do not require a communication protocol to be established in cycles. That is, channels (wiring resources) are not asynchronous items and instead channels function as media (items, elements) that transmit information in a range that is synchronized with the transmitter and/or the receiver.
  • channels may be used as logic operation elements that operate a logic on a cycle-by-cycle basis. That is, by carrying out schedule management of whether to connect to a channel by the acquisition units and/or post units, channels may be a configure part of wired logic.
  • a channel may be capable of reflecting quantum operations and may construct part of a quantum computer.
  • information that includes an application, an algorithm, and/or logic and execution and/or implementation of procedures may be written in a high-level language, is converted to information on a selection (specification) of elements and timing of acquisitions and posts from and onto channels.
  • Such function information may converts including selections of channels for acquisitions and posts.
  • the information that specifies an element may be a position, for example, and may be converted into two-dimensional or three-dimensional position information.
  • the timing of processing (the passage of time) may be taken into consideration, the function information (high-level information) may be converted to four-dimensional information if the layout of elements is in three dimensions and may be converted to three-dimensional information if the layout of elements is on a plane.
  • the selection (specifying) of elements may also be in one dimension, and the high-level information may be converted to two-dimensional information. It is also possible to convert the high-level information to multi-dimensional information with five or more dimensions.
  • the information that selects elements does not need to be information that indicates specific elements, specific locations, or the like, and may be converted to information with a high degree of substitutability.
  • the information showing timing may be converted to information with a high degree of substitutability.
  • the function information (high-level information) for having the data processing unit carry out the desire behavior or processing can be provided as information with an extremely high degree of substitutability, which makes it possible to use the hardware of the data processing device according to a variety of purposes, including high-speed processing, low power consumption, and massive parallelism.
  • the wiring groups may be fixed or may be reconfigurable.
  • the processing details to be realized by the elements may also be fixed or may be reconfigurable or changeable.
  • the timing control unit may carry out control of the processing details of logic elements, on/off control of the acquisition units, or on/off control of the post units autonomously on a cycle-by-cycle basis on an order and/or information that has/have been set in advance.
  • the timing control unit may also carry out control of the processing details of logic elements, on/off control of the acquisition units, and on/off control of the post units on a cycle-by-cycle basis by loading from the outside.
  • the timing control unit may control elements on a cycle-by-cycle basis by only loading from the outside, the data processing unit also includes channel resources for loading information for such purpose, that is, the function information described earlier, from the outside.
  • the timing control unit may control elements on a cycle-by-cycle basis by only loading from the outside, the data processing unit also includes channel resources for loading information for such purpose, that is, the function information described earlier, from the outside.
  • the timing control unit if loading from the outside is not carried out, there is the possibility of limitations on the content (operation, logic, behavior) that can
  • the data processing device has a memory that stores information (function information) for implementing an application, an algorithm, or logic in the data processing unit, and may include a unit that supplies at least part of the information to be implemented from the memory via the channels to the individual elements in the plurality of elements. Since the channels are not occupied exclusively by processing between elements, it is possible to put the channels to the further use of supplying function information to the elements in parallel or in a time division.
  • the channels may be fixed or may be reconfigurable, and may be formed as necessary as with, for example, visible light communication. It is desirable for the channels to be multi-routed like wiring channels and it is effective for making the wiring resources to be accessed by a plurality of elements to be localized and/or grouped within an appropriate range. Also, channels may be multiplexed or multilayered, and may be channels that allow data to be transferred in two dimensions, in three dimensions and also in the time dimension via a memory, delay elements, or the like.
  • channels that include first wiring channels disposed or placed along a first direction and second wiring channels disposed or placed along a second direction. It is desirable for the first wiring channels and the second wiring channels are different direction such as vertically and horizontally to cover a region or space in which a plurality of elements have been laid out in a grid or a matrix.
  • the first wiring channels and second wiring channels may intersect or may not intersect, and a larger number of wiring channels, such as a third wiring channel, with different transmission directions for data may be included.
  • the wiring channels do not need to be two-dimensional and may be laid out in three dimensions or in multiple dimensions (four or more dimensions) including time.
  • the data processing unit includes a wiring box that connects to the first wiring channels and the second wiring channels in or according to time division. By dynamically connecting the wiring channels together, it is possible to reconfigure the wiring channels and to reconfigure the elements for which access to data is localized by the wiring channels. It is desirable for the acquisition units and the post units to be capable of accessing the first and second wiring channels independently. The acquisition units and the post units may be capable of accessing the first and second wiring channels directly or may be capable of accessing via a time-sharing-type wiring box.
  • an element is an element where, as making data flows to the logic element that is the core, an input-side box that is the acquisition unit and an output-side box that is the post unit are connected so as to sandwich the core.
  • the logic element includes a fixed function block and a block where function rewrites are possible, with it being possible to independently connect a plurality of (for example, four) wiring channels to such blocks. It is desirable for a logic element to include at least one block where function rewrites are possible and for the processing details of such block to be updated as necessary without loading from the outside. The wiring cost required to change (rewrite) the function of the logic element (core) can be further reduced.
  • the logic element (core) prefferably includes a function for posting an extended bit (extension bit) including an additional information such as an operation function or others, from the output side, that is, the post unit.
  • an extended bit extension bit
  • a logic element prefferably includes a function that controls a multi-channel compatible output switch of the post unit for realizing a synchronization function.
  • a function that controls a multi-channel compatible output switch of the post unit for realizing a synchronization function.
  • connections to wiring are only changeable corresponding to the two different request; one is compatible with patterns that are configured in advance, the other is corresponding to information that are updated when event information is received, and a function for confirming the integrity and/or consistency is not implemented.
  • Such function may be temporary configured on an adjacent core if addition of such function is necessary and such configuration is then destroyed (updated) when the function is complete.
  • the wiring channels can use a construction that operates using an implicit assignment of time slots.
  • acquisition unit acquisition device
  • a wiring channel switch to be implemented in a wiring box has a function that fundamentally decides whether to switch to a channel that designates the next vertical channel out of a plurality of vertical channels, or to switch to a channel that designates the next horizontal channel.
  • an application fundamentally has responsibility over whether a switch has operated normally. That is, since the configuration of wiring channels does not decide the connections between elements, transmission and reception between elements are decided by controlling whether an element side is to carry out access together with the timing. Accordingly, it is meaningless to physically verify the connections of the wiring, but an error check may be added using the information of selection of elements and timing.
  • elements are operated with a premise of the wiring channels being switched normally.
  • the acquiring of data is controlled on the element side and a wiring channel switch only has a function for switching (inputting and outputting) between the wires. Getting (inputting) is carried out by merely switching correspond to the data at timing that has been designated. It is also possible to use a function that merely selects the wiring channel to output and sets the data as valid.
  • FIG. 1 shows, partially in enlargement, one example of a data processing device 1 that includes a data processing unit 10 that is capable of carrying out processing without forming a circuit.
  • the data processing device 1 includes a digital processing unit 3 that carries out digital processing using a fixed circuit or a reconfigurable circuit, a CPU 2 , a memory 5 , and the data processing unit 10 that carries out processing according to timing control.
  • the non-circuit type data processing unit 10 includes a plurality of elements (cells) 20 , wiring channels 50 that are disposed vertically and horizontally in a matrix, and wiring boxes 58 .
  • FIG. 2 shows part of the configuration of the non-circuit type data processing unit 10 in enlargement.
  • the data processing unit 10 includes a plurality of elements (cells) 20 (in the present embodiment, 64 by 64, making a total of 4,096 elements), and wiring channels 50 disposed vertically and horizontally so as to be capable of connecting such elements 20 .
  • the wiring channels 50 includes horizontal wiring (first wiring channels) 51 disposed in the horizontal direction (the first direction) in FIG. 2 and vertical wiring (second wiring channels) 52 disposed in the second direction that is perpendicular to the horizontal wiring 51 .
  • FIG. 3 shows part of the configuration of the non-circuit type data processing unit 10 in further enlargement.
  • An element 20 includes a central core 31 and connection control units 35 a , 35 b , 35 c , and 35 d in the four directions that are disposed around the core 31 .
  • the connection control units 35 a to 35 d respectively include, as described later, the acquisition units 21 a to 21 d and the post units 28 a to 28 d .
  • the wiring channels 50 include, in addition to the vertical and horizontal wiring channels 51 and 52 , local wiring channels 55 that connect the wiring boxes 58 and the elements 20 .
  • the respective elements 20 are capable of connecting via the wiring boxes 58 to the vertical and horizontal global wiring channels 51 and 52 .
  • the respective elements 20 are also capable of connecting to the adjacent elements 20 by the local wiring channels 55 via the wiring boxes 58 without using the global wiring channels 51 and 52 .
  • the range to which an element 20 can connect locally is not limited to the four directions and may be limited to eight directions or may be extended further to the outside.
  • the elements 20 may also be capable of connecting locally without passing via the wiring boxes 58 . Since local wiring has a high probability of being occupied by the elements 20 , the utilization efficiency of wiring may not be high. On the other hand, since the global wiring channels 51 and 52 can be free or released from exchanging data between local elements 20 , the utilization efficiency of the channels 51 and 52 is improved.
  • the wiring boxes 58 reconfigure the connections of the wiring included in the vertical and horizontal wiring channels 51 and 52 on a cycle-by-cycle basis in a time division (time sharing).
  • a wiring box 58 includes an input box 59 a and an output box 59 b and is capable of controlling the output and output direction from the element 20 to the wiring channels 51 and 52 .
  • the elements (cells) 20 have a construction where it is possible to independently switch on and off connections to four (four directions of) wiring channels 50 that are the two wiring channels 51 disposed above and below the element 20 and the vertical wiring channels 52 disposed to the left and right.
  • the number of wiring channels where a connection can be turned on and off is not limited to four directions.
  • the elements 20 are disposed in three dimensions, turn on and off of eight directions (eight wiring channels) may be used. Since the angle at which the wiring channels intersect is not limited to 90°, it is also possible to dispose wiring channels that extend in a larger number of directions, and elements 20 capable of controlling connections to such wiring channels may be disposed.
  • the wiring boxes (connection control boxes, wiring channel switches) 58 include a function that decides, on a cycle-by-cycle basis, whether to switch to a channel that the next designated vertical side channel 52 out of the plurality of vertical side channels 52 or to switch to a designated channel of the horizontal channels 51 .
  • the elements 20 select whether it is necessary to fetch or acquire data.
  • a wiring box 58 only has a function for switching (getting and outputting) between wiring and only carries out switching for acquiring the data at timing designated by the element 20 that shall acquire the data.
  • a wiring box 58 may only carries out a process that selects the wiring channel on which the element 20 is to output and sets the data as valid.
  • the data processing unit 10 is connected via a bus 8 to the digital processing unit 3 , the CPU 2 , and the memory 5 .
  • Function information 5 a for implementing an application or the like in the data processing unit 10 is stored in the memory 5 .
  • the function information 5 a includes the timing information 5 b described earlier and information 5 c that selects (specifies) elements.
  • the function information 5 a may also include information 5 d that controls the wiring boxes 58 on a cycle-by-cycle basis, and the like.
  • the CPU 2 includes a function (supply unit) 2 a that supplies the function information 5 a from the memory 5 to each element 20 via the wiring channels 50 .
  • the supply unit 2 a supplies the function information 5 a to the respective elements 20 via the wiring channels 50 at timing such as resetting of the device 1 or the start of specific processing.
  • the supply unit 2 a posts the function information 5 a to the wiring channels 50 during processing so that predetermined elements 20 can load the function information 5 a .
  • the wiring channels 50 are released on a cycle basis, shared use of the wiring channels 50 can be made for exchanging data between the elements 20 , supplying the function information 5 a , or the like.
  • FIG. 4 shows an enlargement of the overall configuration of an element 20 .
  • the element 20 is a basic cell of the data processing unit (AxionNipeR) 10 and includes acquisition units (input units) 21 a to 21 d for four independent channels, post units (posting unit, output units, 2CH ⁇ 2 are shared) 28 a to 28 d for four independent channels, and the logic element 25 that is the core.
  • the logic element 25 has information internally as compressed, for making fundamental circuits that function as four-bit addition, subtraction, comparison and logic operations that are expected to have a high utilization frequency and compatibility up to eight-, twelve-, and sixteen bit extended operations, and the other elements 20 also has the same circuit configuration, and so does not require inputting of information from outside. In this system, new circuit configuration information that the logic element 25 is not held therein is introduced from the outside via the function information 5 a and updated.
  • the acquisition units (acquisition modules, MUX-INA, -INB, -INC, -IND) 21 a to 21 d are four independent multiplexers that acquire data from the wiring channels 50 .
  • An input data signal is supplied from an adjacent wiring channel 50 .
  • the acquisition units 21 a to 21 d switch the connections with the wiring channels 50 on and off on a cycle-by-cycle basis.
  • the decision whether to turn the connection to the wiring channels 50 on and off and latch data that has been posted to the wiring channels 50 in the input control unit 22 via the acquisition units 21 a to 21 d is entirely determined on a cycle-by-cycle basis by a timing controller (timing control unit, CTL-TMNG) 26 described below.
  • the input control unit (input control module, latch unit, MUX-4 ⁇ 4) 22 latches input signals on four independent channels in accordance with control pattern information supplied from the timing controller 26 and decides whether to replace and/or exchange input signals that have been stored in the registers 23 a and 23 b and whether to connect the input data to any of the function latch blocks 24 a to 24 d .
  • the input control unit 22 realizes a switching function for data signals.
  • the input control unit 22 has functions of self-diagnosis using special control code information and of decoding loading instructions for the function information 5 a from outside, for example, the supply unit 2 a of the CPU 2 , via the wiring channels 50 . Such functions are realized by operating in cooperation with the timing controller 26 .
  • the function latch blocks (function latch modules, FNC-LA, -LB, -LC, -LD) 24 a to 24 d are latch modules that store internally decoded functions (internal decode) from the function memory (logic element) 25 .
  • the function latch blocks 24 a to 24 d respectively latch and store four cycles of functions in the horizontal direction in the drawing and carry out processing (including arithmetic operations and logic operations) on the input data with independent logic on four channels and then output the data.
  • the function latch blocks 24 a to 24 d includes a function which, when special control code, such as the function information 5 a , has reached an element 20 and been latched, carries out importing of outside information included in such control code while ignoring an internal decode. As a rule, the latching of the internal decode is completed in one cycle. If the getting of outside information is carried out, one to four clock cycles may be consumed.
  • the function memory (LST-FXP) 25 is a memory in which internal logic that forms the core of the logic element (which is the core of the element 20 ) is stored. By using the function memory 25 , four-bit-unit processing, eight-, twelve-, and sixteen-bit extended data processing, add/subtract/compare, logic operation, and other patterns with high usage frequency on elements 20 are compressed and stored inside the element 20 . On receiving specified (special) loading code from outside via the acquisition units 21 a to 21 d or from the internal timing controller 26 , the function memory 25 selects the required function information 5 a from information stored in advance in accordance with the control information of the received (loaded) specified loading code and stores the selected function information 5 a in the internal latches 24 a to 24 d.
  • the timing controller (timing control unit, CTL-TMNG) 26 receives timing control information from outside and controls four independent function blocks on a cycle-by-cycle basis (in clock-cycle units) based on the 4-bit function information 5 a that has been internally provided or internally decoded and set in the registers 27 a and 27 b . That is, the timing controller 26 is a module that carries out timing control over the acquisition modules 21 a to 21 d , the function latch blocks 24 a to 24 d , and the post units 28 a to 28 d described below as respectively necessary.
  • Timing controller 26 One main function of the timing controller 26 is control of the timing at which input data is acquired or imported from the wiring channels 50 . Another main function of the timing controller 26 is control of the timing at which output data is transmitted (posted, distributed) to a specified channel out of the wiring channels 50 . If there is no need for output, the output signal is set at all zeros (“0”) or all ones (“1”). This depends on whether negative logic is being processed or positive logic is being processed between the elements 20 that can connect to the wiring channels 50 .
  • the timing controller 26 may have a self-diagnosis function and/or a function that automatically fetches or imports control information and/or a new function from the outside when a special pattern has been inputted or after the power supply is turned on (power on reset). Also, instead of merely controlling the various functions of the elements 20 , the timing controller 26 may carry out control of the wiring boxes 58 belonging to the element 20 on a cycle-by-cycle basis. The timing controller 26 fundamentally carries out an internal decode and autonomously (independently) controls the element 20 iteratively or according to a predetermined pattern based on the function information 5 a stored in the registers 27 a and 27 b .
  • the post units (MUX-OUTA, -OUTB, -OUTC, OUTD) 28 a to 28 d are four independent output channels that decide or specify the output to the wiring channels 50 from the element 20 . Whether to set an output signal as active is always determined by the timing controller 26 .
  • the post units 28 a to 28 d switch connections to the wiring channels 50 on and off on a cycle-by-cycle basis.
  • the post units 28 a to 28 d may post (place) output data onto respectively different wiring channels 50 or may post data with a predetermined bit length onto bus-type wiring channels 50 . It is desirable for the post units 28 a to 28 d to include a multi-channel compatible output switch that realizes a synchronization function.
  • the post units (posting units) 28 a to 28 d switch off (turn off) the connections between the wiring channels 50 and the output side of the element. By doing so, the wiring channels 50 are not driven by the post units 28 a to 28 d and are released from the element 20 that does not output and the wiring channels 50 are driven by other elements 20 for which timing for outputting data has been reached.
  • the post units 28 a to 28 d output additional information in addition to the output data.
  • the additional information is used to distribute, via the wiring channels 50 , an overflow, a zero flag, parity, a carry bit, a multi-bit operation-compatible carry, shift information, exception event output, or the like.
  • the acquisition units 21 a to 21 d may obtain data that includes the additional information from the wiring channels 50 or may obtain data without the additional information.
  • the core 31 of an element 20 may include a fixed function block in addition to the plurality of blocks whose functions can be rewritten (variable function blocks) described above.
  • the variable function blocks of the core 31 of an element 20 are equipped with the function memory 25 and it is possible to update the respective functions using only internal data (information) as necessary without loading from the outside. Functions (operations and the like) with an even higher usage frequency may also be covered or operable by the fixed function block, which may make it possible to reduce the amount of function information compressed in the function memory 25 .
  • the elements may be based on two bits or on eight or more bits.
  • the element 20 described above shows an example where four cycles of function information are stored in advance in a flip-flop or the registers 27 a , 27 b , and 24 a to 24 d so that autonomous control can be carried out internally. It is also possible to carry out processing by repeatedly internally expanding five or more cycles of function configuration information. Once four cycles of function information have ended, the fifth cycle onwards may be got from the outside or another memory, function information may be newly decoded from the function memory 25 , or function information that has already been decoded may be repeatedly used.
  • the fifth cycle, the ninth cycle, and the thirteenth cycle may be respectively loaded from the outside memory 5 and repeated. It is possible to provide a margin for the access time of the memory 5 and at the same time to achieve compatibility with long patterns.
  • FIG. 5 shows one example of the internal configuration of a wiring box 58 .
  • the wiring box 58 is also equipped with a function that, on a cycle-by-cycle basis, changes the connections of the global wiring channels 51 and 52 and changes the connections from the global wiring channels 51 and 52 to the elements 20 via the local wiring channels 55 .
  • a shift register-type flip-flop and a simple AND gate with a mask function are used to decide whether to get or to not get valid data.
  • FIG. 6 shows one example of a module 61 that switches connections with a bus, which has been designated out of the wiring channels 50 , on and off at the acquisition units 21 a to 21 d and the wiring boxes 58 .
  • the module 61 is an example that uses a simple structure where a MUX is unnecessary.
  • FIG. 7 shows an example of a module 62 that switches connections with a designated bus out of the wiring channels 50 on and off at the post units 28 a to 28 d and the wiring boxes 58 .
  • the wiring channels 50 are a structure that operates using an implicit assignment of time slots and the output side module 62 uses a configuration where only a programmed bus out of the wiring channels 50 is driven and unnecessary buses are released.
  • FIG. 8 shows control over the timing of the respective elements 20 in the data processing unit 10 by way of a flowchart.
  • control method may be implemented in the elements 20 , the timing controller 26 , or the like as logic (logic circuits) or may be provided as firmware or microprograms (program products) and stored in an appropriate recording medium such as a memory.
  • step 71 when the timing controller 26 has determined that it is the timing (cycle) for connecting the input side of an element 20 to the wiring channels 50 , in step 72 one of the acquisition units 21 a to 21 d is switched on and in step 73 the data that has been posted to the wiring channels 50 is latched.
  • step 85 the connections of the vertical and horizontal wiring channels 51 and 52 in the wiring channels 50 are or have been reconfigured and the elements 20 that are localized with such reconfigured wiring channels 50 latch the posted data.
  • step 74 the acquisition units 21 a to 21 d are switched off and the wiring channels 50 are released.
  • step 75 it is determined whether the latched data is to be used in an operation or to be used to update the function information. If the data is function information, in step 81 the function memory 25 is updated or the data is latched in the function latch blocks 24 a to 24 d and the processing details of the elements 20 is updated.
  • step 76 processing (an operation) designated at such timing (in such cycle) is carried out inside the elements 20 .
  • step 77 if the timing controller 26 determines that it is the timing (cycle) for connecting the output side to the wiring channels 50 , in step 78 one of the post units 28 a to 28 d is switched on and in step 79 output data is posted to the wiring channels 50 .
  • step 85 the connections with the vertical and horizontal wiring channels 51 and 52 of the wiring channels 50 are or have been reconfigured and the elements that are localized using the reconfigured wiring channels 50 become able to acquire data that has been posted on the wiring channels.
  • step 80 the post units 28 a to 28 d are switched off and the wiring channels 50 are released.
  • step 82 the timing controller 26 recognizes the next function information and repeatedly controls the elements 20 in accordance with such function information.
  • FIG. 9 schematically shows how the occupied state of the wiring channels 50 changes.
  • FIG. 9( a ) shows how a process (logic operation) where data is exchanged between an element C 33 and an element C 11 and a process where data is exchanged between an element C 32 and an element C 21 are implemented in a time division by using the physically the same wiring channels 50 , more specifically switching on and off for the wiring channels X 6 and Y 2 .
  • FIG. 9( b ) is a timing chart showing how the wiring channels X 6 and Y 2 are occupied.
  • the elements C 33 and C 11 are switched on for the wiring channels X 6 and Y 2 and the exchanging of data is carried out between such elements.
  • the elements C 32 and C 21 are switched on for the wiring channels X 6 and Y 2 and the exchanging of data is carried out between such elements.
  • the elements C 11 , C 21 , C 32 , and C 33 are switched off for the wiring channels X 6 and Y 2 and such wiring is accessed by other elements 20 that carry out posting and acquisition.
  • the user of the wiring channels X 6 and Y 2 changes on a cycle-by-cycle basis so that the wiring channels are occupied in a time division. It is of course also possible for the user of a wiring channel to be fixed.
  • the transmitters and receivers on the wiring channels 50 of the data processing unit 10 change on a cycle-by-cycle basis and a circuit for carrying out the intended operation via the wiring channels 50 is not formed.
  • the wiring channels 50 are used as a broadcast medium in cycles (in cycle units) between the elements (cells) 20 connected to the wiring channels 50 without needing a communication protocol to be established, with users being able to access the wiring channels on a cycle-by-cycle basis.
  • the wiring channels 50 function not as asynchronous parts (items, stuffs) on which signals are transmitted but as a medium (items, parts) that transmits information in a range synchronizing with the transmitter and/or the receiver.
  • the elements 20 are capable of outputting (posting) information related to different logic or algorithms on a cycle to the wiring resources in a time division and other cells 20 are capable of acquiring information (data, signals) in a time (cycle) division. Accordingly, it is possible to provide a data processing device where it is possible to reduce the wiring resources and that has a high packing density and a high utilization efficiency of hardware.
  • the core 31 that is a logic operation element may be an element (coarse grain) that carries out logic operations, such as additions and multiplications, with a comparatively large number of gates, or may be an element (fine grain) that carries out logic operations, such as an AND, NAND, OR, NOR, or EXOR with four or fewer inputs, with a comparatively low number of gates.
  • a fine grain core 31 is used.
  • the logic operation may use a look up table, or may be a selector type, or may be a memory type.
  • FIG. 10 shows an example of a system (OLP) 100 including the data processing device 1 .
  • the system 100 analyzes data 101 obtained from a sensor such as a FAIMS, and is capable of implementing a variety of functions in a non-circuit type data processing unit 10 in parallel or in a time division.
  • the system 100 can be used as a platform for a variety of applications.
  • a number of example applications are healthcare monitoring 100 a , process monitoring 100 b , security monitoring 100 c , and a consumer-oriented odor business application 100 d .
  • auxiliary sensor data 102 such as temperature, humidity, pressure, peripheral images, and GPS and data 103 from a sampling system, for example, sampling time, and data relating to the sampled material, are inputted into the device 1 .
  • a parser 110 that determines the category or the like of a material to be measured and sets analysis conditions, a unit 111 that carries out data correction such as baseline correction, a unit 113 that standardizes peaks to reduce noise, a unit 114 that detects and separates peaks included in the sensor data 101 , an analysis engine 115 that determines species (types, properties, attributes) and amounts from the separated peaks, an engine 116 that sorts or categorizes chemical substances to be measured from information obtained by the analysis engine 115 using a method such as SOM (Self-Organizing Maps) or a neural network, and a unit (function) 117 that searches a database inside the device or via a network to determine a chemical substance being measured are implemented in the data processing unit 10 .
  • such functions are implemented in the data processing unit 10 by information that selects the elements 20 and information showing timing of accesses to the wiring channels.
  • the CPU 2 realizes a function that supports processing by the data processing unit 10 .
  • the CPU 2 provides a function 124 that accesses a reference database, a function 123 that accesses the cloud (a LAN), a user interface function 122 , and a data acquisition control function 121 .
  • Such functions can be implemented in the data processing unit 10 using free space and/or free time in the data processing unit 10 .
  • the device 1 that includes the data processing unit 10 includes, in addition to functioning as parallel processing hardware where a plurality of elements are capable of freely accessing for wiring channels, a non-circuit type information processing sector that is dynamically programmable according to timing control, the device 1 provides a hardware that satisfies the needs described above.
  • FAIMS Field Asymmetric ion mobility spectrometer
  • a FAIMS is suited to detection of minute amounts of chemical substances included in air or the like, and attempts are being made to apply FAIMS to a wide range of applications such as security, environmental monitoring, health care, manufacturing processes, and energy.
  • Small and lightweight FAIMS and MS (mass sensors) of a chip level have started to be provided on the market, and by using the device 1 that can be realized at chip level as a platform for analysis, it is possible to provide a real-time chemical substance analysis device at chip level that is small, lightweight, mechanically and thermally resilient, and low power consumption.

Abstract

A data processing device includes a data processing unit including a plurality of elements and wiring groups that connect the plurality of elements, wherein respective elements in the plurality of elements include: a logic element; an acquisition unit that switches on and off an input side of the logic element for any wire out of the wiring groups on a cycle-by-cycle basis to latch input data; and a post unit that switches on and off an output side of the logic element for any wire out of the wiring groups on a cycle-by-cycle basis, and the data processing unit also includes a timing control unit that controls logic executed by the logic element and functions of the acquisition unit and the post unit on a cycle-by-cycle basis.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • The present application is a continuation of U.S. application Ser. No. 15/591,632, filed on May 10, 2017, which is a continuation of U.S. application Ser. No. 14/771,570, filed on Aug. 31, 2015, now U.S. Pat. No. 9,667,256, which is a US National Stage Application of PCT/JP2014/001129, which was filed on Mar. 3, 2014. PCT/JP2014/001129 claims the priority of Japanese Patent Application No. 2013-040536, which was filed on Mar. 1, 2013. The present application incorporates by reference in their entirety the subject matter of U.S. application Ser. No. 15/591,632; U.S. application Ser. No. 14/771,570, now U.S. Pat. No. 9,667,256; PCT/JP2014/001129; and Japanese Patent Application No. 2013-040536.
  • TECHNICAL FIELD
  • The present disclosure relates to a data processing device capable changing process and a method of controlling the same.
  • BACKGROUND ART
  • PCT Publication WO2005/022380 discloses a data processing device that uses architecture code including: object circuit information for dynamically mapping an object circuit, which forms at least part of a circuit for executing an application, onto part of a reconfigurable logic circuit; interface circuit information for mapping an interface circuit, which connects to the object circuit, onto the logic circuit; and environmental conditions to be realized in the interface circuit.
  • SUMMARY
  • By dynamically reconfiguring a circuit on a cycle-by-cycle basis (on a cycle basis, in cycles, in cycle units), the utilization efficiency of hardware is increased and it is possible to flexibly implement an algorithm using hardware, so that it is also easy to improve the processing speed. However, there is still the need to connect electronic components with wiring to configure electrical circuits that carry out the intended operations, so that a large number of wiring resources are needed to execute a variety of algorithms while dynamically reconfiguring circuits.
  • One aspect of the present disclosure is a control method of a device that includes a data processing unit including a plurality of elements and channels that transfer data between the plurality of elements. Respective elements in the plurality of elements of the data processing unit include: a logic element; an acquisition unit that switches a connection between an input side of the logic element and the channels on and off on a cycle-by-cycle basis to control necessity of acquisition of data; and a post unit (posting unit) that switches a connection between an output side of the logic element and the channels on and off on a cycle-by-cycle basis, and the data processing unit further includes a control unit that controls switching on and off of the acquisition unit and switching on and off of the post unit.
  • The control method includes the following step.
    • 1. Changing, on a cycle-by-cycle basis, acquisition and posting of the plurality of elements for the channels in controlling of the controller switching on and off of the acquisition unit or the switching on and off of the post unit on a cycle-by-cycle basis.
  • The changing on a cycle-by-cycle basis may include changing a configuration of the channels on a cycle-by-cycle basis. Also, the changing on a cycle-by-cycle basis may include changing a processing detail of the logic element.
  • Also, the changing on a cycle-by-cycle basis may include the following steps.
      • Controlling, by autonomously of the control unit, the processing details of the logic element, the switching on and off of the acquisition unit, or the switching on and off of the post unit on a cycle-by-cycle basis.
      • Controlling, by loading from an outside, a processing detail of the logic element, the switching on and off of the acquisition unit, and the switching on and off of the post unit on a cycle-by-cycle basis.
  • Another aspect of the present disclosure is a device that comprises a data processing unit including a plurality of elements and channels that transfer data between the plurality of elements. The respective elements in the plurality of elements include: a logic element; an acquisition unit that switches a connection between an input side of the logic element and the channels on and off on a cycle-by-cycle basis to control necessity of acquisition of data; and a post unit that switches a connection between an output side of the logic element and the channels on and off on a cycle-by-cycle basis. The data processing unit further includes a timing control unit that controls switching on and off of the acquisition unit and switching on and off of the post unit on a cycle-by-cycle basis. The respective elements in the plurality of elements may include the timing control unit. The timing control unit may include a unit that changes a processing detail of the logic element on a cycle-by-cycle basis.
  • It is desirable for the device to further include a memory that stores information for implementing an application, an algorithm, or logic on the data processing unit. The information for implementing includes: information for selecting any of the plurality of elements; and timing information for controlling at least one of the switching on and off of the acquisition unit and the switching on and off of the post unit on a cycle-by-cycle basis. The timing information may include information for selecting a processing detail of the logic element on a cycle-by-cycle basis. The device may further include a unit that supplies, from the memory, at least part of the information for implementing via the channels to respective elements in the plurality of elements.
  • The channels may include wiring groups, the acquisition unit may include a unit that switches a connection with any wire in the wiring groups on and off on a cycle-by-cycle basis, and the post unit may include a unit that switches a connection with any wire in the wiring groups on and off on a cycle-by-cycle basis. The channels may include: first wiring channels disposed along a first direction; and second wiring channels disposed along a second direction that differs to the first direction, and the data processing unit may include a wiring box that connects to the first wiring channels and the second wiring channels in a time division. The wiring box may include an input-side box and an output-side box.
  • The elements may include a block in which a function that carries out specified processing that is fixed. The timing control unit may include: a function of autonomously controlling the switching on and off of the acquisition unit and the switching on and off of the post unit on a cycle-by-cycle basis; and controlling the switching on and off of the acquisition unit and the switching on and off of the post unit on a cycle-by-cycle basis according to loading from the outside. Such functions (functional units) may include a function that controls a processing detail of the logic element on a cycle-by-cycle basis.
  • It is desirable for the post unit to include a unit that outputs an extended bit including additional information. It is desirable for the post unit to include a multi-channel compatible output switch that realizes a synchronization function.
  • BRIEF DESCRIPTION OF DRAWINGS
  • FIG. 1 is a diagram showing an overview of a data processing device.
  • FIG. 2 is a diagram showing an overview of a data processing unit.
  • FIG. 3 is a diagram showing an enlargement of the configuration of the data processing unit.
  • FIG. 4 is a diagram showing an overview of an element.
  • FIG. 5 is a diagram showing an example of a wiring box.
  • FIG. 6 is a diagram showing an example of an input-side module.
  • FIG. 7 is a diagram showing an example of an output-side module.
  • FIG. 8 is a flowchart showing a control method for an element.
  • FIG. 9A is a diagram showing the usage state of wiring channels and FIG. 9B is a timing chart showing the usage state of wiring channels.
  • FIG. 10 is a diagram showing an example of a system including the data processing device.
  • DETAIL DESCRIPTION
  • One example of a programmable data processing device is a device including a logic circuit in which circuits can be dynamically reconfigured. A “circuit” is defined here as a “path on which electricity flows and which is closed like a ring” and an “electronic circuit” is defined as “an electrical circuit where electronic components are connected by electrical conductors to produce a current path for having a desired operation carried out” or the like. On the other hand, if we suppose the intended operations (processes, arithmetic operations, logic operations) to be implemented with an electronic circuit carry out intermittently, for example, intermittently at the timing of clock cycles, it is not actually necessary to form a closed path. Accordingly, it is not necessary to form an electronic circuit to have a desired operation carried out. By using a data processing unit that is capable of advancing proceeding without forming circuits, or in other words, a “non-circuit” type data processing unit, it is possible to obtain the same results as the results obtained by a logic circuit.
  • In the present specification, a device (data processing apparatus, data processing system) with a data processing unit including a plurality of elements (or “nodes”, “processing elements”, “processing units”) and channels that transfer data between the plurality of elements is described. Representative examples of such channels are electronic and/or optical paths referred to as “wiring channels”, “wiring groups” or a “wiring matrix”. Such channels may be laid out in two dimensions or may be laid out in three dimensions. The channels may be laid out in advance in accordance with appropriate rules in the manner of wiring channels or may be formed as appropriate in space by a directional communication means, as with visible light communication.
  • A communication means that uses light or electromagnetic waves but does not have a high degree of directionality is capable of forming channels for transferring or exchanging data between predetermined elements by adopting an appropriate protocol. However, when the time required for processing such protocol is taken into consideration, it is desirable that the connection can be switched on and off using hardware.
  • The respective elements in the plurality of elements include a logic element (core), an acquisition unit (acquisition device, input unit, get unit, read unit, acquire unit) that controls whether it is necessary to acquire data (a concept of data includes signals) by switching a connection between the input side of the logic element and a channel or channels on and off on a cycle-by-cycle basis, and a post unit (posting unit, post device, submitting unit, device for placing data or a signal on a channel) that switches a connection between the output side of the logic element and a channel or channels on and off on a cycle-by-cycle basis. The data processing unit further includes a timing control unit that controls, on a cycle-by-cycle basis, the processing details (content) of the logic element, the switching on and off of the acquisition unit, and the switching on and off of the post unit.
  • The acquisition unit does not passively wait for input data to flow into it but instead acquires data or a signal that has been placed on a channel by switching a connection to such channel on and off and feeds the data or signal into the element. As one example, the acquisition unit may switches a connection to a channel on and off to turn the flow of data into the element on and off or may switches a connection to a channel on and off by latching or not latching data that has been posted onto such channel to control the necessity of the acquisition of the data. The post unit does not simply let data flow onto a channel and instead switches the connection to a channel on and off to get (gain) and give up (release) authorization to drive the channel.
  • Such data processing unit may realize an application or algorithm by forming a connected relationship between a plurality of elements using the channels (for example, wiring groups) to configure circuits in which a plurality of elements are connected, that is, by generating or fixing circuits to carry out an intended operation (desired behavior), even if only in cycles.
  • On the other hand, without fixing or generating a circuit for carrying out the intended or desired operation, it is possible to control the timing of processing of the logic elements (cores), the acquisition units and the post units to change the acquisition and posting (the relationship between acquisition and submission, the relationship between get and post) of respective elements for (from and to) the channels on a cycle-by-cycle basis (on a clock cycle basis, on a clock-by-clock basis, in units of clock cycles).
  • In the data processing unit, the connection relationships (connections) between elements are not defined by channels alone. Although the channels distribute data that has been posted, acquisition is performed by elements, with such acquisition not being defined or limited by the channels themselves. The channels may be multi-routed, and access of the elements may be limited to the respective routes, and the elements capable of accessing data that has been posted may be limited to such range. The respective elements autonomously obtain data from channels and post data onto channels. A channel does not define the connection relationship between elements and get/post (get/put, input/output) by elements onto channels change one cycle at a time. This means that it is not necessary that the intended operation or behavior could be or should be understandable from the on/off switching of connections to be implemented on a cycle-by-cycle basis in the data processing unit.
  • By changing the get/post relationship of elements with the channels on a cycle-by-cycle basis (on a cycle basis), it is possible to produce information (“timing information” or “function information”) that defines the get/post of elements for the channels for getting, after a predetermined number of clock cycles has elapsed, the same result as a circuit that carries out the intended operation is obtained. Although such function information includes the timing of acquisitions from channels to which elements belong or which can be accessed by elements, a selection of channels, the timing of posts, and a selection of channels for posting, such information does not indicate the configuration (or reconfiguration) of a circuit or connection relationship directly. The exchanging (input/output, post/get) of data on a cycle-by-cycle basis can be decided according to whether the acquisition unit and post unit of each element accesses (switches on/off, turns on/off) the respective channels.
  • When the gets (acquires) and posts of a plurality of elements from and onto the channels are changing repeatedly and then a desired operation (process, computation) is carried out, the channels may function as a broadcast network that provides data in a single cycle to other elements capable of accessing such channels without specifying the recipients. It is preferable for the channels to be multi-routed like wiring groups because this makes it possible to use or transmit a wider variety of data in parallel. A wiring group functions as a broadcast network that provides data in units of one clock cycle from an element that has accessed one of the wires to other elements that are capable of accessing such wire without specifying the recipients.
  • By controlling posting onto and acquiring from a channel independently on element-by-element basis (in element units), it is possible to prevent channels from becoming occupied by specified elements and to greatly increase the utilization efficiency of channel resources (wiring resources). Also, channels on which no signals (data) are placed in any cycle, that is, channels that are not driven by any of the elements may be or could be eliminated, which also makes it possible to greatly increase the utilization efficiency of channel resources. That is, although the technology that can be implemented in the data processing unit may define connections between elements, it is not necessary to define the connections between elements, and by not defining the connections between elements, the channels do not become occupied and the range of usage widens, resulting in a significant improvement in the utilization efficiency of hardware.
  • The users (or “user elements”, “transmitter” and “receiver”) of a channel change on a cycle-by-cycle basis, and a circuit for performing the desired behavior or operation is not formed via the channels. On the other hand, access to a channel (on/off switching of a connection) is controlled by the acquisition units and the post units switching their connections on and off, that is, by connecting or not connecting. This means that channels, for example, wiring resources, are used or defined as broadcast media that is changeable in cycles, between the elements that are connected to such channels on cycle-by-cycle basis and do not require a communication protocol to be established in cycles. That is, channels (wiring resources) are not asynchronous items and instead channels function as media (items, elements) that transmit information in a range that is synchronized with the transmitter and/or the receiver.
  • For this reason, information relating to different logic or an algorithm can be posted (outputted) to a channel by an element on a cycle-by-cycle basis and acquired by another element (which is not limited to one element) on a cycle-by-cycle basis. Accordingly, it is possible to reduce the channel resources, such as wiring, and to provide a data processing device (apparatus, system) that has a high packing density and a high utilization efficiency of hardware. In addition, channels may be used as logic operation elements that operate a logic on a cycle-by-cycle basis. That is, by carrying out schedule management of whether to connect to a channel by the acquisition units and/or post units, channels may be a configure part of wired logic. In addition, a channel may be capable of reflecting quantum operations and may construct part of a quantum computer.
  • In a device including such data processing unit, information (high-level information, function information) that includes an application, an algorithm, and/or logic and execution and/or implementation of procedures may be written in a high-level language, is converted to information on a selection (specification) of elements and timing of acquisitions and posts from and onto channels. Such function information may converts including selections of channels for acquisitions and posts. The information that specifies an element may be a position, for example, and may be converted into two-dimensional or three-dimensional position information. The timing of processing (the passage of time) may be taken into consideration, the function information (high-level information) may be converted to four-dimensional information if the layout of elements is in three dimensions and may be converted to three-dimensional information if the layout of elements is on a plane. The selection (specifying) of elements may also be in one dimension, and the high-level information may be converted to two-dimensional information. It is also possible to convert the high-level information to multi-dimensional information with five or more dimensions.
  • If there is redundancy for the elements, the information that selects elements does not need to be information that indicates specific elements, specific locations, or the like, and may be converted to information with a high degree of substitutability. Similarly, if there is redundancy for the channels or a degree of freedom regarding timing (as examples, it is possible to reserve occupied time for wiring and/or it is permissible to delay data and/or to save data), the information showing timing may be converted to information with a high degree of substitutability. Accordingly, the function information (high-level information) for having the data processing unit carry out the desire behavior or processing can be provided as information with an extremely high degree of substitutability, which makes it possible to use the hardware of the data processing device according to a variety of purposes, including high-speed processing, low power consumption, and massive parallelism.
  • The wiring groups may be fixed or may be reconfigurable. The processing details to be realized by the elements (logic operations, arithmetic operations) may also be fixed or may be reconfigurable or changeable. To improve the redundancy of elements, it is desirable for the logic to be realized by elements to be changeable.
  • The timing control unit may carry out control of the processing details of logic elements, on/off control of the acquisition units, or on/off control of the post units autonomously on a cycle-by-cycle basis on an order and/or information that has/have been set in advance. The timing control unit may also carry out control of the processing details of logic elements, on/off control of the acquisition units, and on/off control of the post units on a cycle-by-cycle basis by loading from the outside. Although the timing control unit may control elements on a cycle-by-cycle basis by only loading from the outside, the data processing unit also includes channel resources for loading information for such purpose, that is, the function information described earlier, from the outside. On the other hand, if loading from the outside is not carried out, there is the possibility of limitations on the content (operation, logic, behavior) that can be controlled by the timing control unit. Accordingly, it is desirable to combine the two types of control described above.
  • The data processing device has a memory that stores information (function information) for implementing an application, an algorithm, or logic in the data processing unit, and may include a unit that supplies at least part of the information to be implemented from the memory via the channels to the individual elements in the plurality of elements. Since the channels are not occupied exclusively by processing between elements, it is possible to put the channels to the further use of supplying function information to the elements in parallel or in a time division.
  • The channels (wiring resources) may be fixed or may be reconfigurable, and may be formed as necessary as with, for example, visible light communication. It is desirable for the channels to be multi-routed like wiring channels and it is effective for making the wiring resources to be accessed by a plurality of elements to be localized and/or grouped within an appropriate range. Also, channels may be multiplexed or multilayered, and may be channels that allow data to be transferred in two dimensions, in three dimensions and also in the time dimension via a memory, delay elements, or the like.
  • One example of channels is channels that include first wiring channels disposed or placed along a first direction and second wiring channels disposed or placed along a second direction. It is desirable for the first wiring channels and the second wiring channels are different direction such as vertically and horizontally to cover a region or space in which a plurality of elements have been laid out in a grid or a matrix. The first wiring channels and second wiring channels may intersect or may not intersect, and a larger number of wiring channels, such as a third wiring channel, with different transmission directions for data may be included. As described above, the wiring channels do not need to be two-dimensional and may be laid out in three dimensions or in multiple dimensions (four or more dimensions) including time.
  • The data processing unit includes a wiring box that connects to the first wiring channels and the second wiring channels in or according to time division. By dynamically connecting the wiring channels together, it is possible to reconfigure the wiring channels and to reconfigure the elements for which access to data is localized by the wiring channels. It is desirable for the acquisition units and the post units to be capable of accessing the first and second wiring channels independently. The acquisition units and the post units may be capable of accessing the first and second wiring channels directly or may be capable of accessing via a time-sharing-type wiring box.
  • One example of an element is an element where, as making data flows to the logic element that is the core, an input-side box that is the acquisition unit and an output-side box that is the post unit are connected so as to sandwich the core. The logic element includes a fixed function block and a block where function rewrites are possible, with it being possible to independently connect a plurality of (for example, four) wiring channels to such blocks. It is desirable for a logic element to include at least one block where function rewrites are possible and for the processing details of such block to be updated as necessary without loading from the outside. The wiring cost required to change (rewrite) the function of the logic element (core) can be further reduced. That is, for functions (operations and the like) with a high usage frequency, dedicated fixed function selection information is copied into a memory switch on the output side from function selection information that is internally provided and has been compressed. By doing so, it becomes unnecessary to fetch the function selection information used for updating every time from the outside.
  • It is desirable for the logic element (core) to further include a function for posting an extended bit (extension bit) including an additional information such as an operation function or others, from the output side, that is, the post unit. By doing so, it becomes possible to post data with a structure that is compatible with an output of an overflow, a zero flag, parity, a carry bit, a multi-bit operation-compatible carry, shift information, an exception event output, or the like onto a channel.
  • It is desirable for a logic element to further include a function that controls a multi-channel compatible output switch of the post unit for realizing a synchronization function. As one example, when an event has suddenly occurred, to generate a processing region to respond to the event, it is necessary to change the assignments of wiring resources and element resources to instantaneously generate a non-reserved or free processing region in the hardware. Controlling the response for changing the assignment of such resources and controls the timing of the input channels and output channels is required to execute processing in response to events without conflicts in such processing region, and the control elements for such purpose may be implemented inside elements or may be provided outside.
  • However, the connections to wiring are only changeable corresponding to the two different request; one is compatible with patterns that are configured in advance, the other is corresponding to information that are updated when event information is received, and a function for confirming the integrity and/or consistency is not implemented. Such function may be temporary configured on an adjacent core if addition of such function is necessary and such configuration is then destroyed (updated) when the function is complete.
  • The wiring channels can use a construction that operates using an implicit assignment of time slots. One example of the acquisition unit (acquisition device) uses a shift register-type flip-flop and an AND gate with a simple mask function and decides whether valid data is to be fetched or not. For an example where control is carried out with four bits as a unit, four cycles of information (function information) on whether fetching is necessary is stored in a flip flop. From the fifth cycle onward, it is decided whether function information is to be fetched from a memory or whether the processing is to return to the start and repeat the same four cycles. If the pattern is long, by loading the fifth cycle, the ninth cycle, and the thirteenth cycle respectively from a memory and repeating, it is possible to provide a margin for the access time of the memory and at the same time to produce a structure that is compatible with long patterns.
  • A wiring channel switch to be implemented in a wiring box has a function that fundamentally decides whether to switch to a channel that designates the next vertical channel out of a plurality of vertical channels, or to switch to a channel that designates the next horizontal channel. In a normal arrangement, an application fundamentally has responsibility over whether a switch has operated normally. That is, since the configuration of wiring channels does not decide the connections between elements, transmission and reception between elements are decided by controlling whether an element side is to carry out access together with the timing. Accordingly, it is meaningless to physically verify the connections of the wiring, but an error check may be added using the information of selection of elements and timing.
  • When priority is given to reducing cost, elements are operated with a premise of the wiring channels being switched normally. The acquiring of data is controlled on the element side and a wiring channel switch only has a function for switching (inputting and outputting) between the wires. Getting (inputting) is carried out by merely switching correspond to the data at timing that has been designated. It is also possible to use a function that merely selects the wiring channel to output and sets the data as valid.
  • FIG. 1 shows, partially in enlargement, one example of a data processing device 1 that includes a data processing unit 10 that is capable of carrying out processing without forming a circuit. The data processing device 1 includes a digital processing unit 3 that carries out digital processing using a fixed circuit or a reconfigurable circuit, a CPU 2, a memory 5, and the data processing unit 10 that carries out processing according to timing control. The non-circuit type data processing unit 10 includes a plurality of elements (cells) 20, wiring channels 50 that are disposed vertically and horizontally in a matrix, and wiring boxes 58.
  • FIG. 2 shows part of the configuration of the non-circuit type data processing unit 10 in enlargement. The data processing unit 10 includes a plurality of elements (cells) 20 (in the present embodiment, 64 by 64, making a total of 4,096 elements), and wiring channels 50 disposed vertically and horizontally so as to be capable of connecting such elements 20. The wiring channels 50 includes horizontal wiring (first wiring channels) 51 disposed in the horizontal direction (the first direction) in FIG. 2 and vertical wiring (second wiring channels) 52 disposed in the second direction that is perpendicular to the horizontal wiring 51.
  • FIG. 3 shows part of the configuration of the non-circuit type data processing unit 10 in further enlargement. An element 20 includes a central core 31 and connection control units 35 a, 35 b, 35 c, and 35 d in the four directions that are disposed around the core 31. The connection control units 35 a to 35 d respectively include, as described later, the acquisition units 21 a to 21 d and the post units 28 a to 28 d. The wiring channels 50 include, in addition to the vertical and horizontal wiring channels 51 and 52, local wiring channels 55 that connect the wiring boxes 58 and the elements 20. The respective elements 20 are capable of connecting via the wiring boxes 58 to the vertical and horizontal global wiring channels 51 and 52.
  • The respective elements 20 are also capable of connecting to the adjacent elements 20 by the local wiring channels 55 via the wiring boxes 58 without using the global wiring channels 51 and 52. The range to which an element 20 can connect locally is not limited to the four directions and may be limited to eight directions or may be extended further to the outside. The elements 20 may also be capable of connecting locally without passing via the wiring boxes 58. Since local wiring has a high probability of being occupied by the elements 20, the utilization efficiency of wiring may not be high. On the other hand, since the global wiring channels 51 and 52 can be free or released from exchanging data between local elements 20, the utilization efficiency of the channels 51 and 52 is improved.
  • The wiring boxes 58 reconfigure the connections of the wiring included in the vertical and horizontal wiring channels 51 and 52 on a cycle-by-cycle basis in a time division (time sharing). A wiring box 58 includes an input box 59 a and an output box 59 b and is capable of controlling the output and output direction from the element 20 to the wiring channels 51 and 52. In the present embodiment, the elements (cells) 20 have a construction where it is possible to independently switch on and off connections to four (four directions of) wiring channels 50 that are the two wiring channels 51 disposed above and below the element 20 and the vertical wiring channels 52 disposed to the left and right. The number of wiring channels where a connection can be turned on and off is not limited to four directions. If the elements 20 are disposed in three dimensions, turn on and off of eight directions (eight wiring channels) may be used. Since the angle at which the wiring channels intersect is not limited to 90°, it is also possible to dispose wiring channels that extend in a larger number of directions, and elements 20 capable of controlling connections to such wiring channels may be disposed.
  • The wiring boxes (connection control boxes, wiring channel switches) 58 include a function that decides, on a cycle-by-cycle basis, whether to switch to a channel that the next designated vertical side channel 52 out of the plurality of vertical side channels 52 or to switch to a designated channel of the horizontal channels 51. Applications fundamentally have responsibility for whether the switching of the wiring box 58 is normal or not, and if this is a concern, an error checking function is added to the connection control unit of the wiring boxes 59. If priority is given to reducing cost, operations may be carried out under the premise that switching is being carried out normally. The elements 20 select whether it is necessary to fetch or acquire data. Accordingly, a wiring box 58 only has a function for switching (getting and outputting) between wiring and only carries out switching for acquiring the data at timing designated by the element 20 that shall acquire the data. A wiring box 58 may only carries out a process that selects the wiring channel on which the element 20 is to output and sets the data as valid.
  • The data processing unit 10 is connected via a bus 8 to the digital processing unit 3, the CPU 2, and the memory 5. Function information 5 a for implementing an application or the like in the data processing unit 10 is stored in the memory 5. The function information 5 a includes the timing information 5 b described earlier and information 5 c that selects (specifies) elements. The function information 5 a may also include information 5 d that controls the wiring boxes 58 on a cycle-by-cycle basis, and the like.
  • The CPU 2 includes a function (supply unit) 2 a that supplies the function information 5 a from the memory 5 to each element 20 via the wiring channels 50. The supply unit 2 a supplies the function information 5 a to the respective elements 20 via the wiring channels 50 at timing such as resetting of the device 1 or the start of specific processing. In addition, the supply unit 2 a posts the function information 5 a to the wiring channels 50 during processing so that predetermined elements 20 can load the function information 5 a. In the data processing unit 10, since the wiring channels 50 are released on a cycle basis, shared use of the wiring channels 50 can be made for exchanging data between the elements 20, supplying the function information 5 a, or the like.
  • FIG. 4 shows an enlargement of the overall configuration of an element 20. The element 20 is a basic cell of the data processing unit (AxionNipeR) 10 and includes acquisition units (input units) 21 a to 21 d for four independent channels, post units (posting unit, output units, 2CH×2 are shared) 28 a to 28 d for four independent channels, and the logic element 25 that is the core. The logic element 25 has information internally as compressed, for making fundamental circuits that function as four-bit addition, subtraction, comparison and logic operations that are expected to have a high utilization frequency and compatibility up to eight-, twelve-, and sixteen bit extended operations, and the other elements 20 also has the same circuit configuration, and so does not require inputting of information from outside. In this system, new circuit configuration information that the logic element 25 is not held therein is introduced from the outside via the function information 5 a and updated.
  • The acquisition units (acquisition modules, MUX-INA, -INB, -INC, -IND) 21 a to 21 d are four independent multiplexers that acquire data from the wiring channels 50. An input data signal is supplied from an adjacent wiring channel 50. The acquisition units 21 a to 21 d switch the connections with the wiring channels 50 on and off on a cycle-by-cycle basis. The decision whether to turn the connection to the wiring channels 50 on and off and latch data that has been posted to the wiring channels 50 in the input control unit 22 via the acquisition units 21 a to 21 d is entirely determined on a cycle-by-cycle basis by a timing controller (timing control unit, CTL-TMNG) 26 described below.
  • The input control unit (input control module, latch unit, MUX-4×4) 22 latches input signals on four independent channels in accordance with control pattern information supplied from the timing controller 26 and decides whether to replace and/or exchange input signals that have been stored in the registers 23 a and 23 b and whether to connect the input data to any of the function latch blocks 24 a to 24 d. The input control unit 22 realizes a switching function for data signals. The input control unit 22 has functions of self-diagnosis using special control code information and of decoding loading instructions for the function information 5 a from outside, for example, the supply unit 2 a of the CPU 2, via the wiring channels 50. Such functions are realized by operating in cooperation with the timing controller 26.
  • The function latch blocks (function latch modules, FNC-LA, -LB, -LC, -LD) 24 a to 24 d are latch modules that store internally decoded functions (internal decode) from the function memory (logic element) 25. The function latch blocks 24 a to 24 d respectively latch and store four cycles of functions in the horizontal direction in the drawing and carry out processing (including arithmetic operations and logic operations) on the input data with independent logic on four channels and then output the data.
  • The function latch blocks 24 a to 24 d includes a function which, when special control code, such as the function information 5 a, has reached an element 20 and been latched, carries out importing of outside information included in such control code while ignoring an internal decode. As a rule, the latching of the internal decode is completed in one cycle. If the getting of outside information is carried out, one to four clock cycles may be consumed.
  • The function memory (LST-FXP) 25 is a memory in which internal logic that forms the core of the logic element (which is the core of the element 20) is stored. By using the function memory 25, four-bit-unit processing, eight-, twelve-, and sixteen-bit extended data processing, add/subtract/compare, logic operation, and other patterns with high usage frequency on elements 20 are compressed and stored inside the element 20. On receiving specified (special) loading code from outside via the acquisition units 21 a to 21 d or from the internal timing controller 26, the function memory 25 selects the required function information 5 a from information stored in advance in accordance with the control information of the received (loaded) specified loading code and stores the selected function information 5 a in the internal latches 24 a to 24 d.
  • The timing controller (timing control unit, CTL-TMNG) 26 receives timing control information from outside and controls four independent function blocks on a cycle-by-cycle basis (in clock-cycle units) based on the 4-bit function information 5 a that has been internally provided or internally decoded and set in the registers 27 a and 27 b. That is, the timing controller 26 is a module that carries out timing control over the acquisition modules 21 a to 21 d, the function latch blocks 24 a to 24 d, and the post units 28 a to 28 d described below as respectively necessary.
  • One main function of the timing controller 26 is control of the timing at which input data is acquired or imported from the wiring channels 50. Another main function of the timing controller 26 is control of the timing at which output data is transmitted (posted, distributed) to a specified channel out of the wiring channels 50. If there is no need for output, the output signal is set at all zeros (“0”) or all ones (“1”). This depends on whether negative logic is being processed or positive logic is being processed between the elements 20 that can connect to the wiring channels 50.
  • The timing controller 26 may have a self-diagnosis function and/or a function that automatically fetches or imports control information and/or a new function from the outside when a special pattern has been inputted or after the power supply is turned on (power on reset). Also, instead of merely controlling the various functions of the elements 20, the timing controller 26 may carry out control of the wiring boxes 58 belonging to the element 20 on a cycle-by-cycle basis. The timing controller 26 fundamentally carries out an internal decode and autonomously (independently) controls the element 20 iteratively or according to a predetermined pattern based on the function information 5 a stored in the registers 27 a and 27 b. On the other hand, when the function information 5 a is supplied via the wiring channels 50 from the outside together with special code, it is possible to directly output such function information 5 a to the function latch blocks 24 a to 24 d, to temporarily change the functions (processing details) of the element 20 or to update the content of the function memory 25 and change the fundamental functions of the element 20.
  • The post units (MUX-OUTA, -OUTB, -OUTC, OUTD) 28 a to 28 d are four independent output channels that decide or specify the output to the wiring channels 50 from the element 20. Whether to set an output signal as active is always determined by the timing controller 26. The post units 28 a to 28 d switch connections to the wiring channels 50 on and off on a cycle-by-cycle basis. The post units 28 a to 28 d may post (place) output data onto respectively different wiring channels 50 or may post data with a predetermined bit length onto bus-type wiring channels 50. It is desirable for the post units 28 a to 28 d to include a multi-channel compatible output switch that realizes a synchronization function.
  • When data is not outputted (posted) to the wiring channels 50, the post units (posting units) 28 a to 28 d switch off (turn off) the connections between the wiring channels 50 and the output side of the element. By doing so, the wiring channels 50 are not driven by the post units 28 a to 28 d and are released from the element 20 that does not output and the wiring channels 50 are driven by other elements 20 for which timing for outputting data has been reached.
  • The post units 28 a to 28 d output additional information in addition to the output data. The additional information is used to distribute, via the wiring channels 50, an overflow, a zero flag, parity, a carry bit, a multi-bit operation-compatible carry, shift information, exception event output, or the like. The acquisition units 21 a to 21 d may obtain data that includes the additional information from the wiring channels 50 or may obtain data without the additional information.
  • The core 31 of an element 20 may include a fixed function block in addition to the plurality of blocks whose functions can be rewritten (variable function blocks) described above. The variable function blocks of the core 31 of an element 20 are equipped with the function memory 25 and it is possible to update the respective functions using only internal data (information) as necessary without loading from the outside. Functions (operations and the like) with an even higher usage frequency may also be covered or operable by the fixed function block, which may make it possible to reduce the amount of function information compressed in the function memory 25.
  • Note that although an example where the element 20 described above are configured four bits base has been shown, the elements may be based on two bits or on eight or more bits. In addition, the element 20 described above shows an example where four cycles of function information are stored in advance in a flip-flop or the registers 27 a, 27 b, and 24 a to 24 d so that autonomous control can be carried out internally. It is also possible to carry out processing by repeatedly internally expanding five or more cycles of function configuration information. Once four cycles of function information have ended, the fifth cycle onwards may be got from the outside or another memory, function information may be newly decoded from the function memory 25, or function information that has already been decoded may be repeatedly used.
  • If the repeat pattern of the processing to be executed in the element 20 is long, the fifth cycle, the ninth cycle, and the thirteenth cycle may be respectively loaded from the outside memory 5 and repeated. It is possible to provide a margin for the access time of the memory 5 and at the same time to achieve compatibility with long patterns.
  • FIG. 5 shows one example of the internal configuration of a wiring box 58. The wiring box 58 is also equipped with a function that, on a cycle-by-cycle basis, changes the connections of the global wiring channels 51 and 52 and changes the connections from the global wiring channels 51 and 52 to the elements 20 via the local wiring channels 55. In the example shown in FIG. 5, a shift register-type flip-flop and a simple AND gate with a mask function are used to decide whether to get or to not get valid data.
  • FIG. 6 shows one example of a module 61 that switches connections with a bus, which has been designated out of the wiring channels 50, on and off at the acquisition units 21 a to 21 d and the wiring boxes 58. The module 61 is an example that uses a simple structure where a MUX is unnecessary.
  • FIG. 7 shows an example of a module 62 that switches connections with a designated bus out of the wiring channels 50 on and off at the post units 28 a to 28 d and the wiring boxes 58. The wiring channels 50 are a structure that operates using an implicit assignment of time slots and the output side module 62 uses a configuration where only a programmed bus out of the wiring channels 50 is driven and unnecessary buses are released.
  • FIG. 8 shows control over the timing of the respective elements 20 in the data processing unit 10 by way of a flowchart. Such control method may be implemented in the elements 20, the timing controller 26, or the like as logic (logic circuits) or may be provided as firmware or microprograms (program products) and stored in an appropriate recording medium such as a memory.
  • In step 71, when the timing controller 26 has determined that it is the timing (cycle) for connecting the input side of an element 20 to the wiring channels 50, in step 72 one of the acquisition units 21 a to 21 d is switched on and in step 73 the data that has been posted to the wiring channels 50 is latched. When the acquisition units 21 a to 21 d are switched on, in step 85 the connections of the vertical and horizontal wiring channels 51 and 52 in the wiring channels 50 are or have been reconfigured and the elements 20 that are localized with such reconfigured wiring channels 50 latch the posted data. After this, in step 74, the acquisition units 21 a to 21 d are switched off and the wiring channels 50 are released.
  • In step 75, it is determined whether the latched data is to be used in an operation or to be used to update the function information. If the data is function information, in step 81 the function memory 25 is updated or the data is latched in the function latch blocks 24 a to 24 d and the processing details of the elements 20 is updated.
  • If the data latched in step 75 is to be used in an operation, in step 76 processing (an operation) designated at such timing (in such cycle) is carried out inside the elements 20. In step 77, if the timing controller 26 determines that it is the timing (cycle) for connecting the output side to the wiring channels 50, in step 78 one of the post units 28 a to 28 d is switched on and in step 79 output data is posted to the wiring channels 50. When the post units 28 a to 28 d are to be switched on, in step 85 the connections with the vertical and horizontal wiring channels 51 and 52 of the wiring channels 50 are or have been reconfigured and the elements that are localized using the reconfigured wiring channels 50 become able to acquire data that has been posted on the wiring channels. After this, in step 80, the post units 28 a to 28 d are switched off and the wiring channels 50 are released.
  • Then, in step 82, the timing controller 26 recognizes the next function information and repeatedly controls the elements 20 in accordance with such function information.
  • FIG. 9 schematically shows how the occupied state of the wiring channels 50 changes. FIG. 9(a) shows how a process (logic operation) where data is exchanged between an element C33 and an element C11 and a process where data is exchanged between an element C32 and an element C21 are implemented in a time division by using the physically the same wiring channels 50, more specifically switching on and off for the wiring channels X6 and Y2. FIG. 9(b) is a timing chart showing how the wiring channels X6 and Y2 are occupied.
  • In the function information CD1, the elements C33 and C11 are switched on for the wiring channels X6 and Y2 and the exchanging of data is carried out between such elements. In the function information CD2, the elements C32 and C21 are switched on for the wiring channels X6 and Y2 and the exchanging of data is carried out between such elements. In the function information CD3 and CD4, the elements C11, C21, C32, and C33 are switched off for the wiring channels X6 and Y2 and such wiring is accessed by other elements 20 that carry out posting and acquisition. The user of the wiring channels X6 and Y2 changes on a cycle-by-cycle basis so that the wiring channels are occupied in a time division. It is of course also possible for the user of a wiring channel to be fixed.
  • The transmitters and receivers on the wiring channels 50 of the data processing unit 10 change on a cycle-by-cycle basis and a circuit for carrying out the intended operation via the wiring channels 50 is not formed. The wiring channels 50 are used as a broadcast medium in cycles (in cycle units) between the elements (cells) 20 connected to the wiring channels 50 without needing a communication protocol to be established, with users being able to access the wiring channels on a cycle-by-cycle basis.
  • The wiring channels 50 function not as asynchronous parts (items, stuffs) on which signals are transmitted but as a medium (items, parts) that transmits information in a range synchronizing with the transmitter and/or the receiver. This means that the elements 20 are capable of outputting (posting) information related to different logic or algorithms on a cycle to the wiring resources in a time division and other cells 20 are capable of acquiring information (data, signals) in a time (cycle) division. Accordingly, it is possible to provide a data processing device where it is possible to reduce the wiring resources and that has a high packing density and a high utilization efficiency of hardware. In addition, it is possible to use wiring resources as items (elements) that carry out logic operations in cycle units.
  • The core 31 that is a logic operation element may be an element (coarse grain) that carries out logic operations, such as additions and multiplications, with a comparatively large number of gates, or may be an element (fine grain) that carries out logic operations, such as an AND, NAND, OR, NOR, or EXOR with four or fewer inputs, with a comparatively low number of gates. In the present embodiment, a fine grain core 31 is used. The logic operation may use a look up table, or may be a selector type, or may be a memory type.
  • FIG. 10 shows an example of a system (OLP) 100 including the data processing device 1. The system 100 analyzes data 101 obtained from a sensor such as a FAIMS, and is capable of implementing a variety of functions in a non-circuit type data processing unit 10 in parallel or in a time division. The system 100 can be used as a platform for a variety of applications. A number of example applications are healthcare monitoring 100 a, process monitoring 100 b, security monitoring 100 c, and a consumer-oriented odor business application 100 d. In addition to the data 101 obtained from a sensor such as a FAIMS (ion mobility sensor) or an MS (mass sensor), auxiliary sensor data 102 such as temperature, humidity, pressure, peripheral images, and GPS and data 103 from a sampling system, for example, sampling time, and data relating to the sampled material, are inputted into the device 1.
  • As examples, a parser 110 that determines the category or the like of a material to be measured and sets analysis conditions, a unit 111 that carries out data correction such as baseline correction, a unit 113 that standardizes peaks to reduce noise, a unit 114 that detects and separates peaks included in the sensor data 101, an analysis engine 115 that determines species (types, properties, attributes) and amounts from the separated peaks, an engine 116 that sorts or categorizes chemical substances to be measured from information obtained by the analysis engine 115 using a method such as SOM (Self-Organizing Maps) or a neural network, and a unit (function) 117 that searches a database inside the device or via a network to determine a chemical substance being measured are implemented in the data processing unit 10. In principle, such functions are implemented in the data processing unit 10 by information that selects the elements 20 and information showing timing of accesses to the wiring channels.
  • The CPU 2 realizes a function that supports processing by the data processing unit 10. As examples, the CPU 2 provides a function 124 that accesses a reference database, a function 123 that accesses the cloud (a LAN), a user interface function 122, and a data acquisition control function 121. Such functions can be implemented in the data processing unit 10 using free space and/or free time in the data processing unit 10.
  • There is demand for a large-scale parallel data processing engine for detecting and analyzing chemical substances in real time. By detecting and analyzing chemical substances in real time, it is possible to provide revolutionary services to users such as identification and quantification of biomarkers used for detecting disease, monitoring of health and/or vital functions, and provision of managed care using remote monitoring technologies. The platform for providing such services, applications, behaviors needs to be intelligent, extensible, and to satisfy demands relating to a variety of applications and performance. Since the device 1 that includes the data processing unit 10 includes, in addition to functioning as parallel processing hardware where a plurality of elements are capable of freely accessing for wiring channels, a non-circuit type information processing sector that is dynamically programmable according to timing control, the device 1 provides a hardware that satisfies the needs described above.
  • One sensor is a FAIMS (Field Asymmetric ion mobility spectrometer). A FAIMS is suited to detection of minute amounts of chemical substances included in air or the like, and attempts are being made to apply FAIMS to a wide range of applications such as security, environmental monitoring, health care, manufacturing processes, and energy. Small and lightweight FAIMS and MS (mass sensors) of a chip level have started to be provided on the market, and by using the device 1 that can be realized at chip level as a platform for analysis, it is possible to provide a real-time chemical substance analysis device at chip level that is small, lightweight, mechanically and thermally resilient, and low power consumption.

Claims (6)

1-15. (canceled)
16. A device comprising:
a plurality of channels that are laid out in two dimensions or in three dimensions and are reconfigurable on a cycle-by-cycle basis; and
a plurality of logic elements that are accessible to a part of the plurality of channels, wherein each of the plurality of logic elements is configured to access on a part of the plurality of channels independently to acquire or to output data on a cycle-by-cycle basis and to carry out processing on the data with independent logic.
17. The device according to claim 16, wherein
the plurality of channels are configured to reconfigure autonomously, and
each of the plurality of logic element is configured to acquire and output the data autonomously.
18. The device according to claim 16,
wherein each of the plurality of logic elements is further configured to change a processing detail of the independent logic of the element on a cycle-by-cycle basis.
19. A processing method of a device that includes a plurality of channels laid out in two dimensions or in three dimensions, and a plurality of logic elements accessible to a part of the plurality of channels, the method includes:
reconfiguring a part of the plurality of channels on a cycle-by-cycle basis;
accessing one of the plurality of logic elements on a part of the plurality of channels independently to acquire or to output data on a cycle-by-cycle basis; and
carrying out processing on the data with independent logic.
20. The method according to claim 19, further including changing a processing detail of the independent logic of the element on a cycle-by-cycle basis.
US16/004,975 2013-03-01 2018-06-11 Data processing device and control method therefor Abandoned US20180294814A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US16/004,975 US20180294814A1 (en) 2013-03-01 2018-06-11 Data processing device and control method therefor

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
JP2013-040536 2013-03-01
JP2013040536 2013-03-01
PCT/JP2014/001129 WO2014132669A1 (en) 2013-03-01 2014-03-03 Data processing device and control method therefor
US201514771570A 2015-08-31 2015-08-31
US15/591,632 US10009031B2 (en) 2013-03-01 2017-05-10 Data processing device and control method therefor
US16/004,975 US20180294814A1 (en) 2013-03-01 2018-06-11 Data processing device and control method therefor

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US15/591,632 Continuation US10009031B2 (en) 2013-03-01 2017-05-10 Data processing device and control method therefor

Publications (1)

Publication Number Publication Date
US20180294814A1 true US20180294814A1 (en) 2018-10-11

Family

ID=51427943

Family Applications (3)

Application Number Title Priority Date Filing Date
US14/771,570 Active US9667256B2 (en) 2013-03-01 2014-03-03 Data processing device and control method therefor
US15/591,632 Active US10009031B2 (en) 2013-03-01 2017-05-10 Data processing device and control method therefor
US16/004,975 Abandoned US20180294814A1 (en) 2013-03-01 2018-06-11 Data processing device and control method therefor

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US14/771,570 Active US9667256B2 (en) 2013-03-01 2014-03-03 Data processing device and control method therefor
US15/591,632 Active US10009031B2 (en) 2013-03-01 2017-05-10 Data processing device and control method therefor

Country Status (11)

Country Link
US (3) US9667256B2 (en)
EP (1) EP2963824B1 (en)
JP (2) JP6290855B2 (en)
KR (1) KR20150127608A (en)
CN (1) CN105027446B (en)
AU (1) AU2014222148A1 (en)
CA (1) CA2901062A1 (en)
EA (1) EA201591613A1 (en)
IL (1) IL240911A0 (en)
SG (1) SG11201506674RA (en)
WO (1) WO2014132669A1 (en)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107478710A (en) * 2017-09-14 2017-12-15 安徽理工大学 One kind eliminates Hadamard ion mobility spectrometry baseline drift distortion methods
US11360930B2 (en) 2017-12-19 2022-06-14 Samsung Electronics Co., Ltd. Neural processing accelerator
JP7080065B2 (en) * 2018-02-08 2022-06-03 株式会社Screenホールディングス Data processing methods, data processing equipment, data processing systems, and data processing programs
WO2021090711A1 (en) * 2019-11-06 2021-05-14 太陽誘電株式会社 Data processing device and information processing device

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070210826A1 (en) * 2006-03-08 2007-09-13 Madurawe Raminda U Programmable logic devices comprising time multiplexed programmable interconnect
US20080014101A1 (en) * 2006-07-13 2008-01-17 Technotrans Ag Device for Supplying Ink to a Printing Press

Family Cites Families (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5850564A (en) * 1995-05-03 1998-12-15 Btr, Inc, Scalable multiple level tab oriented interconnect architecture
GB2305759A (en) * 1995-09-30 1997-04-16 Pilkington Micro Electronics Semi-conductor integrated circuit
US5963050A (en) * 1997-02-26 1999-10-05 Xilinx, Inc. Configurable logic element with fast feedback paths
US6020760A (en) 1997-07-16 2000-02-01 Altera Corporation I/O buffer circuit with pin multiplexing
US6678646B1 (en) * 1999-12-14 2004-01-13 Atmel Corporation Method for implementing a physical design for a dynamically reconfigurable logic circuit
TWI234737B (en) * 2001-05-24 2005-06-21 Ip Flex Inc Integrated circuit device
EP1416388A4 (en) * 2001-07-12 2006-02-08 Ip Flex Inc Integrated circuit device
CN100397331C (en) * 2001-09-07 2008-06-25 Ip菲力股份有限公司 Data processing system and control method thereof
CN100580621C (en) * 2003-08-29 2010-01-13 Ip菲力股份有限公司 Data processing device, control method, automatic control device, terminal and generation method
WO2006011232A1 (en) * 2004-07-30 2006-02-02 Fujitsu Limited Reconfigurable circuit and controlling method of reconfigurable circuit
JP4893309B2 (en) 2004-10-28 2012-03-07 富士ゼロックス株式会社 Data processing apparatus having reconfigurable logic circuit
US7493426B2 (en) * 2005-01-31 2009-02-17 International Business Machines Corporation Data communication method and apparatus utilizing programmable channels for allocation of buffer space and transaction control
US7268581B1 (en) 2005-04-21 2007-09-11 Xilinx, Inc. FPGA with time-multiplexed interconnect
JP2007041796A (en) * 2005-08-02 2007-02-15 Mitsubishi Electric Corp Code generation apparatus
EP2033316A4 (en) 2006-06-21 2010-08-11 Element Cxi Llc Fault tolerant integrated circuit architecture
JP4998806B2 (en) * 2006-08-31 2012-08-15 富士ゼロックス株式会社 Method and system for implementing a circuit design in a reconfigurable device
US7500023B2 (en) * 2006-10-10 2009-03-03 International Business Machines Corporation Facilitating input/output processing by using transport control words to reduce input/output communications
JP5014899B2 (en) * 2007-07-02 2012-08-29 ルネサスエレクトロニクス株式会社 Reconfigurable device
JP5251171B2 (en) 2008-03-06 2013-07-31 富士通セミコンダクター株式会社 Logic circuit device
DE102011121159A1 (en) * 2011-12-15 2013-06-20 Olympus Winter & Ibe Gmbh Resectoscope with a shaft

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070210826A1 (en) * 2006-03-08 2007-09-13 Madurawe Raminda U Programmable logic devices comprising time multiplexed programmable interconnect
US20080014101A1 (en) * 2006-07-13 2008-01-17 Technotrans Ag Device for Supplying Ink to a Printing Press

Also Published As

Publication number Publication date
SG11201506674RA (en) 2015-09-29
JP6656217B2 (en) 2020-03-04
IL240911A0 (en) 2015-10-29
JP6290855B2 (en) 2018-03-07
EP2963824A1 (en) 2016-01-06
AU2014222148A1 (en) 2015-09-17
US10009031B2 (en) 2018-06-26
US20170257102A1 (en) 2017-09-07
EP2963824A4 (en) 2016-10-19
EA201591613A1 (en) 2016-05-31
US9667256B2 (en) 2017-05-30
WO2014132669A1 (en) 2014-09-04
US20160020771A1 (en) 2016-01-21
JPWO2014132669A1 (en) 2017-02-02
KR20150127608A (en) 2015-11-17
CN105027446A (en) 2015-11-04
JP2018029377A (en) 2018-02-22
CN105027446B (en) 2019-06-21
CA2901062A1 (en) 2014-09-04
EP2963824B1 (en) 2020-08-19

Similar Documents

Publication Publication Date Title
US20180294814A1 (en) Data processing device and control method therefor
US8103855B2 (en) Linking functional blocks for sequential operation by DONE and GO components of respective blocks pointing to same memory location to store completion indicator read as start indicator
TWI551068B (en) Runtime creation, assignment, deployment and updating of arbitrary radio waveform techniques for a radio waveform generation device
JP2008537268A (en) An array of data processing elements with variable precision interconnection
US8831021B2 (en) System and method for dynamically configurable multi-window divergent protocol bridge
Catthoor et al. Application-specific architectural methodologies for high-throughput digital signal and image processing
US8106679B2 (en) Data processing system
US9946551B2 (en) System and method that generate reconfiguration information
CN103901402B (en) Reconstruct FPGA radar digital signal processing assembly and method
CN114144763A (en) Remote programming system and method for programmable logic device
Cicuttin et al. HyperFPGA: A possible general purpose reconfigurable hardware for custom supercomputing
Rajasekhar et al. Architecture and applications for an All-FPGA parallel computer
TWI644253B (en) Data processing device and control method thereof
JP2021022370A (en) Method executed by computing device, apparatus, device and computer-readable storage medium
Cozzi et al. Reconfigurable NoC design flow for multiple applications run-time mapping on FPGA devices
Galanis et al. A reconfigurable coarse-grain data-path for accelerating computational intensive kernels
Srinivasan Partitioning for FPGA-based reconfigurable computers
Wang et al. Multi-clusters: An Efficient Design Paradigm of NN Accelerator Architecture Based on FPGA
CN113886149A (en) Programmable device and cloud system
Dally et al. Structured Application-Specific Integrated Circuit (ASIC) Study
Ge Distributed Memory Architecture with Hardware Graph Array for Configuring the Network Interconnections.
CEA et al. ARCHITECTURES AND TECHNOLOGIES
Dylan Introduction to reconfigurable computing

Legal Events

Date Code Title Description
AS Assignment

Owner name: ATONARP INC., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SATO, TOMOYOSHI;REEL/FRAME:046522/0232

Effective date: 20150909

AS Assignment

Owner name: AXION RESEARCH INC., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ATONARP INC.;REEL/FRAME:046538/0535

Effective date: 20170314

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION