US20180286809A1 - Memory structure and method for manufacturing the same - Google Patents
Memory structure and method for manufacturing the same Download PDFInfo
- Publication number
- US20180286809A1 US20180286809A1 US15/475,180 US201715475180A US2018286809A1 US 20180286809 A1 US20180286809 A1 US 20180286809A1 US 201715475180 A US201715475180 A US 201715475180A US 2018286809 A1 US2018286809 A1 US 2018286809A1
- Authority
- US
- United States
- Prior art keywords
- stacks
- layers
- memory structure
- memory
- structure according
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/20—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/535—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including internal interconnections, e.g. cross-under constructions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76895—Local interconnects; Local pads, as exemplified by patent document EP0896365
-
- H01L27/1157—
-
- H01L27/11582—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/20—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels
- H10B43/23—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
- H10B43/27—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/30—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region
- H10B43/35—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region with cell select transistors, e.g. NAND
Definitions
- This disclosure relates to a semiconductor structure and a method for manufacturing the same. More particularly, this disclosure relates to a memory structure and a method for manufacturing the same.
- 3-D semiconductor structures For reasons of decreasing volume and weight, increasing power density, improving portability and the like, three-dimensional (3-D) semiconductor structures have been developed. In addition, elements and spaces in a semiconductor device have continuously been shrunk. This may cause some problems. For example, smaller landing areas for connectors may lead to contact difficulty and mismatch, and thereby the relative resistances are increased. As such, various improvements for the semiconductor structures and the methods for manufacturing them are still desired.
- This disclosure is directed to semiconductor structures and methods for manufacturing the same, and particularly to a memory structure and a method for manufacturing the same.
- a memory structure comprises a substrate, a plurality of stacks, a plurality of memory layers, a plurality of channel layers and a plurality of pad layers.
- the stacks are disposed on the substrate.
- the stacks are separated from each other by a plurality of first trenches.
- the stacks comprise alternately arranged first stacks and second stacks.
- Each of the stacks comprises alternately stacked conductive strips and insulating strips.
- the memory layers are partially disposed in the first trenches.
- the memory layers extend onto the stacks in a conformal manner.
- the channel layers are disposed on the memory layers in a conformal manner.
- the pad layers are at least disposed on the channel layers at positions substantially above the first stacks.
- a method of manufacturing a memory structure comprises the following steps. First, a preliminary structure is provided.
- the preliminary structure comprises a substrate, a plurality of stacks, an initial memory layer and an initial channel layer.
- the stacks are formed on the substrate and separated from each other by a plurality of first trenches. Each of the stacks comprises alternately stacked conductive strips and insulating strips.
- the initial memory layer is conformally formed on the stacks and the first trenches.
- the initial channel layer is conformally formed on the initial memory layer.
- a sacrificial material is formed on the preliminary structure.
- the sacrificial material comprises portions above the stacks.
- a covering layer is formed on the sacrificial material.
- a plurality of second trenches are formed above the stacks. The second trenches penetrate through the covering layer and the sacrificial material.
- a plurality of pad layers are formed on the stacks by replacing the portions of the sacrificial material above the stacks with a pad material
- FIGS. 1A-1B illustrate a memory structure according to embodiments.
- FIGS. 2A-15B illustrate a method of manufacturing a memory structure according to embodiments.
- a memory structure comprises a substrate, a plurality of stacks, a plurality of memory layers, a plurality of channel layers and a plurality of pad layers.
- the stacks are disposed on the substrate.
- the stacks are separated from each other by a plurality of first trenches.
- the stacks comprise alternately arranged first stacks and second stacks.
- Each of the stacks comprises alternately stacked conductive strips and insulating strips.
- the memory layers are partially disposed in the first trenches.
- the memory layers extend onto the stacks in a conformal manner.
- the channel layers are disposed on the memory layers in a conformal manner.
- the pad layers are at least disposed on the channel layers at positions substantially above the first stacks.
- FIGS. 1A-1B such a memory structure is shown.
- the memory structure is illustrated as a 3-D vertical channel NAND memory structure.
- the memory structure comprises a substrate 102 .
- the substrate 102 may comprise structures, components and the like formed therein and/or thereon.
- the substrate 102 may comprise a buried layer 104 disposed thereon.
- the memory structure comprises a plurality of stacks 106 disposed on the substrate 102 .
- the stacks 106 are separated from each other by a plurality of first trenches 114 .
- the stacks 106 comprise alternately arranged first stacks 1061 and second stacks 1062 .
- Each of the stacks 106 comprises alternately stacked conductive strips 108 and insulating strips 110 .
- each of the stacks 106 may further comprise an insulating layer 112 disposed above the conductive strips 108 and the insulating strips 110 .
- the memory structure comprises a plurality of memory layers 116 .
- the memory layers 116 are partially disposed in the first trenches 114 and extend onto the stacks 106 in a conformal manner.
- each of the memory layers 116 comprises alternately stacked oxide layers ( 1181 - 1184 ) and nitride layers ( 1201 - 1203 ).
- ONONONO (oxide/nitride/oxide/nitride/oxide/nitride/oxide/oxide/oxide/oxide) multilayer structures are illustrated in FIG. 1B .
- each of the memory layers 116 comprises oxide layers 1181 , 1182 , 1183 and 1184 and nitride layers 1201 , 1202 and 1203 .
- These layers may have different thicknesses to provide blocking, trapping and tunneling functions, wherein the layers used as the tunneling structure (such as the oxide layer 1183 , the nitride layer 1203 and the oxide layer 1184 ) are closer to the corresponding channel layer 122 .
- the layers used as the tunneling structure such as the oxide layer 1183 , the nitride layer 1203 and the oxide layer 1184 .
- SiON/SiN/oxide multilayer structures or other suitable structures may be used as the memory layers 116 .
- the memory structure comprises a plurality of channel layers 122 disposed on the memory layers 116 in a conformal manner.
- An insulating material may be filled into remaining spaces of the first trenches 114 .
- the channel layers 122 may be separated from each other in a direction perpendicular to an extending direction of the stacks 106 , such as the Y-direction in the drawings, by a plurality of second trenches 140 above the stacks 106 .
- An insulating material may be filled into the second trenches 140 .
- the channel layers 122 may be separated from each other in the extending direction of the stacks 106 , such as the X-direction in the drawings, by a plurality of isolation structures 138 .
- each of the isolation structures 138 comprises a first portion 142 and a second portion 144 on the first portion 142 , and a cross-sectional area of the second portion 144 is larger than a cross-sectional area of the first portion 142 .
- the channel layers 122 at two sides of one stack 106 are offset in the extending direction of the stacks 106 (X-direction) by a distance.
- the channel layers 122 may be disposed in a “honey-comb” arrangement.
- the memory structure comprises a plurality of pad layers 124 at least disposed on the channel layers 122 at positions substantially above the first stacks 1061 .
- the plurality of pad layers 124 further comprise pad layers 124 disposed on the channel layers 122 at positions substantially above the second stacks 1062 .
- a thickness of the pad layers 124 may be larger than a thickness of the channel layers 122 .
- the thickness of the channel layers 122 may be in a range between 30 ⁇ and 300 ⁇
- the thickness of the pad layers 124 may be in a range between 50 ⁇ and 1000 ⁇ .
- a conductivity of the pad layers 124 may be higher than a conductivity of the channel layers 122 .
- the thickness of the pad layers 124 is larger than the thickness of the channel layers 122 , and the conductivity of the pad layers 124 is higher than the conductivity of the channel layers 122 .
- the memory structure may further comprise a plurality of first connectors 126 and a plurality of second connectors 128 .
- the first connectors 126 are substantially disposed above the first stacks 1061 .
- the second connectors 128 are substantially disposed above the second stacks 1062 .
- the memory structure may further comprise a plurality of first overlying conductive lines 130 and a plurality of second overlying conductive lines 132 .
- the first connectors 126 couple the channel layers 122 to the first overlying conductive lines 130 by the pad layers 124 . More specifically, the first connectors 126 contact the pad layers 124 , and provide electrical connections to the channel layers 122 through the pad layers 124 disposed thereon.
- the first connectors 126 at two sides of one stack 106 are offset in the extending direction of the stacks 106 (X-direction) by a distance.
- the first connectors 126 penetrate through covering layers 134 on the pad layers 124 and one or more interlayer dielectric layers 136 , and thereby couple the channel layers 122 to the first overlying conductive lines 130 .
- the second connectors 128 couple the channel layers 122 to the second overlying conductive lines 132 .
- the second connectors 128 penetrate through the covering layers 134 and one or more interlayer dielectric layers 136 , and couple the channel layers 122 to the second overlying conductive lines 132 .
- the first overlying conductive lines 130 extend in a direction different from an extending direction of the conductive strips 108 of the stacks 106 (such as the Y-direction), and the second overlying conductive lines 132 extend in the extending direction of the conductive strips 108 of the stacks 106 (the X-direction).
- the conductive strips 108 of the stacks 106 comprise word lines
- the first overlying conductive lines 130 are bit lines
- the second overlying conductive lines 132 are common source lines.
- the conductive strips 108 of the stacks 106 further comprise auxiliary gates (such as the bottom conductive strips 108 ), string select lines (such as the top conductive strips 108 of the first stacks 1061 ), ground select lines (such as the top conductive strips 108 of the second stacks 1062 ), and/or the like.
- a plurality of memory cells can be defined at cross-points of the channel layers 122 and the conductive strips 108 of the stacks 106 used as the word lines.
- a preliminary structure comprises a substrate, a plurality of stacks, an initial memory layer and an initial channel layer.
- the stacks are formed on the substrate and separated from each other by a plurality of first trenches. Each of the stacks comprises alternately stacked conductive strips and insulating strips.
- the initial memory layer is conformally formed on the stacks and the first trenches.
- the initial channel layer is conformally formed on the initial memory layer.
- a sacrificial material is formed on the preliminary structure.
- the sacrificial material comprises portions above the stacks.
- a covering layer is formed on the sacrificial material.
- a plurality of second trenches are formed above the stacks.
- the second trenches penetrate through the covering layer and the sacrificial material.
- a plurality of pad layers are formed on the stacks by replacing the portions of the sacrificial material above the stacks with a pad material.
- FIGS. 2A-15B such a method is illustrated.
- the method is illustrated to form the memory structure as shown in FIGS. 1A-1B .
- the figures identified by “B” are cross-sections taken along line B-B in the figures identified “A”.
- the substrate 102 may comprise structures, components, and the like formed therein and/or thereon.
- the substrate 102 may comprise a buried layer 104 disposed thereon.
- the buried layer 104 may be formed of oxide.
- An initial stack 206 for forming the stacks 106 is formed on the substrate 102 .
- the initial stack 206 may be formed on the buried layer 104 .
- the initial stack 206 comprises alternately stacked conductive layers 208 and insulating layers 210 .
- the conductive layers 208 may be formed of doped-polysilicon, such as p-type polysilicon.
- the insulating layers 210 may be formed of oxide.
- the initial stack 206 may optionally comprise another insulating layer 212 above the conductive layers 208 and the insulating layers 210 .
- the insulating layer 212 may be formed of silicon nitride (SiN). Such a SiN layer can compensate the film stress, and prevent the stack having a high aspect-ratio from collapse or bending.
- a plurality of stacks 106 are formed on the substrate 102 and separated from each other by a plurality of first trenches 114 .
- the patterning process can be stopped at the buried layer 104 .
- Each of the stacks 106 comprises alternately stacked conductive strips 108 and insulating strips 110 .
- Each of the stacks 106 may further comprise an insulating layer 112 disposed above the conductive strips 108 and the insulating strips 110 .
- the stacks 106 may comprise alternately arranged first stacks 1061 and second stacks 1062 .
- an initial memory layer 216 is conformally formed on the stacks 106 and the first trenches 114 , and an initial channel layer 222 is conformally formed on the initial memory layer 216 , such as by deposition processes.
- the initial memory layer 216 may comprise alternately stacked oxide layers 2181 - 2184 (such as formed of silicon oxide) and nitride layers 2201 - 2203 (such as formed of silicon nitride).
- an ONONONO multilayer structure is illustrated in FIG. 4B .
- a SiON/SiN/oxide multilayer structure or other suitable structures may be used as the initial memory layer 216 .
- the initial channel layer 222 may be formed of undoped polysilicon, undoped SiGex, Ge or the like.
- a sacrificial material 252 is formed on the preliminary structure, i.e., the structure shown in FIGS. 4A-4B .
- the sacrificial material 252 comprises portions above the stacks 106 .
- a thickness t 1 of the portions of the sacrificial material 252 above the stacks 106 may be larger than a thickness t 2 of the initial channel layer 222 .
- the thickness t 2 of the initial channel layer 222 may be in a range between 30 ⁇ and 300 ⁇
- the thickness t 1 of the portions of the sacrificial material 252 above the stacks 106 may be in a range between 50 ⁇ and 1000 ⁇ , such as about 500 ⁇ .
- the sacrificial material 252 may be oxide. In such cases, since the sacrificial material 252 is an insulating material, it can be used as the insulating material filled into the first trenches 114 .
- a planarization process such as a chemical-mechanical planarization (CMP) process, may be carried out while needed.
- CMP chemical-mechanical planarization
- a covering layer 234 is formed on the sacrificial material 252 , such as by a deposition process.
- the covering layer 234 is formed of a material different from the sacrificial material 252 .
- the covering layer 234 may be formed of silicon nitride (SiN).
- a plurality of second trenches 140 are formed above the stacks 106 , such as by an etching process.
- the second trenches 140 penetrate through the covering layer 234 and the sacrificial material 252 .
- the etching process is stopped on the initial channel layer 222 .
- the covering layers 134 as shown in FIGS. 1A-1B are formed.
- the portions of the sacrificial material 252 above the stacks 106 are removed, such as through the second trenches 140 .
- This step can be controlled such that portions of the sacrificial material 252 that are filled into the first trenches 114 and used as the insulating material for the first trenches 114 and portions of the sacrificial material 252 thereon are remained.
- a pad material is filled into the second trenches 140 and spaces formed by the removal of the portions of the sacrificial material 252 above the stacks 106 .
- the pad material may be heavily-doped polysilicon, such as n-type heavily-doped polysilicon, which has a higher conductivity than the material used for the initial channel layer 222 . If the portions of the sacrificial material 252 above the stacks 106 is 500 ⁇ thick, the pad material may be filled with a thickness in a range between 250 ⁇ and 400 ⁇ to ensure the spaces between the covering layers 134 and the initial channel layer 222 are sealed.
- cutting lines 240 are formed in the second trenches 140 , such as by an etching process.
- the cutting lines 240 separate the pad material and the initial channel layer 222 on the stacks 106 .
- a plurality of pad layers 124 are formed on the stacks 106 by replacing the portions of the sacrificial material 252 above the stacks 106 with the pad material.
- the cutting lines 240 extend the second trenches 140 in the depth direction (the Z-direction), and thereby the initial channel layer 222 are separated from each other in a direction perpendicular to the extending direction of the stacks 106 (such as the Y-direction).
- the pad material may remain on sidewalls of the second trenches 140 .
- an insulating material 254 is filled into the second trenches 140 , such as by a deposition process.
- a planarization process such as a CMP process, may be carried out while needed.
- the insulating material 254 forms a layer on the covering layers 134 .
- the insulating material 254 does not form such a layer. That is, the insulating material 254 remains only in the second trenches 140 .
- the insulating material 254 may be oxide.
- a plurality of first holes 256 are formed in the first trenches 114 , such as by a non-selective etching process. More specifically, the first holes 256 penetrate through the insulating material 254 (if existing), the covering layers 134 , the pad layers 124 and the materials in the first trenches 114 such as the insulating material, the initial channel layer 222 and some portions of the initial memory layer 216 therein. In some embodiments, due to the formation of the first holes 256 , the portions of the initial memory layer 216 that are at corresponding positions may be completely removed, and even some portions of the stacks 106 may also be removed. In some embodiments, as shown in FIG.
- the first holes 256 extend into the underlying buried layer 104 .
- portions of the initial channel layer 222 in the first trenches 114 are removed by the formation of the first holes 256 .
- the first holes 256 at two sides of one stack 106 are offset in the extending direction of the stacks 106 (the X-direction) by a distance.
- an anisotropic etching process may then be carried out to prevent undesired remains of the initial channel layer 222 in the first holes 256 .
- a liner layer (not shown) formed of SiN may be formed to prevent an edge electric-field enhancement.
- a first isolation material 258 is filled into the first holes 256 , such as by a deposition process.
- the first isolation material 258 may be oxide.
- air gaps exist in the first isolation material 258 . The air gaps are beneficial for decreasing the coupling rate of two adjacent channel layers ( 122 ).
- a planarization process such as a CMP process, may be carried out while needed.
- a plurality of second holes 260 are formed at positions of upper portions of the first holes 256 , such as by an etching process.
- a cross-sectional area of the second holes 260 is larger than a cross-sectional area of the first holes 256 .
- the etching process may be stopped on the nitride layer 220 of the initial memory layer 216 or the insulating layers 112 of the stacks 106 . In particular, portions of the initial channel layer 222 on the stacks 106 are removed by the formation of the second holes 260 .
- the initial channel layer 222 are separated from each other in the extending direction of the stacks 106 (the X-direction), and thereby the channel layers 122 as shown in FIGS. 1A-1B are formed.
- the memory layers 116 as shown in FIGS. 1A-1B are formed.
- the first holes 256 and the second holes 260 have elliptical cross sections (comprising circular cross sections), and the elliptical cross sections of the first holes 256 and the second holes 260 may be co-centered. In this step, since only the hole-type openings are formed, it is much easier to carry out compared with the case in which hole-type and trench-type openings are formed by the same process. In addition, a larger process window can be obtained.
- a second isolation material 262 is filled into the second holes 260 .
- the second isolation material 262 may be the same as the first isolation material 258 , such as oxide.
- the first isolation material 258 in the first holes 256 and the second isolation material 262 in the second holes 260 constitute the isolation structures 138 shown in FIGS. 1A-1B , wherein the first isolation material 258 in the first holes 256 forms the first portion 142 , and the second isolation material 262 in the second holes 260 forms the second portion 144 .
- the second isolation material 262 may also be used to form an interlayer dielectric layer 136 as shown in FIGS. 1A-1B .
- a planarization process such as a CMP process, may be carried out while needed.
- a plurality of first connectors 126 are formed at positions substantially above the first stacks ( 1061 in FIG. 1B ), and a plurality of second connectors 128 are formed at positions substantially above the second stacks ( 1062 in FIG. 1B ).
- the first connectors 126 and the second connectors 128 may be formed with the bottom surfaces directly on the pad layers 124 .
- the first connectors 126 are configured for coupling the channel layers 122 to a plurality of first overlying conductive lines ( 130 in FIG. 1B ) by the pad layers 124 .
- the second connectors 128 are configured for coupling the channel layers 122 to a plurality of second overlying conductive lines ( 132 in FIG. 1B ).
- first overlying conductive lines 130 in FIG. 1B
- second overlying conductive lines 132 in FIG. 1B
- the memory structure and the method for manufacturing the same provide additional pad layers ( 124 ) for the connectors ( 126 ).
- the pad layers ( 124 ) may have a larger thickness and a higher conductivity than the channel layers ( 122 ). As such, better connections and lower resistances can be provided for, for example, the bit lines ( 130 ).
- a simpler and regular patterning process FIGS. 13A-13B ) is used. Thereby, the process actuary and other benefits may be provided. It can be understood that, while the forgoing embodiments are directed to the 3-D vertical channel NAND memory structures, the provided memory structure and the method for manufacturing the same can be applied to other types of memory structures while possible.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
- Manufacturing & Machinery (AREA)
Abstract
A memory structure includes a substrate, a plurality of stacks, a plurality of memory layers, a plurality of channel layers and a plurality of pad layers. The stacks are disposed on the substrate. The stacks are separated from each other by a plurality of first trenches. The stacks include alternately arranged first stacks and second stacks. Each of the stacks includes alternately stacked conductive strips and insulating strips. The memory layers are partially disposed in the first trenches. The memory layers extend onto the stacks in a conformal manner. The channel layers are disposed on the memory layers in a conformal manner. The pad layers are at least disposed on the channel layers at positions substantially above the first stacks.
Description
- This disclosure relates to a semiconductor structure and a method for manufacturing the same. More particularly, this disclosure relates to a memory structure and a method for manufacturing the same.
- For reasons of decreasing volume and weight, increasing power density, improving portability and the like, three-dimensional (3-D) semiconductor structures have been developed. In addition, elements and spaces in a semiconductor device have continuously been shrunk. This may cause some problems. For example, smaller landing areas for connectors may lead to contact difficulty and mismatch, and thereby the relative resistances are increased. As such, various improvements for the semiconductor structures and the methods for manufacturing them are still desired.
- This disclosure is directed to semiconductor structures and methods for manufacturing the same, and particularly to a memory structure and a method for manufacturing the same.
- According to some embodiments, a memory structure comprises a substrate, a plurality of stacks, a plurality of memory layers, a plurality of channel layers and a plurality of pad layers. The stacks are disposed on the substrate. The stacks are separated from each other by a plurality of first trenches. The stacks comprise alternately arranged first stacks and second stacks. Each of the stacks comprises alternately stacked conductive strips and insulating strips. The memory layers are partially disposed in the first trenches. The memory layers extend onto the stacks in a conformal manner. The channel layers are disposed on the memory layers in a conformal manner. The pad layers are at least disposed on the channel layers at positions substantially above the first stacks.
- According to some embodiments, a method of manufacturing a memory structure comprises the following steps. First, a preliminary structure is provided. The preliminary structure comprises a substrate, a plurality of stacks, an initial memory layer and an initial channel layer. The stacks are formed on the substrate and separated from each other by a plurality of first trenches. Each of the stacks comprises alternately stacked conductive strips and insulating strips. The initial memory layer is conformally formed on the stacks and the first trenches. The initial channel layer is conformally formed on the initial memory layer. Then, a sacrificial material is formed on the preliminary structure. The sacrificial material comprises portions above the stacks. A covering layer is formed on the sacrificial material. A plurality of second trenches are formed above the stacks. The second trenches penetrate through the covering layer and the sacrificial material. Thereafter, a plurality of pad layers are formed on the stacks by replacing the portions of the sacrificial material above the stacks with a pad material.
-
FIGS. 1A-1B illustrate a memory structure according to embodiments. -
FIGS. 2A-15B illustrate a method of manufacturing a memory structure according to embodiments. - In the following detailed description, for purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of the disclosed embodiments. It will be apparent, however, that one or more embodiments may be practiced without these specific details. In other instances, well-known structures and devices are schematically shown in order to simplify the drawing.
- Various embodiments will be described more fully hereinafter with reference to accompanying drawings. The accompanying drawings are provided for illustrative purpose rather than limiting purpose. For clarity, some elements may be exaggerated or slightly shifted in some figures. In addition, some components and/or reference numerals may be omitted from the drawings. It is contemplated that elements and features of one embodiment can be beneficially incorporated in another embodiment without further recitation.
- A memory structure according to embodiments comprises a substrate, a plurality of stacks, a plurality of memory layers, a plurality of channel layers and a plurality of pad layers. The stacks are disposed on the substrate. The stacks are separated from each other by a plurality of first trenches. The stacks comprise alternately arranged first stacks and second stacks. Each of the stacks comprises alternately stacked conductive strips and insulating strips. The memory layers are partially disposed in the first trenches. The memory layers extend onto the stacks in a conformal manner. The channel layers are disposed on the memory layers in a conformal manner. The pad layers are at least disposed on the channel layers at positions substantially above the first stacks.
- Referring to
FIGS. 1A-1B , such a memory structure is shown. In the accompanying drawings, for ease of understanding, the memory structure is illustrated as a 3-D vertical channel NAND memory structure. - The memory structure comprises a
substrate 102. In some embodiments, thesubstrate 102 may comprise structures, components and the like formed therein and/or thereon. For example, as shown inFIG. 1B , thesubstrate 102 may comprise a buriedlayer 104 disposed thereon. - The memory structure comprises a plurality of
stacks 106 disposed on thesubstrate 102. Thestacks 106 are separated from each other by a plurality offirst trenches 114. Thestacks 106 comprise alternately arrangedfirst stacks 1061 andsecond stacks 1062. Each of thestacks 106 comprises alternately stackedconductive strips 108 and insulatingstrips 110. In some embodiments, as shown inFIG. 1B , each of thestacks 106 may further comprise aninsulating layer 112 disposed above theconductive strips 108 and the insulating strips 110. - The memory structure comprises a plurality of memory layers 116. The memory layers 116 are partially disposed in the
first trenches 114 and extend onto thestacks 106 in a conformal manner. In some embodiments, as shown inFIG. 1B , each of the memory layers 116 comprises alternately stacked oxide layers (1181-1184) and nitride layers (1201-1203). For example, ONONONO (oxide/nitride/oxide/nitride/oxide/nitride/oxide) multilayer structures are illustrated inFIG. 1B . In other words, each of the memory layers 116 comprisesoxide layers nitride layers oxide layer 1183, thenitride layer 1203 and the oxide layer 1184) are closer to thecorresponding channel layer 122. In some other embodiments, SiON/SiN/oxide multilayer structures or other suitable structures may be used as the memory layers 116. - The memory structure comprises a plurality of
channel layers 122 disposed on the memory layers 116 in a conformal manner. An insulating material may be filled into remaining spaces of thefirst trenches 114. The channel layers 122 may be separated from each other in a direction perpendicular to an extending direction of thestacks 106, such as the Y-direction in the drawings, by a plurality ofsecond trenches 140 above thestacks 106. An insulating material may be filled into thesecond trenches 140. The channel layers 122 may be separated from each other in the extending direction of thestacks 106, such as the X-direction in the drawings, by a plurality ofisolation structures 138. Here, the term “isolation” and the like embrace both aspects of physical isolation and electrical isolation. Each of theisolation structures 138 comprises afirst portion 142 and asecond portion 144 on thefirst portion 142, and a cross-sectional area of thesecond portion 144 is larger than a cross-sectional area of thefirst portion 142. In some embodiments, as shown inFIG. 1A , the channel layers 122 at two sides of onestack 106 are offset in the extending direction of the stacks 106 (X-direction) by a distance. For example, the channel layers 122 may be disposed in a “honey-comb” arrangement. - According to the embodiments, the memory structure comprises a plurality of pad layers 124 at least disposed on the channel layers 122 at positions substantially above the first stacks 1061. In some embodiments, as shown in
FIG. 1B , the plurality of pad layers 124 furthercomprise pad layers 124 disposed on the channel layers 122 at positions substantially above the second stacks 1062. A thickness of the pad layers 124 may be larger than a thickness of the channel layers 122. For example, the thickness of the channel layers 122 may be in a range between 30 Å and 300 Å, and the thickness of the pad layers 124 may be in a range between 50 Å and 1000 Å. In addition, a conductivity of the pad layers 124 may be higher than a conductivity of the channel layers 122. For example, this may be achieved by a higher doping concentration. In some embodiments, the thickness of the pad layers 124 is larger than the thickness of the channel layers 122, and the conductivity of the pad layers 124 is higher than the conductivity of the channel layers 122. - The memory structure may further comprise a plurality of
first connectors 126 and a plurality ofsecond connectors 128. Thefirst connectors 126 are substantially disposed above the first stacks 1061. Thesecond connectors 128 are substantially disposed above the second stacks 1062. The memory structure may further comprise a plurality of first overlyingconductive lines 130 and a plurality of second overlyingconductive lines 132. Thefirst connectors 126 couple the channel layers 122 to the first overlyingconductive lines 130 by the pad layers 124. More specifically, thefirst connectors 126 contact the pad layers 124, and provide electrical connections to the channel layers 122 through the pad layers 124 disposed thereon. In some embodiments, corresponding to the channel layers 122, thefirst connectors 126 at two sides of onestack 106 are offset in the extending direction of the stacks 106 (X-direction) by a distance. Thefirst connectors 126 penetrate through coveringlayers 134 on the pad layers 124 and one or more interlayerdielectric layers 136, and thereby couple the channel layers 122 to the first overlyingconductive lines 130. Thesecond connectors 128 couple the channel layers 122 to the second overlyingconductive lines 132. Similarly, thesecond connectors 128 penetrate through the coveringlayers 134 and one or more interlayerdielectric layers 136, and couple the channel layers 122 to the second overlyingconductive lines 132. - According to some embodiments, the first overlying
conductive lines 130 extend in a direction different from an extending direction of theconductive strips 108 of the stacks 106 (such as the Y-direction), and the second overlyingconductive lines 132 extend in the extending direction of theconductive strips 108 of the stacks 106 (the X-direction). According to some embodiments, theconductive strips 108 of thestacks 106 comprise word lines, the first overlyingconductive lines 130 are bit lines, and the second overlyingconductive lines 132 are common source lines. In some embodiments, theconductive strips 108 of thestacks 106 further comprise auxiliary gates (such as the bottom conductive strips 108), string select lines (such as the topconductive strips 108 of the first stacks 1061), ground select lines (such as the topconductive strips 108 of the second stacks 1062), and/or the like. A plurality of memory cells can be defined at cross-points of the channel layers 122 and theconductive strips 108 of thestacks 106 used as the word lines. - Now the description is directed to a method of manufacturing a memory structure according to embodiments. It comprises the following steps. First, a preliminary structure is provided. The preliminary structure comprises a substrate, a plurality of stacks, an initial memory layer and an initial channel layer. The stacks are formed on the substrate and separated from each other by a plurality of first trenches. Each of the stacks comprises alternately stacked conductive strips and insulating strips. The initial memory layer is conformally formed on the stacks and the first trenches. The initial channel layer is conformally formed on the initial memory layer. Then, a sacrificial material is formed on the preliminary structure. The sacrificial material comprises portions above the stacks. A covering layer is formed on the sacrificial material. A plurality of second trenches are formed above the stacks. The second trenches penetrate through the covering layer and the sacrificial material. Thereafter, a plurality of pad layers are formed on the stacks by replacing the portions of the sacrificial material above the stacks with a pad material.
- Referring to
FIGS. 2A-15B , such a method is illustrated. For ease of understanding, the method is illustrated to form the memory structure as shown inFIGS. 1A-1B . The figures identified by “B” are cross-sections taken along line B-B in the figures identified “A”. - Referring to
FIGS. 2A-2B , asubstrate 102 is provided. Thesubstrate 102 may comprise structures, components, and the like formed therein and/or thereon. For example, thesubstrate 102 may comprise a buriedlayer 104 disposed thereon. The buriedlayer 104 may be formed of oxide. Aninitial stack 206 for forming thestacks 106 is formed on thesubstrate 102. As shown inFIG. 2B , theinitial stack 206 may be formed on the buriedlayer 104. Theinitial stack 206 comprises alternately stackedconductive layers 208 and insulatinglayers 210. Theconductive layers 208 may be formed of doped-polysilicon, such as p-type polysilicon. The insulatinglayers 210 may be formed of oxide. Theinitial stack 206 may optionally comprise another insulatinglayer 212 above theconductive layers 208 and the insulating layers 210. The insulatinglayer 212 may be formed of silicon nitride (SiN). Such a SiN layer can compensate the film stress, and prevent the stack having a high aspect-ratio from collapse or bending. - Referring to
FIGS. 3A-3B , by separating theinitial stack 206 using a patterning process, a plurality ofstacks 106 are formed on thesubstrate 102 and separated from each other by a plurality offirst trenches 114. The patterning process can be stopped at the buriedlayer 104. Each of thestacks 106 comprises alternately stackedconductive strips 108 and insulatingstrips 110. Each of thestacks 106 may further comprise aninsulating layer 112 disposed above theconductive strips 108 and the insulating strips 110. As shown inFIGS. 1A-1B , thestacks 106 may comprise alternately arrangedfirst stacks 1061 andsecond stacks 1062. - Referring to
FIGS. 4A-4B , aninitial memory layer 216 is conformally formed on thestacks 106 and thefirst trenches 114, and aninitial channel layer 222 is conformally formed on theinitial memory layer 216, such as by deposition processes. As such, said “preliminary structure” can be provided. Theinitial memory layer 216 may comprise alternately stacked oxide layers 2181-2184 (such as formed of silicon oxide) and nitride layers 2201-2203 (such as formed of silicon nitride). For example, an ONONONO multilayer structure is illustrated inFIG. 4B . In some other embodiments, a SiON/SiN/oxide multilayer structure or other suitable structures may be used as theinitial memory layer 216. Theinitial channel layer 222 may be formed of undoped polysilicon, undoped SiGex, Ge or the like. - Referring to
FIGS. 5A-5B , asacrificial material 252 is formed on the preliminary structure, i.e., the structure shown inFIGS. 4A-4B . Thesacrificial material 252 comprises portions above thestacks 106. A thickness t1 of the portions of thesacrificial material 252 above thestacks 106 may be larger than a thickness t2 of theinitial channel layer 222. For example, the thickness t2 of theinitial channel layer 222 may be in a range between 30 Å and 300 Å, while the thickness t1 of the portions of thesacrificial material 252 above thestacks 106 may be in a range between 50 Å and 1000 Å, such as about 500 Å. Thesacrificial material 252 may be oxide. In such cases, since thesacrificial material 252 is an insulating material, it can be used as the insulating material filled into thefirst trenches 114. A planarization process, such as a chemical-mechanical planarization (CMP) process, may be carried out while needed. - Referring to
FIGS. 6A-6B , acovering layer 234 is formed on thesacrificial material 252, such as by a deposition process. Thecovering layer 234 is formed of a material different from thesacrificial material 252. For example, thecovering layer 234 may be formed of silicon nitride (SiN). - Referring to
FIGS. 7A-7B , a plurality ofsecond trenches 140 are formed above thestacks 106, such as by an etching process. Thesecond trenches 140 penetrate through thecovering layer 234 and thesacrificial material 252. In other words, the etching process is stopped on theinitial channel layer 222. After the separation step, the coveringlayers 134 as shown inFIGS. 1A-1B are formed. - Referring to
FIGS. 8A-8B , the portions of thesacrificial material 252 above thestacks 106 are removed, such as through thesecond trenches 140. This step can be controlled such that portions of thesacrificial material 252 that are filled into thefirst trenches 114 and used as the insulating material for thefirst trenches 114 and portions of thesacrificial material 252 thereon are remained. - Referring to
FIGS. 9A-9B , a pad material is filled into thesecond trenches 140 and spaces formed by the removal of the portions of thesacrificial material 252 above thestacks 106. The pad material may be heavily-doped polysilicon, such as n-type heavily-doped polysilicon, which has a higher conductivity than the material used for theinitial channel layer 222. If the portions of thesacrificial material 252 above thestacks 106 is 500 Å thick, the pad material may be filled with a thickness in a range between 250 Å and 400 Å to ensure the spaces between the coveringlayers 134 and theinitial channel layer 222 are sealed. Then, cuttinglines 240 are formed in thesecond trenches 140, such as by an etching process. The cutting lines 240 separate the pad material and theinitial channel layer 222 on thestacks 106. As such, a plurality of pad layers 124 are formed on thestacks 106 by replacing the portions of thesacrificial material 252 above thestacks 106 with the pad material. In addition, the cuttinglines 240 extend thesecond trenches 140 in the depth direction (the Z-direction), and thereby theinitial channel layer 222 are separated from each other in a direction perpendicular to the extending direction of the stacks 106 (such as the Y-direction). In some embodiments, as shown inFIGS. 9A-9B , the pad material may remain on sidewalls of thesecond trenches 140. - Referring to
FIGS. 10A-10B , an insulatingmaterial 254 is filled into thesecond trenches 140, such as by a deposition process. A planarization process, such as a CMP process, may be carried out while needed. In some embodiments, as shown inFIGS. 10A-10B , the insulatingmaterial 254 forms a layer on the covering layers 134. In some other embodiments, the insulatingmaterial 254 does not form such a layer. That is, the insulatingmaterial 254 remains only in thesecond trenches 140. The insulatingmaterial 254 may be oxide. - Referring to
FIGS. 11A-11B , a plurality offirst holes 256 are formed in thefirst trenches 114, such as by a non-selective etching process. More specifically, thefirst holes 256 penetrate through the insulating material 254 (if existing), the coveringlayers 134, the pad layers 124 and the materials in thefirst trenches 114 such as the insulating material, theinitial channel layer 222 and some portions of theinitial memory layer 216 therein. In some embodiments, due to the formation of thefirst holes 256, the portions of theinitial memory layer 216 that are at corresponding positions may be completely removed, and even some portions of thestacks 106 may also be removed. In some embodiments, as shown inFIG. 11B , thefirst holes 256 extend into the underlying buriedlayer 104. In particular, portions of theinitial channel layer 222 in thefirst trenches 114 are removed by the formation of thefirst holes 256. In some embodiments, as shown inFIGS. 11A-11B , thefirst holes 256 at two sides of onestack 106 are offset in the extending direction of the stacks 106 (the X-direction) by a distance. In some embodiments, an anisotropic etching process may then be carried out to prevent undesired remains of theinitial channel layer 222 in thefirst holes 256. In some embodiments, before filling thefirst holes 256 with an isolation material (such as thefirst isolation material 258 shown inFIGS. 12A-12B ), a liner layer (not shown) formed of SiN may be formed to prevent an edge electric-field enhancement. - Referring to
FIGS. 12A-12B , afirst isolation material 258 is filled into thefirst holes 256, such as by a deposition process. Thefirst isolation material 258 may be oxide. In some embodiments, air gaps (not shown) exist in thefirst isolation material 258. The air gaps are beneficial for decreasing the coupling rate of two adjacent channel layers (122). A planarization process, such as a CMP process, may be carried out while needed. - Referring to
FIGS. 13A-13B , a plurality ofsecond holes 260 are formed at positions of upper portions of thefirst holes 256, such as by an etching process. A cross-sectional area of thesecond holes 260 is larger than a cross-sectional area of thefirst holes 256. The etching process may be stopped on the nitride layer 220 of theinitial memory layer 216 or the insulatinglayers 112 of thestacks 106. In particular, portions of theinitial channel layer 222 on thestacks 106 are removed by the formation of thesecond holes 260. As such, theinitial channel layer 222 are separated from each other in the extending direction of the stacks 106 (the X-direction), and thereby the channel layers 122 as shown inFIGS. 1A-1B are formed. In addition, the memory layers 116 as shown inFIGS. 1A-1B are formed. In some embodiments, thefirst holes 256 and thesecond holes 260 have elliptical cross sections (comprising circular cross sections), and the elliptical cross sections of thefirst holes 256 and thesecond holes 260 may be co-centered. In this step, since only the hole-type openings are formed, it is much easier to carry out compared with the case in which hole-type and trench-type openings are formed by the same process. In addition, a larger process window can be obtained. - Referring to
FIGS. 14A-14B , asecond isolation material 262 is filled into thesecond holes 260. Thesecond isolation material 262 may be the same as thefirst isolation material 258, such as oxide. Thefirst isolation material 258 in thefirst holes 256 and thesecond isolation material 262 in thesecond holes 260 constitute theisolation structures 138 shown inFIGS. 1A-1B , wherein thefirst isolation material 258 in thefirst holes 256 forms thefirst portion 142, and thesecond isolation material 262 in thesecond holes 260 forms thesecond portion 144. Thesecond isolation material 262 may also be used to form aninterlayer dielectric layer 136 as shown inFIGS. 1A-1B . A planarization process, such as a CMP process, may be carried out while needed. - Referring to
FIGS. 15A-15B , a plurality offirst connectors 126 are formed at positions substantially above the first stacks (1061 inFIG. 1B ), and a plurality ofsecond connectors 128 are formed at positions substantially above the second stacks (1062 inFIG. 1B ). Thefirst connectors 126 and thesecond connectors 128 may be formed with the bottom surfaces directly on the pad layers 124. Thefirst connectors 126 are configured for coupling the channel layers 122 to a plurality of first overlying conductive lines (130 inFIG. 1B ) by the pad layers 124. Thesecond connectors 128 are configured for coupling the channel layers 122 to a plurality of second overlying conductive lines (132 inFIG. 1B ). - Thereafter, other processes typically used for manufacturing a memory structure, such as forming first overlying conductive lines (130 in
FIG. 1B ) and second overlying conductive lines (132 inFIG. 1B ), may be carried out. - The memory structure and the method for manufacturing the same according to the embodiments provide additional pad layers (124) for the connectors (126). The pad layers (124) may have a larger thickness and a higher conductivity than the channel layers (122). As such, better connections and lower resistances can be provided for, for example, the bit lines (130). In addition, in the method described above, a simpler and regular patterning process (
FIGS. 13A-13B ) is used. Thereby, the process actuary and other benefits may be provided. It can be understood that, while the forgoing embodiments are directed to the 3-D vertical channel NAND memory structures, the provided memory structure and the method for manufacturing the same can be applied to other types of memory structures while possible. - It will be apparent to those skilled in the art that various modifications and variations can be made to the disclosed embodiments. It is intended that the specification and examples be considered as exemplary only, with a true scope of the disclosure being indicated by the following claims and their equivalents.
Claims (15)
1. A memory structure, comprising:
a substrate;
a plurality of stacks disposed on the substrate, the stacks separated from each other by a plurality of first trenches, the stacks comprising alternately arranged first stacks and second stacks, wherein each of the stacks comprises alternately stacked conductive strips and insulating strips;
a plurality of memory layers partially disposed in the first trenches, the memory layers extending onto the stacks in a conformal manner;
a plurality of channel layers disposed on the memory layers in a conformal manner; and
a plurality of pad layers at least disposed on the channel layers at portions of the channel layers that are horizontally extending above the first stacks;
wherein the channel layers at two sides of one of the stacks are offset in an extending direction of the stacks by a distance.
2. The memory structure according to claim 1 , wherein a thickness of the pad layers is larger than a thickness of the channel layers.
3. The memory structure according to claim 2 , wherein the thickness of the pad layers is in a range between 50 Å and 1000 Å.
4. The memory structure according to claim 2 , wherein the thickness of the channel layers is in a range between 30 Å and 300 Å.
5. The memory structure according to claim 1 , further comprising:
a plurality of first connectors substantially disposed above the first stacks, the first connectors contacting the pad layers; and
a plurality of second connectors substantially disposed above the second stacks.
6. The memory structure according to claim 5 , wherein the second connectors contact the memory layers.
7. The memory structure according to claim 5 , further comprising:
a plurality of first overlying conductive lines, wherein the first connectors couple the channel layers to the first overlying conductive lines by the pad layers; and
a plurality of second overlying conductive lines, wherein the second connectors couple the channel layers to the second overlying conductive lines.
8. The memory structure according to claim 7 , wherein the first overlying conductive lines extend in a direction different from an extending direction of the conductive strips of the stacks, and the second overlying conductive lines extend in the extending direction of the conductive strips of the stacks.
9. The memory structure according to claim 7 , wherein the conductive strips of the stacks comprise word lines, the first overlying conductive lines are bit lines, and the second overlying conductive lines are common source lines.
10. The memory structure according to claim 1 , wherein the plurality of pad layers further comprise pad layers disposed on the channel layers at positions substantially above the second stacks.
11. (canceled)
12. The memory structure according to claim 1 , wherein the channel layers are separated from each other in a direction perpendicular to the extending direction of the stacks by a plurality of second trenches above the stacks.
13. The memory structure according to claim 1 , wherein the channel layers are separated from each other in the extending direction of the stacks by a plurality of isolation structures, each of the isolation structures comprises a first portion and a second portion on the first portion, and a cross-sectional area of the second portion is larger than a cross-sectional area of the first portion.
14. The memory structure according to claim 1 , wherein the each of the stacks further comprises an insulating layer disposed above the conductive strips and the insulating strips.
15-20. (canceled)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/475,180 US10090250B1 (en) | 2017-03-31 | 2017-03-31 | Memory structure and method for manufacturing the same |
CN201710243950.0A CN108666324B (en) | 2017-03-31 | 2017-04-14 | Memory structure and manufacturing method thereof |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/475,180 US10090250B1 (en) | 2017-03-31 | 2017-03-31 | Memory structure and method for manufacturing the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US10090250B1 US10090250B1 (en) | 2018-10-02 |
US20180286809A1 true US20180286809A1 (en) | 2018-10-04 |
Family
ID=63638636
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/475,180 Active US10090250B1 (en) | 2017-03-31 | 2017-03-31 | Memory structure and method for manufacturing the same |
Country Status (2)
Country | Link |
---|---|
US (1) | US10090250B1 (en) |
CN (1) | CN108666324B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11177275B2 (en) * | 2018-11-21 | 2021-11-16 | SK Hynix Inc. | Semiconductor device and method of manufacturing the same |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN109801919B (en) * | 2017-11-17 | 2021-06-04 | 旺宏电子股份有限公司 | Method for fabricating three-dimensional stacked semiconductor structure and structure fabricated thereby |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6787906B1 (en) | 2000-10-30 | 2004-09-07 | Samsung Electronics Co., Ltd. | Bit line pad and borderless contact on bit line stud with localized etch stop layer formed in an undermined region |
CN102237364B (en) * | 2010-04-21 | 2013-02-06 | 中国科学院微电子研究所 | Method for manufacturing memory device |
KR101985936B1 (en) * | 2012-08-29 | 2019-06-05 | 에스케이하이닉스 주식회사 | Non-volatile memory device and method of manufacturing the same |
US9698153B2 (en) * | 2013-03-12 | 2017-07-04 | Sandisk Technologies Llc | Vertical NAND and method of making thereof using sequential stack etching and self-aligned landing pad |
KR20150062768A (en) | 2013-11-29 | 2015-06-08 | 삼성전자주식회사 | Methods of Fabricating Semiconductor devices having Double-Layered Blocking Insulating Layers |
KR102161781B1 (en) | 2014-02-03 | 2020-10-05 | 삼성전자주식회사 | Vertical memory devices |
KR102307487B1 (en) | 2014-06-23 | 2021-10-05 | 삼성전자주식회사 | Three-dimensional semiconductor memory device and method of fabricating the same |
KR102235046B1 (en) | 2014-07-02 | 2021-04-05 | 삼성전자주식회사 | Three Dimensional Semiconductor Memory Device |
US9401371B1 (en) * | 2015-09-24 | 2016-07-26 | Macronix International Co., Ltd. | Sacrificial spin-on glass for air gap formation after bl isolation process in single gate vertical channel 3D NAND flash |
KR102475454B1 (en) * | 2016-01-08 | 2022-12-08 | 에스케이하이닉스 주식회사 | Semiconductor device and manufacturing method of the same |
-
2017
- 2017-03-31 US US15/475,180 patent/US10090250B1/en active Active
- 2017-04-14 CN CN201710243950.0A patent/CN108666324B/en active Active
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11177275B2 (en) * | 2018-11-21 | 2021-11-16 | SK Hynix Inc. | Semiconductor device and method of manufacturing the same |
US20220037359A1 (en) * | 2018-11-21 | 2022-02-03 | SK Hynix Inc. | Semiconductor device and method of manufacturing the same |
US11910604B2 (en) * | 2018-11-21 | 2024-02-20 | SK Hynix Inc. | Semiconductor device and method of manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
CN108666324A (en) | 2018-10-16 |
CN108666324B (en) | 2020-10-27 |
US10090250B1 (en) | 2018-10-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11616076B2 (en) | Three-dimensional semiconductor memory device | |
EP3420595B1 (en) | Within-array through-memory-level via structures | |
EP3557622B1 (en) | Vertical memory devices | |
US11785768B2 (en) | Three-dimensional semiconductor memory devices | |
US20190157279A1 (en) | Method of fabricating semiconductor device | |
US9985045B2 (en) | Semiconductor structure | |
US9818760B1 (en) | Memory structure, method of operating the same, and method of manufacturing the same | |
US10804363B2 (en) | Three-dimensional semiconductor memory device and method of fabricating the same | |
US10818689B2 (en) | Three-dimensional semiconductor memory device and method of fabricating the same | |
CN112133701A (en) | Three-dimensional semiconductor memory device | |
CN111725218B (en) | Vertical semiconductor device | |
US11716854B2 (en) | Three-dimensional semiconductor memory device | |
US20190304993A1 (en) | Three-dimensional semiconductor memory devices | |
US11864385B2 (en) | Three-dimensional semiconductor memory device | |
US10090250B1 (en) | Memory structure and method for manufacturing the same | |
US9379131B2 (en) | Three dimensional stacked semiconductor structure and method for manufacturing the same | |
US9601506B2 (en) | Semiconductor structure and method for manufacturing the same | |
US20180261621A1 (en) | Semiconductor structure and method for manufacturing the same | |
TWI627710B (en) | Memory structure and method for manufacturing the same | |
US10134754B2 (en) | Method for forming a 3-D memory device and the 3-D memory device formed thereby | |
CN109390346B (en) | 3D memory device and method of manufacturing the same | |
US9461062B1 (en) | Semiconductor device and manufacturing method thereof | |
US11183511B2 (en) | Memory device and manufacturing method for the same | |
US20210225871A1 (en) | Three-dimensional semiconductor memory device and method of fabricating the same | |
CN114068573A (en) | Semiconductor memory device with a plurality of memory cells |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MACRONIX INTERNATIONAL CO., LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LAI, ERH-KUN;LUNG, HSIANG-LAN;REEL/FRAME:041803/0886 Effective date: 20170323 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |