US20180242455A1 - 3-d stacking of active devices over passive devices - Google Patents

3-d stacking of active devices over passive devices Download PDF

Info

Publication number
US20180242455A1
US20180242455A1 US15/961,859 US201815961859A US2018242455A1 US 20180242455 A1 US20180242455 A1 US 20180242455A1 US 201815961859 A US201815961859 A US 201815961859A US 2018242455 A1 US2018242455 A1 US 2018242455A1
Authority
US
United States
Prior art keywords
surface mount
active device
passive
adhesive
passive surface
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/961,859
Inventor
Mark A. Kuhlman
Anthony James LoBianco
Thomas Noll
Robert W Warren
Howard E. Chen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Skyworks Solutions Inc
Original Assignee
Skyworks Solutions Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Skyworks Solutions Inc filed Critical Skyworks Solutions Inc
Priority to US15/961,859 priority Critical patent/US20180242455A1/en
Publication of US20180242455A1 publication Critical patent/US20180242455A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/18Printed circuits structurally associated with non-printed electric components
    • H05K1/181Printed circuits structurally associated with non-printed electric components associated with surface mounted components
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/16Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16265Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being a discrete passive component
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/4501Shape
    • H01L2224/45012Cross-sectional shape
    • H01L2224/45015Cross-sectional shape being circular
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/4847Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
    • H01L2224/48471Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond the other connecting portion not on the bonding area being a ball bond, i.e. wedge-to-ball, reverse stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/4847Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
    • H01L2224/48472Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond the other connecting portion not on the bonding area also being a wedge bond, i.e. wedge-to-wedge
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73257Bump and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00012Relevant to the scope of the group, the symbol of which is combined with the symbol of this group
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/078Adhesive characteristics other than chemical
    • H01L2924/07802Adhesive characteristics other than chemical not being an ohmic electrical conductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • H01L2924/143Digital devices
    • H01L2924/1433Application-specific integrated circuit [ASIC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19102Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device
    • H01L2924/19103Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device interposed between the semiconductor or solid-state device and the die mounting substrate, i.e. chip-on-passive
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19102Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device
    • H01L2924/19104Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device on the semiconductor or solid-state device, i.e. passive-on-chip
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/20Parameters
    • H01L2924/207Diameter ranges
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10007Types of components
    • H05K2201/10166Transistor
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10431Details of mounted components
    • H05K2201/10507Involving several components
    • H05K2201/10515Stacked components
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10431Details of mounted components
    • H05K2201/10507Involving several components
    • H05K2201/1053Mounted components directly electrically connected to each other, i.e. not via the PCB
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10613Details of electrical connections of non-printed components, e.g. special leads
    • H05K2201/10621Components characterised by their electrical contacts
    • H05K2201/10636Leadless chip, e.g. chip capacitor or resistor
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/22Secondary treatment of printed circuits
    • H05K3/28Applying non-metallic protective coatings
    • H05K3/284Applying non-metallic protective coatings for encapsulating mounted components
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/32Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
    • H05K3/321Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by conductive adhesives
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02PCLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
    • Y02P70/00Climate change mitigation technologies in the production process for final industrial or consumer products
    • Y02P70/50Manufacturing or production processes characterised by the final manufactured product
    • Y02P70/611

Definitions

  • the present invention relates generally to semiconductor modules and methods for packaging the same and, more particularly, to semiconductor modules that incorporate three dimensional stacking of devices.
  • Electronic modules generally include active integrated circuits (ICs) and associated analog circuitry situated and interconnected on a main substrate board.
  • ICs active integrated circuits
  • One or more metallization layers on the substrate board provide conductive traces that interconnect the various electronic devices making up the module.
  • the current technology for “system in package” modules combines active devices (e.g., CMOS devices formed in silicon) with discrete surface mount passive components (e.g., capacitors, inductors and resistors) in a two dimensional planar geometry on a substrate board, to provide a module with a given electrical function.
  • the active devices are located near the center of the board, while the passive components are located around the edges of the board.
  • the size of the main substrate board be as small as possible.
  • One factor requiring reductions in the size of the board is the physical dimension of an associated product which makes use of the board (e.g., a cellular handset or MP3 player). Therefore, higher density modules are desirable to pack more functionality into less space. Accordingly, it becomes crucial to configure and package the individual module devices so that the surface area of the substrate board is optimized.
  • a thin film of adhesive is disposed over the lower die to act as a spacer and allow another die to be stacked on top of, and secured to, the lower die.
  • the adhesive is thermally sensitive such that it can be heated and applied over the lower die in liquid form so as not to bend the bond wires that connect the lower die to the substrate board. This process allows stacking of multiple, similar, active devices, for example, stacking of memory ICs with other application specific integrated circuits (ASICs).
  • ASICs application specific integrated circuits
  • integrated passive device refers to a passive device that is integrally formed with a substrate, such as a printed circuit board.
  • Integrated passive devices are created using semiconductor processing techniques, such as dielectric film and metal deposition (e.g., silicon on insulator and/or thin-film technology). Active devices can then be disposed on substrates that incorporate integrated passive devices, resulting in stacking of the active devices above the integrated passive devices.
  • CMOS ASIC complementary metal-oxide-semiconductor
  • CMOS passive network uses processes that are already used for stacking multiple active devices (e.g., stacking memory ICs with ASICs), as discussed above.
  • active devices e.g., stacking memory ICs with ASICs
  • One such example that combines integrated passive devices with active ICs is described in U.S. Pat. No. 5,670,824 to Weinberg, entitled “Vertically integrated device assembly incorporating active and passive components” which discloses an electronic assembly formed as a multi-layered structure having integrated passive devices disposed on a substrate layer.
  • aspects and embodiments of the present invention are directed to electronic modules that incorporate stacking of active devices over surface mount passive devices.
  • a semiconductor packaged module comprises a substrate having first and second conductive traces disposed thereon, at least one passive surface mount component having an upper surface and a lower surface, at least a portion of the lower surface being connected to the first conductive trace, and an active device adhered to the upper surface of the at least one passive surface mount component by an adhesive.
  • the adhesive is an epoxy paste.
  • the adhesive may be conductive or non-conductive.
  • the at least one passive surface mount component comprises a body and a connection terminal, the connection terminal being electrically connected to the first conductive trace.
  • the adhesive may be conductive and disposed between a selected portion of the active device and the upper surface of the connection terminal.
  • a wire bond is used to electrically connect the active device to the second conductive trace. Molding compound may be used to encapsulate the active device.
  • a method of packaging a semiconductor module comprises connecting a passive surface mount component to a substrate, and mounting an active device on top of the passive surface mount component.
  • mounting the active device includes adhering the active device to the passive surface mount component using an adhesive.
  • adhering the active device to the passive surface mount component includes disposing a layer of adhesive on a surface of the active device and mounting the active device to the passive surface mount component such that the adhesive is interposed between the active device and the passive surface mount component.
  • adhering the active device to the passive surface mount component includes disposing a conductive adhesive on a connection terminal of the passive surface mount component, aligning a connection pad on the active device with the connection terminal of the passive surface mount component, and bonding and electrically connecting the connection pad to the connection terminal with the conductive adhesive.
  • the method may further comprise encapsulating the active device with a molding compound.
  • the method includes connecting a plurality of passive surface mount components to the substrate, and mounting the active device may include disposing a layer of adhesive on the active device, and mounting the active device on top of the plurality of passive surface mount components with the layer of adhesive interposed between the plurality of passive surface mount components and the active device.
  • the method may further comprise curing the layer of adhesive to bond the active device to the plurality of passive surface mount components.
  • FIG. 1 is a flow diagram of one example of an assembly method according to aspects of the invention.
  • FIG. 2 is a cross-sectional diagram of one example of a substrate
  • FIG. 3 is a cross-sectional diagram of the substrate of FIG. 2 with an array of passive surface mount components disposed thereon;
  • FIG. 4 is a cross-sectional diagram of one example of an electronic module including an active device stacked above a surface mount passive device, according to aspects of the invention.
  • FIG. 5 is cross-sectional diagram of another example of an electronic module including an active device stacked above a surface mount passive device, according to aspects of the invention.
  • integrated passive devices allow some increase in the effective surface area of the substrate board (by enabling vertical stacking of active ICs above the integrated passive devices), there are several disadvantages associated with it.
  • integrated passive devices are formed and assembled on the substrate board with the active dies, using high technology semiconductor processes. These processes, such as semiconductor doping, masking, etching, metal deposition, oxidation, etc. are relatively slow and expensive processes, and generally must be performed in a clean room environment. Maintaining a clean room can also be relatively expensive.
  • integrated passive devices are integrally formed with the die, adding additional devices to a module or replacing defective devices can be difficult and expensive.
  • surface mount passive components are discrete devices, separate from the active dies, generally comprising a ceramic body with solderable terminals for attaching the surface mount passive component to the substrate board.
  • Some common examples of surface mount passive components include resistors, inductors and capacitors.
  • Surface mount components are generally positioned on the substrate board and attached using soldering techniques (e.g., wave or reflow soldering) either before or after die assembly is complete. Assembly machines are capable of placing surface mount components on a substrate at a rate of up to about 50,000 components per hour.
  • placement and soldering of surface mount passive components are generally part of the printed circuit board assembly, rather than the active die assembly, and do not need to occur in a clean room. Thus, in many instances, the use of surface mount passive components is desirable, particularly for low cost, high volume applications.
  • aspects and embodiments are directed to packaged multi-die modules, and methods of assembly thereof, that incorporate stacking of active devices over internal discrete surface mount passive components.
  • Such three-dimensional stacking of active ICs over surface mount passive components can reduce the size of the substrate for a given package and/or can increase the device density for a given substrate surface area. This allows module designers to achieve the same or greater functionality in a smaller package form factor.
  • packaged three-dimensional modules according to aspects of the invention can be assembled using high speed assembly processes and low cost surface mount components, and may also allow improved design flexibility, as discussed further below.
  • FIG. 1 there is illustrated a flow diagram of one example of a method of assembly and packaging of a multi-die module that incorporates stacking of active ICs directly above an array of discrete, passive surface mount components, in accordance with aspects of the invention. Aspects and embodiments of the method are discussed below with continuing reference to FIG. 1 .
  • a substrate or carrier is prepared for assembly.
  • the preparation step may include depositing one or more layers of metallization to form conductive traces 204 that will be used to connect the active devices and passive components included in the module.
  • one or more passive surface mount components may be assembled onto the substrate 202 .
  • FIG. 3 illustrates the substrate 202 with several passive surface mount components 206 connected to the traces 204 via a conductive material 208 .
  • the passive surface mount components 206 include a body 218 and connection terminals 220 .
  • the passive surface mount components 206 may be assembled on the substrate 202 using conventional system-in-package assembly techniques. For example, the passive surface mount components 206 may be soldered down (e.g., by wave or reflow soldering) or attached using conductive epoxy.
  • the conductive material 208 may include solder, lead-free solder, silver epoxy, or other materials that can be used to attach the connection terminals 220 of the passive surface mount components 206 to the conductive traces 204 and form an electrical connection between the connection terminals 220 and the conductive traces 204 .
  • the passive surface mount components 206 may be of any size, for example, 0402, 0201, 01005, etc. In one example, smaller and thinner passive surface mount components 204 allow for greater device density in a given surface area, thinner overall package profile, and shorter interconnect distances between the traces 204 and the active devices stacked above the passive surface mount components (see FIG. 4 ).
  • two or more surface mount passive components may be combined into a single surface mount device.
  • a bank of several capacitors or resistors may be supplied as a single surface mount device. Therefore, the term “passive surface mount component” as used herein is intended to refer to both single component devices and multi-component devices.
  • an adhesive such as, for example, an epoxy paste
  • an adhesive may be applied over the array of passive surface mount components or, alternatively, to the active dies that are to be attached to the substrate.
  • This adhesive may be used to adhere the active devices to the array of passive devices.
  • FIG. 4 there is illustrated one example of a module 200 comprising an active die 212 mounted above an array of passive surface mount components 206 , in accordance with aspects of the invention.
  • a non-conductive adhesive film or paste 210 can be applied to one side (referred to as the “back”) of the active die 212 .
  • the die 212 may then be placed directly on top of the array of passive surface mount components 206 (step 108 ), and the adhesive 210 may be cured, if necessary.
  • the non-conductive adhesive 210 on the back of the active die 212 adheres to the tops of the passive surface mount components 206 , providing a stable platform under the active die 212 to support the die.
  • the die 212 then may be wire-bonded (using wire-bonds 214 ) to conductive traces 204 on the substrate 202 to provide electrical connection to the die.
  • the layer of adhesive film or paste may be applied to the tops of at least some of the passive surface mount components 206 .
  • the adhesive film or paste may be non-conductive, in which case it may be applied over the body 218 or and/or connection terminals 220 of the passive surface mount component(s) 206 .
  • the adhesive layer 210 may be possible. For example, in some instances where the adhesive layer is a non-conductive adhesive film, it may have a substantially uniform appearance, as illustrated in FIG. 4 .
  • the adhesive may be conductive (and therefore, may be only desired in limited locations on the active die) or may include a paste or solder, rather than a film
  • the appearance of the adhesive layer may be more discontinuous or non-uniform, as illustrated, for example, in FIG. 5 .
  • the adhesive may be conductive and may be used not only to adhere the active die 212 to the array of passive surface mount components 206 , but also to form an electrical connection between selected ones of the passive surface mount components 206 and the die 212 .
  • the conductive adhesive film or paste 210 is applied to the connection terminals 220 of the selected passive surface mount components to which the die 212 is to be connected.
  • the conductive adhesive 210 may be applied to selected connection pads 222 on the active die 212 which may then be aligned with the connection terminals 220 of selected passive surface mount components to which the die 212 is to be connected.
  • conductive vias 224 may be provided extending through, or partially through, the active die 212 , as illustrated in FIG. 5 , to provide further electrical connection to the active die and/or to components (not shown) coupled to the active die.
  • the active die 212 may be formed on a wafer that comprises multiple dies, as known in the art. Therefore, according to one embodiment, a layer of adhesive may be applied over one side of the wafer, which may then be singulated into the individual dies (step 106 ). The die(s) are then mounted to the top of the array of passive surface mount components, as discussed above.
  • the substrate 202 is a carrier wafer upon which multiple module layouts are arranged. In this example, the step 106 includes singulating the carrier wafer into multiple individual substrates to provide corresponding multiple individual modules. It is to be appreciated that although the flow diagram in FIG.
  • step 104 illustrates the steps of applying adhesive (step 104 ), singulating the wafer(s) (step 106 ) and mounting the active devices (step 108 ) as being sequential, the invention is not so limited. Rather, step 106 of singulating the active die wafer and/or carrier wafer may be performed before the adhesive is applied (step 104 ) or, in the case of singulating the carrier wafer, after the active devices are mounted (step 108 ).
  • the module 200 is ready for packaging to be completed.
  • the module undergoes a transfer overmolding process.
  • a standard transfer overmolding process known to those skilled in the art, may be used.
  • the active die becomes completed encapsulated from above and below (i.e., around the passive surface mount components to which the die is attached) in a molding compound 216 , as shown in FIG. 4 .
  • multiple dies 212 may be adhered, and optionally electrically connected to, the array of passive surface devices 206 by applying adhesive to each die, or by applying adhesive to some or all of the passive surface devices, as discussed above, and appropriately aligning and adhering the multiple dies.
  • the molding compound 216 may then be applied to encapsulate all the dies to form a packaged module.
  • methods and apparatus according to aspects and embodiments of the invention may be used to provide single- or multi-die packaged modules that allow three-dimensional integration of active devices with standard, widely available, low cost, discrete passive devices in lieu of using integrated passive devices that tend to be more expensive and require longer development and manufacturing cycle times.
  • active devices such as, a silicon controller or gallium-arsenide switch, etc.
  • the package footprints can be reduced.
  • the words “comprise,” “comprising,” and the like are to be construed in an inclusive sense, as opposed to an exclusive or exhaustive sense; that is to say, in the sense of “including, but not limited to.”
  • the word “coupled”, as generally used herein, refers to two or more elements that may be either directly connected, or connected by way of one or more intermediate elements. Additionally, the words “herein,” “above,” “below,” and words of similar import, when used in this application, shall refer to this application as a whole and not to any particular portions of this application. Where the context permits, words in the above Detailed Description using the singular or plural number may also include the plural or singular number respectively.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Die Bonding (AREA)

Abstract

Single-die or multi-die packaged modules that incorporate three-dimensional integration of active devices with discrete passive devices to create a package structure that allows active devices (such as, silicon or gallium-arsenide devices) to share the same footprint area as an array of passive surface mount components. In one example, a module includes at least one active device stacked on top of an array of passive surface mount components on a substrate. A conductive or non-conductive adhesive can be used to adhere the active device to the array of passive devices.

Description

    CROSS-REFERENCE TO RELATED APPLICATION(S)
  • This application is a continuation of U.S. application Ser. No. 12/107,890 filed Apr. 23, 2008, entitled 3-D STACKING OF ACTIVE DEVICES OVER PASSIVE DEVICES, the disclosure of which is hereby expressly incorporated by reference herein in its entirety.
  • BACKGROUND Field
  • The present invention relates generally to semiconductor modules and methods for packaging the same and, more particularly, to semiconductor modules that incorporate three dimensional stacking of devices.
  • Description of the Related Art
  • Electronic modules generally include active integrated circuits (ICs) and associated analog circuitry situated and interconnected on a main substrate board. One or more metallization layers on the substrate board provide conductive traces that interconnect the various electronic devices making up the module. The current technology for “system in package” modules combines active devices (e.g., CMOS devices formed in silicon) with discrete surface mount passive components (e.g., capacitors, inductors and resistors) in a two dimensional planar geometry on a substrate board, to provide a module with a given electrical function. Generally, the active devices are located near the center of the board, while the passive components are located around the edges of the board.
  • For many applications, including cellular handset and other wireless/mobile applications, it is important that the size of the main substrate board be as small as possible. One factor requiring reductions in the size of the board is the physical dimension of an associated product which makes use of the board (e.g., a cellular handset or MP3 player). Therefore, higher density modules are desirable to pack more functionality into less space. Accordingly, it becomes crucial to configure and package the individual module devices so that the surface area of the substrate board is optimized.
  • There have been several attempts to address the problem of adding increased functionality to substrate boards with limited space. Many of these include methods of packaging devices, including integrated circuits, in a vertical, or three-dimensional, geometry. For example, thin film technology has been used to stack one active die on top of another, particularly to create high density memory devices. A thin film of adhesive is disposed over the lower die to act as a spacer and allow another die to be stacked on top of, and secured to, the lower die. The adhesive is thermally sensitive such that it can be heated and applied over the lower die in liquid form so as not to bend the bond wires that connect the lower die to the substrate board. This process allows stacking of multiple, similar, active devices, for example, stacking of memory ICs with other application specific integrated circuits (ASICs).
  • In another example, where a great number of passive devices are required in a high density circuit, active devices have been stacked over integrated passive devices. The term “integrated passive device” as used herein refers to a passive device that is integrally formed with a substrate, such as a printed circuit board. Integrated passive devices are created using semiconductor processing techniques, such as dielectric film and metal deposition (e.g., silicon on insulator and/or thin-film technology). Active devices can then be disposed on substrates that incorporate integrated passive devices, resulting in stacking of the active devices above the integrated passive devices. This approach is often presently preferred because stacking similar device technologies, for example, a CMOS ASIC with a CMOS passive network, uses processes that are already used for stacking multiple active devices (e.g., stacking memory ICs with ASICs), as discussed above. One such example that combines integrated passive devices with active ICs is described in U.S. Pat. No. 5,670,824 to Weinberg, entitled “Vertically integrated device assembly incorporating active and passive components” which discloses an electronic assembly formed as a multi-layered structure having integrated passive devices disposed on a substrate layer.
  • SUMMARY
  • Although conventional methods of stacking of active devices over one another or over integrated passive devices provide some increase in board density and/or some reduction in substrate size, neither solution is ideal. Stacking of active devices over one another does not reduce the space required by passive devices in the module, which can be a large percentage of the total substrate surface area. As discussed further below, integrated passive devices are expensive and time-consuming to manufacture compared to surface mount passive devices. Therefore, although stacking of active devices over integrated passive devices can result in higher density circuit boards, the use of integrated passive devices can be undesirable, particularly for low cost, high volume applications.
  • Accordingly, to address these and other disadvantages present in the prior art, aspects and embodiments of the present invention are directed to electronic modules that incorporate stacking of active devices over surface mount passive devices.
  • One embodiment of a semiconductor packaged module comprises a substrate having first and second conductive traces disposed thereon, at least one passive surface mount component having an upper surface and a lower surface, at least a portion of the lower surface being connected to the first conductive trace, and an active device adhered to the upper surface of the at least one passive surface mount component by an adhesive. In one example, the adhesive is an epoxy paste. The adhesive may be conductive or non-conductive. In one example, the at least one passive surface mount component comprises a body and a connection terminal, the connection terminal being electrically connected to the first conductive trace. In this example, the adhesive may be conductive and disposed between a selected portion of the active device and the upper surface of the connection terminal. In another example, a wire bond is used to electrically connect the active device to the second conductive trace. Molding compound may be used to encapsulate the active device.
  • According to another embodiment, a method of packaging a semiconductor module comprises connecting a passive surface mount component to a substrate, and mounting an active device on top of the passive surface mount component. In one example, mounting the active device includes adhering the active device to the passive surface mount component using an adhesive. In one example, adhering the active device to the passive surface mount component includes disposing a layer of adhesive on a surface of the active device and mounting the active device to the passive surface mount component such that the adhesive is interposed between the active device and the passive surface mount component. In another example, adhering the active device to the passive surface mount component includes disposing a conductive adhesive on a connection terminal of the passive surface mount component, aligning a connection pad on the active device with the connection terminal of the passive surface mount component, and bonding and electrically connecting the connection pad to the connection terminal with the conductive adhesive. The method may further comprise encapsulating the active device with a molding compound. In another example, the method includes connecting a plurality of passive surface mount components to the substrate, and mounting the active device may include disposing a layer of adhesive on the active device, and mounting the active device on top of the plurality of passive surface mount components with the layer of adhesive interposed between the plurality of passive surface mount components and the active device. The method may further comprise curing the layer of adhesive to bond the active device to the plurality of passive surface mount components.
  • Still other aspects, embodiments, and advantages of these exemplary aspects and embodiments, are discussed in detail below. Moreover, it is to be understood that both the foregoing information and the following detailed description are merely illustrative examples of various aspects and embodiments, and are intended to provide an overview or framework for understanding the nature and character of the claimed aspects and embodiments. The accompanying drawings are included to provide illustration and a further understanding of the various aspects and embodiments, and are incorporated in and constitute a part of this specification. The drawings, together with the remainder of the specification, serve to explain principles and operations of the described and claimed aspects and embodiments.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Various aspects of at least one embodiment are discussed below with reference to the accompanying figures. In the figures, which are not intended to be drawn to scale, each identical or nearly identical component that is illustrated in various figures is represented by a like numeral. For purposes of clarity, not every component may be labeled in every drawing. The figures are provided for the purposes of illustration and explanation and are not intended as a definition of the limits of the invention. In the figures:
  • FIG. 1 is a flow diagram of one example of an assembly method according to aspects of the invention;
  • FIG. 2 is a cross-sectional diagram of one example of a substrate;
  • FIG. 3 is a cross-sectional diagram of the substrate of FIG. 2 with an array of passive surface mount components disposed thereon;
  • FIG. 4 is a cross-sectional diagram of one example of an electronic module including an active device stacked above a surface mount passive device, according to aspects of the invention; and
  • FIG. 5 is cross-sectional diagram of another example of an electronic module including an active device stacked above a surface mount passive device, according to aspects of the invention.
  • DETAILED DESCRIPTION OF SOME EMBODIMENTS
  • As discussed above, in order to accommodate the growing demand for smaller and more complex electronic devices, designers have moved toward electronic modules that incorporate vertically stacked devices in a three-dimensional (3-D) geometry. Conventionally, for 3-D modules that comprise many passive devices, the tendency has been to stack active integrated circuits (ICs) over integrated passive devices. These integrated passive devices are formed using semiconductor fabrication technologies (e.g., silicon-on-insulator technology, thin-film technology, etc.) and are incorporated into the module during die fabrication and assembly, which typically occurs in a clean room environment.
  • Although the use of integrated passive devices allows some increase in the effective surface area of the substrate board (by enabling vertical stacking of active ICs above the integrated passive devices), there are several disadvantages associated with it. For example, integrated passive devices are formed and assembled on the substrate board with the active dies, using high technology semiconductor processes. These processes, such as semiconductor doping, masking, etching, metal deposition, oxidation, etc. are relatively slow and expensive processes, and generally must be performed in a clean room environment. Maintaining a clean room can also be relatively expensive. In addition, because integrated passive devices are integrally formed with the die, adding additional devices to a module or replacing defective devices can be difficult and expensive.
  • By contrast, surface mount passive components are discrete devices, separate from the active dies, generally comprising a ceramic body with solderable terminals for attaching the surface mount passive component to the substrate board. Some common examples of surface mount passive components include resistors, inductors and capacitors. Surface mount components are generally positioned on the substrate board and attached using soldering techniques (e.g., wave or reflow soldering) either before or after die assembly is complete. Assembly machines are capable of placing surface mount components on a substrate at a rate of up to about 50,000 components per hour. In addition, placement and soldering of surface mount passive components are generally part of the printed circuit board assembly, rather than the active die assembly, and do not need to occur in a clean room. Thus, in many instances, the use of surface mount passive components is desirable, particularly for low cost, high volume applications.
  • Accordingly, aspects and embodiments are directed to packaged multi-die modules, and methods of assembly thereof, that incorporate stacking of active devices over internal discrete surface mount passive components. Such three-dimensional stacking of active ICs over surface mount passive components can reduce the size of the substrate for a given package and/or can increase the device density for a given substrate surface area. This allows module designers to achieve the same or greater functionality in a smaller package form factor. In addition, packaged three-dimensional modules according to aspects of the invention can be assembled using high speed assembly processes and low cost surface mount components, and may also allow improved design flexibility, as discussed further below.
  • It is to be appreciated that embodiments of the methods and apparatuses discussed herein are not limited in application to the details of construction and the arrangement of devices set forth in the following description or illustrated in the accompanying drawings. The methods and apparatuses are capable of implementation in other embodiments and of being practiced or of being carried out in various ways. Examples of specific implementations are provided herein for illustrative purposes only and are not intended to be limiting. In particular, acts, elements and features discussed in connection with any one or more embodiments are not intended to be excluded from a similar role in any other embodiments. Also, the phraseology and terminology used herein is for the purpose of description and should not be regarded as limiting. The use herein of “including,” “comprising,” “having,” “containing,” “involving,” and variations thereof is meant to encompass the items listed thereafter and equivalents thereof as well as additional items.
  • Referring to FIG. 1, there is illustrated a flow diagram of one example of a method of assembly and packaging of a multi-die module that incorporates stacking of active ICs directly above an array of discrete, passive surface mount components, in accordance with aspects of the invention. Aspects and embodiments of the method are discussed below with continuing reference to FIG. 1.
  • In a first step 100, a substrate or carrier is prepared for assembly. Referring to FIG. 2, there is illustrated a cross-sectional diagram of a substrate 202. The preparation step may include depositing one or more layers of metallization to form conductive traces 204 that will be used to connect the active devices and passive components included in the module.
  • In a next step 102, one or more passive surface mount components may be assembled onto the substrate 202. FIG. 3 illustrates the substrate 202 with several passive surface mount components 206 connected to the traces 204 via a conductive material 208. As discussed above, the passive surface mount components 206 include a body 218 and connection terminals 220. The passive surface mount components 206 may be assembled on the substrate 202 using conventional system-in-package assembly techniques. For example, the passive surface mount components 206 may be soldered down (e.g., by wave or reflow soldering) or attached using conductive epoxy. Thus, the conductive material 208 may include solder, lead-free solder, silver epoxy, or other materials that can be used to attach the connection terminals 220 of the passive surface mount components 206 to the conductive traces 204 and form an electrical connection between the connection terminals 220 and the conductive traces 204. The passive surface mount components 206 may be of any size, for example, 0402, 0201, 01005, etc. In one example, smaller and thinner passive surface mount components 204 allow for greater device density in a given surface area, thinner overall package profile, and shorter interconnect distances between the traces 204 and the active devices stacked above the passive surface mount components (see FIG. 4).
  • Furthermore, it is to be appreciated that two or more surface mount passive components may be combined into a single surface mount device. For example, a bank of several capacitors or resistors may be supplied as a single surface mount device. Therefore, the term “passive surface mount component” as used herein is intended to refer to both single component devices and multi-component devices.
  • Referring again to FIG. 1, in step 104, an adhesive, such as, for example, an epoxy paste, may be applied over the array of passive surface mount components or, alternatively, to the active dies that are to be attached to the substrate. This adhesive may be used to adhere the active devices to the array of passive devices. Referring to FIG. 4, there is illustrated one example of a module 200 comprising an active die 212 mounted above an array of passive surface mount components 206, in accordance with aspects of the invention. In one embodiment, a non-conductive adhesive film or paste 210 can be applied to one side (referred to as the “back”) of the active die 212. The die 212 may then be placed directly on top of the array of passive surface mount components 206 (step 108), and the adhesive 210 may be cured, if necessary. The non-conductive adhesive 210 on the back of the active die 212 adheres to the tops of the passive surface mount components 206, providing a stable platform under the active die 212 to support the die. The die 212 then may be wire-bonded (using wire-bonds 214) to conductive traces 204 on the substrate 202 to provide electrical connection to the die.
  • According to another embodiment, the layer of adhesive film or paste may be applied to the tops of at least some of the passive surface mount components 206. As discussed above, the adhesive film or paste may be non-conductive, in which case it may be applied over the body 218 or and/or connection terminals 220 of the passive surface mount component(s) 206. It is to be appreciated that numerous variations on the adhesive layer 210 are possible. For example, in some instances where the adhesive layer is a non-conductive adhesive film, it may have a substantially uniform appearance, as illustrated in FIG. 4. In other examples, in which the adhesive may be conductive (and therefore, may be only desired in limited locations on the active die) or may include a paste or solder, rather than a film, the appearance of the adhesive layer may be more discontinuous or non-uniform, as illustrated, for example, in FIG. 5.
  • As discussed above, in another example, the adhesive may be conductive and may be used not only to adhere the active die 212 to the array of passive surface mount components 206, but also to form an electrical connection between selected ones of the passive surface mount components 206 and the die 212. Referring to FIG. 5, in one example, the conductive adhesive film or paste 210 is applied to the connection terminals 220 of the selected passive surface mount components to which the die 212 is to be connected. Alternatively, the conductive adhesive 210 may be applied to selected connection pads 222 on the active die 212 which may then be aligned with the connection terminals 220 of selected passive surface mount components to which the die 212 is to be connected. In one example, conductive vias 224 may be provided extending through, or partially through, the active die 212, as illustrated in FIG. 5, to provide further electrical connection to the active die and/or to components (not shown) coupled to the active die.
  • In one example, the active die 212 may be formed on a wafer that comprises multiple dies, as known in the art. Therefore, according to one embodiment, a layer of adhesive may be applied over one side of the wafer, which may then be singulated into the individual dies (step 106). The die(s) are then mounted to the top of the array of passive surface mount components, as discussed above. In another example, the substrate 202 is a carrier wafer upon which multiple module layouts are arranged. In this example, the step 106 includes singulating the carrier wafer into multiple individual substrates to provide corresponding multiple individual modules. It is to be appreciated that although the flow diagram in FIG. 1 illustrates the steps of applying adhesive (step 104), singulating the wafer(s) (step 106) and mounting the active devices (step 108) as being sequential, the invention is not so limited. Rather, step 106 of singulating the active die wafer and/or carrier wafer may be performed before the adhesive is applied (step 104) or, in the case of singulating the carrier wafer, after the active devices are mounted (step 108).
  • Referring again to FIG. 1, after the active dies 212 have been bonded to the array of passive surface mount components, appropriate electrical connections have been made to the die (e.g., via wire-bonding or direct connections to selected passive surface mount components), and the die wafer and/or carrier wafer have been singulated (if necessary), the module 200 is ready for packaging to be completed. Thus, in step 110 the module undergoes a transfer overmolding process. A standard transfer overmolding process, known to those skilled in the art, may be used. According to one example, the active die becomes completed encapsulated from above and below (i.e., around the passive surface mount components to which the die is attached) in a molding compound 216, as shown in FIG. 4.
  • It is to be appreciated that although a single-die module 200 is illustrated in FIG. 4, the principles discussed above may also be used to provide multi-die modules. For example, multiple dies 212 may be adhered, and optionally electrically connected to, the array of passive surface devices 206 by applying adhesive to each die, or by applying adhesive to some or all of the passive surface devices, as discussed above, and appropriately aligning and adhering the multiple dies. The molding compound 216 may then be applied to encapsulate all the dies to form a packaged module.
  • Thus, methods and apparatus according to aspects and embodiments of the invention may be used to provide single- or multi-die packaged modules that allow three-dimensional integration of active devices with standard, widely available, low cost, discrete passive devices in lieu of using integrated passive devices that tend to be more expensive and require longer development and manufacturing cycle times. In addition, by creating a package structure that allows active devices (such as, a silicon controller or gallium-arsenide switch, etc.) to share the same footprint area as the array of passive surface mount components, the package footprints can be reduced.
  • Having thus described several aspects of at least one embodiment, it is to be appreciated various alterations, modifications, and improvements will readily occur to those skilled in the art. Such alterations, modifications, and improvements are intended to be part of this disclosure and are intended to be within the scope of the invention. Accordingly, the foregoing description and drawings are by way of example only, and the scope of the invention should be determined from proper construction of the appended claims, and their equivalents.
  • Unless the context clearly requires otherwise, throughout the description and the claims, the words “comprise,” “comprising,” and the like are to be construed in an inclusive sense, as opposed to an exclusive or exhaustive sense; that is to say, in the sense of “including, but not limited to.” The word “coupled”, as generally used herein, refers to two or more elements that may be either directly connected, or connected by way of one or more intermediate elements. Additionally, the words “herein,” “above,” “below,” and words of similar import, when used in this application, shall refer to this application as a whole and not to any particular portions of this application. Where the context permits, words in the above Detailed Description using the singular or plural number may also include the plural or singular number respectively. The word “or” in reference to a list of two or more items, that word covers all of the following interpretations of the word: any of the items in the list, all of the items in the list, and any combination of the items in the list.
  • The above detailed description of embodiments of the invention is not intended to be exhaustive or to limit the invention to the precise form disclosed above. While specific embodiments of, and examples for, the invention are described above for illustrative purposes, various equivalent modifications are possible within the scope of the invention, as those skilled in the relevant art will recognize. For example, while processes or blocks are presented in a given order, alternative embodiments may perform routines having steps, or employ systems having blocks, in a different order, and some processes or blocks may be deleted, moved, added, subdivided, combined, and/or modified. Each of these processes or blocks may be implemented in a variety of different ways. Also, while processes or blocks are at times shown as being performed in series, these processes or blocks may instead be performed in parallel, or may be performed at different times.
  • The teachings of the invention provided herein can be applied to other systems, not necessarily the system described above. The elements and acts of the various embodiments described above can be combined to provide further embodiments.
  • While some implementations of the inventions have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the disclosure. Indeed, the novel methods and systems described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the methods and systems described herein may be made without departing from the spirit of the disclosure. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the disclosure.

Claims (14)

What is claimed is:
1. A semiconductor packaged module comprising:
a substrate having first and second conductive traces disposed thereon;
at least one passive surface mount component having an upper surface and a lower surface, at least a portion of the lower surface being connected to the first conductive trace; and
an active device adhered to the upper surface of the at least one passive surface mount component by an adhesive.
2. The semiconductor packaged module as claimed in claim 1, wherein the adhesive is an epoxy paste.
3. The semiconductor packaged module as claimed in claim 1, wherein the adhesive is non-conductive.
4. The semiconductor packaged module as claimed in claim 1, wherein the at least one passive surface mount component comprises a body and a connection terminal;
wherein the connection terminal is electrically connected to the first conductive trace; and
the adhesive is conductive; and
wherein the adhesive is disposed between a selected portion of the active device and the upper surface of the connection terminal.
5. The semiconductor packaged module as claimed in claim 1, further comprising a wire bond electrically connecting the active device to the second conductive trace.
6. The semiconductor packaged module as claimed in claim 1, further comprising a molding compound substantially encapsulating the active device.
7. A method of packaging a semiconductor module, the method comprising:
connecting a passive surface mount component to a substrate; and
mounting an active device on top of the passive surface mount component.
8. The method as claimed in claim 7, wherein mounting the active device includes adhering the active device to the passive surface mount component using an adhesive.
9. The method as claimed in claim 8, wherein adhering the active device to the passive surface mount component includes disposing a layer of adhesive on a surface of the active device; and mounting the active device to the passive surface mount component such that the adhesive is interposed between the active device and the passive surface mount component.
10. The method as claimed in claim 8, wherein adhering the active device to the passive surface mount component includes:
disposing a conductive adhesive on a connection terminal of the passive surface mount component;
aligning a connection pad on the active device with the connection terminal of the passive surface mount component; and
bonding and electrically connecting the connection pad to the connection terminal with the conductive adhesive.
11. The method as claimed in claim 7, further comprising encapsulating the active device with a molding compound.
12. The method as claimed in claim 7, wherein connecting a passive surface mount component to the substrate includes connecting a plurality of passive surface mount components to the substrate.
13. The method as claimed in claim 12, wherein mounting the active device includes:
disposing a layer of adhesive on the active device; and
mounting the active device on top of the plurality of passive surface mount components with the layer of adhesive interposed between the plurality of passive surface mount components and the active device.
14. The method as claimed in claim 13, further comprising curing the layer of adhesive to bond the active device to the plurality of passive surface mount components.
US15/961,859 2008-04-23 2018-04-24 3-d stacking of active devices over passive devices Abandoned US20180242455A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/961,859 US20180242455A1 (en) 2008-04-23 2018-04-24 3-d stacking of active devices over passive devices

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US12/107,890 US9955582B2 (en) 2008-04-23 2008-04-23 3-D stacking of active devices over passive devices
US15/961,859 US20180242455A1 (en) 2008-04-23 2018-04-24 3-d stacking of active devices over passive devices

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/107,890 Continuation US9955582B2 (en) 2008-04-23 2008-04-23 3-D stacking of active devices over passive devices

Publications (1)

Publication Number Publication Date
US20180242455A1 true US20180242455A1 (en) 2018-08-23

Family

ID=41214189

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/107,890 Active US9955582B2 (en) 2008-04-23 2008-04-23 3-D stacking of active devices over passive devices
US15/961,859 Abandoned US20180242455A1 (en) 2008-04-23 2018-04-24 3-d stacking of active devices over passive devices

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US12/107,890 Active US9955582B2 (en) 2008-04-23 2008-04-23 3-D stacking of active devices over passive devices

Country Status (1)

Country Link
US (2) US9955582B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20210384155A1 (en) * 2020-06-05 2021-12-09 Silergy Semiconductor Technology (Hangzhou) Ltd Die attachment structure and method for manufacturing the same

Families Citing this family (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9257356B2 (en) * 2008-12-10 2016-02-09 Stats Chippac, Ltd. Semiconductor device and method of forming an IPD beneath a semiconductor die with direct connection to external devices
EP2856500A4 (en) * 2012-06-04 2015-12-02 Nokia Technologies Oy An apparatus comprising conductive portions and a method of making the apparatus
US10128175B2 (en) * 2013-01-29 2018-11-13 Taiwan Semiconductor Manufacturing Company Packaging methods and packaged semiconductor devices
US9078373B1 (en) 2014-01-03 2015-07-07 International Business Machines Corporation Integrated circuit structures having off-axis in-hole capacitor and methods of forming
US10104764B2 (en) * 2014-03-18 2018-10-16 Texas Instruments Incorporated Electronic device package with vertically integrated capacitors
US9991239B2 (en) 2014-09-18 2018-06-05 Intel Corporation Method of embedding WLCSP components in e-WLB and e-PLB
US9627311B2 (en) * 2015-01-22 2017-04-18 Mediatek Inc. Chip package, package substrate and manufacturing method thereof
US9825597B2 (en) 2015-12-30 2017-11-21 Skyworks Solutions, Inc. Impedance transformation circuit for amplifier
US10269769B2 (en) 2016-04-18 2019-04-23 Skyworks Solutions, Inc. System in package with vertically arranged radio frequency componentry
US10062670B2 (en) 2016-04-18 2018-08-28 Skyworks Solutions, Inc. Radio frequency system-in-package with stacked clocking crystal
US10297576B2 (en) 2016-04-18 2019-05-21 Skyworks Solutions, Inc. Reduced form factor radio frequency system-in-package
US10362678B2 (en) 2016-04-18 2019-07-23 Skyworks Solutions, Inc. Crystal packaging with conductive pillars
TWI800014B (en) 2016-12-29 2023-04-21 美商天工方案公司 Front end systems and related devices, integrated circuits, modules, and methods
US10515924B2 (en) 2017-03-10 2019-12-24 Skyworks Solutions, Inc. Radio frequency modules
US10593612B2 (en) 2018-03-19 2020-03-17 Stmicroelectronics S.R.L. SMDs integration on QFN by 3D stacked solution
US20190287881A1 (en) * 2018-03-19 2019-09-19 Stmicroelectronics S.R.L. Semiconductor package with die stacked on surface mounted devices
EP3589085B1 (en) 2018-06-29 2023-10-25 Murata Manufacturing Co., Ltd. Connecting electronic components to mounting substrates
US10609844B1 (en) 2019-02-03 2020-03-31 Hong Kong Applied Science and Technology Research Institute Company Limited Power converter
US20200373224A1 (en) * 2019-05-21 2020-11-26 Microsoft Technology Licensing, Llc Through-silicon vias and decoupling capacitance
US11710726B2 (en) 2019-06-25 2023-07-25 Microsoft Technology Licensing, Llc Through-board power control arrangements for integrated circuit devices
US11395408B2 (en) * 2020-08-28 2022-07-19 Apple Inc. Wafer-level passive array packaging
US11942460B2 (en) * 2020-12-29 2024-03-26 Micron Technology, Inc. Systems and methods for reducing the size of a semiconductor assembly
US11942405B2 (en) * 2021-11-12 2024-03-26 Ati Technologies Ulc Semiconductor package assembly using a passive device as a standoff
US20230178458A1 (en) * 2021-12-08 2023-06-08 Apple Inc. Molded Silicon on Passive Package

Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6127724A (en) * 1996-10-31 2000-10-03 Tessera, Inc. Packaged microelectronic elements with enhanced thermal conduction
US6320249B1 (en) * 1999-11-30 2001-11-20 Glotech, Inc. Multiple line grids incorporating therein circuit elements
US6373714B1 (en) * 1998-10-07 2002-04-16 Tdk Corporation Surface mounting part
US20040067605A1 (en) * 2002-10-02 2004-04-08 Shinko Electric Industries, Co., Ltd. Semiconductor device having additional functional element and method of manufacturing thereof
US20040089955A1 (en) * 2002-11-08 2004-05-13 Stmicroelectronics, Inc. Encapsulation of multiple integrated circuits
US6781222B2 (en) * 2000-12-30 2004-08-24 Siliconware Precision Industries Co., Ltd. Semiconductor package having vertically mounted passive devices under a chip and a fabricating method thereof
US20040184219A1 (en) * 2003-03-19 2004-09-23 Ngk Spark Plug Co., Ltd. Assembly of semiconductor device, interposer and substrate
US6884939B2 (en) * 2003-06-18 2005-04-26 Intel Corporation Constructing of an electronic assembly having a decoupling capacitor
US6980085B1 (en) * 1997-08-18 2005-12-27 Micron Technology, Inc. Wireless communication devices and methods of forming and operating the same
US20060158863A1 (en) * 2005-01-19 2006-07-20 Chi-Hsing Hsu Interconnection structure through passive component
US7087455B2 (en) * 2003-01-29 2006-08-08 Matsushita Electric Industrial Co., Ltd. Semiconductor device and manufacturing method for the same
US20070194419A1 (en) * 2006-02-23 2007-08-23 Shinko Electric Industries Co. Ltd. Semiconductor module and method of manufacturing the same
US20080284003A1 (en) * 2007-05-17 2008-11-20 Chua Swee Kwang Semiconductor Packages And Method For Fabricating Semiconductor Packages With Discrete Components

Family Cites Families (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5670824A (en) * 1994-12-22 1997-09-23 Pacsetter, Inc. Vertically integrated component assembly incorporating active and passive components
US5514907A (en) * 1995-03-21 1996-05-07 Simple Technology Incorporated Apparatus for stacking semiconductor chips
US5973396A (en) * 1996-02-16 1999-10-26 Micron Technology, Inc. Surface mount IC using silicon vias in an area array format or same size as die array
JP3531733B2 (en) * 2000-08-08 2004-05-31 インターナショナル・ビジネス・マシーンズ・コーポレーション Semiconductor integrated circuit device, electric circuit device, electronic device and control device
JP3854054B2 (en) * 2000-10-10 2006-12-06 株式会社東芝 Semiconductor device
KR100411811B1 (en) * 2001-04-02 2003-12-24 앰코 테크놀로지 코리아 주식회사 Semiconductor package
US6783371B2 (en) * 2001-04-17 2004-08-31 Agilent Technologies, Inc. Solder-down printed circuit board connection structure
US6428349B1 (en) * 2001-04-30 2002-08-06 Hewlett-Packard Company Method and apparatus for jumpering resistors and other components on a printed circuit board
US6537852B2 (en) * 2001-08-22 2003-03-25 International Business Machines Corporation Spacer - connector stud for stacked surface laminated multichip modules and methods of manufacture
US6538313B1 (en) * 2001-11-13 2003-03-25 National Semiconductor Corporation IC package with integral substrate capacitor
TW523857B (en) * 2001-12-06 2003-03-11 Siliconware Precision Industries Co Ltd Chip carrier configurable with passive components
DE10201781B4 (en) * 2002-01-17 2007-06-06 Infineon Technologies Ag High frequency power device and high frequency power module and method of making the same
US6972964B2 (en) * 2002-06-27 2005-12-06 Via Technologies Inc. Module board having embedded chips and components and method of forming the same
TW546800B (en) * 2002-06-27 2003-08-11 Via Tech Inc Integrated moduled board embedded with IC chip and passive device and its manufacturing method
TW569416B (en) * 2002-12-19 2004-01-01 Via Tech Inc High density multi-chip module structure and manufacturing method thereof
US7005325B2 (en) * 2004-02-05 2006-02-28 St Assembly Test Services Ltd. Semiconductor package with passive device integration
TWI249228B (en) * 2004-03-29 2006-02-11 Siliconware Precision Industries Co Ltd Semiconductor package structure for improving electrical performance and method for fabricating the same
US7166917B2 (en) * 2005-01-05 2007-01-23 Advanced Semiconductor Engineering Inc. Semiconductor package having passive component disposed between semiconductor device and substrate
US7622325B2 (en) * 2005-10-29 2009-11-24 Stats Chippac Ltd. Integrated circuit package system including high-density small footprint system-in-package

Patent Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6127724A (en) * 1996-10-31 2000-10-03 Tessera, Inc. Packaged microelectronic elements with enhanced thermal conduction
US6980085B1 (en) * 1997-08-18 2005-12-27 Micron Technology, Inc. Wireless communication devices and methods of forming and operating the same
US6373714B1 (en) * 1998-10-07 2002-04-16 Tdk Corporation Surface mounting part
US6320249B1 (en) * 1999-11-30 2001-11-20 Glotech, Inc. Multiple line grids incorporating therein circuit elements
US6781222B2 (en) * 2000-12-30 2004-08-24 Siliconware Precision Industries Co., Ltd. Semiconductor package having vertically mounted passive devices under a chip and a fabricating method thereof
US20040067605A1 (en) * 2002-10-02 2004-04-08 Shinko Electric Industries, Co., Ltd. Semiconductor device having additional functional element and method of manufacturing thereof
US20040089955A1 (en) * 2002-11-08 2004-05-13 Stmicroelectronics, Inc. Encapsulation of multiple integrated circuits
US7087455B2 (en) * 2003-01-29 2006-08-08 Matsushita Electric Industrial Co., Ltd. Semiconductor device and manufacturing method for the same
US20040184219A1 (en) * 2003-03-19 2004-09-23 Ngk Spark Plug Co., Ltd. Assembly of semiconductor device, interposer and substrate
US6884939B2 (en) * 2003-06-18 2005-04-26 Intel Corporation Constructing of an electronic assembly having a decoupling capacitor
US20060158863A1 (en) * 2005-01-19 2006-07-20 Chi-Hsing Hsu Interconnection structure through passive component
US20070194419A1 (en) * 2006-02-23 2007-08-23 Shinko Electric Industries Co. Ltd. Semiconductor module and method of manufacturing the same
US20080284003A1 (en) * 2007-05-17 2008-11-20 Chua Swee Kwang Semiconductor Packages And Method For Fabricating Semiconductor Packages With Discrete Components

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20210384155A1 (en) * 2020-06-05 2021-12-09 Silergy Semiconductor Technology (Hangzhou) Ltd Die attachment structure and method for manufacturing the same

Also Published As

Publication number Publication date
US20090267220A1 (en) 2009-10-29
US9955582B2 (en) 2018-04-24

Similar Documents

Publication Publication Date Title
US20180242455A1 (en) 3-d stacking of active devices over passive devices
US7582963B2 (en) Vertically integrated system-in-a-package
US8247269B1 (en) Wafer level embedded and stacked die power system-in-package packages
US7459778B2 (en) Chip on board leadframe for semiconductor components having area array
KR100963471B1 (en) Packaging logic and memory integrated circuits
EP3147942B1 (en) Semiconductor package, semiconductor device using the same and manufacturing method thereof
CN102176418B (en) Fan-out system-in-package (SIP) method
US9147600B2 (en) Packages for multiple semiconductor chips
CN1937194A (en) Method of making stacked die package
KR101032546B1 (en) Carrierless chip package for integrated circuit devices, and methods of making same
CN102254835A (en) Semiconductor device and the manufacturing method thereof
US9698083B2 (en) Three-dimensional stack of leaded package and electronic member
US7678610B2 (en) Semiconductor chip package and method of manufacture
CN110176439B (en) Module SiP structure and manufacturing method thereof
US20080254571A1 (en) System in package (SIP) with dual laminate interposers
US20180331004A1 (en) Pre-molded active ic of passive components to miniaturize system in package
US10529680B2 (en) Encapsulated electronic device mounted on a redistribution layer
TW527672B (en) Stacked semiconductor device and method of manufacture
KR100726892B1 (en) Three-dimensional chip stacking package module and preparation method thereof
US9466592B2 (en) Multi-chips in system level and wafer level package structure
CN102157501B (en) Three-dimensional system level packaging structure
US7622811B2 (en) Semiconductor assembly with component attached on die back side
CN104008982B (en) Chip packaging process and chip package
TW201143018A (en) A three dimensional chip stacking electronic package with bonding wires
US20150028463A1 (en) Integrated Passives Package, Semiconductor Module and Method of Manufacturing

Legal Events

Date Code Title Description
STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION