US20180122324A1 - Display device, tft substrate and goa driving circuit - Google Patents
Display device, tft substrate and goa driving circuit Download PDFInfo
- Publication number
- US20180122324A1 US20180122324A1 US15/853,729 US201715853729A US2018122324A1 US 20180122324 A1 US20180122324 A1 US 20180122324A1 US 201715853729 A US201715853729 A US 201715853729A US 2018122324 A1 US2018122324 A1 US 2018122324A1
- Authority
- US
- United States
- Prior art keywords
- switching transistor
- signal
- terminal
- output
- receives
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 22
- 239000003990 capacitor Substances 0.000 claims description 82
- 239000010409 thin film Substances 0.000 claims description 3
- 238000010586 diagram Methods 0.000 description 6
- 238000000034 method Methods 0.000 description 4
- 230000009286 beneficial effect Effects 0.000 description 1
- 230000035945 sensitivity Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3674—Details of drivers for scan electrodes
- G09G3/3677—Details of drivers for scan electrodes suitable for active matrices only
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C19/00—Digital stores in which the information is moved stepwise, e.g. shift registers
- G11C19/18—Digital stores in which the information is moved stepwise, e.g. shift registers using capacitors as main elements of the stages
- G11C19/182—Digital stores in which the information is moved stepwise, e.g. shift registers using capacitors as main elements of the stages in combination with semiconductor elements, e.g. bipolar transistors, diodes
- G11C19/184—Digital stores in which the information is moved stepwise, e.g. shift registers using capacitors as main elements of the stages in combination with semiconductor elements, e.g. bipolar transistors, diodes with field-effect transistors, e.g. MOS-FET
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C19/00—Digital stores in which the information is moved stepwise, e.g. shift registers
- G11C19/28—Digital stores in which the information is moved stepwise, e.g. shift registers using semiconductor elements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1222—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/124—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or layout of the wiring layers specially adapted to the circuit arrangement, e.g. scanning lines in LCD pixel circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1255—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs integrated with passive devices, e.g. auxiliary capacitors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/51—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
- H03K17/56—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
- H03K17/687—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
- H03K17/6871—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors the output circuit comprising more than one controlled field-effect transistor
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/04—Structural and physical details of display devices
- G09G2300/0404—Matrix technologies
- G09G2300/0408—Integration of the drivers onto the display substrate
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0267—Details of drivers for scan electrodes, other than drivers for liquid crystal, plasma or OLED displays
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0286—Details of a shift registers arranged for use in a driving circuit
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0289—Details of voltage level shifters arranged for use in a driving circuit
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/08—Details of timing specific for flat panels, other than clock recovery
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2330/00—Aspects of power supply; Aspects of display protection and defect management
- G09G2330/02—Details of power systems and of start or stop of display operation
- G09G2330/021—Power management, e.g. power saving
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2354/00—Aspects of interface with display user
Definitions
- the present invention relates to a display technology field, and more particularly to a display device, a TFT substrate and a GOA driving circuit.
- An embedded touch panel can realize a thinner case and a better user experience so that more and more users demand for the embedded touch panel.
- a driving frequency of the embedded touch panel relates to the sensitivity and the precision of a touching action.
- a touch driving frequency reaching 120 Hz is favored by panel makers.
- the above driving method requires scanning multiple times in a frame. When a touch panel is driven and the driving of a GOA (Gate On Array) requires interrupting, the difficulty for designing a GOA driving circuit is increased.
- GOA Gate On Array
- the main technology problem solved by the present invention is to provide a display device, a TFT substrate and a GOA driving circuit in order to realize a pause or a stage transferring, a high frequency touch panel driving, and saving the cost of the IC in a maximum degree.
- a technology solution adopted by the present invention is: a Gate-On-Array (GOA) driving circuit including multiple staged driving units, and each driving unit comprises: an input module for receiving a touch control signal, a low voltage level signal, a high voltage level signal and an output signal of a previous stage driving unit, and for outputting a first control signal according to the signals received, wherein the input module of the first stage driving unit receives the touch control signal, the low voltage level signal, the high voltage level signal and a preset starting signal; an output module for receiving the first control signal and a first clock signal, and for outputting a first output control signal according to the first control signal and the first clock signal; a pull-down module for receiving the first control signal, a second clock signal and the low voltage level signal, and for outputting a pull-down signal according to the first control signal, the second clock signal and the low voltage level signal, wherein the second clock signal and the first clock signal are opposite in phase; and a pull-down maintaining module for receiving the pull-down
- the input module includes a first switching transistor, a second switching transistor and a first capacitor, wherein: a control terminal of the first switching transistor receives the output signal of the previous stage driving unit, an input terminal of the first switching transistor receives the low voltage level signal, an output terminal of the first switching transistor is connected to an input terminal of the second switching transistor, and a control terminal of a first switching transistor of the first stage driving unit receives the preset starting signal; a control terminal of the second switching transistor receives the touch control signal, the input terminal of the second switching transistor is connected to the output terminal of the first switching transistor, and an output terminal of the second switching transistor outputs the first control signal; and the first capacitor has two terminals, one terminal of the first capacitor receives the high voltage level signal, and the other terminal of the first capacitor is connected to the input terminal of the second switching transistor.
- the output module includes a third switching transistor and a second capacitor, wherein: a control terminal of the third switching transistor is connected to the output terminal of the second switching transistor in order to receive the first control signal, an input terminal of the third switching transistor receives the first clock signal, an output terminal of the third switching transistor outputs the first output control signal; and two terminals of the second capacitor are respectively connected to the control terminal and the output terminal of the third switching transistor.
- the pull-down signal includes a first pull-down signal and a second pull-down signal
- the pull-down module includes a fourth switching transistor and a fifth switching transistor, wherein: a control terminal of the fourth switching transistor is connected to the output terminal of the second switching transistor in order to receive the first control signal, an input terminal of the fourth switching transistor receives the second clock signal, an output terminal of the fourth switching transistor outputs the first pull-down signal; and a control terminal of the fifth switching transistor receives the second clock signal, an input terminal of the fifth switching transistor receives the low voltage signal, and an output terminal of the fifth switching transistor outputs the second pull-down signal.
- the pull-down maintaining module includes a sixth switching transistor, a seventh switching transistor, an eighth switching transistor and a third capacitor, wherein: a control terminal of the sixth switching transistor receives the first clock signal, an input terminal of the sixth switching transistor is connected to an output terminal of the seventh switching transistor, and an output terminal of the sixth switching transistor is connected to the control terminal of the third switching transistor; a control terminal of the seventh switching transistor is connected to the output terminal of the fourth switching transistor and the output terminal of the fifth switching transistor in order to receive the pull-down signal, an input terminal of the seventh switching transistor receives the high voltage level signal, and the output terminal of the seventh switching transistor is connected to the input terminal of the sixth switching transistor; and a control terminal of the eighth switching transistor is connected to the output terminal of the fourth switching transistor and the output terminal of the fifth switching transistor in order to receive the pull-down signal, an input terminal of the eighth switching transistor receives the high voltage level signal, and an output terminal of the eighth switching transistor outputs the second output control signal; and the third capacitor has two terminals,
- the GOA driving circuit further comprises a ninth switching transistor, a control terminal of the ninth switching transistor receives the low voltage level signal, an input terminal of the ninth switching transistor is connected to the output terminal of the second switching transistor, and an output terminal of the ninth switching transistor is connected to the control terminal of the third switching transistor.
- the ninth switching transistor is a P-type transistor
- the control terminal of the ninth switching transistor is a gate electrode of the P-type transistor
- the input terminal of the ninth switching transistor is a source electrode of the P-type transistor
- the output terminal of the ninth switching transistor is a drain electrode of the P-type transistor.
- the first switching transistor to the eighth switching transistor are all P-type transistors
- the control terminal of each of the first switching transistor to the eighth switching transistor is a gate electrode of the P-type transistor
- the input terminal of each of the first switching transistor to the eighth switching transistor is a source electrode of the P-type transistor
- the output terminal of the first switching transistor to the eighth switching transistor is a drain electrode of the P-type transistor.
- a thin-film-transistor (TFT) substrate wherein the TFT substrate includes a Gate-On-Array (GOA) driving circuit, which includes multiple staged driving units, and each driving unit comprises: an input module for receiving a touch control signal, a low voltage level signal, a high voltage level signal and an output signal of a previous stage driving unit, and for outputting a first control signal according to the signals received, wherein the input module of the first stage driving unit receives the touch control signal, the low voltage level signal, the high voltage level signal and a preset starting signal; an output module for receiving the first control signal and a first clock signal, and for outputting a first output control signal according to the first control signal and the first clock signal; a pull-down module for receiving the first control signal, a second clock signal and the low voltage level signal, and for outputting a pull-down signal according to the first control signal, the second clock signal and the low voltage level signal, wherein the second clock signal and
- GOA Gate-On-Array
- the input module includes a first switching transistor, a second switching transistor and a first capacitor, wherein: a control terminal of the first switching transistor receives the output signal of the previous stage driving unit, an input terminal of the first switching transistor receives the low voltage level signal, an output terminal of the first switching transistor is connected to an input terminal of the second switching transistor, and a control terminal of a first switching transistor of the first stage driving unit receives the preset starting signal; a control terminal of the second switching transistor receives the touch control signal, the input terminal of the second switching transistor is connected to the output terminal of the first switching transistor, and an output terminal of the second switching transistor outputs the first control signal; and the first capacitor has two terminals, one terminal of the first capacitor receives the high voltage level signal, and the other terminal of the first capacitor is connected to the input terminal of the second switching transistor.
- the output module includes a third switching transistor and a second capacitor, wherein: a control terminal of the third switching transistor is connected to the output terminal of the second switching transistor in order to receive the first control signal, an input terminal of the third switching transistor receives the first clock signal, an output terminal of the third switching transistor outputs the first output control signal; and two terminals of the second capacitor are respectively connected to the control terminal and the output terminal of the third switching transistor.
- the pull-down signal includes a first pull-down signal and a second pull-down signal
- the pull-down module includes a fourth switching transistor and a fifth switching transistor, wherein: a control terminal of the fourth switching transistor is connected to the output terminal of the second switching transistor in order to receive the first control signal, an input terminal of the fourth switching transistor receives the second clock signal, an output terminal of the fourth switching transistor outputs the first pull-down signal; and a control terminal of the fifth switching transistor receives the second clock signal, an input terminal of the fifth switching transistor receives the low voltage signal, and an output terminal of the fifth switching transistor outputs the second pull-down signal.
- the pull-down maintaining module includes a sixth switching transistor, a seventh switching transistor, an eighth switching transistor and a third capacitor, wherein: a control terminal of the sixth switching transistor receives the first clock signal, an input terminal of the sixth switching transistor is connected to an output terminal of the seventh switching transistor, and an output terminal of the sixth switching transistor is connected to the control terminal of the third switching transistor; a control terminal of the seventh switching transistor is connected to the output terminal of the fourth switching transistor and the output terminal of the fifth switching transistor in order to receive the pull-down signal, an input terminal of the seventh switching transistor receives the high voltage level signal, and the output terminal of the seventh switching transistor is connected to the input terminal of the sixth switching transistor; and a control terminal of the eighth switching transistor is connected to the output terminal of the fourth switching transistor and the output terminal of the fifth switching transistor in order to receive the pull-down signal, an input terminal of the eighth switching transistor receives the high voltage level signal, and an output terminal of the eighth switching transistor outputs the second output control signal; and the third capacitor has two terminals, one
- the GOA driving circuit further comprises a ninth switching transistor, a control terminal of the ninth switching transistor receives the low voltage level signal, an input terminal of the ninth switching transistor is connected to the output terminal of the second switching transistor, and an output terminal of the ninth switching transistor is connected to the control terminal of the third switching transistor.
- GOA Gate-On-Array
- the input module includes a first switching transistor, a second switching transistor and a first capacitor, wherein: a control terminal of the first switching transistor receives the output signal of the previous stage driving unit, an input terminal of the first switching transistor receives the low voltage level signal, an output terminal of the first switching transistor is connected to an input terminal of the second switching transistor, and a control terminal of a first switching transistor of the first stage driving unit receives the preset starting signal; a control terminal of the second switching transistor receives the touch control signal, the input terminal of the second switching transistor is connected to the output terminal of the first switching transistor, and an output terminal of the second switching transistor outputs the first control signal; and the first capacitor has two terminals, one terminal of the first capacitor receives the high voltage level signal, and the other terminal of the first capacitor is connected to the input terminal of the second switching transistor.
- the output module includes a third switching transistor and a second capacitor, wherein: a control terminal of the third switching transistor is connected to the output terminal of the second switching transistor in order to receive the first control signal, an input terminal of the third switching transistor receives the first clock signal, an output terminal of the third switching transistor outputs the first output control signal; and two terminals of the second capacitor are respectively connected to the control terminal and the output terminal of the third switching transistor.
- the pull-down signal includes a first pull-down signal and a second pull-down signal
- the pull-down module includes a fourth switching transistor and a fifth switching transistor, wherein: a control terminal of the fourth switching transistor is connected to the output terminal of the second switching transistor in order to receive the first control signal, an input terminal of the fourth switching transistor receives the second clock signal, an output terminal of the fourth switching transistor outputs the first pull-down signal; and a control terminal of the fifth switching transistor receives the second clock signal, an input terminal of the fifth switching transistor receives the low voltage signal, and an output terminal of the fifth switching transistor outputs the second pull-down signal.
- the pull-down maintaining module includes a sixth switching transistor, a seventh switching transistor, an eighth switching transistor and a third capacitor, wherein: a control terminal of the sixth switching transistor receives the first clock signal, an input terminal of the sixth switching transistor is connected to an output terminal of the seventh switching transistor, and an output terminal of the sixth switching transistor is connected to the control terminal of the third switching transistor; a control terminal of the seventh switching transistor is connected to the output terminal of the fourth switching transistor and the output terminal of the fifth switching transistor in order to receive the pull-down signal, an input terminal of the seventh switching transistor receives the high voltage level signal, and the output terminal of the seventh switching transistor is connected to the input terminal of the sixth switching transistor; and a control terminal of the eighth switching transistor is connected to the output terminal of the fourth switching transistor and the output terminal of the fifth switching transistor in order to receive the pull-down signal, an input terminal of the eighth switching transistor receives the high voltage level signal, and an output terminal of the eighth switching transistor outputs the second output control signal; and the third capacitor has two terminals, one terminal of the sixth switching transistor
- the GOA driving circuit further comprises a ninth switching transistor, a control terminal of the ninth switching transistor receives the low voltage level signal, an input terminal of the ninth switching transistor is connected to the output terminal of the second switching transistor, and an output terminal of the ninth switching transistor is connected to the control terminal of the third switching transistor.
- the present invention provides a Gate-On-Array (GOA) driving circuit including multiple staged driving units, and each driving unit includes an input module, an output module, a pull-down module and a pull-down maintaining module, wherein the input module receives a touch control signal, a low voltage level signal, a high voltage level signal and an output signal of a previous stage driving unit and outputs a first control signal according to the signals received, wherein the input module of the first stage driving unit receives the touch control signal, the low voltage level signal, the high voltage level signal and a preset starting signal.
- GOA Gate-On-Array
- the output module receives the first control signal and a first clock signal and for outputs a first output control signal according to the first control signal and the first clock signal.
- the pull-down module receives the first control signal, a second clock signal and the low voltage level signal and outputs a pull-down signal according to the first control signal, the second clock signal and the low voltage level signal, wherein the second clock signal and the first clock signal are opposite in phase.
- the pull-down maintaining module receives the pull-down signal, the high voltage level signal and the first clock signal and outputs a second output control signal according to the pull-down signal, the high voltage level signal and the first clock signal, wherein the first output control signal and the second output control signal act commonly in order to obtain an output signal. Therefore, the GOA driving circuit can perform a pause or a stage transferring according to the touch control signal TC in order to realize a high frequency touch panel driving, and furthermore, the integrated-circuit (IC) cost can be saved in a maximum degree.
- IC integrated-circuit
- FIG. 1 illustrates a schematic structure of a GOA driving circuit according to an embodiment of the present invention
- FIG. 2 is a schematic circuit diagram of an n-th stage driving unit of the GOA driving circuit according to an embodiment of the present invention
- FIG. 3 is a timing diagram of each signal when the GOA driving circuit is working
- FIG. 4 illustrates a schematic structure of another GOA driving circuit according to an embodiment of the present invention.
- FIG. 5 illustrates a schematic structure diagram of a display device according to an embodiment of the present invention
- FIG. 1 illustrates a schematic structure of a GOA driving circuit according to an embodiment of the present invention.
- the GOA driving circuit 10 of an embodiment of the present invention includes multiple staged driving units 11 .
- Each driving unit 11 receives a touch control signal TC, a low voltage level signal VGL, a high voltage level signal VGH, a previous stage driving signal Gn ⁇ 1, a first clock signal CK and a second clock signal XCK.
- the previous stage driving signal received by a first stage driving unit 11 is replaced with a preset starting signal STV. Therefore, the GOA driving circuit 10 can perform a pause or a stage transferring according to the touch control signal TC in order to realize a high frequency touch panel driving, and furthermore, the integrated-circuit (IC) cost can be saved in a maximum degree.
- IC integrated-circuit
- each GOA driving unit 11 is the same, and therefore, the following description takes one of the GOA driving units as an example for illustration.
- FIG. 2 is a schematic circuit diagram of an n-th driving unit of the GOA driving circuit according to an embodiment of the present invention.
- the driving unit 11 includes an input module 110 , an output module 111 , a pull-down module 112 and a pull-down maintaining module 113 .
- the input module 110 is used for receiving the touch control signal TC, the low voltage level signal VGL, the high voltage level signal VGH and an output signal Gn ⁇ 1 of a previous stage driving unit, and for outputting a first control signal K 1 according to the signals received.
- the first control signal K 1 is outputted to a first node Qn.
- the first node Qn is a node for controlling an output of a driving signal.
- An input module 110 of the first stage driving unit 11 receives the touch control signal TC, the low voltage level signal VGL, the high voltage level signal VGH and the preset starting signal STV.
- the output module 111 is used for receiving the first control signal K 1 and a first clock signal CK, and for outputting a first output control signal O 1 according to the first control signal K 1 and the first clock signal CK.
- the pull-down module 112 is used for receiving the first control signal K 1 , a second clock signal XCK and the low voltage level signal VGL, and for outputting a pull-down signal L 1 according to the first control signal K 1 , the second clock signal XCK and the low voltage level signal VGL.
- the pull-down signal L 1 is outputted to a second node Pn.
- the second node Pn is a node for maintaining a stable outputting of the circuit when the circuit is under a non-operation period.
- the second clock signal XCK and the first clock signal CK are opposite in phase.
- the pull-down maintaining module 113 is used for receiving the pull-down signal L 1 , the high voltage level signal VGH and the first clock signal CK, and for outputting a second output control signal O 2 according to the pull-down signal L 1 , the high voltage level signal VGH and the first clock signal CK.
- the first output control signal O 1 and the second output control signal O 2 act commonly in order to obtain an output signal Gn.
- the input module 110 includes a first switching transistor T 1 , a second switching transistor T 2 and a first capacitor C 1 .
- a control terminal of the first switching transistor T 1 receives the output signal Gn ⁇ 1 of the previous stage driving unit.
- An input terminal of the first switching transistor T 1 receives the low voltage level signal VGL.
- An output terminal of the first switching transistor T 1 is connected to an input terminal of the second switching transistor T 2 .
- a control terminal of a first switching transistor T 1 of the first stage driving unit receives the preset starting signal STV
- a control terminal of the second switching transistor T 2 receives the touch control signal TC.
- the input terminal of the second switching transistor T 2 is connected to the output terminal of the first switching transistor T 1 .
- An output terminal of the second switching transistor T 2 outputs the first control signal K 1 .
- the output terminal of the second switching transistor T 2 is connected to the first node Qn in order to output the first control signal K 1 to the first node Qn.
- the first capacitor has two terminals. One terminal of the first capacitor C 1 receives the high voltage level signal VGH.
- the other terminal of the first capacitor C 1 is connected to the input terminal of the second switching transistor T 2 . That is, the other terminal is connected between the input terminal of the second switching transistor T 2 and the output terminal of the first switching transistor T 1 .
- the first capacitor C 1 is used to stabilize a voltage on the input terminal of the second switching transistor T 2 .
- the output module 111 includes a third switching transistor T 3 and a second capacitor C 2 .
- a control terminal of the third switching transistor T 3 is connected to the output terminal of the second switching transistor T 2 in order to receive the first control signal K 1 .
- the control terminal of the third switching transistor T 3 is connected to the first node Qn in order to receive the first control signal K 1 outputted from the second switching transistor T 2 through the first node Qn.
- An input terminal of the third switching transistor T 3 receives the first clock signal CK.
- An output terminal of the third switching transistor T 3 outputs the first output control signal O 1 .
- Two terminals of the second capacitor C 2 are respectively connected to the control terminal and the output terminal of the third switching transistor T 3 . That is, one terminal of the second capacitor C 2 and the control terminal of the third switching transistor T 3 are both connected to the first node Qn.
- the pull-down signal L 1 includes a first pull-down signal L 11 and a second pull-down signal L 12 .
- the pull-down module 112 includes a fourth switching transistor T 4 and a fifth switching transistor T 5 .
- a control terminal of the fourth switching transistor T 4 is connected to the output terminal of the second switching transistor T 2 in order to receive the first control signal K 1 .
- the control terminal of the fourth transistor T 4 and the output terminal of the second switching transistor T 2 are both connected to the first node Qn.
- An input terminal of the fourth switching transistor T 4 receives the second clock signal XCK.
- An output terminal of the fourth switching transistor T 4 outputs the first pull-down signal L 11 .
- the output terminal of the fourth switching transistor T 4 is connected to the second node Pn in order to output the first pull-down signal L 11 to the second node Pn.
- a control terminal of the fifth switching transistor T 5 receives the second clock signal XCK.
- An input terminal of the fifth switching transistor T 5 receives the low voltage signal VGL.
- An output terminal of the fifth switching transistor T 5 outputs the second pull-down signal L 12 .
- the output terminal of the fifth switching transistor T 5 is connected to the second node Pn in order to output the second pull-down signal L 12 to the second node Pn.
- the pull-down maintaining module 113 includes a sixth switching transistor T 6 , a seventh switching transistor T 7 , and an eighth switching transistor T 8 and a third capacitor C 3 .
- a control terminal of the sixth switching transistor T 6 receives the first clock signal CK and an input terminal of the sixth switching transistor T 6 is connected to an output terminal of the seventh switching transistor T 7 .
- An output terminal of the sixth switching transistor T 6 is connected to the first node Qn in order to connect to the control terminal of the third switching transistor T 3 through the first node Qn.
- a control terminal of the seventh switching transistor T 7 is connected to the output terminal of the fourth switching transistor T 4 and the output terminal of the fifth switching transistor T 5 through the second node Pn in order to receive the pull-down signal L 1 .
- An input terminal of the seventh switching transistor T 7 receives the high voltage level signal VGH.
- the output terminal of the seventh switching transistor T 7 is connected to the input terminal of the sixth switching transistor T 6 .
- a control terminal of the eighth switching transistor T 8 is connected to the output terminal of the fourth switching transistor T 4 and the output terminal of the fifth switching transistor T 5 through the second node Pn in order to receive the pull-down signal L 1 .
- An input terminal of the eighth switching transistor T 8 receives the high voltage level signal VGH.
- An output terminal of the eighth switching transistor T 8 outputs the second output control signal O 2 .
- the third capacitor C 3 has two terminals. One terminal of the third capacitor C 3 is connected to the control terminal of the seventh switching transistor T 7 and the control terminal of the eighth switching transistor T 8 . The other terminal of the third capacitor C 3 receives the high voltage level signal VGH.
- the first switching transistor T 1 to the eighth switching transistor T 8 are all P-type transistors.
- the control terminal of each of the first switching transistor T 1 to the eighth switching transistor T 8 is a gate electrode of the P-type transistor.
- the input terminal of each of the first switching transistor T 1 to the eighth switching transistor T 8 is a source electrode of the P-type transistor.
- the output terminal of the first switching transistor T 1 to the eighth switching transistor T 8 is a drain electrode of the P-type transistor.
- FIG. 3 is a timing diagram of each signal when the GOA driving circuit is working.
- the operation of the GOA driving circuit of the present invention includes a display driving period and a touch panel working period.
- the display driving period includes four stage, which will be specifically described as follows;
- the first switching transistor T 1 and the second switching transistor T 2 are turned on.
- the low voltage level VGL acts as the first control signal K 1 to pull down the first node to a low voltage level.
- the control terminals of the third switching transistor T 3 and the fourth switching transistor T 4 are at low voltage levels. Therefore, the third switching transistor T 3 and the fourth switching transistor T 4 are both turned on.
- the second clock signal XCK is at a low voltage level
- the fifth switching transistor T 5 is turned on such that the first pull-down signal L 11 and the second pull-down signal L 12 are both at low voltage levels so that the outputted pull-down signal L 1 is at a low voltage level, pulling down the second node Pn to be at a low voltage level such that the seventh switching transistor T 7 and the eighth switching transistor T 8 are both turned on.
- the first clock signal which is opposite to the second clock signal XCK in phase, is at a high voltage level such that the sixth switching transistor T 6 is turned off.
- the first output control signal O 1 outputted from the third switching transistor T 3 is at a high voltage level
- the second output control signal O 2 outputted from the eighth switching transistor T 8 is also at a high voltage level such that the output signal Gn is at a high voltage level.
- the second capacitor C 2 is charged at the first stage, and a terminal of the second capacitor C 2 connected with the first node Qn is at a low voltage level. Therefore, the first node Qn is still at a low voltage level, and that is, the second capacitor C 2 maintains the first control signal K 1 to be at a low voltage level so that the third switching transistor T 3 is turned on. At this time, the first clock signal CK is at a low voltage level so that the output signal Gn is at a low voltage level.
- pixel units at display area of a thin film transistor substrate (AA region) can be driven.
- the output signal Gn can act as a stage-transferring signal to be transferred to a next stage driving unit.
- the fourth switching transistor T 4 is turned on.
- the second clock signal XCK is at a high voltage level such that the first pull-down signal L 11 is at a high voltage level
- the fifth switching transistor T 5 is turned off
- the pull-down signal L 1 is at a high voltage level, that is, the second node Pn is at a high voltage level.
- the seventh switching transistor T 7 and the eighth switching transistor T 8 are turned off, and the second output control signal O 2 disappears.
- the first node Qn is coupled to a lower voltage level through the second capacitor C 2 such that the first control signal K 1 becomes a lower voltage level in order to ensure that the output signal Gn can output normally.
- the first node Qn is still at a low voltage level, that is, the second capacitor C 2 makes the first control signal K 1 to be maintained at a low voltage level so that the third switching transistor T 3 and the fourth switching transistor T 4 are turned on.
- the first clock signal CK is at a high voltage level
- the second clock signal XCK become a low voltage level such that the first output control signal O 1 outputted from the third switching transistor T 3 is at a high voltage level
- the first pull-down signal L 11 is at a low voltage level
- the fifth switching transistor T 5 is turned on.
- the second pull-down signal L 12 also becomes a low voltage level.
- the pull-down signal L 1 is at a low voltage level, that is, the second node Pn becomes a low voltage level.
- the seventh switching transistor T 7 and the eighth switching transistor T 8 are turned on such that the outputted second output control signal O 2 is at a high voltage level, and second output control signal O 2 acts commonly with the first output control signal O 1 which is also at a high voltage level such that the output signal Gn is at a high voltage level.
- the first clock signal CK is at a low voltage level
- the sixth switching transistor T 6 is turned on. Because of the function of the third capacitor C 3 , that the seventh switching transistor T 7 is turned on at this time is ensured. Therefore, the first control signal K 1 at the first node Qn is pulled high instantly such that the third switching transistor T 3 and the fourth switching transistor T 4 are turned off.
- the first control signal K 1 at the first node Qn and the pull-down signal L 1 at the second node Pn are respectively maintained at a high voltage level and a low voltage level.
- the touch control signal TC becomes a high voltage level such that the second switching transistor T 2 is turned off.
- the stage-transferring signal is temporarily stored on the first capacitor C 1 .
- the touch control signal TC becomes a low voltage level, the second switching transistor T 2 is turned on, a low voltage level temporarily stored on the first capacitor C 1 acts as the first control signal K 1 to charge the first node Qn such that the first node become low, and the third witching transistor T 3 is turned on.
- FIG. 4 illustrates a schematic structure of another GOA driving circuit according to an embodiment of the present invention.
- the GOA driving circuit of the present embodiment further includes a ninth switching transistor T 9 .
- a control terminal of the ninth switching transistor T 9 receives the low voltage level signal VGL.
- An input terminal of the ninth switching transistor T 9 is connected to the output terminal of the second switching transistor T 2 .
- An output terminal of the ninth switching transistor T 9 is connected to the control terminal of the third switching transistor T 3 .
- the function of the ninth switching transistor T 9 is that when the first control signal K 1 at the first node Qn is coupled to a lower voltage level, the ninth switching transistor T 9 is turned off in order to reduce affection to the first control signal K 1 at the first node Qn by external environment.
- FIG. 5 illustrates a schematic structure diagram of a display device according to an embodiment of the present invention.
- a display device 40 includes a thin-film-transistor (TFT) substrate 1 and a GOA driving circuit 2 located at a side of the TFT substrate 1 .
- the GOA driving circuit 2 is the GOA driving circuit 10 described above.
- the GOA driving circuit of the present invention can perform a pause or a stage transferring through the touch control signal TC, which is suitable for a high frequency touch panel driving.
- the GOA driving circuit of the present invention requires only nine switching transistors and three capacitors, which can save the cost of the IC in a maximum degree.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Theoretical Computer Science (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Liquid Crystal Display Device Control (AREA)
- Shift Register Type Memory (AREA)
Abstract
Description
- This is a divisional application of co-pending patent application Ser. No. 14/894,357, filed on Nov. 26, 2015, which is a national stage of PCT Application Number PCT/CN2015/092354, filed on Oct. 21, 2015, claiming foreign priority of Chinese Patent Application Number 201510628647.3, filed on Sep. 28, 2015.
- The present invention relates to a display technology field, and more particularly to a display device, a TFT substrate and a GOA driving circuit.
- An embedded touch panel can realize a thinner case and a better user experience so that more and more users demand for the embedded touch panel. A driving frequency of the embedded touch panel relates to the sensitivity and the precision of a touching action. A touch driving frequency reaching 120 Hz is favored by panel makers. However, the above driving method requires scanning multiple times in a frame. When a touch panel is driven and the driving of a GOA (Gate On Array) requires interrupting, the difficulty for designing a GOA driving circuit is increased.
- The main technology problem solved by the present invention is to provide a display device, a TFT substrate and a GOA driving circuit in order to realize a pause or a stage transferring, a high frequency touch panel driving, and saving the cost of the IC in a maximum degree.
- In order to solve the above technology problem, a technology solution adopted by the present invention is: a Gate-On-Array (GOA) driving circuit including multiple staged driving units, and each driving unit comprises: an input module for receiving a touch control signal, a low voltage level signal, a high voltage level signal and an output signal of a previous stage driving unit, and for outputting a first control signal according to the signals received, wherein the input module of the first stage driving unit receives the touch control signal, the low voltage level signal, the high voltage level signal and a preset starting signal; an output module for receiving the first control signal and a first clock signal, and for outputting a first output control signal according to the first control signal and the first clock signal; a pull-down module for receiving the first control signal, a second clock signal and the low voltage level signal, and for outputting a pull-down signal according to the first control signal, the second clock signal and the low voltage level signal, wherein the second clock signal and the first clock signal are opposite in phase; and a pull-down maintaining module for receiving the pull-down signal, the high voltage level signal and the first clock signal, and for outputting a second output control signal according to the pull-down signal, the high voltage level signal and the first clock signal, wherein the first output control signal and the second output control signal act commonly in order to obtain an output signal.
- In the above GOA driving circuit, the input module includes a first switching transistor, a second switching transistor and a first capacitor, wherein: a control terminal of the first switching transistor receives the output signal of the previous stage driving unit, an input terminal of the first switching transistor receives the low voltage level signal, an output terminal of the first switching transistor is connected to an input terminal of the second switching transistor, and a control terminal of a first switching transistor of the first stage driving unit receives the preset starting signal; a control terminal of the second switching transistor receives the touch control signal, the input terminal of the second switching transistor is connected to the output terminal of the first switching transistor, and an output terminal of the second switching transistor outputs the first control signal; and the first capacitor has two terminals, one terminal of the first capacitor receives the high voltage level signal, and the other terminal of the first capacitor is connected to the input terminal of the second switching transistor.
- In the above GOA driving circuit, the output module includes a third switching transistor and a second capacitor, wherein: a control terminal of the third switching transistor is connected to the output terminal of the second switching transistor in order to receive the first control signal, an input terminal of the third switching transistor receives the first clock signal, an output terminal of the third switching transistor outputs the first output control signal; and two terminals of the second capacitor are respectively connected to the control terminal and the output terminal of the third switching transistor.
- In the above GOA driving circuit, the pull-down signal includes a first pull-down signal and a second pull-down signal, and the pull-down module includes a fourth switching transistor and a fifth switching transistor, wherein: a control terminal of the fourth switching transistor is connected to the output terminal of the second switching transistor in order to receive the first control signal, an input terminal of the fourth switching transistor receives the second clock signal, an output terminal of the fourth switching transistor outputs the first pull-down signal; and a control terminal of the fifth switching transistor receives the second clock signal, an input terminal of the fifth switching transistor receives the low voltage signal, and an output terminal of the fifth switching transistor outputs the second pull-down signal.
- In the above GOA driving circuit, the pull-down maintaining module includes a sixth switching transistor, a seventh switching transistor, an eighth switching transistor and a third capacitor, wherein: a control terminal of the sixth switching transistor receives the first clock signal, an input terminal of the sixth switching transistor is connected to an output terminal of the seventh switching transistor, and an output terminal of the sixth switching transistor is connected to the control terminal of the third switching transistor; a control terminal of the seventh switching transistor is connected to the output terminal of the fourth switching transistor and the output terminal of the fifth switching transistor in order to receive the pull-down signal, an input terminal of the seventh switching transistor receives the high voltage level signal, and the output terminal of the seventh switching transistor is connected to the input terminal of the sixth switching transistor; and a control terminal of the eighth switching transistor is connected to the output terminal of the fourth switching transistor and the output terminal of the fifth switching transistor in order to receive the pull-down signal, an input terminal of the eighth switching transistor receives the high voltage level signal, and an output terminal of the eighth switching transistor outputs the second output control signal; and the third capacitor has two terminals, one terminal of the third capacitor is connected to the control terminal of the seventh switching transistor and the control terminal of the eighth switching transistor, and the other terminal of the third capacitor receives the high voltage level signal.
- In the above GOA driving circuit, the GOA driving circuit further comprises a ninth switching transistor, a control terminal of the ninth switching transistor receives the low voltage level signal, an input terminal of the ninth switching transistor is connected to the output terminal of the second switching transistor, and an output terminal of the ninth switching transistor is connected to the control terminal of the third switching transistor.
- In the above GOA driving circuit, the ninth switching transistor is a P-type transistor, the control terminal of the ninth switching transistor is a gate electrode of the P-type transistor, the input terminal of the ninth switching transistor is a source electrode of the P-type transistor, and the output terminal of the ninth switching transistor is a drain electrode of the P-type transistor.
- In the above GOA driving circuit, the first switching transistor to the eighth switching transistor are all P-type transistors, the control terminal of each of the first switching transistor to the eighth switching transistor is a gate electrode of the P-type transistor, the input terminal of each of the first switching transistor to the eighth switching transistor is a source electrode of the P-type transistor, and the output terminal of the first switching transistor to the eighth switching transistor is a drain electrode of the P-type transistor.
- In order to solve the above technology problem, another technology solution adopted by the present invention is: a thin-film-transistor (TFT) substrate, wherein the TFT substrate includes a Gate-On-Array (GOA) driving circuit, which includes multiple staged driving units, and each driving unit comprises: an input module for receiving a touch control signal, a low voltage level signal, a high voltage level signal and an output signal of a previous stage driving unit, and for outputting a first control signal according to the signals received, wherein the input module of the first stage driving unit receives the touch control signal, the low voltage level signal, the high voltage level signal and a preset starting signal; an output module for receiving the first control signal and a first clock signal, and for outputting a first output control signal according to the first control signal and the first clock signal; a pull-down module for receiving the first control signal, a second clock signal and the low voltage level signal, and for outputting a pull-down signal according to the first control signal, the second clock signal and the low voltage level signal, wherein the second clock signal and the first clock signal are opposite in phase; and a pull-down maintaining module for receiving the pull-down signal, the high voltage level signal and the first clock signal, and for outputting a second output control signal according to the pull-down signal, the high voltage level signal and the first clock signal, wherein the first output control signal and the second output control signal act commonly in order to obtain an output signal.
- In the above TFT substrate, the input module includes a first switching transistor, a second switching transistor and a first capacitor, wherein: a control terminal of the first switching transistor receives the output signal of the previous stage driving unit, an input terminal of the first switching transistor receives the low voltage level signal, an output terminal of the first switching transistor is connected to an input terminal of the second switching transistor, and a control terminal of a first switching transistor of the first stage driving unit receives the preset starting signal; a control terminal of the second switching transistor receives the touch control signal, the input terminal of the second switching transistor is connected to the output terminal of the first switching transistor, and an output terminal of the second switching transistor outputs the first control signal; and the first capacitor has two terminals, one terminal of the first capacitor receives the high voltage level signal, and the other terminal of the first capacitor is connected to the input terminal of the second switching transistor.
- In the above TFT substrate, the output module includes a third switching transistor and a second capacitor, wherein: a control terminal of the third switching transistor is connected to the output terminal of the second switching transistor in order to receive the first control signal, an input terminal of the third switching transistor receives the first clock signal, an output terminal of the third switching transistor outputs the first output control signal; and two terminals of the second capacitor are respectively connected to the control terminal and the output terminal of the third switching transistor.
- In the above TFT substrate, the pull-down signal includes a first pull-down signal and a second pull-down signal, and the pull-down module includes a fourth switching transistor and a fifth switching transistor, wherein: a control terminal of the fourth switching transistor is connected to the output terminal of the second switching transistor in order to receive the first control signal, an input terminal of the fourth switching transistor receives the second clock signal, an output terminal of the fourth switching transistor outputs the first pull-down signal; and a control terminal of the fifth switching transistor receives the second clock signal, an input terminal of the fifth switching transistor receives the low voltage signal, and an output terminal of the fifth switching transistor outputs the second pull-down signal.
- In the above TFT substrate, the pull-down maintaining module includes a sixth switching transistor, a seventh switching transistor, an eighth switching transistor and a third capacitor, wherein: a control terminal of the sixth switching transistor receives the first clock signal, an input terminal of the sixth switching transistor is connected to an output terminal of the seventh switching transistor, and an output terminal of the sixth switching transistor is connected to the control terminal of the third switching transistor; a control terminal of the seventh switching transistor is connected to the output terminal of the fourth switching transistor and the output terminal of the fifth switching transistor in order to receive the pull-down signal, an input terminal of the seventh switching transistor receives the high voltage level signal, and the output terminal of the seventh switching transistor is connected to the input terminal of the sixth switching transistor; and a control terminal of the eighth switching transistor is connected to the output terminal of the fourth switching transistor and the output terminal of the fifth switching transistor in order to receive the pull-down signal, an input terminal of the eighth switching transistor receives the high voltage level signal, and an output terminal of the eighth switching transistor outputs the second output control signal; and the third capacitor has two terminals, one terminal of the third capacitor is connected to the control terminal of the seventh switching transistor and the control terminal of the eighth switching transistor, and the other terminal of the third capacitor receives the high voltage level signal.
- In the above TFT substrate, the GOA driving circuit further comprises a ninth switching transistor, a control terminal of the ninth switching transistor receives the low voltage level signal, an input terminal of the ninth switching transistor is connected to the output terminal of the second switching transistor, and an output terminal of the ninth switching transistor is connected to the control terminal of the third switching transistor.
- In order to solve the above technology problem, another technology solution adopted by the present invention is: a display device, wherein the display device includes a thin-film-transistor (TFT) substrate, which includes a Gate-On-Array (GOA) driving circuit including multiple staged driving units, and each driving unit comprises: an input module for receiving a touch control signal, a low voltage level signal, a high voltage level signal and an output signal of a previous stage driving unit, and for outputting a first control signal according to the signals received, wherein the input module of the first stage driving unit receives the touch control signal, the low voltage level signal, the high voltage level signal and a preset starting signal; an output module for receiving the first control signal and a first clock signal, and for outputting a first output control signal according to the first control signal and the first clock signal; a pull-down module for receiving the first control signal, a second clock signal and the low voltage level signal, and for outputting a pull-down signal according to the first control signal, the second clock signal and the low voltage level signal, wherein the second clock signal and the first clock signal are opposite in phase; and a pull-down maintaining module for receiving the pull-down signal, the high voltage level signal and the first clock signal, and for outputting a second output control signal according to the pull-down signal, the high voltage level signal and the first clock signal, wherein the first output control signal and the second output control signal act commonly in order to obtain an output signal.
- In the above display device, the input module includes a first switching transistor, a second switching transistor and a first capacitor, wherein: a control terminal of the first switching transistor receives the output signal of the previous stage driving unit, an input terminal of the first switching transistor receives the low voltage level signal, an output terminal of the first switching transistor is connected to an input terminal of the second switching transistor, and a control terminal of a first switching transistor of the first stage driving unit receives the preset starting signal; a control terminal of the second switching transistor receives the touch control signal, the input terminal of the second switching transistor is connected to the output terminal of the first switching transistor, and an output terminal of the second switching transistor outputs the first control signal; and the first capacitor has two terminals, one terminal of the first capacitor receives the high voltage level signal, and the other terminal of the first capacitor is connected to the input terminal of the second switching transistor.
- In the above display device, the output module includes a third switching transistor and a second capacitor, wherein: a control terminal of the third switching transistor is connected to the output terminal of the second switching transistor in order to receive the first control signal, an input terminal of the third switching transistor receives the first clock signal, an output terminal of the third switching transistor outputs the first output control signal; and two terminals of the second capacitor are respectively connected to the control terminal and the output terminal of the third switching transistor.
- In the above display device, the pull-down signal includes a first pull-down signal and a second pull-down signal, and the pull-down module includes a fourth switching transistor and a fifth switching transistor, wherein: a control terminal of the fourth switching transistor is connected to the output terminal of the second switching transistor in order to receive the first control signal, an input terminal of the fourth switching transistor receives the second clock signal, an output terminal of the fourth switching transistor outputs the first pull-down signal; and a control terminal of the fifth switching transistor receives the second clock signal, an input terminal of the fifth switching transistor receives the low voltage signal, and an output terminal of the fifth switching transistor outputs the second pull-down signal.
- In the above display device, the pull-down maintaining module includes a sixth switching transistor, a seventh switching transistor, an eighth switching transistor and a third capacitor, wherein: a control terminal of the sixth switching transistor receives the first clock signal, an input terminal of the sixth switching transistor is connected to an output terminal of the seventh switching transistor, and an output terminal of the sixth switching transistor is connected to the control terminal of the third switching transistor; a control terminal of the seventh switching transistor is connected to the output terminal of the fourth switching transistor and the output terminal of the fifth switching transistor in order to receive the pull-down signal, an input terminal of the seventh switching transistor receives the high voltage level signal, and the output terminal of the seventh switching transistor is connected to the input terminal of the sixth switching transistor; and a control terminal of the eighth switching transistor is connected to the output terminal of the fourth switching transistor and the output terminal of the fifth switching transistor in order to receive the pull-down signal, an input terminal of the eighth switching transistor receives the high voltage level signal, and an output terminal of the eighth switching transistor outputs the second output control signal; and the third capacitor has two terminals, one terminal of the third capacitor is connected to the control terminal of the seventh switching transistor and the control terminal of the eighth switching transistor, and the other terminal of the third capacitor receives the high voltage level signal.
- In the above display device, the GOA driving circuit further comprises a ninth switching transistor, a control terminal of the ninth switching transistor receives the low voltage level signal, an input terminal of the ninth switching transistor is connected to the output terminal of the second switching transistor, and an output terminal of the ninth switching transistor is connected to the control terminal of the third switching transistor.
- The beneficial effects of the present invention are as follows: Compared to the prior art, the present invention provides a Gate-On-Array (GOA) driving circuit including multiple staged driving units, and each driving unit includes an input module, an output module, a pull-down module and a pull-down maintaining module, wherein the input module receives a touch control signal, a low voltage level signal, a high voltage level signal and an output signal of a previous stage driving unit and outputs a first control signal according to the signals received, wherein the input module of the first stage driving unit receives the touch control signal, the low voltage level signal, the high voltage level signal and a preset starting signal. The output module receives the first control signal and a first clock signal and for outputs a first output control signal according to the first control signal and the first clock signal. The pull-down module receives the first control signal, a second clock signal and the low voltage level signal and outputs a pull-down signal according to the first control signal, the second clock signal and the low voltage level signal, wherein the second clock signal and the first clock signal are opposite in phase. The pull-down maintaining module receives the pull-down signal, the high voltage level signal and the first clock signal and outputs a second output control signal according to the pull-down signal, the high voltage level signal and the first clock signal, wherein the first output control signal and the second output control signal act commonly in order to obtain an output signal. Therefore, the GOA driving circuit can perform a pause or a stage transferring according to the touch control signal TC in order to realize a high frequency touch panel driving, and furthermore, the integrated-circuit (IC) cost can be saved in a maximum degree.
-
FIG. 1 illustrates a schematic structure of a GOA driving circuit according to an embodiment of the present invention; -
FIG. 2 is a schematic circuit diagram of an n-th stage driving unit of the GOA driving circuit according to an embodiment of the present invention; -
FIG. 3 is a timing diagram of each signal when the GOA driving circuit is working; -
FIG. 4 illustrates a schematic structure of another GOA driving circuit according to an embodiment of the present invention; and -
FIG. 5 illustrates a schematic structure diagram of a display device according to an embodiment of the present invention - With reference to
FIG. 1 ,FIG. 1 illustrates a schematic structure of a GOA driving circuit according to an embodiment of the present invention. - As shown in
FIG. 1 , the GOAdriving circuit 10 of an embodiment of the present invention includes multiple stageddriving units 11. Eachdriving unit 11 receives a touch control signal TC, a low voltage level signal VGL, a high voltage level signal VGH, a previous stage driving signal Gn−1, a first clock signal CK and a second clock signal XCK. As shown inFIG. 1 , the previous stage driving signal received by a firststage driving unit 11 is replaced with a preset starting signal STV. Therefore, the GOAdriving circuit 10 can perform a pause or a stage transferring according to the touch control signal TC in order to realize a high frequency touch panel driving, and furthermore, the integrated-circuit (IC) cost can be saved in a maximum degree. - Because each GOA
driving unit 11 is the same, and therefore, the following description takes one of the GOA driving units as an example for illustration. - With reference to
FIG. 2 ,FIG. 2 is a schematic circuit diagram of an n-th driving unit of the GOA driving circuit according to an embodiment of the present invention. As shown inFIG. 2 , thedriving unit 11 includes aninput module 110, anoutput module 111, a pull-down module 112 and a pull-down maintaining module 113. - The
input module 110 is used for receiving the touch control signal TC, the low voltage level signal VGL, the high voltage level signal VGH and an output signal Gn−1 of a previous stage driving unit, and for outputting a first control signal K1 according to the signals received. The first control signal K1 is outputted to a first node Qn. The first node Qn is a node for controlling an output of a driving signal. Aninput module 110 of the firststage driving unit 11 receives the touch control signal TC, the low voltage level signal VGL, the high voltage level signal VGH and the preset starting signal STV. - The
output module 111 is used for receiving the first control signal K1 and a first clock signal CK, and for outputting a first output control signal O1 according to the first control signal K1 and the first clock signal CK. - The pull-
down module 112 is used for receiving the first control signal K1, a second clock signal XCK and the low voltage level signal VGL, and for outputting a pull-down signal L1 according to the first control signal K1, the second clock signal XCK and the low voltage level signal VGL. The pull-down signal L1 is outputted to a second node Pn. The second node Pn is a node for maintaining a stable outputting of the circuit when the circuit is under a non-operation period. The second clock signal XCK and the first clock signal CK are opposite in phase. - The pull-
down maintaining module 113 is used for receiving the pull-down signal L1, the high voltage level signal VGH and the first clock signal CK, and for outputting a second output control signal O2 according to the pull-down signal L1, the high voltage level signal VGH and the first clock signal CK. The first output control signal O1 and the second output control signal O2 act commonly in order to obtain an output signal Gn. - Optionally, the
input module 110 includes a first switching transistor T1, a second switching transistor T2 and a first capacitor C1. A control terminal of the first switching transistor T1 receives the output signal Gn−1 of the previous stage driving unit. An input terminal of the first switching transistor T1 receives the low voltage level signal VGL. An output terminal of the first switching transistor T1 is connected to an input terminal of the second switching transistor T2. A control terminal of a first switching transistor T1 of the first stage driving unit receives the preset starting signal STV - A control terminal of the second switching transistor T2 receives the touch control signal TC. The input terminal of the second switching transistor T2 is connected to the output terminal of the first switching transistor T1. An output terminal of the second switching transistor T2 outputs the first control signal K1. Specifically, the output terminal of the second switching transistor T2 is connected to the first node Qn in order to output the first control signal K1 to the first node Qn. The first capacitor has two terminals. One terminal of the first capacitor C1 receives the high voltage level signal VGH. The other terminal of the first capacitor C1 is connected to the input terminal of the second switching transistor T2. That is, the other terminal is connected between the input terminal of the second switching transistor T2 and the output terminal of the first switching transistor T1. The first capacitor C1 is used to stabilize a voltage on the input terminal of the second switching transistor T2.
- The
output module 111 includes a third switching transistor T3 and a second capacitor C2. A control terminal of the third switching transistor T3 is connected to the output terminal of the second switching transistor T2 in order to receive the first control signal K1. Specifically, the control terminal of the third switching transistor T3 is connected to the first node Qn in order to receive the first control signal K1 outputted from the second switching transistor T2 through the first node Qn. An input terminal of the third switching transistor T3 receives the first clock signal CK. An output terminal of the third switching transistor T3 outputs the first output control signal O1. Two terminals of the second capacitor C2 are respectively connected to the control terminal and the output terminal of the third switching transistor T3. That is, one terminal of the second capacitor C2 and the control terminal of the third switching transistor T3 are both connected to the first node Qn. - In the present embodiment, the pull-down signal L1 includes a first pull-down signal L11 and a second pull-down signal L12. The pull-
down module 112 includes a fourth switching transistor T4 and a fifth switching transistor T5. A control terminal of the fourth switching transistor T4 is connected to the output terminal of the second switching transistor T2 in order to receive the first control signal K1. Specifically, the control terminal of the fourth transistor T4 and the output terminal of the second switching transistor T2 are both connected to the first node Qn. An input terminal of the fourth switching transistor T4 receives the second clock signal XCK. An output terminal of the fourth switching transistor T4 outputs the first pull-down signal L11. Specifically, the output terminal of the fourth switching transistor T4 is connected to the second node Pn in order to output the first pull-down signal L11 to the second node Pn. A control terminal of the fifth switching transistor T5 receives the second clock signal XCK. An input terminal of the fifth switching transistor T5 receives the low voltage signal VGL. An output terminal of the fifth switching transistor T5 outputs the second pull-down signal L12. Specifically, the output terminal of the fifth switching transistor T5 is connected to the second node Pn in order to output the second pull-down signal L12 to the second node Pn. - The pull-down maintaining
module 113 includes a sixth switching transistor T6, a seventh switching transistor T7, and an eighth switching transistor T8 and a third capacitor C3. A control terminal of the sixth switching transistor T6 receives the first clock signal CK and an input terminal of the sixth switching transistor T6 is connected to an output terminal of the seventh switching transistor T7. An output terminal of the sixth switching transistor T6 is connected to the first node Qn in order to connect to the control terminal of the third switching transistor T3 through the first node Qn. A control terminal of the seventh switching transistor T7 is connected to the output terminal of the fourth switching transistor T4 and the output terminal of the fifth switching transistor T5 through the second node Pn in order to receive the pull-down signal L1. An input terminal of the seventh switching transistor T7 receives the high voltage level signal VGH. The output terminal of the seventh switching transistor T7 is connected to the input terminal of the sixth switching transistor T6. A control terminal of the eighth switching transistor T8 is connected to the output terminal of the fourth switching transistor T4 and the output terminal of the fifth switching transistor T5 through the second node Pn in order to receive the pull-down signal L1. An input terminal of the eighth switching transistor T8 receives the high voltage level signal VGH. An output terminal of the eighth switching transistor T8 outputs the second output control signal O2. The third capacitor C3 has two terminals. One terminal of the third capacitor C3 is connected to the control terminal of the seventh switching transistor T7 and the control terminal of the eighth switching transistor T8. The other terminal of the third capacitor C3 receives the high voltage level signal VGH. - The first switching transistor T1 to the eighth switching transistor T8 are all P-type transistors. The control terminal of each of the first switching transistor T1 to the eighth switching transistor T8 is a gate electrode of the P-type transistor. The input terminal of each of the first switching transistor T1 to the eighth switching transistor T8 is a source electrode of the P-type transistor. The output terminal of the first switching transistor T1 to the eighth switching transistor T8 is a drain electrode of the P-type transistor.
- With additional reference to
FIG. 3 ,FIG. 3 is a timing diagram of each signal when the GOA driving circuit is working. With reference toFIGS. 2 and 3 , the operation of the GOA driving circuit of the present invention includes a display driving period and a touch panel working period. The display driving period includes four stage, which will be specifically described as follows; - In a first stage, the first switching transistor T1 and the second switching transistor T2 are turned on. The low voltage level VGL acts as the first control signal K1 to pull down the first node to a low voltage level. The control terminals of the third switching transistor T3 and the fourth switching transistor T4 are at low voltage levels. Therefore, the third switching transistor T3 and the fourth switching transistor T4 are both turned on. At this time, the second clock signal XCK is at a low voltage level, and the fifth switching transistor T5 is turned on such that the first pull-down signal L11 and the second pull-down signal L12 are both at low voltage levels so that the outputted pull-down signal L1 is at a low voltage level, pulling down the second node Pn to be at a low voltage level such that the seventh switching transistor T7 and the eighth switching transistor T8 are both turned on. Besides, the first clock signal, which is opposite to the second clock signal XCK in phase, is at a high voltage level such that the sixth switching transistor T6 is turned off. The first output control signal O1 outputted from the third switching transistor T3 is at a high voltage level, and the second output control signal O2 outputted from the eighth switching transistor T8 is also at a high voltage level such that the output signal Gn is at a high voltage level.
- In a second stage: the second capacitor C2 is charged at the first stage, and a terminal of the second capacitor C2 connected with the first node Qn is at a low voltage level. Therefore, the first node Qn is still at a low voltage level, and that is, the second capacitor C2 maintains the first control signal K1 to be at a low voltage level so that the third switching transistor T3 is turned on. At this time, the first clock signal CK is at a low voltage level so that the output signal Gn is at a low voltage level. On one hand, pixel units at display area of a thin film transistor substrate (AA region) can be driven. On the other hand, the output signal Gn can act as a stage-transferring signal to be transferred to a next stage driving unit.
- Besides, because the first control signal K1 is at a low voltage level, the fourth switching transistor T4 is turned on. At this time, the second clock signal XCK is at a high voltage level such that the first pull-down signal L11 is at a high voltage level, the fifth switching transistor T5 is turned off, and the pull-down signal L1 is at a high voltage level, that is, the second node Pn is at a high voltage level. Accordingly, the seventh switching transistor T7 and the eighth switching transistor T8 are turned off, and the second output control signal O2 disappears. The first node Qn is coupled to a lower voltage level through the second capacitor C2 such that the first control signal K1 becomes a lower voltage level in order to ensure that the output signal Gn can output normally.
- In a third stage: because of the function of the second capacitor C2, the first node Qn is still at a low voltage level, that is, the second capacitor C2 makes the first control signal K1 to be maintained at a low voltage level so that the third switching transistor T3 and the fourth switching transistor T4 are turned on. In this stage, the first clock signal CK is at a high voltage level, and the second clock signal XCK become a low voltage level such that the first output control signal O1 outputted from the third switching transistor T3 is at a high voltage level, the first pull-down signal L11 is at a low voltage level, and the fifth switching transistor T5 is turned on. The second pull-down signal L12 also becomes a low voltage level. Therefore, the pull-down signal L1 is at a low voltage level, that is, the second node Pn becomes a low voltage level. The seventh switching transistor T7 and the eighth switching transistor T8 are turned on such that the outputted second output control signal O2 is at a high voltage level, and second output control signal O2 acts commonly with the first output control signal O1 which is also at a high voltage level such that the output signal Gn is at a high voltage level.
- In a fourth stage: the first clock signal CK is at a low voltage level, and the sixth switching transistor T6 is turned on. Because of the function of the third capacitor C3, that the seventh switching transistor T7 is turned on at this time is ensured. Therefore, the first control signal K1 at the first node Qn is pulled high instantly such that the third switching transistor T3 and the fourth switching transistor T4 are turned off. In a process which is after a frame, the first control signal K1 at the first node Qn and the pull-down signal L1 at the second node Pn are respectively maintained at a high voltage level and a low voltage level.
- When the
GOA driving circuit 10 is in a working time of the touch panel, the touch control signal TC becomes a high voltage level such that the second switching transistor T2 is turned off. The stage-transferring signal is temporarily stored on the first capacitor C1. After the working time of the touch panel is finished, the touch control signal TC becomes a low voltage level, the second switching transistor T2 is turned on, a low voltage level temporarily stored on the first capacitor C1 acts as the first control signal K1 to charge the first node Qn such that the first node become low, and the third witching transistor T3 is turned on. Hereafter, following the process described above to perform a stage transferring. - With reference to
FIG. 4 ,FIG. 4 illustrates a schematic structure of another GOA driving circuit according to an embodiment of the present invention. As shown inFIG. 4 , a difference between the GOA driving circuit of the present embodiment and the GOA driving circuit described above is that the GOA driving circuit of the present embodiment further includes a ninth switching transistor T9. A control terminal of the ninth switching transistor T9 receives the low voltage level signal VGL. An input terminal of the ninth switching transistor T9 is connected to the output terminal of the second switching transistor T2. An output terminal of the ninth switching transistor T9 is connected to the control terminal of the third switching transistor T3. The function of the ninth switching transistor T9 is that when the first control signal K1 at the first node Qn is coupled to a lower voltage level, the ninth switching transistor T9 is turned off in order to reduce affection to the first control signal K1 at the first node Qn by external environment. - With further reference to
FIG. 5 ,FIG. 5 illustrates a schematic structure diagram of a display device according to an embodiment of the present invention. In the present embodiment, adisplay device 40 includes a thin-film-transistor (TFT)substrate 1 and aGOA driving circuit 2 located at a side of theTFT substrate 1. TheGOA driving circuit 2 is theGOA driving circuit 10 described above. - In summary, the GOA driving circuit of the present invention can perform a pause or a stage transferring through the touch control signal TC, which is suitable for a high frequency touch panel driving. Besides, the GOA driving circuit of the present invention requires only nine switching transistors and three capacitors, which can save the cost of the IC in a maximum degree.
- The above embodiments of the present invention are not used to limit the claims of this invention. Any use of the content in the specification or in the drawings of the present invention which produces equivalent structures or equivalent processes, or directly or indirectly used in other related technical fields is still covered by the claims in the present invention.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/853,729 US9972270B1 (en) | 2015-09-28 | 2017-12-23 | Display device, TFT substrate and GOA driving circuit |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201510628647.3A CN105118419B (en) | 2015-09-28 | 2015-09-28 | A kind of display device, TFT substrate and GOA drive circuits |
PCT/CN2015/092354 WO2017054260A1 (en) | 2015-09-28 | 2015-10-21 | Display device, tft substrate and goa driving circuit |
US14/894,357 US9886927B2 (en) | 2015-09-28 | 2015-10-21 | Display device, TFT substrate and GOA driving circuit |
US15/853,729 US9972270B1 (en) | 2015-09-28 | 2017-12-23 | Display device, TFT substrate and GOA driving circuit |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/894,357 Division US9886927B2 (en) | 2015-09-28 | 2015-10-21 | Display device, TFT substrate and GOA driving circuit |
Publications (2)
Publication Number | Publication Date |
---|---|
US20180122324A1 true US20180122324A1 (en) | 2018-05-03 |
US9972270B1 US9972270B1 (en) | 2018-05-15 |
Family
ID=54666383
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/894,357 Active 2036-03-24 US9886927B2 (en) | 2015-09-28 | 2015-10-21 | Display device, TFT substrate and GOA driving circuit |
US15/853,729 Active US9972270B1 (en) | 2015-09-28 | 2017-12-23 | Display device, TFT substrate and GOA driving circuit |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/894,357 Active 2036-03-24 US9886927B2 (en) | 2015-09-28 | 2015-10-21 | Display device, TFT substrate and GOA driving circuit |
Country Status (7)
Country | Link |
---|---|
US (2) | US9886927B2 (en) |
JP (1) | JP6587329B2 (en) |
KR (1) | KR102057822B1 (en) |
CN (1) | CN105118419B (en) |
DE (1) | DE112015006977B4 (en) |
GB (1) | GB2556837B (en) |
WO (1) | WO2017054260A1 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN108877619A (en) * | 2018-06-22 | 2018-11-23 | 武汉华星光电半导体显示技术有限公司 | Show control circuit, the control method of equipment |
CN109683748A (en) * | 2019-02-28 | 2019-04-26 | 维沃移动通信有限公司 | A kind of driving circuit, electronic equipment and control method |
CN110060645A (en) * | 2019-05-07 | 2019-07-26 | 京东方科技集团股份有限公司 | A kind of shift register and its driving method, gate driving circuit, display device |
WO2021232871A1 (en) * | 2020-05-22 | 2021-11-25 | 京东方科技集团股份有限公司 | Gate drive circuit, display substrate, display apparatus, and gate drive method |
Families Citing this family (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR102313978B1 (en) * | 2015-01-21 | 2021-10-19 | 삼성디스플레이 주식회사 | Gate driving circuit |
CN105096879B (en) * | 2015-08-20 | 2018-03-20 | 京东方科技集团股份有限公司 | Shift register cell and its driving method, gate drive apparatus and display device |
CN105118419B (en) * | 2015-09-28 | 2017-11-10 | 深圳市华星光电技术有限公司 | A kind of display device, TFT substrate and GOA drive circuits |
TWI568184B (en) * | 2015-12-24 | 2017-01-21 | 友達光電股份有限公司 | Shift register circuit and driving method thereof |
CN106128379B (en) * | 2016-08-08 | 2019-01-15 | 武汉华星光电技术有限公司 | GOA circuit |
CN106157916A (en) * | 2016-08-31 | 2016-11-23 | 深圳市华星光电技术有限公司 | A kind of drive element of the grid and drive circuit |
CN106128409B (en) * | 2016-09-21 | 2018-11-27 | 深圳市华星光电技术有限公司 | Scan drive circuit and display device |
TWI638348B (en) * | 2017-08-25 | 2018-10-11 | 友達光電股份有限公司 | Shift register and touch display apparatus thereof |
CN107403610B (en) * | 2017-09-21 | 2019-10-11 | 武汉华星光电半导体显示技术有限公司 | A kind of scanning GOA circuit |
CN108563082B (en) * | 2018-04-27 | 2020-12-22 | 京东方科技集团股份有限公司 | Circuit substrate, display device and driving method |
CN110534048B (en) * | 2018-05-25 | 2022-02-22 | 京东方科技集团股份有限公司 | Shifting register unit, driving method, grid driving circuit and display device |
CN108922485B (en) * | 2018-07-17 | 2020-06-12 | 惠科股份有限公司 | Gate drive circuit structure, display panel and drive method of gate drive circuit structure |
KR102605378B1 (en) * | 2018-07-19 | 2023-11-24 | 엘지디스플레이 주식회사 | Display apparatus with touch sensor |
TWI690837B (en) * | 2019-01-07 | 2020-04-11 | 友達光電股份有限公司 | Shift register |
CN110136626B (en) * | 2019-05-20 | 2021-03-12 | 京东方科技集团股份有限公司 | Display panel, display device, gate driving circuit and driving method thereof |
CN110211546A (en) * | 2019-05-30 | 2019-09-06 | 深圳市华星光电半导体显示技术有限公司 | Thin-film transistor circuit and display device |
CN112150953B (en) | 2019-06-26 | 2022-04-15 | 京东方科技集团股份有限公司 | Display device and display method thereof |
CN110582805A (en) * | 2019-08-06 | 2019-12-17 | 京东方科技集团股份有限公司 | Shift register and driving method thereof, grid driving circuit and display device |
CN113741726B (en) * | 2021-07-30 | 2022-06-03 | 惠科股份有限公司 | Drive circuit, four-stage drive circuit and display panel |
CN114283756B (en) * | 2021-12-28 | 2023-05-05 | 京东方科技集团股份有限公司 | Level conversion circuit, level conversion chip, display device and driving method |
CN114333705A (en) * | 2021-12-30 | 2022-04-12 | 厦门天马显示科技有限公司 | Drive circuit, display panel, display device and voltage stabilization control method |
WO2023245602A1 (en) * | 2022-06-24 | 2023-12-28 | 京东方科技集团股份有限公司 | Driving circuit, driving method, display apparatus and display control method |
Family Cites Families (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI374510B (en) * | 2008-04-18 | 2012-10-11 | Au Optronics Corp | Gate driver on array of a display and method of making device of a display |
CN102650751B (en) * | 2011-09-22 | 2014-08-06 | 京东方科技集团股份有限公司 | GOA (Gate Driver on Array) circuit, array base plate and liquid crystal display device |
JP2014182203A (en) | 2013-03-18 | 2014-09-29 | Japan Display Inc | Display device, and electronic equipment |
CN103390392B (en) * | 2013-07-18 | 2016-02-24 | 合肥京东方光电科技有限公司 | GOA circuit, array base palte, display device and driving method |
CN103680386B (en) * | 2013-12-18 | 2016-03-09 | 深圳市华星光电技术有限公司 | For GOA circuit and the display device of flat pannel display |
US9424793B2 (en) * | 2014-02-04 | 2016-08-23 | Apple Inc. | Displays with intra-frame pause |
CN103943083B (en) * | 2014-03-27 | 2017-02-15 | 京东方科技集团股份有限公司 | Gate drive circuit and method and display device |
CN103996370B (en) * | 2014-05-30 | 2017-01-25 | 京东方科技集团股份有限公司 | Shifting register unit, grid drive circuit, display device and drive method |
CN104485060B (en) * | 2014-10-09 | 2017-05-10 | 上海中航光电子有限公司 | Grid control unit, grid control circuit, array substrate and display panel |
CN104318886B (en) | 2014-10-31 | 2017-04-05 | 京东方科技集团股份有限公司 | A kind of GOA unit and driving method, GOA circuits and display device |
CN104505036B (en) * | 2014-12-19 | 2017-04-12 | 深圳市华星光电技术有限公司 | Gate driver circuit |
CN104575420B (en) * | 2014-12-19 | 2017-01-11 | 深圳市华星光电技术有限公司 | Scan driving circuit |
CN104766576B (en) * | 2015-04-07 | 2017-06-27 | 深圳市华星光电技术有限公司 | GOA circuits based on P-type TFT |
CN104795018B (en) * | 2015-05-08 | 2017-06-09 | 上海天马微电子有限公司 | Shift register, driving method, gate driving circuit and display device |
CN104866576B (en) | 2015-05-25 | 2018-03-02 | 广东精点数据科技股份有限公司 | The method and device that a kind of Data Vault model datas warehouse is built automatically |
CN105161063B (en) * | 2015-09-14 | 2018-05-11 | 深圳市华星光电技术有限公司 | A kind of gate driving circuit of liquid crystal display device |
CN105185333B (en) * | 2015-09-14 | 2018-05-11 | 深圳市华星光电技术有限公司 | A kind of gate driving circuit of liquid crystal display device |
CN105118419B (en) * | 2015-09-28 | 2017-11-10 | 深圳市华星光电技术有限公司 | A kind of display device, TFT substrate and GOA drive circuits |
CN105261340A (en) * | 2015-11-09 | 2016-01-20 | 武汉华星光电技术有限公司 | GOA drive circuit, TFT display panel and display device |
-
2015
- 2015-09-28 CN CN201510628647.3A patent/CN105118419B/en not_active Expired - Fee Related
- 2015-10-21 WO PCT/CN2015/092354 patent/WO2017054260A1/en active Application Filing
- 2015-10-21 KR KR1020187011341A patent/KR102057822B1/en active IP Right Grant
- 2015-10-21 US US14/894,357 patent/US9886927B2/en active Active
- 2015-10-21 JP JP2018515439A patent/JP6587329B2/en not_active Expired - Fee Related
- 2015-10-21 GB GB1804765.4A patent/GB2556837B/en not_active Expired - Fee Related
- 2015-10-21 DE DE112015006977.1T patent/DE112015006977B4/en not_active Expired - Fee Related
-
2017
- 2017-12-23 US US15/853,729 patent/US9972270B1/en active Active
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN108877619A (en) * | 2018-06-22 | 2018-11-23 | 武汉华星光电半导体显示技术有限公司 | Show control circuit, the control method of equipment |
CN109683748A (en) * | 2019-02-28 | 2019-04-26 | 维沃移动通信有限公司 | A kind of driving circuit, electronic equipment and control method |
WO2020173315A1 (en) * | 2019-02-28 | 2020-09-03 | 维沃移动通信有限公司 | Driving circuit, electronic device and control method |
CN110060645A (en) * | 2019-05-07 | 2019-07-26 | 京东方科技集团股份有限公司 | A kind of shift register and its driving method, gate driving circuit, display device |
WO2021232871A1 (en) * | 2020-05-22 | 2021-11-25 | 京东方科技集团股份有限公司 | Gate drive circuit, display substrate, display apparatus, and gate drive method |
US11875748B2 (en) | 2020-05-22 | 2024-01-16 | Boe Technology Group Co., Ltd. | Gate driving circuit, display substrate, display device and gate driving method for realizing frequency doubling output |
Also Published As
Publication number | Publication date |
---|---|
CN105118419B (en) | 2017-11-10 |
GB2556837A (en) | 2018-06-06 |
KR20180057685A (en) | 2018-05-30 |
GB201804765D0 (en) | 2018-05-09 |
US20170193943A1 (en) | 2017-07-06 |
WO2017054260A1 (en) | 2017-04-06 |
US9886927B2 (en) | 2018-02-06 |
JP2018536182A (en) | 2018-12-06 |
US9972270B1 (en) | 2018-05-15 |
KR102057822B1 (en) | 2019-12-19 |
DE112015006977B4 (en) | 2021-01-14 |
CN105118419A (en) | 2015-12-02 |
DE112015006977T5 (en) | 2018-07-05 |
JP6587329B2 (en) | 2019-10-09 |
GB2556837B (en) | 2021-05-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9972270B1 (en) | Display device, TFT substrate and GOA driving circuit | |
US10643563B2 (en) | Display device | |
US20200020291A1 (en) | Shift Register Circuit, Method for Driving the Same, Gate Drive Circuit, and Display Panel | |
CN105185293B (en) | A kind of display panel, its driving method and display device | |
US20180144811A1 (en) | Shift register units, gate driving circuit and driving methods thereof, and display apparatus | |
US20140064439A1 (en) | Shift Register Unit, Shift Register And Display Apparatus | |
US20160372063A1 (en) | Shift register unit and driving method thereof, gate driving circuit and display apparatus | |
WO2016029569A1 (en) | Shift register unit and driving method therefor, gate driving circuit and display device | |
US20180233209A1 (en) | Shift register, operation method thereof, gate driving circuit and display device | |
US20180268768A1 (en) | Gate driver on array driving circuit and lcd device | |
US20150348596A1 (en) | Shift register unit, gate driving circuit, driving method and display apparatus | |
WO2018209937A1 (en) | Shift register, drive method thereof, gate drive circuit, and display device | |
EP2738758B1 (en) | Gate driving apparatus and display device | |
US20200273419A1 (en) | Shift register unit and driving method thereof, gate drive circuit and display device | |
US20170025079A1 (en) | Shift register unit and driving method thereof, gate driving circuit and display device | |
US10043461B2 (en) | Shift register unit, gate driving circuit and display device | |
US9799293B2 (en) | Liquid crystal display device and gate driving circuit | |
US11107381B2 (en) | Shift register and method for driving the same, gate driving circuit and display device | |
US20150155052A1 (en) | Shift register and display apparatus | |
CN102831860A (en) | Shifting register, drive method thereof, gate driver and display device | |
US10685615B2 (en) | Shift register and driving method thereof, gate driving circuit, and display device | |
US11308859B2 (en) | Shift register circuit and method of driving the same, gate driver circuit, array substrate and display device | |
US10067588B2 (en) | Touch scanning circuit and driving method thereof, touch driving circuit and touch panel | |
US9805680B2 (en) | Liquid crystal display device and gate driving circuit | |
US10930189B2 (en) | Shift register unit, method for driving the same, gate driving circuit and display device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SHENZHEN CHINA STAR OPTOELECTRONICS TECHNOLOGY CO. Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CAO, SHANGCAO;REEL/FRAME:044956/0715 Effective date: 20171117 Owner name: WUHAN CHINA STAR OPTOELECTRONICS TECHNOLOGY CO., L Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CAO, SHANGCAO;REEL/FRAME:044956/0715 Effective date: 20171117 |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.) |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |