US20180081697A1 - System for re-enumeration of usb 3.0 compatible peripheral devices - Google Patents

System for re-enumeration of usb 3.0 compatible peripheral devices Download PDF

Info

Publication number
US20180081697A1
US20180081697A1 US15/686,011 US201715686011A US2018081697A1 US 20180081697 A1 US20180081697 A1 US 20180081697A1 US 201715686011 A US201715686011 A US 201715686011A US 2018081697 A1 US2018081697 A1 US 2018081697A1
Authority
US
United States
Prior art keywords
usb
host
circuit
bus
communication interface
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/686,011
Inventor
Pradeep Kumar Bajpai
Robert G. Rundell
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Cypress Semiconductor Corp
Original Assignee
Cypress Semiconductor Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Cypress Semiconductor Corp filed Critical Cypress Semiconductor Corp
Priority to US15/686,011 priority Critical patent/US20180081697A1/en
Assigned to CYPRESS SEMICONDUCTOR CORPORATION reassignment CYPRESS SEMICONDUCTOR CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BAJPAI, PRADEEP KUMAR, RUNDELL, ROBERT G.
Publication of US20180081697A1 publication Critical patent/US20180081697A1/en
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: CYPRESS SEMICONDUCTOR CORPORATION
Assigned to MUFG UNION BANK, N.A. reassignment MUFG UNION BANK, N.A. ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to CYPRESS SEMICONDUCTOR CORPORATION, SPANSION LLC reassignment CYPRESS SEMICONDUCTOR CORPORATION RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MUFG UNION BANK, N.A.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/44Arrangements for executing specific programs
    • G06F9/4401Bootstrapping
    • G06F9/4411Configuring for operating with peripheral devices; Loading of device drivers
    • G06F9/4413Plug-and-play [PnP]
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/30Monitoring
    • G06F11/3055Monitoring arrangements for monitoring the status of the computing system or of the computing system component, e.g. monitoring if the computing system is on, off, available, not available
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/30Monitoring
    • G06F11/3003Monitoring arrangements specially adapted to the computing system or computing system component being monitored
    • G06F11/3041Monitoring arrangements specially adapted to the computing system or computing system component being monitored where the computing system component is an input/output interface
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/382Information transfer, e.g. on bus using universal interface adapter
    • G06F13/385Information transfer, e.g. on bus using universal interface adapter for adaptation of a particular data processing system to different peripheral devices
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • G06F13/4247Bus transfer protocol, e.g. handshake; Synchronisation on a daisy chain bus
    • G06F13/426Bus transfer protocol, e.g. handshake; Synchronisation on a daisy chain bus using an embedded synchronisation, e.g. Firewire bus, Fibre Channel bus, SSA bus
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • G06F13/4282Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus
    • G06F13/4295Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus using an embedded synchronisation
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/44Arrangements for executing specific programs
    • G06F9/4401Bootstrapping
    • G06F9/4411Configuring for operating with peripheral devices; Loading of device drivers
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2213/00Indexing scheme relating to interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F2213/0042Universal serial bus [USB]

Definitions

  • USBs universal serial buses
  • USB Universal Serial Bus
  • PC Personal Computer
  • the Universal Serial Bus (USB) standard provides a universal interface for a Personal Computer (PC) that includes universal plug-and-play and relative ease-of-use. Specifically, when a USB peripheral device is plugged-in to a USB port on a PC, the system will auto-detect and auto-configure the peripheral device.
  • the USB peripheral devices may include devices such as printers, scanners, keyboards, a mouse, joysticks, digital cameras, digital video cameras, data acquisition devices, modems, speakers, telephones or video phones, storage devices such as ZIP drives, or any other peripheral or computing device. In most cases, there is zero user intervention.
  • the USB interface also eliminates the need for multiple input/output (I/O) standards to peripheral devices, thereby simplifying PC connectivity for the consumer as well as simplifying manufacturing for the PC Original Equipment Manufacturers (OEMs).
  • I/O input/output
  • USB 1.0 (later revised to USB 1.1) and USB 2.0, respectively, are wired interfaces, as they use a cable between a host (for example a personal computer or PC) and the USB peripheral device.
  • a host for example a personal computer or PC
  • USB 2.0 transmission speed is increased to 480 mega bits/second but maintains backwards compatibility to the full speed (12 Mb/s) and low speed (1.5 Mb/s) devices defined in the USB 1.1 specification.
  • USB 3.0 has transmission speeds of up to 5 gigabits/second and has downward compatibility to USB 2.0 devices.
  • USB 3.0 provides many improvements over previous USB versions, facets of its implementation may not be explicitly defined and may be improved and/or extended. For example, at present, there is no specification-compliant method in existence to perform re-enumeration.
  • FIG. 1 is a block diagram of a universal serial bus (USB) host system connected to a device, according to an embodiment.
  • USB universal serial bus
  • FIG. 2 is a flow diagram of a method of inducing a host to perform re-enumeration on a device, according to an embodiment.
  • FIG. 3 is a flow diagram of a method of performing re-enumeration on a device by a host, according to an embodiment.
  • a method allows re-enumeration to be initiated on a USB 3.0 compatible device.
  • the method includes establishing a connection with a host, transmitting an indicator from the device to the host to cause a Link Training and Status State Machine (LTSSM) of the host to move from active state (UO) to one of SS.Inactive and RX.Detect, synchronizing the device with the host, and presenting a new configuration of the device to the host.
  • LTSSM Link Training and Status State Machine
  • UO active state
  • RX.Detect Link Training and Status State Machine
  • a disconnection between the device and host is emulated.
  • the host responds by reconnecting to the device and performing re-enumeration on the device.
  • the method may be implemented into a system including at least one host and device.
  • FIG. 1 is a block diagram of a universal serial bus (USB) host system 100 connected to a device 160 , according to an embodiment.
  • the USB host system 100 is coupled to the device 160 via a bus 150 .
  • the bus 150 may include a USB cable, PCB traces, or other electrical physical connections.
  • the bus 150 and device 160 are configured to comply with USB 3.0 standards delineated in Universal Serial Bus 3.0 Specification, revision 1.0, Nov. 12, 2008, which may also be found at http://www.usb.org/developers/docs.
  • the USB host system 100 includes a central processor 120 to control the communication with the device 160 for the USB host system 100 .
  • the central processor 120 may direct the USB host system 100 to issue requests over the bus 150 , synchronize with incoming data from the bus 150 by tracking synchronization bits in the incoming data, decode the incoming data, determine whether the incoming data was received correctly, and respond to the incoming data when necessary.
  • the central processor 120 is a programmed processor (e.g., a central processing unit), hard-wired, or fixed-function logic. In other embodiments, the central processor 120 has a different configuration.
  • the USB host system 100 may be a reduced functionality USB host controller, capable of performing a set of one or more preprogrammed functions from the USB specification. For instance, when the USB host system 100 is incorporated into a host device, such as a battery charger, the USB host system 100 may include functionality that allows the host device to charge the battery of a device 160 (such as a cellphone, personal digital assistant, digital cameras, digital video cameras, and the like) via the bus 150 .
  • a device 160 such as a cellphone, personal digital assistant, digital cameras, digital video cameras, and the like
  • the USB host system 100 may include functionality that allows the host device to communicate commands to begin operation of a device 160 (such as a printer, a camera, a mouse, printers, scanners, keyboards, joysticks, data acquisition devices, modems, speakers, telephones or video phones, storage devices such as ZIP drives or another peripheral device).
  • a device 160 such as a printer, a camera, a mouse, printers, scanners, keyboards, joysticks, data acquisition devices, modems, speakers, telephones or video phones, storage devices such as ZIP drives or another peripheral device.
  • the USB host system 100 includes a memory 110 to store USB data 115 for use in transmissions over the bus 150 to the device 160 .
  • This USB data 115 may be generated and stored in memory 110 by the central processor 120 or by another device internal to or external from the USB host system 100 .
  • the USB data 115 may have a format that allows the USB host system 100 to transfer the USB data 115 from the memory 110 to the bus 150 without having to perform alterations on the USB data 115 .
  • the USB host system 100 includes a USB physical interface 140 to couple to the bus 150 .
  • the USB interface 140 may identify when a device (e.g., device 160 ) is coupled to the USB host system 100 via the bus 150 and provide a USB state 142 to the central processor 120 that indicates the device 160 is coupled to the USB host system 100 via the bus 150 .
  • the bus 150 may have 2 states: a J state and a K state.
  • the USB interface 140 may identify when a device 160 is coupled to the USB host system 100 according to the presence of one of these USB states, or from transitions in the USB states.
  • the central processor 120 may receive USB data 115 from the memory 110 , e.g., responsive to the USB state 142 , and direct the USB host system 100 to provide the USB data 115 on the bus 150 .
  • the USB data 115 may be a request for the device 160 , or may be an acknowledgement of USB response data 144 received from the device 160 .
  • the USB data 115 may be a complete bit sequence or substantially complete bit sequence that is available for transmission over the bus 150 . For instance, when the USB data 115 is a complete bit sequence, the USB host system 100 may directly retrieve the USB data 115 from memory 110 and send it over the bus 150 without having to perform additional processing on the data. When the USB data 115 is a substantially complete bit sequence, the USB host system 100 may directly retrieve the USB data 115 from memory 110 and send it over the bus 150 with little additional processing, such as appending a preamble, etc.
  • the USB host system 100 includes a serializer/deserializer 130 to perform serialization operations on outgoing data and deserialization operations on data incoming from the bus 150 .
  • the USB host system 100 may also include a universal asynchronous receiver and transmitter (UART) 170 to sample USB response data 144 from the device 160 .
  • the central processor 120 or other device in the USB host system 100 may sample USB response data 144 from the device 160 .
  • the UART 170 may over-sample the USB response data 144 , for example using a 4 times over-sampling process, to recover the response and to generate sampled USB response data 172 .
  • the UART 170 may provide the sampled USB response data 172 to the central processor 120 via the serializer/deserializer 130 for storage and processing.
  • the central processor 120 may retrieve a pre-generated Get_Device_Descriptor request, which is a standard USB request, from the memory 110 . Once the pre-generated Get_Device_Descriptor request is provided to the device 160 over the bus 150 , the device 160 may generate a response to the pre-generated Get_Device_Descriptor request. The response may include a device descriptor that describes the type of device coupled to the USB host system 100 via the bus 150 .
  • the USB host system 100 may receive the response at the USB interface 140 as USB response data 144 and provide the USB response data 144 to the UART 170 .
  • the UART 170 may sample the USB response data 144 and provide the sampled USB response data 172 to the central processor 120 via the serializer/deserializer 130 for storage and/or processing.
  • the UART 170 may over-sample the USB response data 144 , for example, using a 4 times over-sampling process, to generate sampled USB response data 172 .
  • the central processor 120 may direct the USB host system 100 to provide an acknowledgement to the response from the device 160 .
  • the acknowledgement may be stored in the memory 110 as pre-generated USB data 115 , which is retrieved responsive to the reception of the response from the device 160 .
  • the acknowledgement is sent to the device 160 over the bus 150 prior to the central processor 120 parsing the response to identify the device descriptor.
  • the central processor 120 may store the sampled USB response data 172 in the memory 110 , and then subsequently retrieve the sampled USB response data 172 for processing.
  • the central processor 120 may parse the sampled USB response data 172 to determine whether the USB response data 144 was correctly received by the USB host system 100 . For instance, the central processor 120 may perform a cyclical redundancy check (CRC) and compare the results of the CRC to the contents of a CRC field in the USB response data 144 .
  • CRC cyclical redundancy check
  • a USB 3.0 compatible USB host system 100 is configured to detect the device 160 at least twice when connected. Repetitive detection allows the USB host system 100 to perform re-enumeration on the device 160 to thereby obtain any updated device configuration data.
  • the device 160 may comprise a USB peripheral device and include a USB interface 195 .
  • the USB interface 195 may indicate when the device 160 is coupled to the USB host system 100 via the bus 150 and provide a USB state that indicates the device 160 is coupled to the USB host system 100 via the bus 150 .
  • the device 160 may include various components for carrying out the operation of the device 160 .
  • the device may be an input device, such as a keyboard, pointing device (e.g., mouse, light pen, joystick, touch screen, gaming devices, and the like), imaging device (e.g., a webcam, videocam, scanner, and the like), or an audio device (e.g., microphone) for providing data and control signals to a host system 100 via a device processor 180 .
  • the input device may include buttons, cameras, optical readers, or other components in communication with the device processor 180 .
  • the device 160 may be an output device that delivers an output to a user resulting from processing completed by the host system 100 .
  • the output device may include speakers, headphones, video screen, and the like and may include operational components associated with such devices. Those operational components may be in communication with the device processor 180 , in an embodiment.
  • the device 160 includes a memory 190 , which may include software stored therein for processes that present device configuration data to the USB host system 100 to thereby allow the USB host system 100 to identify the device 160 .
  • processor 180 and memory 190 are depicted in phantom, it will be appreciated that one or both components may be included in the device 160 . In other embodiments, additional components, including but not limited to those described above, may also be included as part of the device 160 .
  • a host e.g., host system 100
  • a device e.g., device 160
  • the host reads device descriptors to determine the capabilities of the device to thereby allow drivers to be loaded onto the device.
  • the host performs an enumeration protocol on the device. If the configuration descriptors of the device need to be re-read, the host performs re-enumeration on the device.
  • the device transmits an indicator to the host to cause a host Link Training and Status State Machine (LTSSM) to move from active state (UO) to one of SS.Inactive and RX.Detect.
  • LTSSM Link Training and Status State Machine
  • the host LTSSM moves to RX. Detect after SS.Inactive. In any case, after RX.Detect, the host LTSSM continues to polling and then to U0.
  • FIG. 2 is a flow diagram of a method 200 of inducing a host to perform re-enumeration on a device, according to an embodiment.
  • the device begins a U0 state, step 202 .
  • the device e.g., device 160
  • enters a U0 link state which indicates that the device is active.
  • a connection between the device and host e.g, host system 100
  • the device directs initiation of a process for the host to initiate recovery, step 204 .
  • the device may provide error messages to the host, such as by stopping LUP transmission if the USB (e.g., bus 150 ) is IDLE.
  • the device may provide error messages that stop LGOOD and LCRD transmissions to cause timeout at a link layer of the host or that include a corrupt sequence number on LGOOD, LCRD, or on a header packet.
  • the instructions may cause the device to engage in a successful LFPS exit handshake from a low power state (e.g., U1, U2, or U3) to recovery or during the handshake may respond with an improper LFPS.
  • the device may be instructed to initiate recovery without detecting any error.
  • the firmware directs initiation of a process to place the device into an SS.Inactive mode, step 206 .
  • the device receives a signal indicating a warm reset has been initiated by the host.
  • the device enters an RX.Detect mode, step 208 .
  • the device resets.
  • the device and the host which is also in an RX.Detect mode, synchronize.
  • the device detects RX termination from the host and begins polling, step 210 . Training completes after polling and the device returns to a U0 state, step 212 .
  • the device and the host re-establish a connection, and the device presents a new configuration to the device.
  • the device e.g., device 160
  • the response may include a device descriptor that describes the type of device coupled to the host 100 via the bus 150 .
  • FIG. 3 is a flow diagram of a method 300 of performing re-enumeration on a device by a host, according to an embodiment. Some of the steps of method 300 may occur substantially simultaneously with those of method 200 .
  • the host begins a U0 state, step 302 . When the host is in U0 state, it may be connected with the device. For example, a bus (e.g., bus 150 ) connects a USB physical interface (e.g., USB physical interface 140 ) of the host (e.g., host system 100 to a USB physical interface (e.g., USB physical interface 170 ) of the device (e.g., device 160 ).
  • the host receives an indication from the device, which causes the host to initiate recovery, step 304 .
  • the indications include, but are not limited to those described above in conjunction with step 204 of method 200 in FIG. 2 .
  • the host enters a low power state (e.g., U1, U2, or U3) after U0 and prior to entry into recovery. After recovery, the host enters an SS.Inactive mode, step 306 .
  • the host enters a hot reset prior to moving to SS.Inactive.
  • the host enters loopback prior to moving to SS.Inactive. Subsequently, the host initiates a warm reset and enters an RX.Detect mode, step 308 .
  • step 304 is omitted.
  • the host Link Training and Status State Machine may respond to the device by moving from U0 to U1, U2 or U3 to SS.Inactive mode.
  • step 306 is omitted and the host moves from UO to recovery to loopback to RX.Detect mode. In any case, during the RX.Detect mode, the host enters warm reset, and the host and the device synchronize.
  • a central processor e.g., central processor 120 of the host 100 in FIG. 1
  • the device By manipulating link connectivity and link power management (e.g., via the link training and status state machine (LTSSM)), the device emulates disconnect and/or connect between the device and host. As a result, a USB 3.0 host and USB 3.0 device may reconnect with each other and the device may be recognized as a new device. Accordingly, re-enumeration of the device may be performed by the host.
  • LTSSM link training and status state machine

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Software Systems (AREA)
  • Computing Systems (AREA)
  • Quality & Reliability (AREA)
  • Computer Security & Cryptography (AREA)
  • Mathematical Physics (AREA)
  • Information Transfer Systems (AREA)
  • Computer And Data Communications (AREA)

Abstract

Described herein is a system comprising a peripheral device that is connected to a host device over a bus compatible with USB 3.0. The host device comprises a reduced functionality USB host controller configured to perform a set of one or more preprogrammed functions from the USB 3.0 specification, and a universal asynchronous receiver and transmitter (UART) configured to sample USB response data received from the peripheral device over the bus.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is a continuation of U.S. patent application Ser. No. 15/277,529, filed Sep. 27, 2016, which is a continuation of U.S. patent application Ser. No. 14/675,128, filed Mar. 31, 2015, which is a continuation of U.S. patent application Ser. No. 13/248,326, filed Sep. 29, 2011, now U.S. Pat. No. 8,996,747, issued Mar. 31, 2015, all of which are incorporated by reference herein in their entirety.
  • TECHNICAL FIELD
  • This disclosure relates to the field of universal serial buses (USBs) and, in particular, to re-enumeration of a device compatible with USB 3.0.
  • BACKGROUND
  • The Universal Serial Bus (USB) standard provides a universal interface for a Personal Computer (PC) that includes universal plug-and-play and relative ease-of-use. Specifically, when a USB peripheral device is plugged-in to a USB port on a PC, the system will auto-detect and auto-configure the peripheral device. The USB peripheral devices may include devices such as printers, scanners, keyboards, a mouse, joysticks, digital cameras, digital video cameras, data acquisition devices, modems, speakers, telephones or video phones, storage devices such as ZIP drives, or any other peripheral or computing device. In most cases, there is zero user intervention. The USB interface also eliminates the need for multiple input/output (I/O) standards to peripheral devices, thereby simplifying PC connectivity for the consumer as well as simplifying manufacturing for the PC Original Equipment Manufacturers (OEMs).
  • The original USB specification has evolved over time to meet the needs of industry, resulting in three versions available today. The first two versions, USB 1.0 (later revised to USB 1.1) and USB 2.0, respectively, are wired interfaces, as they use a cable between a host (for example a personal computer or PC) and the USB peripheral device. Although the USB 1.1 has a top transmission speed of 12 million bits/second (Mb/s), system performance may become sluggish if multiple multimedia devices are attached to one USB 1.1 port. USB 2.0 transmission speed is increased to 480 mega bits/second but maintains backwards compatibility to the full speed (12 Mb/s) and low speed (1.5 Mb/s) devices defined in the USB 1.1 specification. USB 3.0 has transmission speeds of up to 5 gigabits/second and has downward compatibility to USB 2.0 devices.
  • Although USB 3.0 provides many improvements over previous USB versions, facets of its implementation may not be explicitly defined and may be improved and/or extended. For example, at present, there is no specification-compliant method in existence to perform re-enumeration.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present disclosure is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawings.
  • FIG. 1 is a block diagram of a universal serial bus (USB) host system connected to a device, according to an embodiment.
  • FIG. 2 is a flow diagram of a method of inducing a host to perform re-enumeration on a device, according to an embodiment.
  • FIG. 3 is a flow diagram of a method of performing re-enumeration on a device by a host, according to an embodiment.
  • DETAILED DESCRIPTION
  • Reference in the description to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the invention. The phrase “in one embodiment” located in various places in this description does not necessarily refer to the same embodiment.
  • In the following detailed description, for purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of the subject matter of the present application. It will be evident, however, to one skilled in the art that the disclosed embodiments, the claimed subject matter and their equivalents may be practiced without these specific details.
  • The detailed description includes references to the accompanying drawings, which form a part of the detailed description. The drawings show illustrations in accordance with example embodiments. These embodiments, which may also be referred to herein as “examples,” are described in enough detail to enable those skilled in the art to practice the embodiments of the claimed subject matter described herein. The embodiments may be combined, other embodiments may be utilized, or structural, logical, and electrical changes may be made without departing from the scope and spirit of the claimed subject matter. The following detailed description is not to be taken in a limiting sense as the scope of the subject matter to be patented is defined by the appended claims and their equivalents.
  • A method is provided that allows re-enumeration to be initiated on a USB 3.0 compatible device. The method includes establishing a connection with a host, transmitting an indicator from the device to the host to cause a Link Training and Status State Machine (LTSSM) of the host to move from active state (UO) to one of SS.Inactive and RX.Detect, synchronizing the device with the host, and presenting a new configuration of the device to the host. By transmitting the indicator from the device to the host, a disconnection between the device and host is emulated. As a result, the host responds by reconnecting to the device and performing re-enumeration on the device. The method may be implemented into a system including at least one host and device.
  • FIG. 1 is a block diagram of a universal serial bus (USB) host system 100 connected to a device 160, according to an embodiment. The USB host system 100 is coupled to the device 160 via a bus 150. The bus 150 may include a USB cable, PCB traces, or other electrical physical connections. In other embodiments, the bus 150 and device 160 are configured to comply with USB 3.0 standards delineated in Universal Serial Bus 3.0 Specification, revision 1.0, Nov. 12, 2008, which may also be found at http://www.usb.org/developers/docs.
  • The USB host system 100 includes a central processor 120 to control the communication with the device 160 for the USB host system 100. For instance, the central processor 120 may direct the USB host system 100 to issue requests over the bus 150, synchronize with incoming data from the bus 150 by tracking synchronization bits in the incoming data, decode the incoming data, determine whether the incoming data was received correctly, and respond to the incoming data when necessary. In an embodiment, the central processor 120 is a programmed processor (e.g., a central processing unit), hard-wired, or fixed-function logic. In other embodiments, the central processor 120 has a different configuration.
  • The USB host system 100 may be a reduced functionality USB host controller, capable of performing a set of one or more preprogrammed functions from the USB specification. For instance, when the USB host system 100 is incorporated into a host device, such as a battery charger, the USB host system 100 may include functionality that allows the host device to charge the battery of a device 160 (such as a cellphone, personal digital assistant, digital cameras, digital video cameras, and the like) via the bus 150. In another example, the USB host system 100 may include functionality that allows the host device to communicate commands to begin operation of a device 160 (such as a printer, a camera, a mouse, printers, scanners, keyboards, joysticks, data acquisition devices, modems, speakers, telephones or video phones, storage devices such as ZIP drives or another peripheral device).
  • The USB host system 100 includes a memory 110 to store USB data 115 for use in transmissions over the bus 150 to the device 160. This USB data 115 may be generated and stored in memory 110 by the central processor 120 or by another device internal to or external from the USB host system 100. The USB data 115 may have a format that allows the USB host system 100 to transfer the USB data 115 from the memory 110 to the bus 150 without having to perform alterations on the USB data 115.
  • The USB host system 100 includes a USB physical interface 140 to couple to the bus 150. The USB interface 140 may identify when a device (e.g., device 160) is coupled to the USB host system 100 via the bus 150 and provide a USB state 142 to the central processor 120 that indicates the device 160 is coupled to the USB host system 100 via the bus 150. The bus 150 may have 2 states: a J state and a K state. The USB interface 140 may identify when a device 160 is coupled to the USB host system 100 according to the presence of one of these USB states, or from transitions in the USB states.
  • The central processor 120 may receive USB data 115 from the memory 110, e.g., responsive to the USB state 142, and direct the USB host system 100 to provide the USB data 115 on the bus 150. In some embodiments, the USB data 115 may be a request for the device 160, or may be an acknowledgement of USB response data 144 received from the device 160. The USB data 115 may be a complete bit sequence or substantially complete bit sequence that is available for transmission over the bus 150. For instance, when the USB data 115 is a complete bit sequence, the USB host system 100 may directly retrieve the USB data 115 from memory 110 and send it over the bus 150 without having to perform additional processing on the data. When the USB data 115 is a substantially complete bit sequence, the USB host system 100 may directly retrieve the USB data 115 from memory 110 and send it over the bus 150 with little additional processing, such as appending a preamble, etc.
  • The USB host system 100 includes a serializer/deserializer 130 to perform serialization operations on outgoing data and deserialization operations on data incoming from the bus 150. The USB host system 100 may also include a universal asynchronous receiver and transmitter (UART) 170 to sample USB response data 144 from the device 160. In some embodiments, the central processor 120 or other device in the USB host system 100 may sample USB response data 144 from the device 160. The UART 170 may over-sample the USB response data 144, for example using a 4 times over-sampling process, to recover the response and to generate sampled USB response data 172. The UART 170 may provide the sampled USB response data 172 to the central processor 120 via the serializer/deserializer 130 for storage and processing.
  • When the central processor 120 receives the USB state 142 indicating that the USB peripheral device 160 is coupled to the USB host system 100, the central processor 120 may retrieve a pre-generated Get_Device_Descriptor request, which is a standard USB request, from the memory 110. Once the pre-generated Get_Device_Descriptor request is provided to the device 160 over the bus 150, the device 160 may generate a response to the pre-generated Get_Device_Descriptor request. The response may include a device descriptor that describes the type of device coupled to the USB host system 100 via the bus 150.
  • The USB host system 100 may receive the response at the USB interface 140 as USB response data 144 and provide the USB response data 144 to the UART 170. The UART 170 may sample the USB response data 144 and provide the sampled USB response data 172 to the central processor 120 via the serializer/deserializer 130 for storage and/or processing. In some embodiments, the UART 170 may over-sample the USB response data 144, for example, using a 4 times over-sampling process, to generate sampled USB response data 172.
  • The central processor 120 may direct the USB host system 100 to provide an acknowledgement to the response from the device 160. The acknowledgement may be stored in the memory 110 as pre-generated USB data 115, which is retrieved responsive to the reception of the response from the device 160. In some embodiments, the acknowledgement is sent to the device 160 over the bus 150 prior to the central processor 120 parsing the response to identify the device descriptor.
  • The central processor 120 may store the sampled USB response data 172 in the memory 110, and then subsequently retrieve the sampled USB response data 172 for processing. The central processor 120 may parse the sampled USB response data 172 to determine whether the USB response data 144 was correctly received by the USB host system 100. For instance, the central processor 120 may perform a cyclical redundancy check (CRC) and compare the results of the CRC to the contents of a CRC field in the USB response data 144.
  • As delineated in the USB 3.0 protocol, a USB 3.0 compatible USB host system 100 is configured to detect the device 160 at least twice when connected. Repetitive detection allows the USB host system 100 to perform re-enumeration on the device 160 to thereby obtain any updated device configuration data.
  • The device 160 may comprise a USB peripheral device and include a USB interface 195. The USB interface 195 may indicate when the device 160 is coupled to the USB host system 100 via the bus 150 and provide a USB state that indicates the device 160 is coupled to the USB host system 100 via the bus 150.
  • Depending on the particular configuration and purpose, the device 160 may include various components for carrying out the operation of the device 160. For example, the device may be an input device, such as a keyboard, pointing device (e.g., mouse, light pen, joystick, touch screen, gaming devices, and the like), imaging device (e.g., a webcam, videocam, scanner, and the like), or an audio device (e.g., microphone) for providing data and control signals to a host system 100 via a device processor 180. Thus, the input device may include buttons, cameras, optical readers, or other components in communication with the device processor 180.
  • In another example, the device 160 may be an output device that delivers an output to a user resulting from processing completed by the host system 100. For example, the output device may include speakers, headphones, video screen, and the like and may include operational components associated with such devices. Those operational components may be in communication with the device processor 180, in an embodiment.
  • In other embodiments, the device 160 includes a memory 190, which may include software stored therein for processes that present device configuration data to the USB host system 100 to thereby allow the USB host system 100 to identify the device 160.
  • Although the processor 180 and memory 190 are depicted in phantom, it will be appreciated that one or both components may be included in the device 160. In other embodiments, additional components, including but not limited to those described above, may also be included as part of the device 160.
  • When a host (e.g., host system 100) is connected to a device (e.g., device 160), the host reads device descriptors to determine the capabilities of the device to thereby allow drivers to be loaded onto the device. In this regard, the host performs an enumeration protocol on the device. If the configuration descriptors of the device need to be re-read, the host performs re-enumeration on the device. To induce the host into performing re-enumeration on the device, the device transmits an indicator to the host to cause a host Link Training and Status State Machine (LTSSM) to move from active state (UO) to one of SS.Inactive and RX.Detect. In an embodiment, the host LTSSM moves to RX. Detect after SS.Inactive. In any case, after RX.Detect, the host LTSSM continues to polling and then to U0.
  • Several methods may be used to induce the host to perform re-enumeration. FIG. 2 is a flow diagram of a method 200 of inducing a host to perform re-enumeration on a device, according to an embodiment. The device begins a U0 state, step 202. For example, the device (e.g., device 160) enters a U0 link state, which indicates that the device is active. In the U0 state, a connection between the device and host (e.g, host system 100) may be established as a default configuration.
  • Next, the device directs initiation of a process for the host to initiate recovery, step 204. For example, the device may provide error messages to the host, such as by stopping LUP transmission if the USB (e.g., bus 150) is IDLE. In another embodiment, the device may provide error messages that stop LGOOD and LCRD transmissions to cause timeout at a link layer of the host or that include a corrupt sequence number on LGOOD, LCRD, or on a header packet. In still yet another embodiment, the instructions may cause the device to engage in a successful LFPS exit handshake from a low power state (e.g., U1, U2, or U3) to recovery or during the handshake may respond with an improper LFPS. In still yet another embodiment, the device may be instructed to initiate recovery without detecting any error.
  • In any case, the firmware directs initiation of a process to place the device into an SS.Inactive mode, step 206. As a result, the device receives a signal indicating a warm reset has been initiated by the host. After the warm reset signal is received, the device enters an RX.Detect mode, step 208. At this point, the device resets. Additionally, the device and the host, which is also in an RX.Detect mode, synchronize. After the device and host are synchronized, the device detects RX termination from the host and begins polling, step 210. Training completes after polling and the device returns to a U0 state, step 212. At the U0 state, the device and the host re-establish a connection, and the device presents a new configuration to the device. Specifically, the device (e.g., device 160) may receive a pre-generated Get_Device_Descriptor request from the host 100 over the bus 150 and may generate a response to the pre-generated Get_Device_Descriptor request. The response may include a device descriptor that describes the type of device coupled to the host 100 via the bus 150.
  • FIG. 3 is a flow diagram of a method 300 of performing re-enumeration on a device by a host, according to an embodiment. Some of the steps of method 300 may occur substantially simultaneously with those of method 200. The host begins a U0 state, step 302. When the host is in U0 state, it may be connected with the device. For example, a bus (e.g., bus 150) connects a USB physical interface (e.g., USB physical interface 140) of the host (e.g., host system 100 to a USB physical interface (e.g., USB physical interface 170) of the device (e.g., device 160). Next, the host receives an indication from the device, which causes the host to initiate recovery, step 304. Specifically, the indications include, but are not limited to those described above in conjunction with step 204 of method 200 in FIG. 2. As noted in the above description, in some embodiments, the host enters a low power state (e.g., U1, U2, or U3) after U0 and prior to entry into recovery. After recovery, the host enters an SS.Inactive mode, step 306. In an embodiment, the host enters a hot reset prior to moving to SS.Inactive. In another embodiment, the host enters loopback prior to moving to SS.Inactive. Subsequently, the host initiates a warm reset and enters an RX.Detect mode, step 308.
  • In other embodiments of the method 300, step 304 is omitted. For example, the host Link Training and Status State Machine (LTSSM) may respond to the device by moving from U0 to U1, U2 or U3 to SS.Inactive mode. In another embodiment, step 306 is omitted and the host moves from UO to recovery to loopback to RX.Detect mode. In any case, during the RX.Detect mode, the host enters warm reset, and the host and the device synchronize.
  • After the host and device are synchronized, the host detects RX termination from the device and begins polling, step 310. Training completes after polling and the host returns to a U0 state, step 312. Subsequently, the host receives a new configuration from the device to begin re-enumeration on the device. For example, a central processor (e.g., central processor 120 of the host 100 in FIG. 1) may retrieve a pre-generated Get_Device_Descriptor request, which is a standard USB request, from a memory (e.g., memory 110 of FIG. 1) causing the host to retrieve the new device configurations.
  • By manipulating link connectivity and link power management (e.g., via the link training and status state machine (LTSSM)), the device emulates disconnect and/or connect between the device and host. As a result, a USB 3.0 host and USB 3.0 device may reconnect with each other and the device may be recognized as a new device. Accordingly, re-enumeration of the device may be performed by the host.

Claims (6)

What is claimed is:
1-5. (canceled)
6. A communication system comprising:
a peripheral device comprising a first communication interface circuit; and
a host device comprising:
a second communication interface circuit,
a processor circuit coupled to the first communication interface circuit, and
a sampling circuit coupled to the second communication interface circuit and the processor circuit,
wherein the second communication interface circuit provides a state signal to the processor circuit in response to a connection of the first and second communication interface circuits.
7. The communication system of claim 6, wherein the first and second communication interface circuits are configured to communicate according to Universal Serial Bus (USB) protocols.
8. The communication system of claim 6, wherein the host device further comprises a non-transitory storage medium coupled to the processor circuit, the non-transitory storage medium comprising a plurality of memory locations corresponding to data received from the sampling circuit.
9. The communication system of claim 6, further comprising a serializer/deserializer coupled between the processing circuit and the second communication interface circuit.
10. The communication system of claim 6, wherein the sampling circuit is a universal asynchronous receiver/transmitter (UART).
US15/686,011 2011-09-29 2017-08-24 System for re-enumeration of usb 3.0 compatible peripheral devices Abandoned US20180081697A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/686,011 US20180081697A1 (en) 2011-09-29 2017-08-24 System for re-enumeration of usb 3.0 compatible peripheral devices

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US13/248,326 US8996747B2 (en) 2011-09-29 2011-09-29 Methods and physical computer-readable storage media for initiating re-enumeration of USB 3.0 compatible devices
US14/675,128 US9864607B2 (en) 2011-09-29 2015-03-31 Methods and physical computer-readable storage media for initiating re-enumeration of USB 3.0 compatible devices
US15/277,529 US9804858B2 (en) 2011-09-29 2016-09-27 System for re-enumeration of USB 3.0 compatible peripheral devices
US15/686,011 US20180081697A1 (en) 2011-09-29 2017-08-24 System for re-enumeration of usb 3.0 compatible peripheral devices

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US15/277,529 Continuation US9804858B2 (en) 2011-09-29 2016-09-27 System for re-enumeration of USB 3.0 compatible peripheral devices

Publications (1)

Publication Number Publication Date
US20180081697A1 true US20180081697A1 (en) 2018-03-22

Family

ID=47993747

Family Applications (4)

Application Number Title Priority Date Filing Date
US13/248,326 Active US8996747B2 (en) 2011-07-19 2011-09-29 Methods and physical computer-readable storage media for initiating re-enumeration of USB 3.0 compatible devices
US14/675,128 Active US9864607B2 (en) 2011-09-29 2015-03-31 Methods and physical computer-readable storage media for initiating re-enumeration of USB 3.0 compatible devices
US15/277,529 Active US9804858B2 (en) 2011-09-29 2016-09-27 System for re-enumeration of USB 3.0 compatible peripheral devices
US15/686,011 Abandoned US20180081697A1 (en) 2011-09-29 2017-08-24 System for re-enumeration of usb 3.0 compatible peripheral devices

Family Applications Before (3)

Application Number Title Priority Date Filing Date
US13/248,326 Active US8996747B2 (en) 2011-07-19 2011-09-29 Methods and physical computer-readable storage media for initiating re-enumeration of USB 3.0 compatible devices
US14/675,128 Active US9864607B2 (en) 2011-09-29 2015-03-31 Methods and physical computer-readable storage media for initiating re-enumeration of USB 3.0 compatible devices
US15/277,529 Active US9804858B2 (en) 2011-09-29 2016-09-27 System for re-enumeration of USB 3.0 compatible peripheral devices

Country Status (4)

Country Link
US (4) US8996747B2 (en)
EP (1) EP2761477A4 (en)
CN (2) CN103314365B (en)
WO (1) WO2013048441A1 (en)

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8996747B2 (en) 2011-09-29 2015-03-31 Cypress Semiconductor Corporation Methods and physical computer-readable storage media for initiating re-enumeration of USB 3.0 compatible devices
US8843664B2 (en) 2011-09-29 2014-09-23 Cypress Semiconductor Corporation Re-enumeration of USB 3.0 compatible devices
KR20130087747A (en) * 2012-01-30 2013-08-07 삼성전자주식회사 Display apparatus, upgrade apparatus, display system including the same and the control method thereof
TWI464597B (en) * 2012-07-19 2014-12-11 Wistron Corp Method of improving data transmission and related computer system
EP3413205A1 (en) * 2012-09-30 2018-12-12 Cypress Semiconductor Corporation Re-enumeration of usb 3.0 compatible devices
US9654604B2 (en) * 2012-11-22 2017-05-16 Intel Corporation Apparatus, system and method of controlling data flow over a communication network using a transfer response
US9086966B2 (en) * 2013-03-15 2015-07-21 Intel Corporation Systems, apparatuses, and methods for handling timeouts
KR102498223B1 (en) 2015-10-13 2023-02-09 삼성전자주식회사 Method for operating universal flash stroage (ufs) device, method for operating ufs host, and method for operating ufs systrem having them
CN106201953A (en) * 2016-07-29 2016-12-07 浙江工业大学 A kind of SD card data flow communication method and device monitored based on FPGA
NL2025755B1 (en) 2020-06-04 2022-01-26 Microsoft Technology Licensing Llc Systems and methods of controlling communication modes in an electronic device

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080026324A1 (en) * 2006-07-25 2008-01-31 Toshihide Aoshima Lithographic printing plate precursor and method for preparation of lithographic printing plate

Family Cites Families (49)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6012103A (en) 1997-07-02 2000-01-04 Cypress Semiconductor Corp. Bus interface system and method
JP3795712B2 (en) 1999-09-02 2006-07-12 アルプス電気株式会社 Peripheral device connection device
WO2001047184A2 (en) * 1999-12-23 2001-06-28 Broadcom Corporation System and method for providing compatibility between different transceivers in a multi-pair communication system
WO2001048613A2 (en) 1999-12-24 2001-07-05 Koninklijke Philips Electronics N.V. Emulation of a disconnect of a device
US6839778B1 (en) 2000-06-09 2005-01-04 Cypress Semiconductor Corp. Speed power efficient USB method
US6738834B1 (en) 2002-07-15 2004-05-18 Cypress Microsystems System for reconfiguring a peripheral device using configuration residing on the peripheral device by electronically simulating a physical disconnection and reconnection to a host device
US20040083302A1 (en) 2002-07-18 2004-04-29 Thornton Barry W. Transmitting video and audio signals from a human interface to a computer
US8180931B2 (en) 2004-01-20 2012-05-15 Super Talent Electronics, Inc. USB-attached-SCSI flash-memory system with additional command, status, and control pipes to a smart-storage switch
US8060670B2 (en) 2004-03-17 2011-11-15 Super Talent Electronics, Inc. Method and systems for storing and accessing data in USB attached-SCSI (UAS) and bulk-only-transfer (BOT) based flash-memory device
US8166221B2 (en) 2004-03-17 2012-04-24 Super Talent Electronics, Inc. Low-power USB superspeed device with 8-bit payload and 9-bit frame NRZI encoding for replacing 8/10-bit encoding
US7908335B1 (en) 2005-04-06 2011-03-15 Teradici Corporation Methods and apparatus for bridging a USB connection
US7633877B2 (en) 2005-11-18 2009-12-15 Intel Corporation Method and apparatus for meeting compliance for debugging and testing a multi-speed, point-to-point link
US8028040B1 (en) 2005-12-20 2011-09-27 Teradici Corporation Method and apparatus for communications between a virtualized host and remote devices
CN101872209B (en) 2006-02-15 2013-08-14 克罗诺洛吉克有限公司 Distributed synchronization and timing system
US7752029B2 (en) 2006-06-23 2010-07-06 Kyocera Mita Corporation Method to change USB device descriptors from host to emulate a new device
WO2008030398A2 (en) 2006-09-05 2008-03-13 Summit Microelectronics, Inc Circuits and methods for controlling power in a battery operated system
US7707323B2 (en) * 2006-09-11 2010-04-27 Research In Motion Limited Method and apparatus for enabling enhanced USB interaction
US7711863B2 (en) 2006-09-11 2010-05-04 Research In Motion Limited Method and apparatus for variably enabling USB interaction
US8171502B2 (en) 2006-11-29 2012-05-01 Sony Ericsson Mobile Communications Ab Methods, devices and computer program products for automatically installing device drivers from a peripheral device onto a host computer
KR101329307B1 (en) 2007-01-25 2013-11-13 삼성전자주식회사 Apparatus and method for controlling USB operation
US7721016B2 (en) * 2007-02-12 2010-05-18 Seagate Technology Llc Method for using host controller to solicit a command failure from target device in order to initiate re-enumeration of the target device
EP2111582A4 (en) 2007-02-13 2014-08-06 Google Inc Modular wireless communicator
US8035401B2 (en) 2007-04-18 2011-10-11 Cypress Semiconductor Corporation Self-calibrating driver for charging a capacitive load to a desired voltage
US7631126B2 (en) 2007-05-24 2009-12-08 Research In Motion Limited System and method for interfacing an electronic device with a host system
US9009357B2 (en) 2008-04-24 2015-04-14 Micron Technology, Inc. Method and apparatus for field firmware updates in data storage systems
US8341303B2 (en) 2008-06-30 2012-12-25 Intel Corporation Asymmetrical universal serial bus communications
TWI387180B (en) 2009-01-09 2013-02-21 Pegatron Corp Power switch circuit of portable electronic device
US8713209B2 (en) 2009-01-13 2014-04-29 Qualcomm Incorporated System, apparatus, and method for fast startup of USB devices
US20100199290A1 (en) 2009-02-02 2010-08-05 Richard Thomas Kavanaugh System and method for multifunction device enumeration
TW201032062A (en) 2009-02-27 2010-09-01 Io Interconnect Ltd Synchronization chip device of netbooks
CN102439532A (en) 2009-05-20 2012-05-02 克罗诺洛吉克有限公司 Synchronous network of superspeed and non-superspeed usb devices
TWI474184B (en) * 2009-06-08 2015-02-21 Via Tech Inc Universal serial bus device and universal serial bus system
US8289418B2 (en) 2009-06-30 2012-10-16 Sandisk Technologies Inc. Removable data storage device with interface to receive image content from a camera
JP2011065342A (en) 2009-09-16 2011-03-31 Toshiba Corp Interconnection design method and program
TWI418990B (en) 2009-11-11 2013-12-11 Ind Tech Res Inst Information switch module and related file transfer method
US7865629B1 (en) 2009-11-24 2011-01-04 Microsoft Corporation Configurable connector for system-level communication
US8176227B2 (en) 2009-12-01 2012-05-08 Freescale Semiconductor, Inc. Method and system for high-speed detection handshake in universal serial bus based data communication system
US8510494B2 (en) 2009-12-24 2013-08-13 St-Ericsson Sa USB 3.0 support in mobile platform with USB 2.0 interface
US8219729B1 (en) * 2010-01-11 2012-07-10 Cypress Semiconductor Corporation Enumeration circuits, structures and methods for host connected devices
US8135883B2 (en) 2010-01-19 2012-03-13 Standard Microsystems Corporation USB hub apparatus supporting multiple high speed devices and a single super speed device
EP2372565A1 (en) 2010-03-30 2011-10-05 Gemalto SA Method for managing USB devices
CN101882956B (en) * 2010-07-08 2016-05-11 威盛电子股份有限公司 The data transmission system method of unifying
TWI417703B (en) 2010-07-22 2013-12-01 Genesys Logic Inc Clock-synchronized method for universal serial bus (usb)
US8312258B2 (en) * 2010-07-22 2012-11-13 Intel Corporation Providing platform independent memory logic
JP5917069B2 (en) * 2010-10-20 2016-05-11 キヤノン株式会社 COMMUNICATION CONTROL DEVICE AND ITS CONTROL METHOD
US8886783B2 (en) * 2011-06-03 2014-11-11 Oracle International Corporation System and method for providing secure subnet management agent (SMA) based fencing in an infiniband (IB) network
US8996747B2 (en) 2011-09-29 2015-03-31 Cypress Semiconductor Corporation Methods and physical computer-readable storage media for initiating re-enumeration of USB 3.0 compatible devices
US9122288B1 (en) 2011-07-27 2015-09-01 Cypress Semiconductor Corporation Low power USB 2.0 subsystem
US8843664B2 (en) * 2011-09-29 2014-09-23 Cypress Semiconductor Corporation Re-enumeration of USB 3.0 compatible devices

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080026324A1 (en) * 2006-07-25 2008-01-31 Toshihide Aoshima Lithographic printing plate precursor and method for preparation of lithographic printing plate

Also Published As

Publication number Publication date
EP2761477A4 (en) 2015-11-04
CN108008980B (en) 2020-10-09
CN103314365B (en) 2017-12-05
EP2761477A1 (en) 2014-08-06
WO2013048441A1 (en) 2013-04-04
US9864607B2 (en) 2018-01-09
CN108008980A (en) 2018-05-08
US20130086282A1 (en) 2013-04-04
US8996747B2 (en) 2015-03-31
CN103314365A (en) 2013-09-18
US9804858B2 (en) 2017-10-31
US20150286549A1 (en) 2015-10-08
US20170017496A1 (en) 2017-01-19

Similar Documents

Publication Publication Date Title
US9804858B2 (en) System for re-enumeration of USB 3.0 compatible peripheral devices
US20180011718A1 (en) Re-enumeration of usb 3.0 compatible devices
TWI614608B (en) Apparatus, system and method for communication of touch sensor information
US20150242358A1 (en) Universal serial bus repeater
US20190238405A1 (en) Discovery of network camera devices
US20160224493A1 (en) Universal serial bus (usb) kvm switch using virtual usb for switching among multiple hosts
TWI465919B (en) Electronic device with thunderbolt interface, connecting method thereof and docking apparatus
US20130254440A1 (en) Devices and methods for transmitting usb termination signals over extension media
WO2024148860A1 (en) Pcie network card and interface mode switching method therefor, electronic device, and storage medium
WO2019152258A1 (en) Standardized device driver having a common interface
US20120102251A1 (en) Serial attached small computer system interface (sas) domain access through a universal serial bus interface of a data processing device
EP3413205A1 (en) Re-enumeration of usb 3.0 compatible devices
CN103514125B (en) Main control electronic device and main control end operational approach
EP2936760B1 (en) Devices and methods for transmitting usb termination signals over extension media
US11513978B2 (en) Dual data ports with shared detection line
CN217034733U (en) Electronic equipment and OTA (over the air) upgrading system
CN105611360B (en) The method and system of SINK equipment and Intelligent mobile equipment interconnection are realized based on MHL
KR20050102824A (en) Apparatus for usb connection control using usb connetion control button and method the same
Mustapha Digital Interfaces for Radio Accessories
TW202030616A (en) The resource switch system and method of the usb hub
JP2004287537A (en) Data transfer device
JP2005222398A (en) Method of transmitting information

Legal Events

Date Code Title Description
AS Assignment

Owner name: CYPRESS SEMICONDUCTOR CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BAJPAI, PRADEEP KUMAR;RUNDELL, ROBERT G.;SIGNING DATES FROM 20160110 TO 20160129;REEL/FRAME:043817/0120

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:CYPRESS SEMICONDUCTOR CORPORATION;REEL/FRAME:046402/0277

Effective date: 20180620

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:CYPRESS SEMICONDUCTOR CORPORATION;REEL/FRAME:046402/0277

Effective date: 20180620

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: MUFG UNION BANK, N.A., CALIFORNIA

Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:051209/0721

Effective date: 20191204

AS Assignment

Owner name: SPANSION LLC, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MUFG UNION BANK, N.A.;REEL/FRAME:059410/0438

Effective date: 20200416

Owner name: CYPRESS SEMICONDUCTOR CORPORATION, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MUFG UNION BANK, N.A.;REEL/FRAME:059410/0438

Effective date: 20200416