US20180069566A1 - Inbuilt threshold comparator - Google Patents

Inbuilt threshold comparator Download PDF

Info

Publication number
US20180069566A1
US20180069566A1 US15/466,691 US201715466691A US2018069566A1 US 20180069566 A1 US20180069566 A1 US 20180069566A1 US 201715466691 A US201715466691 A US 201715466691A US 2018069566 A1 US2018069566 A1 US 2018069566A1
Authority
US
United States
Prior art keywords
node
coupled
input
transistor
comparator
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US15/466,691
Other versions
US9917594B1 (en
Inventor
Rishi Soundararajan
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Inc filed Critical Texas Instruments Inc
Assigned to TEXAS INSTRUMENTS INCORPORATED reassignment TEXAS INSTRUMENTS INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SOUNDARARAJAN, RISHI
Priority to CN201710791112.7A priority Critical patent/CN107800412B/en
Priority to US15/864,090 priority patent/US10116321B2/en
Publication of US20180069566A1 publication Critical patent/US20180069566A1/en
Application granted granted Critical
Publication of US9917594B1 publication Critical patent/US9917594B1/en
Priority to US16/139,113 priority patent/US10284219B2/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/34Analogue value compared with reference values
    • H03M1/38Analogue value compared with reference values sequentially only, e.g. successive approximation type
    • H03M1/46Analogue value compared with reference values sequentially only, e.g. successive approximation type with digital/analogue converter for supplying reference values to converter
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/22Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral
    • H03K5/24Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral the characteristic being amplitude
    • H03K5/2472Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral the characteristic being amplitude using field effect transistors
    • H03K5/2481Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral the characteristic being amplitude using field effect transistors with at least one differential stage
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/06Continuously compensating for, or preventing, undesired influence of physical parameters
    • H03M1/0602Continuously compensating for, or preventing, undesired influence of physical parameters of deviations from the desired transfer characteristic
    • H03M1/0604Continuously compensating for, or preventing, undesired influence of physical parameters of deviations from the desired transfer characteristic at one point, i.e. by adjusting a single reference value, e.g. bias or gain error
    • H03M1/0607Offset or drift compensation
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/124Sampling or signal conditioning arrangements specially adapted for A/D converters
    • H03M1/1245Details of sampling arrangements or methods
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/34Analogue value compared with reference values
    • H03M1/36Analogue value compared with reference values simultaneously only, i.e. parallel type
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/34Analogue value compared with reference values
    • H03M1/38Analogue value compared with reference values sequentially only, e.g. successive approximation type
    • H03M1/44Sequential comparisons in series-connected stages with change in value of analogue signal
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/48Servo-type converters

Definitions

  • Direct sampling receivers convert received signals directly to digital signals for subsequent processing.
  • Direct sampling receivers offer flexibility of use over multiple frequency bands and can improve performance using digital filters that replace less accurate analog counterparts.
  • Speed limitations of analog-to-digital converters (ADCs) implemented within direct sampling receivers limit the performance of ADCs at high sampling frequencies, especially when higher resolution is required.
  • Comparators are the fundamental building blocks of many types of ADCs and generally dictate the power, performance, and speed of operation of an ADC. Comparators have limitations that lead to significant limitations in the performance and power consumption of ADCs, which negatively impact the overall performance of digital sampling receivers and other devices that include ADCs.
  • Comparators including inbuilt threshold comparators, are disclosed herein.
  • An example of a comparator includes a first input stage coupled to a first signal input and a first reference input, wherein the first input stage is coupled between a first node and a second node.
  • a second input stage is coupled to a second signal input and a second reference input, wherein the second input stage is coupled between a third node and the second node.
  • An output stage generates at least one output signal in response to signals at the first and second signal inputs.
  • First switching circuitry is coupled between the first node and the output stage. The first switching circuitry is for coupling the first node to a fourth node in response to a reset signal.
  • Second switching circuitry is coupled between the third node and the output stage. The second switching circuitry is for coupling the third node to a fifth node in response to the reset signal.
  • FIG. 1 is a block diagram of an example analog-to-digital converter (ADC).
  • ADC analog-to-digital converter
  • FIG. 2 is a schematic diagram of a comparator.
  • FIG. 3 is a detailed block diagram of an example ADC that may be implemented as the ADC of FIG. 1 .
  • FIG. 4 is a schematic diagram of an inbuilt threshold comparator that provides a discrete number of thresholds.
  • FIG. 5 is a schematic diagram of an inbuilt threshold comparator that overcomes anomalies with the comparators of FIGS. 2 and 4 .
  • FIG. 6 is a schematic diagram of an example of circuitry that provides alternate input stages for the comparator of FIG. 5 .
  • FIG. 7 is a schematic diagram of an example of circuitry that provides alternate input stages for the comparator of FIG. 5 .
  • FIG. 8 is a chart showing different threshold voltages for different input stage configurations of the comparator of FIG. 5 .
  • FIG. 9 is a functional representation of an n-bit binary search ADC implementing the comparators of FIGS. 5-7 .
  • ADCs are vital in direct sampling receivers and a plurality of other electronic devices.
  • a direct sampling receiver receives a signal, such as a high frequency RF signal, and converts it to a digital signal for processing.
  • Direct sampling receivers offer flexibility of use over multiple frequency bands and can improve performance using digital filters that replace less accurate analog filters.
  • Speed limitations of the ADCs limit the performance of direct sampling receivers at high sampling frequencies, especially when higher resolution is required. Implementations of high speed ADCs generally come with penalties of high power consumption, increased area, and reduced performance.
  • FIG. 1 is a block diagram of an example ADC 100 system.
  • the ADC system 100 has an input 102 coupled to an analog signal source 104 that generates an analog signal V 11 .
  • the signal source 104 is an analog receiver of a direct sampling receiver (not shown) and the analog signal V 11 is an analog signal received by the direct sampling receiver.
  • the signal source 104 may be any device that generates the signal being processed as described herein.
  • the input 102 is coupled to an adder 110 that subtracts an analog signal V 12 from the signal V 11 to generate a signal V 13 that is the difference between the signals V 11 and V 12 .
  • the output of the adder 110 is coupled to an ADC 116 that generates a digital signal V 14 , which is the output of the ADC system 100 .
  • the signal V 14 is input to a digital-to-analog converter (DAC) 120 that converts the signal V 14 to the analog signal V 12 .
  • DAC digital-to-analog converter
  • the ADC 116 includes a plurality of comparators 130 that compare different reference voltages (not shown in FIG. 1 ) to the signal V 13 .
  • the comparators 130 are the fundamental building blocks of the ADC system 100 and generally dictate the power, performance, and speed of operation of the ADC system 100 . Improved comparators are disclosed herein that improve the performance and speed of ADCs.
  • FIG. 2 is a schematic diagram of a comparator 200 that may be an implementation of one of the comparators 130 of FIG. 1 .
  • the comparator 200 is powered by a first voltage source 202 having a voltage potential of VDD relative to a second voltage source 204 .
  • the second voltage source 204 is a ground and is referenced as VSS.
  • the comparator 200 includes a first input stage 205 and a second input stage 206 .
  • a reference input REFM is coupled to the first input stage 205 and a reference input REFP is coupled to the second input stage 206 .
  • a reference voltage V REFM is present at the reference input REFM during operation of the comparator 200 and a reference voltage V REFP is present at the reference input REFP during operation of the comparator 200 .
  • the reference voltages V REFP and V REFM are typically DC voltages.
  • the comparator 200 further includes a first signal input INP coupled to the first input stage 205 and a second signal input INM coupled to the second input stage 206 .
  • the first signal input INP has a signal V INP present during operation of the comparator 200 and the second signal input INM has a signal V INM present during operation of the comparator 200 .
  • the comparator 200 includes a node N 21 and a node N 22 , wherein a signal DRAINP is present at the node N 21 and a signal DRAINM is present at the node N 22 during operation of the comparator 200 .
  • Three nodes N 23 , N 24 , and N 25 are coupled to a reset LATP signal as described in detail below.
  • An output OUTM is coupled to the drain of a transistor Q 21 and an output OUTP is coupled to the drain of a transistor Q 22 with a signal V OUTM present at the output OUTM and a signal V OUTP present at the output OUTP.
  • the signals V OUTM and V OUTP are typically complementary after the comparator 200 has made a decision or comparison as described below. In the example of FIG.
  • inverters associated with transistors Q 21 and Q 22 are referred to as back-to-back or cross-coupled inverters.
  • the portion of the comparator 200 associated with transistors Q 21 , Q 22 and Q 26 - 29 is referred to as the output stage of the comparator 200 .
  • the threshold voltage V TC of the comparator 200 is defined as the difference between the reference voltages V REFP and V REFM .
  • the comparator 200 is in a reset phase wherein the signals DRAINP, DRAINM, V OUTP , and V OUTM are all charged to the voltage VDD.
  • the low LATP signal turns off transistor Q 25 and the low LATP signal turns on transistors Q 26 , Q 27 , Q 28 , and Q 29 .
  • the low LATP signal thus disconnects the comparator 200 from the VSS potential and connects the signals DRAINP, DRAINM, V OUTP , and V OUTM directly to VDD.
  • the comparator 200 When the LATP signal transitions to logic 1 or is high, the comparator 200 enters a decision phase causing the nodes N 21 and N 22 to discharge to VSS, which results in the signals DRAINP and DRAINM discharging to VSS.
  • the back-to-back inverters associated with transistors Q 21 and Q 22 regenerate and one of either OUTM or OUTP outputs a voltage VDD depending on the input voltages V INP and V INM .
  • the transition to the decision phase causes kickback noise in the form of a kickback voltage at the inputs INP and INM and at the reference inputs RUM and REFP. Sudden voltage changes on the drain and source nodes of the input transistors in the input stages 205 and 206 occur when the comparator 200 transitions to the decision phase and these voltage changes may change the input voltage instantaneously.
  • the size of transistors Q 23 and Q 24 determines the magnitude of kickback on the inputs INP and INM.
  • the kickback voltages significantly limit the resolution of the comparator 200 by generating erroneous voltages on the inputs INP and INM of the comparator 200 .
  • the significance of the kickback voltages is enhanced when a plurality of comparators similar to the comparator 200 are used in multibit ADCs, such as in the ADC 116 of FIG. 1 .
  • a plurality of comparators similar to the comparator 200 are used in multibit ADCs, such as in the ADC 116 of FIG. 1 .
  • an n-bit ADC such as implemented by the ADC 116 , has 2 n comparators switching at the same instant and each comparator generates kickback, so the cumulative kickback noise in the ADC 116 is significant.
  • the ADC 116 needs 2 n ⁇ 1 reference voltages, which increases power, area consumption, and complexity of the ADC 116 .
  • FIG. 3 is a detailed block diagram of an example ADC 300 that may be an implementation of the ADC 116 of FIG. 1 using comparators 302 , which may be identical or substantially similar to the comparator 200 of FIG. 2 .
  • the ADC 300 is the type of ADC that is sometimes referred to as an n-bit flash ADC.
  • the ADC 300 includes several levels of comparators 302 . In the example of FIG. 3 , the ADC 300 has three levels of comparators 302 , a first level 308 , a second level 310 , and a third level 312 .
  • the first level 308 has one comparator
  • the second level 310 has two comparators
  • the third level 312 has four comparators.
  • n levels of comparators with 2 n ⁇ 1 comparators in total and 2 (n ⁇ 1) comparators in the nth level, with n comparators switching or transitioning to the decision state sequentially.
  • the ADC 300 requires 2 (n ⁇ 1) reference voltages to operate.
  • comparators in the third level 312 are triggered by the decisions of comparators in the second level 310 .
  • the time required to generate an output from the ADC 300 is therefore n*T C , where n is the number of levels of comparators and T C is the time required for a comparator to generate an output or make the decision based on the inputs.
  • the ADC 300 has relatively low speed and power consumption and relatively high resolution. However, the low speed limits the implementation of the ADC 300 in many direct sampling receivers and other devices requiring high speed or high sampling rates.
  • FIG. 4 is a schematic diagram of an inbuilt threshold comparator 400 that provides a discrete number of threshold voltages V TC .
  • the comparator 400 differs from the comparator 200 of FIG. 2 in many ways as described herein. These differences include the inputs REFP and REFM of the comparator 400 being coupled to capacitive arrays 402 and 404 .
  • the capacitor arrays 402 and 404 are binary weighted arrays, meaning that the individual capacitors in the arrays 402 and 404 have different values.
  • the signals V REFM and V REFP are present at the reference inputs REFP and REFM during operation of the comparator 400 .
  • the capacitors in the array 402 are coupled to the reference input REFM by a plurality of switches 412 and the capacitors in the array 404 are coupled to the reference input REFP by a plurality of switches 414 .
  • the states of the switches 412 and 414 are controlled by a processor 420 .
  • the inputs INP and INM are coupled to gates of transistors Q 41 and Q 42 , respectively.
  • the voltage threshold V TC of the comparator 400 is determined by the capacitance or the number of capacitors coupled to the reference inputs REFM and REFP by the processor 420 .
  • the arrays 402 and 404 enable 2 p discrete voltage thresholds V TC to be obtained from the arrays 402 and 404 , wherein p is the number of capacitors in each of the arrays 402 and 404 .
  • An n-bit ADC implementing the comparator 400 only needs two reference voltages V REFP and V REFM , but the ADC needs one comparator 400 for each bit. Therefore, an n-bit ADC implementing the comparator 400 requires 2 n capacitor arrays, which consumes an extremely high amount of area on a circuit.
  • the capacitors in the arrays 402 and 404 have some mismatch that generates an offset that varies with each threshold setting.
  • the above-described anomalies result in the comparator 400 not being suitable for high resolution applications or needing sophisticated offset correction for each threshold setting to be suitable for high resolution applications.
  • Another problem with the comparator 400 is that kickback on the inputs INP and INM occurs during the transitions, as described with reference to the comparator 200 , FIG. 2 .
  • FIG. 5 is a schematic diagram of an inbuilt threshold comparator 500 that overcomes anomalies with the comparators 200 and 400 of FIGS. 2 and 4 .
  • the comparator 500 includes an input INP that receives an input signal V INP and an input INM that receives an input signal V INM .
  • the input INP is coupled to the gate of a transistor Q 51 and the input INM is coupled to the gate of a transistor Q 52 .
  • the drain of transistor Q 51 is coupled to a node N 51 and the source of transistor Q 51 is coupled to a node N 52 , which in the example of FIG. 5 is ground.
  • the drain of transistor Q 52 is coupled to a node N 53 and the source of transistor Q 52 is coupled to node N 52 .
  • a reference input REFM receives a reference voltage V REFM and a reference input REFP receives a reference voltage V REFP .
  • the input REFM is coupled to the gate of a transistor Q 53 , the drain of transistor Q 53 is coupled to node N 51 , and the source of transistor Q 53 is coupled to node N 52 .
  • the reference input REFP is coupled to the gate of a transistor Q 54 , the drain of transistor Q 54 is coupled to node N 53 , and the source of transistor Q 54 is coupled to node N 52 .
  • the reset LATP signal is received at a node N 55 , which is coupled to the gate of a transistor Q 55 and the gate of a transistor Q 56 .
  • the circuitry associated with the outputs OUTM and OUTP is substantially similar to the circuitry of the comparators 200 and 400 of FIG. 4 and is referred to as the output stage of the comparator 500 .
  • Transistors Q 51 and Q 53 constitute a first input stage 510 of the comparator 500 and transistors Q 52 and Q 54 constitute a second input stage 512 of the comparator 500 .
  • Transistors Q 51 and Q 52 have similar widths noted by W i and transistors Q 53 and Q 54 have similar widths noted by W r .
  • Equation (1) shows the simplified expression for the difference in currents, as functions of widths and threshold voltages, through the drain nodes as follows:
  • V TH is the threshold voltage of transistors Q 51 , Q 52 , Q 53 , Q 54 .
  • the threshold voltage V TC of the comparator 500 is defined by equation (2) as follows:
  • V TC ( W r /W i )( V REFP ⁇ V REFM ) Equation (2)
  • the threshold voltage V TC of the comparator 500 is set by the ratio of the transistor widths W r to W i .
  • This threshold voltage setting enables all the comparators in an ADC to operate from two reference voltages V REFM and V REFP , which reduces the complexity of ADCs implementing the comparator 500 relative to traditional ADCs.
  • capacitor arrays which use significant area, are not required to set the threshold voltage V TC of the comparator 500 .
  • the input common mode of the comparator 500 tracks with process, voltage, and temperature (PVT) variations, which results in better control of the offset voltages and the noise as explained below.
  • transistors Q 51 and Q 52 begin operating from linear regions and then enter the saturation region. They start from the linear region because their drain to source potentials are zero, so both potentials are at VSS during the reset phase. After the decision is made, the potentials of the drain and source nodes are again at VSS. Since the potentials are the same during reset phase and the end of decision phase, there is no kickback on the inputs INP and INM.
  • Offset correction in the comparator 500 is performed by a capacitor C 51 coupled between a voltage source V 51 a node N 56 and a capacitor C 52 coupled between a voltage source V 52 and a node N 57 .
  • Each comparator in a device such as an ADC, has its own voltage sources connected to capacitors C 51 and C 52 .
  • the offset correction is achieved by selection of values for the capacitors C 51 and C 52 .
  • the capacitors C 51 and C 52 are variable capacitors and in some examples, different voltages applied to capacitors C 51 and C 52 result in different values of their capacitances.
  • capacitors C 51 and C 52 By applying appropriate voltages to capacitors C 51 and C 52 , appropriate capacitance may be selected so that the difference in capacitance cancels out the offsets present in the comparator 500 .
  • the voltages applied to the capacitors C 51 and C 52 are generated by circuitry such as a digital offset calibration loop (not shown) that runs in the background.
  • the use of the capacitors C 51 and C 52 reduces the noise within the comparator 500 by limiting the noise bandwidth of the comparator 500 .
  • the use of the capacitors C 51 and C 52 also maintains the offset fairly constant irrespective of the threshold voltage V TC because the values of the capacitors C 51 and C 52 are independent of the threshold voltage V TC .
  • the reset function is performed by way of the LATP signal, which is coupled to the gates of transistors Q 55 , Q 56 , Q 57 , Q 58 , Q 59 , and Q 510 .
  • the comparator 500 is in a reset phase causing the potentials of the signals DRAINP, DRAINM to be at VSS (ground) and the signals V OUTP , and V OUTM to be charged to the voltage VDD.
  • the low LATP signal turns off transistors Q 55 and Q 56 and turns on transistors Q 57 , Q 58 , Q 59 , and Q 510 .
  • the low LATP signal thus disconnects the output stage of the comparator 500 from the input stages 510 and 512 , which prevents kickback on the inputs INP and INM.
  • the comparator 500 enters a decision phase that causes the potentials at the nodes N 51 and N 53 to rise a little during the beginning of the decision phase and then the potentials transition back to ground.
  • the back-to-back or cross-coupled inverters associated with transistors Q 51 and Q 52 regenerate and one of either OUTM or OUTP outputs a voltage VDD, depending on the input voltages V INP and V INM .
  • Transistors Q 55 and Q 56 may be substantially larger than the transistors Q 51 and Q 52 that are coupled to the inputs INM and INP.
  • transistors Q 55 and Q 56 may have greater widths than transistors Q 51 and Q 52 .
  • the smaller widths of transistors Q 51 and Q 52 induce less noise and generate lower offset than traditional larger input transistors.
  • the smaller sizes of transistors Q 51 and Q 52 reduce the common mode current flowing through the input pair and improve the noise of the comparator 500 .
  • the input pair of transistors Q 51 and Q 52 of the comparator 500 is half the size of the comparator 200 of FIG. 2 .
  • the smaller input transistors Q 51 and Q 52 also draw lower loads on the inputs INP and INM relative to conventional comparators, which reduces the loads on the sources of the signals V INP and V INM .
  • the comparator 500 has the additional benefit of common mode tracking with PVT variations to keep the offset and noise controlled with the PVT variations.
  • a bias voltage which varies with PVT is generated from a transistor (not shown) that is identical to the input transistors, such as transistors Q 51 and Q 52 .
  • the bias voltage serves as the input common voltage.
  • the input transistors Q 51 and Q 52 always have the same overdrive voltage (V GS ⁇ V TH ), where V GS is the gate to source voltage and V TH is the threshold voltage of the transistors Q 51 and Q 52 . This configuration assures that noise and offset do not vary significantly with respect to PVT variations.
  • FIG. 6 is a schematic diagram of circuitry 600 that is an example of alternate input stages 510 and 512 of the comparator 500 of FIG. 5 .
  • a P-input stage 602 is an example of the first input stage 510 that is coupled to node N 51 , FIG. 5
  • an M-input stage 604 is an example of the input stage 512 that is coupled to node N 53 , FIG. 5 .
  • the P-input stage 602 includes transistor Q 51 , which is coupled to the input INP and an additional four transistors, Q 61 , Q 62 , Q 63 , and Q 64 .
  • Transistors Q 61 and Q 62 are a first type of transistor having widths W r1 and transistors Q 63 and Q 64 are a second type of transistor having widths W r2 .
  • the gates of transistors Q 61 and Q 63 are coupled to the input REFP where the voltage V REFP is present and the gates of transistors Q 62 and Q 64 are coupled to the input REFM where the voltage V REFM is present.
  • the M-input stage 604 includes transistor Q 52 , which is coupled to the input INM and an additional four transistors, Q 65 , Q 66 , Q 67 , and Q 68 .
  • Transistors Q 65 and Q 66 are the first type having widths W r1 and transistors Q 67 and Q 68 are the second type having widths W r2 .
  • the gates of transistors Q 65 and Q 67 arc coupled to an input REFP and the gates of transistors Q 66 and Q 68 are coupled to an input REFM.
  • the circuitry 600 yields equation (3) as shown below wherein the comparator 500 implementing the circuitry 600 has a voltage threshold V TC1 .
  • the voltage threshold V TC1 is equal to the difference between V INP and V INP , so it is zero.
  • FIG. 7 is a schematic diagram of an example of circuitry 700 that provides alternate input stages 510 and 512 for the comparator 500 of FIG. 5 .
  • the circuitry 700 also provides a different threshold voltage V TC2 for the comparator 500 than the circuitry 600 of FIG. 6 .
  • a P-input stage 702 is an example of the input INP that is coupled to node N 51 of FIG. 5 and an M-input stage 704 is an example of the input INM that is coupled to node N 53 of FIG. 5 .
  • the P-input stage 702 includes transistor Q 51 , which is coupled to the input INP and an additional four transistors, Q 71 , Q 72 , Q 73 , and Q 74 .
  • Transistors Q 71 and Q 72 are a first type of transistor having widths W r1 and transistors Q 73 and Q 74 are a second type of transistor having widths W r2 .
  • the gates of transistors Q 71 , Q 72 , and Q 74 are coupled to the input REFM where the voltage V REFM is present and the gate of transistor Q 73 is coupled to the input REFP where the voltage V REFP is present.
  • the M-input stage 704 includes transistor Q 52 , which is coupled to the input INM and an additional four transistors, Q 75 , Q 76 , Q 77 , and Q 78 .
  • Transistors Q 75 and Q 76 are the first type having widths W r1
  • transistors Q 77 and Q 78 are the second type having widths W r2 .
  • the gates of transistors Q 75 , Q 76 , and Q 77 are coupled to the input REFP wherein the voltage V REFP is present and the gate of transistor Q 78 is coupled to the input REFM where the voltage V REFM is present.
  • the circuitry 700 yields equation (4) as follows:
  • Equation (4) yields the threshold voltage V TC2 per equation (5) as follows:
  • V TC ⁇ ⁇ 2 2 ⁇ ( W r ⁇ ⁇ 1 W i ) ⁇ ( V REFP - V REFM ) Equation ⁇ ⁇ ( 5 )
  • FIG. 8 is a chart 800 showing different threshold voltages for different input stage configurations of the comparator 500 of FIG. 5 .
  • the chart 800 shows five different configurations for the transistors in the input stages and the resulting threshold voltages V TC .
  • different threshold voltages V TC are possible by selection of the transistors and the configuration of the transistors. It is noted that all of the threshold voltages V TC rely one just two reference voltages V REFM and V REFP .
  • Configuration 3 of the chart 800 depicts the configuration of FIG. 6 and configuration 4 depicts the configuration of FIG. 7 .
  • V TC ⁇ ⁇ 1 ( W r ⁇ ⁇ 1 W i ) ⁇ ⁇ ⁇ ⁇ V TH Equation ⁇ ⁇ ( 6 )
  • transistor Q 71 is mismatched, which yields a voltage threshold V TC2 of equation (7) as follows:
  • V TC ⁇ ⁇ 2 2 ⁇ ( W r ⁇ ⁇ 1 W i ) ⁇ ( V REFP - V REFM ) + ( W r ⁇ ⁇ 1 W i ) ⁇ ⁇ ⁇ ⁇ V TH Equation ⁇ ⁇ ( 7 )
  • FIG. 9 is a functional representation of an n-bit binary search ADC 900 implementing the comparators of FIGS. 5-7 .
  • the ADC 900 includes a plurality of levels 902 of comparators 904 including a first level 906 and a second level 908 as shown in FIG. 9 .
  • the comparators 904 of the ADC 900 are grouped into blocks. That is, the comparators 904 operate as blocks of three comparators.
  • an ADC having n levels will have 3 ⁇ 4 (n ⁇ 1) comparators in the nth level.
  • the first level 906 has three comparators 904 coupled to an input 910 that has an input voltage V IN present.
  • the comparators 904 in the first level 906 are also coupled to an input clock that is coupled to the LATP signal described above.
  • the comparators 904 in the first level 906 are referred to individually as comparator 914 , comparator 916 , and comparator 918 and all have different thresholds.
  • the comparator 914 has a threshold of 3V TC /4 and generates a signal C 3 when it transitions.
  • the comparator 916 has a threshold of 2V TC /4 and generates a signal C 2 when it transitions.
  • the comparator 918 has a threshold of V TC /4 and generates a signal C 1 when it transitions.
  • the second level 908 has four blocks 924 of comparators wherein each of the blocks 924 has three comparators.
  • the configuration of the ADC 900 enables it to have one less comparator in the first level 906 than blocks 924 in the second level 908 .
  • Each of the blocks 924 may have comparators configured as the comparators 904 in the first layer 906 .
  • the blocks 924 are referred to individually as a first block 926 , a second block 928 , a third block 930 , and a fourth block 932 , which yields a total of 12 comparators that are able to compare the input voltage V IN to 12 different threshold voltages.
  • the first block 926 compares the input voltage V IN to thresholds of 15V TC /16, 14V TC /16 and 13V TC /16.
  • One block is coupled to the input 910 to compare the input voltage V IN to different voltages depending on the state of the signals C 1 -C 3 , which are output from the comparators 904 in the first level 906 .
  • the first block 926 is coupled to the input 910 when the signal C 3 is high
  • the second block 928 is coupled to the input 910 when the signal C 3 is low and the signal C 2 is high
  • the third block 930 is coupled to the input 910 when the signal C 2 is low and the signal C 1 is high
  • the fourth block 932 is coupled to the input 910 when the signal C 1 is low.
  • the progression of comparing the input voltage V IN to multiple voltages in the different levels 902 provides for high resolution of the input voltage V IN using fewer levels, which provides faster analog-to-digital conversion.
  • the ADC 900 does not require the capacitor arrays described above to set the threshold voltage of the comparators, so the area requirements of the ADC 900 are less than traditional ADCs.
  • the use of the comparators in FIGS. 5-7 provides the analog-to-digital conversion without kickback on the input 910 .
  • the use of fewer comparators 904 results in lower power consumption relative to traditional ADCs.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Analogue/Digital Conversion (AREA)

Abstract

A comparator includes a first input stage coupled to a first signal input and a first reference input, wherein the first input stage is coupled between a first node and a second node. A second input stage is coupled to a second signal input and a second reference input, wherein the second input stage is coupled between a third node and the second node. An output stage generates at least one output signal in response to the first and second input signals. First switching circuitry is coupled between the first node and the output stage. The first switching circuitry is for coupling the first node to a fourth node in response to a reset signal. Second switching circuitry is coupled between the third node and the output stage. The second switching circuitry is for coupling the third node to a fifth node in response to the reset signal.

Description

  • This application claims priority to Indian provisional patent application 201641030375 for High Performance ADCs Using A Well controlled Threshold Inbuilt Comparator, filed on Sep. 6, 2016, naming Texas Instruments Incorporated as the applicant, which is hereby fully incorporated herein by reference.
  • BACKGROUND
  • Direct sampling receivers convert received signals directly to digital signals for subsequent processing. Direct sampling receivers offer flexibility of use over multiple frequency bands and can improve performance using digital filters that replace less accurate analog counterparts. Speed limitations of analog-to-digital converters (ADCs) implemented within direct sampling receivers limit the performance of ADCs at high sampling frequencies, especially when higher resolution is required.
  • Comparators are the fundamental building blocks of many types of ADCs and generally dictate the power, performance, and speed of operation of an ADC. Comparators have limitations that lead to significant limitations in the performance and power consumption of ADCs, which negatively impact the overall performance of digital sampling receivers and other devices that include ADCs.
  • SUMMARY
  • Comparators, including inbuilt threshold comparators, are disclosed herein. An example of a comparator includes a first input stage coupled to a first signal input and a first reference input, wherein the first input stage is coupled between a first node and a second node. A second input stage is coupled to a second signal input and a second reference input, wherein the second input stage is coupled between a third node and the second node. An output stage generates at least one output signal in response to signals at the first and second signal inputs. First switching circuitry is coupled between the first node and the output stage. The first switching circuitry is for coupling the first node to a fourth node in response to a reset signal. Second switching circuitry is coupled between the third node and the output stage. The second switching circuitry is for coupling the third node to a fifth node in response to the reset signal.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a block diagram of an example analog-to-digital converter (ADC).
  • FIG. 2 is a schematic diagram of a comparator.
  • FIG. 3 is a detailed block diagram of an example ADC that may be implemented as the ADC of FIG. 1.
  • FIG. 4 is a schematic diagram of an inbuilt threshold comparator that provides a discrete number of thresholds.
  • FIG. 5 is a schematic diagram of an inbuilt threshold comparator that overcomes anomalies with the comparators of FIGS. 2 and 4.
  • FIG. 6 is a schematic diagram of an example of circuitry that provides alternate input stages for the comparator of FIG. 5.
  • FIG. 7 is a schematic diagram of an example of circuitry that provides alternate input stages for the comparator of FIG. 5.
  • FIG. 8 is a chart showing different threshold voltages for different input stage configurations of the comparator of FIG. 5.
  • FIG. 9 is a functional representation of an n-bit binary search ADC implementing the comparators of FIGS. 5-7.
  • DETAILED DESCRIPTION
  • Inbuilt threshold comparators for use in devices such as high-speed analog-to-digital converters (ADCs) are disclosed herein. ADCs are vital in direct sampling receivers and a plurality of other electronic devices. A direct sampling receiver receives a signal, such as a high frequency RF signal, and converts it to a digital signal for processing. Direct sampling receivers offer flexibility of use over multiple frequency bands and can improve performance using digital filters that replace less accurate analog filters. Speed limitations of the ADCs limit the performance of direct sampling receivers at high sampling frequencies, especially when higher resolution is required. Implementations of high speed ADCs generally come with penalties of high power consumption, increased area, and reduced performance.
  • FIG. 1 is a block diagram of an example ADC 100 system. The ADC system 100 has an input 102 coupled to an analog signal source 104 that generates an analog signal V11. In some examples, the signal source 104 is an analog receiver of a direct sampling receiver (not shown) and the analog signal V11 is an analog signal received by the direct sampling receiver. The signal source 104 may be any device that generates the signal being processed as described herein. The input 102 is coupled to an adder 110 that subtracts an analog signal V12 from the signal V11 to generate a signal V13 that is the difference between the signals V11 and V12. The output of the adder 110 is coupled to an ADC 116 that generates a digital signal V14, which is the output of the ADC system 100. The signal V14 is input to a digital-to-analog converter (DAC) 120 that converts the signal V14 to the analog signal V12.
  • The ADC 116 includes a plurality of comparators 130 that compare different reference voltages (not shown in FIG. 1) to the signal V13. The comparators 130 are the fundamental building blocks of the ADC system 100 and generally dictate the power, performance, and speed of operation of the ADC system 100. Improved comparators are disclosed herein that improve the performance and speed of ADCs.
  • FIG. 2 is a schematic diagram of a comparator 200 that may be an implementation of one of the comparators 130 of FIG. 1. The comparator 200 is powered by a first voltage source 202 having a voltage potential of VDD relative to a second voltage source 204. In the example of FIG. 2, the second voltage source 204 is a ground and is referenced as VSS. The comparator 200 includes a first input stage 205 and a second input stage 206. A reference input REFM is coupled to the first input stage 205 and a reference input REFP is coupled to the second input stage 206. A reference voltage VREFM is present at the reference input REFM during operation of the comparator 200 and a reference voltage VREFP is present at the reference input REFP during operation of the comparator 200. The reference voltages VREFP and VREFM are typically DC voltages. The comparator 200 further includes a first signal input INP coupled to the first input stage 205 and a second signal input INM coupled to the second input stage 206. The first signal input INP has a signal VINP present during operation of the comparator 200 and the second signal input INM has a signal VINM present during operation of the comparator 200.
  • The comparator 200 includes a node N21 and a node N22, wherein a signal DRAINP is present at the node N21 and a signal DRAINM is present at the node N22 during operation of the comparator 200. Three nodes N23, N24, and N25 are coupled to a reset LATP signal as described in detail below. An output OUTM is coupled to the drain of a transistor Q21 and an output OUTP is coupled to the drain of a transistor Q22 with a signal VOUTM present at the output OUTM and a signal VOUTP present at the output OUTP. The signals VOUTM and VOUTP are typically complementary after the comparator 200 has made a decision or comparison as described below. In the example of FIG. 2, inverters associated with transistors Q21 and Q22 are referred to as back-to-back or cross-coupled inverters. The portion of the comparator 200 associated with transistors Q21, Q22 and Q26-29 is referred to as the output stage of the comparator 200.
  • The threshold voltage VTC of the comparator 200 is defined as the difference between the reference voltages VREFP and VREFM. When the LATP signal is logic 0 or low, the comparator 200 is in a reset phase wherein the signals DRAINP, DRAINM, VOUTP, and VOUTM are all charged to the voltage VDD. For example, the low LATP signal turns off transistor Q25 and the low LATP signal turns on transistors Q26, Q27, Q28, and Q29. The low LATP signal thus disconnects the comparator 200 from the VSS potential and connects the signals DRAINP, DRAINM, VOUTP, and VOUTM directly to VDD. When the LATP signal transitions to logic 1 or is high, the comparator 200 enters a decision phase causing the nodes N21 and N22 to discharge to VSS, which results in the signals DRAINP and DRAINM discharging to VSS. The back-to-back inverters associated with transistors Q21 and Q22 regenerate and one of either OUTM or OUTP outputs a voltage VDD depending on the input voltages VINP and VINM.
  • The transition to the decision phase causes kickback noise in the form of a kickback voltage at the inputs INP and INM and at the reference inputs RUM and REFP. Sudden voltage changes on the drain and source nodes of the input transistors in the input stages 205 and 206 occur when the comparator 200 transitions to the decision phase and these voltage changes may change the input voltage instantaneously. The size of transistors Q23 and Q24 determines the magnitude of kickback on the inputs INP and INM. The kickback voltages significantly limit the resolution of the comparator 200 by generating erroneous voltages on the inputs INP and INM of the comparator 200. The significance of the kickback voltages is enhanced when a plurality of comparators similar to the comparator 200 are used in multibit ADCs, such as in the ADC 116 of FIG. 1. For example, an n-bit ADC, such as implemented by the ADC 116, has 2n comparators switching at the same instant and each comparator generates kickback, so the cumulative kickback noise in the ADC 116 is significant. In addition to the kickback, the ADC 116 needs 2n−1 reference voltages, which increases power, area consumption, and complexity of the ADC 116.
  • FIG. 3 is a detailed block diagram of an example ADC 300 that may be an implementation of the ADC 116 of FIG. 1 using comparators 302, which may be identical or substantially similar to the comparator 200 of FIG. 2. The ADC 300 is the type of ADC that is sometimes referred to as an n-bit flash ADC. The ADC 300 includes several levels of comparators 302. In the example of FIG. 3, the ADC 300 has three levels of comparators 302, a first level 308, a second level 310, and a third level 312. The first level 308 has one comparator, the second level 310 has two comparators, and the third level 312 has four comparators. For an ADC with n-bit resolution, there are n levels of comparators with 2n−1 comparators in total and 2(n−1) comparators in the nth level, with n comparators switching or transitioning to the decision state sequentially. The ADC 300 requires 2(n−1) reference voltages to operate. During operation, comparators in the third level 312 are triggered by the decisions of comparators in the second level 310. The time required to generate an output from the ADC 300 is therefore n*TC, where n is the number of levels of comparators and TC is the time required for a comparator to generate an output or make the decision based on the inputs. Because switching occurs sequentially, one comparator kicks back at a given instant during the sequential operation of the ADC 300. The ADC 300 has relatively low speed and power consumption and relatively high resolution. However, the low speed limits the implementation of the ADC 300 in many direct sampling receivers and other devices requiring high speed or high sampling rates.
  • FIG. 4 is a schematic diagram of an inbuilt threshold comparator 400 that provides a discrete number of threshold voltages VTC. The comparator 400 differs from the comparator 200 of FIG. 2 in many ways as described herein. These differences include the inputs REFP and REFM of the comparator 400 being coupled to capacitive arrays 402 and 404. In the example of FIG. 4, the capacitor arrays 402 and 404 are binary weighted arrays, meaning that the individual capacitors in the arrays 402 and 404 have different values. The signals VREFM and VREFP are present at the reference inputs REFP and REFM during operation of the comparator 400. The capacitors in the array 402 are coupled to the reference input REFM by a plurality of switches 412 and the capacitors in the array 404 are coupled to the reference input REFP by a plurality of switches 414. The states of the switches 412 and 414 are controlled by a processor 420. The inputs INP and INM are coupled to gates of transistors Q41 and Q42, respectively.
  • The voltage threshold VTC of the comparator 400 is determined by the capacitance or the number of capacitors coupled to the reference inputs REFM and REFP by the processor 420. The arrays 402 and 404 enable 2p discrete voltage thresholds VTC to be obtained from the arrays 402 and 404, wherein p is the number of capacitors in each of the arrays 402 and 404. An n-bit ADC implementing the comparator 400 only needs two reference voltages VREFP and VREFM, but the ADC needs one comparator 400 for each bit. Therefore, an n-bit ADC implementing the comparator 400 requires 2n capacitor arrays, which consumes an extremely high amount of area on a circuit. Furthermore, the capacitors in the arrays 402 and 404 have some mismatch that generates an offset that varies with each threshold setting. The above-described anomalies result in the comparator 400 not being suitable for high resolution applications or needing sophisticated offset correction for each threshold setting to be suitable for high resolution applications. Another problem with the comparator 400 is that kickback on the inputs INP and INM occurs during the transitions, as described with reference to the comparator 200, FIG. 2.
  • FIG. 5 is a schematic diagram of an inbuilt threshold comparator 500 that overcomes anomalies with the comparators 200 and 400 of FIGS. 2 and 4. The comparator 500 includes an input INP that receives an input signal VINP and an input INM that receives an input signal VINM. The input INP is coupled to the gate of a transistor Q51 and the input INM is coupled to the gate of a transistor Q52. The drain of transistor Q51 is coupled to a node N51 and the source of transistor Q51 is coupled to a node N52, which in the example of FIG. 5 is ground. The drain of transistor Q52 is coupled to a node N53 and the source of transistor Q52 is coupled to node N52. A reference input REFM receives a reference voltage VREFM and a reference input REFP receives a reference voltage VREFP. The input REFM is coupled to the gate of a transistor Q53, the drain of transistor Q53 is coupled to node N51, and the source of transistor Q53 is coupled to node N52. The reference input REFP is coupled to the gate of a transistor Q54, the drain of transistor Q54 is coupled to node N53, and the source of transistor Q54 is coupled to node N52. The reset LATP signal is received at a node N55, which is coupled to the gate of a transistor Q55 and the gate of a transistor Q56. The circuitry associated with the outputs OUTM and OUTP is substantially similar to the circuitry of the comparators 200 and 400 of FIG. 4 and is referred to as the output stage of the comparator 500.
  • Transistors Q51 and Q53 constitute a first input stage 510 of the comparator 500 and transistors Q52 and Q54 constitute a second input stage 512 of the comparator 500. Transistors Q51 and Q52 have similar widths noted by Wi and transistors Q53 and Q54 have similar widths noted by Wr. As noted by equation (1) below, the difference between the potentials on nodes N51 and N53, which are coupled to the drains of the transistors Q51 and Q52, may, in some examples, always equal to zero, which prevents voltage kickback on the inputs INP and INM. Equation (1) shows the simplified expression for the difference in currents, as functions of widths and threshold voltages, through the drain nodes as follows:

  • W i(V INP −V TH)+W r(V REFM −V TH)=W i(V INM −V TH)+W r(V REFP −V TH)    Equation (1)
  • where VTH is the threshold voltage of transistors Q51, Q52, Q53, Q54. The threshold voltage VTC of the comparator 500 is defined by equation (2) as follows:

  • V TC=(W r /W i)(V REFP −V REFM)   Equation (2)
  • As shown by equation (2), the threshold voltage VTC of the comparator 500 is set by the ratio of the transistor widths Wr to Wi. This threshold voltage setting enables all the comparators in an ADC to operate from two reference voltages VREFM and VREFP, which reduces the complexity of ADCs implementing the comparator 500 relative to traditional ADCs. In addition, capacitor arrays, which use significant area, are not required to set the threshold voltage VTC of the comparator 500. Furthermore, the input common mode of the comparator 500 tracks with process, voltage, and temperature (PVT) variations, which results in better control of the offset voltages and the noise as explained below.
  • During operation of the comparator 500, transistors Q51 and Q52 begin operating from linear regions and then enter the saturation region. They start from the linear region because their drain to source potentials are zero, so both potentials are at VSS during the reset phase. After the decision is made, the potentials of the drain and source nodes are again at VSS. Since the potentials are the same during reset phase and the end of decision phase, there is no kickback on the inputs INP and INM.
  • Offset correction in the comparator 500 is performed by a capacitor C51 coupled between a voltage source V51 a node N56 and a capacitor C52 coupled between a voltage source V52 and a node N57. Each comparator in a device, such as an ADC, has its own voltage sources connected to capacitors C51 and C52. The offset correction is achieved by selection of values for the capacitors C51 and C52. In the example of FIG. 5, the capacitors C51 and C52 are variable capacitors and in some examples, different voltages applied to capacitors C51 and C52 result in different values of their capacitances. By applying appropriate voltages to capacitors C51 and C52, appropriate capacitance may be selected so that the difference in capacitance cancels out the offsets present in the comparator 500. In some examples, the voltages applied to the capacitors C51 and C52 are generated by circuitry such as a digital offset calibration loop (not shown) that runs in the background. The use of the capacitors C51 and C52 reduces the noise within the comparator 500 by limiting the noise bandwidth of the comparator 500. The use of the capacitors C51 and C52 also maintains the offset fairly constant irrespective of the threshold voltage VTC because the values of the capacitors C51 and C52 are independent of the threshold voltage VTC.
  • The reset function is performed by way of the LATP signal, which is coupled to the gates of transistors Q55, Q56, Q57, Q58, Q59, and Q510. When the LATP signal is logic 0, the comparator 500 is in a reset phase causing the potentials of the signals DRAINP, DRAINM to be at VSS (ground) and the signals VOUTP, and VOUTM to be charged to the voltage VDD. For example, the low LATP signal turns off transistors Q55 and Q56 and turns on transistors Q57, Q58, Q59, and Q510. The low LATP signal thus disconnects the output stage of the comparator 500 from the input stages 510 and 512, which prevents kickback on the inputs INP and INM. When the LATP signal transitions to logic 1, the comparator 500 enters a decision phase that causes the potentials at the nodes N51 and N53 to rise a little during the beginning of the decision phase and then the potentials transition back to ground. Thus, there is no discharge from the drain nodes of transistors Q51 and Q52, which prevents kickback. The back-to-back or cross-coupled inverters associated with transistors Q51 and Q52 regenerate and one of either OUTM or OUTP outputs a voltage VDD, depending on the input voltages VINP and VINM.
  • Transistors Q55 and Q56 may be substantially larger than the transistors Q51 and Q52 that are coupled to the inputs INM and INP. For example, transistors Q55 and Q56 may have greater widths than transistors Q51 and Q52. The smaller widths of transistors Q51 and Q52 induce less noise and generate lower offset than traditional larger input transistors. The smaller sizes of transistors Q51 and Q52 reduce the common mode current flowing through the input pair and improve the noise of the comparator 500. For the same noise specifications, the input pair of transistors Q51 and Q52 of the comparator 500 is half the size of the comparator 200 of FIG. 2. The smaller input transistors Q51 and Q52 also draw lower loads on the inputs INP and INM relative to conventional comparators, which reduces the loads on the sources of the signals VINP and VINM.
  • In some examples, the comparator 500 has the additional benefit of common mode tracking with PVT variations to keep the offset and noise controlled with the PVT variations. In these examples, a bias voltage which varies with PVT is generated from a transistor (not shown) that is identical to the input transistors, such as transistors Q51 and Q52. The bias voltage serves as the input common voltage. The input transistors Q51 and Q52 always have the same overdrive voltage (VGS−VTH), where VGS is the gate to source voltage and VTH is the threshold voltage of the transistors Q51 and Q52. This configuration assures that noise and offset do not vary significantly with respect to PVT variations.
  • Different variations of the input stages 510 and 512 of the comparator 500 result in different threshold voltages VTC of the comparator 500. FIG. 6 is a schematic diagram of circuitry 600 that is an example of alternate input stages 510 and 512 of the comparator 500 of FIG. 5. A P-input stage 602 is an example of the first input stage 510 that is coupled to node N51, FIG. 5, and an M-input stage 604 is an example of the input stage 512 that is coupled to node N53, FIG. 5. The P-input stage 602 includes transistor Q51, which is coupled to the input INP and an additional four transistors, Q61, Q62, Q63, and Q64. Transistors Q61 and Q62 are a first type of transistor having widths Wr1 and transistors Q63 and Q64 are a second type of transistor having widths Wr2. The gates of transistors Q61 and Q63 are coupled to the input REFP where the voltage VREFP is present and the gates of transistors Q62 and Q64 are coupled to the input REFM where the voltage VREFM is present. The M-input stage 604 includes transistor Q52, which is coupled to the input INM and an additional four transistors, Q65, Q66, Q67, and Q68. Transistors Q65 and Q66 are the first type having widths Wr1 and transistors Q67 and Q68 are the second type having widths Wr2. The gates of transistors Q65 and Q67 arc coupled to an input REFP and the gates of transistors Q66 and Q68 are coupled to an input REFM.
  • The circuitry 600 yields equation (3) as shown below wherein the comparator 500 implementing the circuitry 600 has a voltage threshold VTC1. In the case of equation (3), the voltage threshold VTC1 is equal to the difference between VINP and VINP, so it is zero.

  • W i×(V INP −V TH)+W r1×(V REFP −V TH)+W r2×(V REFP −V TH)+W r1×(VREFM −V TH)+W r2×(V REFM −V TH)=W i×(V INM −V TH)+W r1×(V REFP −V TH)+W r2×(V REFP −V TH)+W r1×(V REFM −V TH)+W r2×(V REFM −V TH)    Equation (3)
  • FIG. 7 is a schematic diagram of an example of circuitry 700 that provides alternate input stages 510 and 512 for the comparator 500 of FIG. 5. The circuitry 700 also provides a different threshold voltage VTC2 for the comparator 500 than the circuitry 600 of FIG. 6. A P-input stage 702 is an example of the input INP that is coupled to node N51 of FIG. 5 and an M-input stage 704 is an example of the input INM that is coupled to node N53 of FIG. 5. The P-input stage 702 includes transistor Q51, which is coupled to the input INP and an additional four transistors, Q71, Q72, Q73, and Q74. Transistors Q71 and Q72 are a first type of transistor having widths Wr1 and transistors Q73 and Q74 are a second type of transistor having widths Wr2. The gates of transistors Q71, Q72, and Q74 are coupled to the input REFM where the voltage VREFM is present and the gate of transistor Q73 is coupled to the input REFP where the voltage VREFP is present. The M-input stage 704 includes transistor Q52, which is coupled to the input INM and an additional four transistors, Q75, Q76, Q77, and Q78. Transistors Q75 and Q76 are the first type having widths Wr1, and transistors Q77 and Q78 are the second type having widths Wr2. The gates of transistors Q75, Q76, and Q77 are coupled to the input REFP wherein the voltage VREFP is present and the gate of transistor Q78 is coupled to the input REFM where the voltage VREFM is present.
  • The circuitry 700 yields equation (4) as follows:

  • W i×(V INP −V TH)+W r1×(V REFM −V TH)+W r2×(V REFP −V TH)+W r1×(VREFM −V TH)+W r2×(V REFM −V TH)=W i×(V INM −V TH)+W r1×(V REFP −V TH)+W r2×(V REFP −V TH)+W r1×(V REFP −V TH)+W r2×(V REFM −V TH)    Equation (4)
  • Equation (4) yields the threshold voltage VTC2 per equation (5) as follows:
  • V TC 2 = 2 × ( W r 1 W i ) × ( V REFP - V REFM ) Equation ( 5 )
  • FIG. 8 is a chart 800 showing different threshold voltages for different input stage configurations of the comparator 500 of FIG. 5. The chart 800 shows five different configurations for the transistors in the input stages and the resulting threshold voltages VTC. As shown by the chart 800, different threshold voltages VTC are possible by selection of the transistors and the configuration of the transistors. It is noted that all of the threshold voltages VTC rely one just two reference voltages VREFM and VREFP. Configuration 3 of the chart 800 depicts the configuration of FIG. 6 and configuration 4 depicts the configuration of FIG. 7.
  • As a result of mismatched transistors, the different configurations of the inputs stages produce the same offset, which provides for consistency in correcting for offset using the capacitors C51 and C52 of FIG. 5. Reference is made to transistor Q61 in FIG. 6, which, in the following example, is mismatched. The mismatch results in a change in the threshold voltage of the transistor Q61 noted as ΔVTH and renders the voltage threshold VTC1 with the mismatch according to equation (6) as follows:
  • V TC 1 = ( W r 1 W i ) × Δ V TH Equation ( 6 )
  • When the mismatch is applied to the configuration of FIG. 7, transistor Q71 is mismatched, which yields a voltage threshold VTC2 of equation (7) as follows:
  • V TC 2 = 2 × ( W r 1 W i ) × ( V REFP - V REFM ) + ( W r 1 W i ) × Δ V TH Equation ( 7 )
  • As shown by equations (6) and (7), the same offset, (Wr1/Wi)ΔVTH applies to both input stage configurations based on a mismatch of a transistor having a width Wr1.
  • FIG. 9 is a functional representation of an n-bit binary search ADC 900 implementing the comparators of FIGS. 5-7. The ADC 900 includes a plurality of levels 902 of comparators 904 including a first level 906 and a second level 908 as shown in FIG. 9. Unlike the ADC 300 of FIG. 3 that has single comparators, the comparators 904 of the ADC 900 are grouped into blocks. That is, the comparators 904 operate as blocks of three comparators. Thus, an ADC having n levels will have 3×4(n−1) comparators in the nth level. In the example of FIG. 9, the first level 906 has three comparators 904 coupled to an input 910 that has an input voltage VIN present. The comparators 904 in the first level 906 are also coupled to an input clock that is coupled to the LATP signal described above. The comparators 904 in the first level 906 are referred to individually as comparator 914, comparator 916, and comparator 918 and all have different thresholds. The comparator 914 has a threshold of 3VTC/4 and generates a signal C3 when it transitions. The comparator 916 has a threshold of 2VTC/4 and generates a signal C2 when it transitions. The comparator 918 has a threshold of VTC/4 and generates a signal C1 when it transitions.
  • The second level 908 has four blocks 924 of comparators wherein each of the blocks 924 has three comparators. The configuration of the ADC 900 enables it to have one less comparator in the first level 906 than blocks 924 in the second level 908. Each of the blocks 924 may have comparators configured as the comparators 904 in the first layer 906. The blocks 924 are referred to individually as a first block 926, a second block 928, a third block 930, and a fourth block 932, which yields a total of 12 comparators that are able to compare the input voltage VIN to 12 different threshold voltages. For example, the first block 926 compares the input voltage VIN to thresholds of 15VTC/16, 14VTC/16 and 13VTC/16. One block is coupled to the input 910 to compare the input voltage VIN to different voltages depending on the state of the signals C1-C3, which are output from the comparators 904 in the first level 906. For example, the first block 926 is coupled to the input 910 when the signal C3 is high, the second block 928 is coupled to the input 910 when the signal C3 is low and the signal C2 is high, the third block 930 is coupled to the input 910 when the signal C2 is low and the signal C1 is high, and the fourth block 932 is coupled to the input 910 when the signal C1 is low.
  • The progression of comparing the input voltage VIN to multiple voltages in the different levels 902 provides for high resolution of the input voltage VIN using fewer levels, which provides faster analog-to-digital conversion. The ADC 900 does not require the capacitor arrays described above to set the threshold voltage of the comparators, so the area requirements of the ADC 900 are less than traditional ADCs. In addition, the use of the comparators in FIGS. 5-7 provides the analog-to-digital conversion without kickback on the input 910. The use of fewer comparators 904 results in lower power consumption relative to traditional ADCs.
  • Although illustrative embodiments have been shown and described by way of example, a wide range of alternative embodiments is possible within the scope of the foregoing disclosure.

Claims (5)

1-8. (canceled)
9. A comparator comprising:
a first input stage coupled to a first signal input and a first reference input, the first input stage coupled between a first node and a second node;
a second input stage coupled to a second signal input and a second reference input, the second input stage coupled between a third node and the second node;
an output stage for generating at least one output signal in response to signals at the first and second signal inputs;
first switching circuitry coupled between the first node and the output stage, the first switching circuitry for coupling the first node to a fourth node in response to a reset signal; and
second switching circuitry coupled between the third node and the output stage, the second switching circuitry for coupling the third node to a fifth node in response to the reset signal;
wherein the first input stage comprises:
a first transistor coupled between the first node and the second node, the gate of the first transistor being coupled to the first signal input; and
a second transistor coupled between the first node and the second node, the pate of the second transistor coupled to one of the first reference input or the second reference input;
a third transistor coupled between the first node and the second node, the gate of the third transistor being coupled to the second reference input;
a fourth transistor coupled between the first node and the second node, the gate of the fourth transistor being coupled to the first reference input; and
a fifth transistor coupled between the first node and the second node, the gate of the fifth transistor being coupled to the second reference input;
wherein the gate of the second transistor is coupled to the first reference input; and
wherein the widths of the second and third transistors are substantially the same and the widths of the fourth and fifth transistors are substantially the same.
10. A comparator comprising:
a first input stage coupled to a first signal input and a first reference input, the first input stage coupled between a first node and a second node;
a second input stage coupled to a second signal input and a second reference input, the second input stage coupled between a third node and the second node;
an output stage for generating at least one output signal in response to signals at the first and second signal inputs;
first switching circuitry coupled between the first node and the output stage, the first switching circuitry for coupling the first node to a fourth node in response to a reset signal; and
second switching circuitry coupled between the third node and the output stage, the second switching circuitry for coupling the third node to a fifth node in response to the reset signal;
wherein the first input stage comprises:
a first transistor coupled between the first node and the second node, the gate of the first transistor being coupled to the first signal input; and
a second transistor coupled between the first node and the second node, the pate of the second transistor coupled to one of the first reference input or the second reference input;
a third transistor coupled between the first node and the second node, the gate of the third transistor being coupled to the second reference input;
a fourth transistor coupled between the first node and the second node, the gate of the fourth transistor being coupled to the first reference input; and
a fifth transistor coupled between the first node and the second node, the gate of the fifth transistor being coupled to the second reference input;
wherein the gate of the second transistor is coupled to the second reference input; and
wherein the widths of the second and third transistors are substantially the same and the widths of the fourth and fifth transistors are substantially the same.
11. The A comparator comprising:
a first input stage coupled to a first signal input and a first reference input, the first input stage coupled between a first node and a second node;
a second input stage coupled to a second signal input and a second reference input, the second input stage coupled between a third node and the second node;
an output stage for generating at least one output signal in response to signals at the first and second signal inputs;
first switching circuitry coupled between the first node and the output stage, the first switching circuitry for coupling the first node to a fourth node in response to a reset signal; and
second switching circuitry coupled between the third node and the output stage, the second switching circuitry for coupling the third node to a fifth node in response to the reset signal;
wherein the first input stage comprises:
a first transistor coupled between the first node and the second node, the gate of the first transistor being coupled to the first signal input; and
a second transistor coupled between the first node and the second node, the gate of the second transistor coupled to one of the first reference input or the second reference input;
a third transistor coupled between the first node and the second node, the gate of the third transistor being coupled to one of the first reference input or the second reference input;
a fourth transistor coupled between the first node and the second node, the gate of the fourth transistor being coupled to one of the first reference input or the second reference input; and
a fifth transistor coupled between the first node and the second node, the gate of the fifth transistor being coupled to one of the first reference input or the second reference input;
wherein the gate of the second being coupled to one of the first reference input or the second reference input; and
wherein the widths of the second and third transistors are substantially the same and the widths of the fourth and fifth transistors are substantially the same.
12-19. (canceled)
US15/466,691 2016-09-06 2017-03-22 Inbuilt threshold comparator Active US9917594B1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
CN201710791112.7A CN107800412B (en) 2016-09-06 2017-09-05 Built-in threshold comparator
US15/864,090 US10116321B2 (en) 2016-09-06 2018-01-08 Inbuilt threshold comparator
US16/139,113 US10284219B2 (en) 2016-09-06 2018-09-24 Inbuilt threshold comparator

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
IN201641030375 2016-09-06
IN201641030375 2016-09-06

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US15/864,090 Continuation US10116321B2 (en) 2016-09-06 2018-01-08 Inbuilt threshold comparator

Publications (2)

Publication Number Publication Date
US20180069566A1 true US20180069566A1 (en) 2018-03-08
US9917594B1 US9917594B1 (en) 2018-03-13

Family

ID=61281438

Family Applications (3)

Application Number Title Priority Date Filing Date
US15/466,691 Active US9917594B1 (en) 2016-09-06 2017-03-22 Inbuilt threshold comparator
US15/864,090 Active US10116321B2 (en) 2016-09-06 2018-01-08 Inbuilt threshold comparator
US16/139,113 Active US10284219B2 (en) 2016-09-06 2018-09-24 Inbuilt threshold comparator

Family Applications After (2)

Application Number Title Priority Date Filing Date
US15/864,090 Active US10116321B2 (en) 2016-09-06 2018-01-08 Inbuilt threshold comparator
US16/139,113 Active US10284219B2 (en) 2016-09-06 2018-09-24 Inbuilt threshold comparator

Country Status (2)

Country Link
US (3) US9917594B1 (en)
CN (1) CN107800412B (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10594308B1 (en) * 2018-12-31 2020-03-17 Qualcomm Incorporated Digitally assisted control over comparator input common mode
CN111162786A (en) * 2020-01-20 2020-05-15 电子科技大学 Comparator for eliminating kickback noise
WO2020201850A1 (en) * 2019-04-04 2020-10-08 King Abdullah University Of Science And Technology Successive approximation tree configuration for analog-to-digital converter
US20220182068A1 (en) * 2020-12-09 2022-06-09 Commissariat à I'Energie Atomique et aux Energies Atternatives Dynamic comparator
EP3923473A4 (en) * 2019-11-28 2022-06-15 Changxin Memory Technologies, Inc. Comparator

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI643462B (en) * 2017-11-06 2018-12-01 瑞昱半導體股份有限公司 Bit error rate forecast circuit of successive approximation register analog-to-digital converter

Family Cites Families (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5416484A (en) * 1993-04-15 1995-05-16 Tektronix, Inc. Differential comparator and analog-to-digital converter comparator bank using the same
US5459465A (en) * 1993-10-21 1995-10-17 Comlinear Corporation Sub-ranging analog-to-digital converter
US5729230A (en) * 1996-01-17 1998-03-17 Hughes Aircraft Company Delta-Sigma Δ-Σ modulator having a dynamically tunable continuous time Gm-C architecture
EP1036435A2 (en) * 1998-06-30 2000-09-20 Koninklijke Philips Electronics N.V. Receiver having integrated mixer and sigma-delta analog-to-digital conversion
US6144231A (en) * 1998-11-23 2000-11-07 Goldblatt; Jeremy Mark High speed dynamic latch comparator
JP2000174576A (en) * 1998-12-08 2000-06-23 Fujitsu Ltd Variable gain amplifier
TW453042B (en) * 2000-09-26 2001-09-01 Silicon Integrated Sys Corp Low voltage fully differential analog-to-digital converter
HU226855B1 (en) * 2004-02-20 2009-12-28 Organica Zrt Biological purification of waste wather, elimination of organic compounds and instalation for it
WO2006085605A1 (en) * 2005-02-10 2006-08-17 National University Corporation Nagoya University Δς modulator and δς analog/digital converting circuit
FR2887708B1 (en) * 2005-06-28 2008-02-15 Atmel Grenoble Soc Par Actions ELECTRONIC CIRCUIT WITH A NETWORK OF DISYMETRIC DIFFERENTIAL PAIRS
US7375559B1 (en) * 2005-07-07 2008-05-20 Marvell International Ltd. Differential comparator with a replica input stage to set the accurate bias current for improved common mode rejection
CN101310445A (en) * 2005-11-17 2008-11-19 Nxp股份有限公司 Folding circuit
JP4646988B2 (en) * 2005-12-20 2011-03-09 パナソニック株式会社 Comparator and A / D converter
DE102006004212B4 (en) * 2006-01-30 2009-09-24 Xignal Technologies Ag Delta-sigma analog-to-digital converters and methods for delta-sigma analog-to-digital conversion with offset compensation
US7652600B2 (en) * 2006-01-31 2010-01-26 Imec A/D converter comprising a voltage comparator device
US7420497B2 (en) * 2006-06-28 2008-09-02 Broadcom Corporation Low offset flash analog-to-digital converter
US7501862B2 (en) * 2007-06-22 2009-03-10 Himax Technologies Limited Comparator with low offset voltage
JP2010278557A (en) * 2009-05-26 2010-12-09 Panasonic Corp Parallel interpolation type a/d converter and digital equalizer
US8471749B2 (en) * 2011-07-18 2013-06-25 Freescale Semiconductor, Inc. Comparator
US8514117B2 (en) * 2011-09-09 2013-08-20 Texas Instruments Incorporated Excess loop delay compensation for a continuous time sigma delta modulator
US8760331B2 (en) * 2012-01-20 2014-06-24 Hittite Microwave Norway As Continuous time delta sigma converter having a VCO based quantizer
US8766835B2 (en) * 2012-02-20 2014-07-01 Texas Instruments Incorporated Sigma delta ADC with current mode mixer input
US8791848B2 (en) * 2012-02-22 2014-07-29 Mediatek Inc. Sigma-delta modulators with excess loop delay compensation
US9124279B2 (en) * 2012-09-03 2015-09-01 Tensorcom, Inc. Method and apparatus for an active negative-capacitor circuit to cancel the input capacitance of comparators
EP2893637A4 (en) * 2012-09-03 2016-05-18 Tensorcom Inc Method and apparatus for an active negative-capacitor circuit
US9203420B2 (en) * 2014-02-05 2015-12-01 Innophase Inc. Apparatus and method for digital to analog conversion with current mirror amplification
CN104242942B (en) * 2014-09-29 2017-10-27 清华大学 Six asynchronous gradually-appoximant analog-digital converters of tape comparator offset correction
US9467133B2 (en) * 2015-02-27 2016-10-11 Huawei Technologies Co., Ltd. Comparator apparatus and method

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10594308B1 (en) * 2018-12-31 2020-03-17 Qualcomm Incorporated Digitally assisted control over comparator input common mode
WO2020201850A1 (en) * 2019-04-04 2020-10-08 King Abdullah University Of Science And Technology Successive approximation tree configuration for analog-to-digital converter
US11705919B2 (en) 2019-04-04 2023-07-18 King Abdullah University Of Science And Technology Successive approximation tree configuration for analog-to-digital converter
EP3923473A4 (en) * 2019-11-28 2022-06-15 Changxin Memory Technologies, Inc. Comparator
CN111162786A (en) * 2020-01-20 2020-05-15 电子科技大学 Comparator for eliminating kickback noise
US20220182068A1 (en) * 2020-12-09 2022-06-09 Commissariat à I'Energie Atomique et aux Energies Atternatives Dynamic comparator
US11545992B2 (en) * 2020-12-09 2023-01-03 Commissariat à l'Energie Atomique et aux Energies Alternatives Dynamic comparator

Also Published As

Publication number Publication date
US20180131383A1 (en) 2018-05-10
US20190028113A1 (en) 2019-01-24
CN107800412B (en) 2023-06-23
US10116321B2 (en) 2018-10-30
US10284219B2 (en) 2019-05-07
CN107800412A (en) 2018-03-13
US9917594B1 (en) 2018-03-13

Similar Documents

Publication Publication Date Title
US10284219B2 (en) Inbuilt threshold comparator
US8198921B2 (en) Dynamic comparator with background offset calibration
US8362934B2 (en) Comparator and analog/digital converter
US8669810B2 (en) Time difference amplifier and amplification method using slew rate control
US10263634B2 (en) Analog-digital converter
US5465093A (en) Analog-to-digital converter
CN111295840B (en) Reduced noise dynamic comparator for analog-to-digital converter
JP2019071604A (en) Voltage-time converter and analog-digital converter
CN114650058B (en) Time interleaving FLASH ADC circuit for realizing self-calibration based on BBPD module
US10581446B1 (en) Current controlled MDAC for time-interleaved ADCS and related methods
US6859158B2 (en) Analog-digital conversion circuit
US8674869B2 (en) A/D conversion circuit
US9356588B2 (en) Linearity of phase interpolators using capacitive elements
US10574250B1 (en) Digital calibration systems and methods for multi-stage analog-to-digital converters
US10720934B1 (en) MDAC based time-interleaved analog-to-digital converters and related methods
US5955978A (en) A/D converter with auto-zeroed latching comparator and method
US10374607B2 (en) Voltage conversion circuit and electronic device
US11509299B2 (en) Dynamic comparator
US11545992B2 (en) Dynamic comparator
US20230163777A1 (en) Comparator and analog to digital converter
US12107595B2 (en) Comparator and analog-to-digital converter
CN110048720B (en) Reference voltage control circuit of two-step flash A/D converter
US9000964B2 (en) Circuit and method for signal conversion
KR101341642B1 (en) Circuit for calibrating offset voltage
JPH01296713A (en) Analog/digital converter

Legal Events

Date Code Title Description
AS Assignment

Owner name: TEXAS INSTRUMENTS INCORPORATED, TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SOUNDARARAJAN, RISHI;REEL/FRAME:041700/0025

Effective date: 20170307

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4