US20180033590A1 - Structure and method to measure focus-dependent pattern shift in integrated circuit imaging - Google Patents
Structure and method to measure focus-dependent pattern shift in integrated circuit imaging Download PDFInfo
- Publication number
- US20180033590A1 US20180033590A1 US15/222,096 US201615222096A US2018033590A1 US 20180033590 A1 US20180033590 A1 US 20180033590A1 US 201615222096 A US201615222096 A US 201615222096A US 2018033590 A1 US2018033590 A1 US 2018033590A1
- Authority
- US
- United States
- Prior art keywords
- spacing
- shift
- section
- measurement structure
- pattern
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G03—PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
- G03F—PHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
- G03F7/00—Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
- G03F7/70—Microphotolithographic exposure; Apparatus therefor
- G03F7/70483—Information management; Active and passive control; Testing; Wafer monitoring, e.g. pattern monitoring
- G03F7/70605—Workpiece metrology
- G03F7/70681—Metrology strategies
- G03F7/70683—Mark designs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01J—ELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
- H01J37/00—Discharge tubes with provision for introducing objects or material to be exposed to the discharge, e.g. for the purpose of examination or processing thereof
- H01J37/26—Electron or ion microscopes; Electron or ion diffraction tubes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/30—Structural arrangements specially adapted for testing or measuring during manufacture or treatment, or specially adapted for reliability measurements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/10—Measuring as part of the manufacturing process
- H01L22/12—Measuring as part of the manufacturing process for structural parameters, e.g. thickness, line width, refractive index, temperature, warp, bond strength, defects, optical inspection, electrical measurement of structural dimensions, metallurgic measurement of diffusions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01J—ELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
- H01J2237/00—Discharge tubes exposing object to beam, e.g. for analysis treatment, etching, imaging
- H01J2237/26—Electron or ion microscopes
- H01J2237/282—Determination of microscope properties
- H01J2237/2826—Calibration
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01J—ELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
- H01J2237/00—Discharge tubes exposing object to beam, e.g. for analysis treatment, etching, imaging
- H01J2237/30—Electron or ion beam tubes for processing objects
- H01J2237/304—Controlling tubes
- H01J2237/30433—System calibration
- H01J2237/30438—Registration
- H01J2237/30444—Calibration grids
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01J—ELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
- H01J2237/00—Discharge tubes exposing object to beam, e.g. for analysis treatment, etching, imaging
- H01J2237/30—Electron or ion beam tubes for processing objects
- H01J2237/317—Processing objects on a microscale
- H01J2237/3175—Lithography
- H01J2237/31793—Problems associated with lithography
Definitions
- the subject matter disclosed herein relates to integrated circuits. More particularly, the subject matter relates to devices used to measure manufacturing processes in forming integrated circuits.
- EUV extreme ultraviolet lithography
- small wavelengths e.g., less than approximately 13.5 nanometers in length
- EUV extreme ultraviolet lithography
- a measurement structure for use in measuring an image of an IC includes: a first section having a positive shift spacing pattern; a second section, on an opposite side of the measurement structure, having a negative shift spacing pattern; and a third section having a reference spacing pattern for calibrating a shift in a printed image of at least one of the first section or the second section of said measurement structure.
- a first aspect of the disclosure includes a measurement structure for use in measuring an image of an IC, includes: a first section having a positive shift spacing pattern; a second section, on an opposite side of the measurement structure, having a negative shift spacing pattern; and a third section having a reference spacing pattern for calibrating a shift in a printed image of at least one of the first section or the second section of said measurement structure.
- a second aspect of the disclosure includes a method including: applying a measurement structure to a design of an integrated circuit (IC) device, the measurement structure including: a first section having a positive shift spacing pattern; a second section, on an opposite side of the measurement structure, having a negative shift spacing pattern; and a third section having a reference spacing pattern for calibrating shift in a printed image of the design of the IC relative to a measurement from at least one of the first section or the second section; printing the design of the IC device with the measurement structure on a wafer to form the image; and identifying a scaling factor to for the shift in the printed the image of the design of the IC device.
- IC integrated circuit
- a third aspect of the disclosure includes a measurement structure having: a first section having a positive shift spacing pattern; a second section, on an opposite side of the measurement structure, having a negative shift spacing pattern, wherein the positive shift spacing pattern includes a first set of spacing elements separated from one another by a first distance, and a second set of spacing elements separated from one another by a second distance distinct from the first distance; and a third section having a reference spacing pattern for calibrating a shift in a printed image of at least one of the first section or the second section of the measurement structure, wherein the third section is located between the first section and the second section.
- FIG. 1 shows a schematic view of a section of an integrated circuit (IC) design, including line patterns.
- IC integrated circuit
- FIG. 2 shows a schematic view of an image on a wafer, formed according to the design of FIG. 1 .
- FIG. 3 shows a schematic view of a measurement structure for use in measuring an IC image.
- FIG. 4 shows a schematic view of the printed measurement structure of FIG. 3 on a common wafer with the printed image of FIG. 2 .
- FIG. 5 is a flow diagram illustrating processes in a method according to various embodiments.
- the subject matter disclosed herein relates to measuring integrated circuit (IC) devices and evaluating methods of manufacturing ICs. More particularly, the subject matter relates to structures and methods for measuring IC devices formed using extreme ultraviolet lithography (EUV).
- EUV extreme ultraviolet lithography
- various embodiments of the disclosure include measurement structures for measuring IC images (e.g., critical dimension scanning electron microscope (CDSEM) images) that include complementary shift spacing patterns and can also include an integrated calibration section. These structures can be used within one IC image to detect relative image shift, e.g., due to pattern-dependent or focus-dependent shift.
- CDSEM critical dimension scanning electron microscope
- the measurement structures and associated methods of the various embodiments can be utilized to measure relative shift in an IC image without prior knowledge of the design spacing. This can simplify the measurement process when compared with conventional approaches
- FIG. 1 shows a schematic view of a section of an integrated circuit (IC) design 2 , including line patterns 4 .
- IC design 2 can include a design formed in a mask, such as a lithography mask, which is used to form one or more portions of an IC or a reference structure in an IC.
- IC design 2 includes line patterns 4 of differing sizes, e.g., line A and line B, which are separated from one another by distinct spacings, e.g., spacing A, spacing B.
- FIG. 2 shows a schematic view of an image 6 on a wafer 8 , formed (e.g., printed) according to design 2 .
- image 6 is a critical dimension scanning electron microscope (CDSEM) image of the IC.
- CDSEM critical dimension scanning electron microscope
- FIG. 3 shows a schematic view of a measurement structure 10 for use in measuring an IC device (e.g., via an image, such as image 6 ).
- Measurement structure 10 can be used to measure any conventional IC image formed from a design, e.g., a design on a lithography mask, but may be particularly beneficial in measuring CDSEM images.
- Measurement structure 10 can be applied to a lithography mask used to form a design (e.g. design 2 , FIG. 1 ), and printed on a wafer along with that design for use in measuring aspects (e.g., shift) in that design when printed. As shown in FIG.
- measurement structure 10 can include a first section 12 having a positive shift spacing pattern 14 , a second section 16 having a negative shift spacing pattern 18 , and in some cases, a third section 20 having a reference spacing pattern 22 .
- third section 20 is located between first section 12 and second section 16 , such that second section 16 is on an opposite side of measurement structure 10 from first section 12 .
- Reference spacing pattern 22 can be configured to calibrate a measurement from at least one of first section 12 or second section 16 .
- reference spacing pattern 22 can be used to calibrate measurements from both first section 12 and second section 16 in a single image. It is understood that as noted herein, reference spacing pattern 22 may be utilized in separate, e.g., parallel, processes as spacing patterns 14 , 18 , and in some cases, may be an optional component in measurement structure 10 .
- positive shift spacing pattern 14 can include a first set of spacing elements 24 separated from one another by a first distance d 1 , and a second set of spacing elements 26 separated from one another by a second distance dz. Positive shift spacing pattern 14 transitions from the second set of spacing elements 26 to the first set of spacing elements 24 in a first direction D P . Positive shift spacing pattern 14 is configured to indicate (and provide measurement of) a positive shift (in direction D P ) in spacing between lines (e.g., lines A, B, etc., FIG. 1 ). It is understood that the terms, “positive” and “negative” are only relative terms used to indicate shift of an image (e.g., image 6 ) relative to a design (e.g., design 2 ) in a particular direction.
- negative shift spacing pattern 18 can also include the first set of spacing elements 24 and the second set of spacing elements 26 , however, negative shift spacing pattern 18 transitions from second set of spacing elements 26 to first set of spacing elements 24 in a second direction D N , that is opposite the first direction D P .
- Negative shift spacing pattern 18 is configured to indicate (and provide measurement of) a negative shift (in direction D N in spacing between lines (e.g., lines A, B, etc., FIG. 1 )). It is understood that negative shift spacing pattern 18 is a complementary spacing pattern to positive shift spacing pattern 14 , that is, both spacing patterns have a substantially identical configuration, with an opposite orientation relative to one of the shift directions (e.g., D P or D N ).
- a distance (spacing) S 2 between spacing elements in the first set of spacing elements 24 and the second set of spacing elements 26 (measured between the sets 24 , 26 ) in the negative shift spacing pattern 18 is equal to a distance (spacing) S 1 between corresponding spacing elements in the first set of spacing elements 24 and the second set of spacing elements 26 in the positive shift spacing pattern 14 . That is, distances (S 1 , S 2 ) between a spacing element 26 in second set and an adjacent (or other) spacing element 24 in first set are equal in both negative shift spacing pattern 18 and positive shift spacing pattern 14 .
- a reference spacing R is shown between spacing elements in reference spacing pattern 22 .
- reference spacing pattern 22 includes only first set of spacing elements 24 , and is located between positive shift spacing pattern 14 and negative shift spacing pattern 18 .
- Reference spacing pattern 22 can be used to calibrate an amount of absolute shift (net result of positive shift in D P and negative shift in D N ) in an image (e.g., image 6 ) from an IC design (e.g., design 2 ).
- positive shift spacing pattern 14 is an equal, but opposite spacing pattern relative to negative shift spacing pattern 18 .
- negative shift spacing pattern 18 may be obtained by rotating 180 degree of positive shift spacing pattern 14 . That is, positive shift spacing pattern 14 and negative shift spacing pattern 18 can be used to measure a common feature and determine a relative shift based upon differences between common feature and each of the spacing patterns 14 , 18 , as described herein.
- measurement structure 10 when being printed together with an image of an IC device on a same wafer, can be used to determine shift in the image of the IC device, e.g., image 6 of IC design 2 as shown in FIGS. 1 and 2 .
- FIG. 4 shows a schematic depiction of an image 106 , which includes image 6 of a printed design 2 of IC and a printed image of measurement structure 10 , on a wafer 8 .
- measurement structure 10 can be applied on a mask, e.g., a lithography mask, which is then printed together with other images of IC designs onto a wafer (e.g., wafer 8 ).
- the measurement structure 10 can be used to determine relative shift from the design 2 to the image 6 , as described herein. It is understood that measurement structure 10 can be applied as a reference structure on the same lithography mask used to form image 6 (where image is formed from design 2 ), and may be part of a larger image 106 which includes both image 6 and an image 110 of measurement structure 10 .
- FIG. 5 shows a flow diagram illustrating a method of measuring an image 6 of an IC according to various embodiments. It is understood that the processes outlined herein may be performed in a different order than described in some embodiments. Additionally, not all of the processes outlined herein need necessarily be performed according to various embodiments. As shown, the method can include the following processes:
- Process P 1 applying measurement structure 10 to a design (e.g., IC design 2 ) of an IC device.
- This process can include adding or including measurement structure 10 to a lithography mask that is used to print an IC image 6 according to a design (e.g., IC design 2 ) on a wafer, e.g., by applying measurement structure to the mask or to a design used to form the mask.
- Process P 2 printing the design of the IC device (e.g., IC design 2 ) with the measurement structure 10 on a wafer 8 .
- that design is printed along with measurement structure 10 , forming an image (e.g., image 6 ) formed from that design and an image 110 of the measurement structure 10 .
- this process may be performed in a physical printing process, it is also understood that this process can be modeled using computer-based simulation in some alternative embodiments.
- the design of the IC device is printed as image 6 within image 106 , and image 110 of measurement structure 10 ( FIG. 3 ) can be used for further analysis of relative shift of the image 6 with respect to design 2 .
- Process P 3 identifying a relative shift in the image 6 (e.g., CDSEM image) of the IC device in response to detecting that the image 6 deviates from the design (e.g., IC design 2 ).
- This can include marking or otherwise indicating a relative shift in the design as compared with the image when the relative shift is greater than a tolerance (e.g., a threshold), which may be an absolute value (measurement value threshold) or a relative value (e.g., percentage threshold).
- a tolerance e.g., a threshold
- S 1 ′ and S 2 ′ indicate relative shifts in the distance between spacing elements in positive shift spacing pattern 14 and negative shift spacing pattern 18 , respectively.
- a process in order to determine a core shift of image 6 includes: a) measuring a relative shift (S 1 ′) in image 110 of measurement structure 10 with respect to positive shift spacing pattern 14 ; b) measuring a relative shift (S 2 ′) in image 110 with respect to negative shift spacing pattern 18 ; and c) dividing a difference between the relative shifts by two ((S 1 ′ ⁇ S 2 ′)/2) to determine a relative shift (D) of image 110 , which is also indicative of the core shift of image 6 .
- Process P 4 (performed at any time calibration is beneficial, and optionally performed in a separate process, as indicated in dashed lines): calibrating measurement structure 10 relative to the design of the IC device (e.g., IC design 2 ) using reference spacing pattern 22 .
- this process can include identifying a scaling factor to correct a measurement value in the image 6 of the IC device, using reference spacing pattern 22 .
- This can include, for example, comparing reference spacing pattern 22 with positive shift spacing pattern 14 (to determine S 1 ′) and comparing reference spacing pattern 22 with negative shift spacing pattern 18 (to determine S 2 ′) ( FIG. 1 ), in order to determine whether a scaling factor exists from the measurement to the original design (e.g., IC design 2 ).
- a scaling factor e.g., magnification error
- the actual shift can be calculated as the relative shift divided by the scaling factor (e.g., magnification error).
- the scaling factor e.g., magnification error
- that scaled relative shift is equal to D/1.1.
- That scaling factor of 1.1 is applied to obtain the true (corrected) value of the relative shift.
- measurement structure 10 can be used to effectively measure relative shift (e.g., positive and negative shift), as well as calibrate that relative shift, in a single image.
- relative shift e.g., positive and negative shift
- These combined shift-measurement and calibration features in a single structure 10 can help in monitoring and correcting for pattern-dependent and/or focus-dependent relative image shift in IC devices, e.g., in those devices formed using EUV lithography.
- Spatially relative terms such as “inner,” “outer,” “beneath”, “below”, “lower”, “above”, “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. Spatially relative terms may be intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the example term “below” can encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Chemical & Material Sciences (AREA)
- Analytical Chemistry (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
- Length Measuring Devices By Optical Means (AREA)
- Exposure And Positioning Against Photoresist Photosensitive Materials (AREA)
Abstract
Description
- The subject matter disclosed herein relates to integrated circuits. More particularly, the subject matter relates to devices used to measure manufacturing processes in forming integrated circuits.
- As integrated circuit (IC) technologies have advanced, the size of these devices has correspondingly decreased. In particular, as devices are reduced in scale to comply with ever-smaller packaging, tighter constraints are applied to their dimensions and spacings.
- Smaller ICs call for advanced manufacturing techniques. In the lithography arena, one advanced manufacturing technique is extreme ultraviolet lithography (EUV), which utilizes small wavelengths (e.g., less than approximately 13.5 nanometers in length) to form features. However, EUV suffers from shortfalls, such as pattern-dependent and focus-dependent image shifting due to non-telecentricity of mask illumination optics. These shifts can be significant, given the overlay controls required in advanced IC technology nodes, and accurately measuring these shifts can be difficult.
- Various embodiments include measurement structures and methods for measuring integrated circuit (IC) images. In some cases, a measurement structure for use in measuring an image of an IC, includes: a first section having a positive shift spacing pattern; a second section, on an opposite side of the measurement structure, having a negative shift spacing pattern; and a third section having a reference spacing pattern for calibrating a shift in a printed image of at least one of the first section or the second section of said measurement structure.
- A first aspect of the disclosure includes a measurement structure for use in measuring an image of an IC, includes: a first section having a positive shift spacing pattern; a second section, on an opposite side of the measurement structure, having a negative shift spacing pattern; and a third section having a reference spacing pattern for calibrating a shift in a printed image of at least one of the first section or the second section of said measurement structure.
- A second aspect of the disclosure includes a method including: applying a measurement structure to a design of an integrated circuit (IC) device, the measurement structure including: a first section having a positive shift spacing pattern; a second section, on an opposite side of the measurement structure, having a negative shift spacing pattern; and a third section having a reference spacing pattern for calibrating shift in a printed image of the design of the IC relative to a measurement from at least one of the first section or the second section; printing the design of the IC device with the measurement structure on a wafer to form the image; and identifying a scaling factor to for the shift in the printed the image of the design of the IC device.
- A third aspect of the disclosure includes a measurement structure having: a first section having a positive shift spacing pattern; a second section, on an opposite side of the measurement structure, having a negative shift spacing pattern, wherein the positive shift spacing pattern includes a first set of spacing elements separated from one another by a first distance, and a second set of spacing elements separated from one another by a second distance distinct from the first distance; and a third section having a reference spacing pattern for calibrating a shift in a printed image of at least one of the first section or the second section of the measurement structure, wherein the third section is located between the first section and the second section.
- These and other features of this invention will be more readily understood from the following detailed description of the various aspects of the invention taken in conjunction with the accompanying drawings that depict various embodiments of the invention, in which:
-
FIG. 1 shows a schematic view of a section of an integrated circuit (IC) design, including line patterns. -
FIG. 2 shows a schematic view of an image on a wafer, formed according to the design ofFIG. 1 . -
FIG. 3 shows a schematic view of a measurement structure for use in measuring an IC image. -
FIG. 4 shows a schematic view of the printed measurement structure ofFIG. 3 on a common wafer with the printed image ofFIG. 2 . -
FIG. 5 is a flow diagram illustrating processes in a method according to various embodiments. - It is noted that the drawings of the invention are not necessarily to scale. The drawings are intended to depict only typical aspects of the invention, and therefore should not be considered as limiting the scope of the invention. In the drawings, like numbering represents like elements between the drawings.
- As noted, the subject matter disclosed herein relates to measuring integrated circuit (IC) devices and evaluating methods of manufacturing ICs. More particularly, the subject matter relates to structures and methods for measuring IC devices formed using extreme ultraviolet lithography (EUV).
- In contrast to conventional approaches, various embodiments of the disclosure include measurement structures for measuring IC images (e.g., critical dimension scanning electron microscope (CDSEM) images) that include complementary shift spacing patterns and can also include an integrated calibration section. These structures can be used within one IC image to detect relative image shift, e.g., due to pattern-dependent or focus-dependent shift. In contrast to conventional approaches, which require knowledge of the design spacing in an image as compared to the IC design, the measurement structures and associated methods of the various embodiments can be utilized to measure relative shift in an IC image without prior knowledge of the design spacing. This can simplify the measurement process when compared with conventional approaches
- In the following description, reference is made to the accompanying drawings that form a part thereof, and in which is shown by way of illustration specific embodiments in which the present teachings may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the present teachings and it is to be understood that other embodiments may be utilized and that changes may be made without departing from the scope of the present teachings. The following description is, therefore, merely illustrative.
-
FIG. 1 shows a schematic view of a section of an integrated circuit (IC) design 2, includingline patterns 4. IC design 2 can include a design formed in a mask, such as a lithography mask, which is used to form one or more portions of an IC or a reference structure in an IC. As shown, IC design 2 includesline patterns 4 of differing sizes, e.g., line A and line B, which are separated from one another by distinct spacings, e.g., spacing A, spacing B.FIG. 2 shows a schematic view of animage 6 on awafer 8, formed (e.g., printed) according to design 2. In various embodiments,image 6 is a critical dimension scanning electron microscope (CDSEM) image of the IC. As can be seen when comparingimage 6 with design 2, the original design 2 has shifted (see dashed arrows indicating shift DP) due to at least one of pattern-dependent shift or focus-dependent shift. This shift is indicated by the cross-line spacing S (design spacing) inFIG. 1 as compared with cross-line spacing S′ (actual spacing) inFIG. 2 . The difference between S and S′ indicates the shift inimage 6 as compared with design 2. -
FIG. 3 shows a schematic view of ameasurement structure 10 for use in measuring an IC device (e.g., via an image, such as image 6).Measurement structure 10 can be used to measure any conventional IC image formed from a design, e.g., a design on a lithography mask, but may be particularly beneficial in measuring CDSEM images.Measurement structure 10 can be applied to a lithography mask used to form a design (e.g. design 2,FIG. 1 ), and printed on a wafer along with that design for use in measuring aspects (e.g., shift) in that design when printed. As shown inFIG. 3 ,measurement structure 10 can include afirst section 12 having a positiveshift spacing pattern 14, asecond section 16 having a negativeshift spacing pattern 18, and in some cases, athird section 20 having areference spacing pattern 22. In some cases,third section 20 is located betweenfirst section 12 andsecond section 16, such thatsecond section 16 is on an opposite side ofmeasurement structure 10 fromfirst section 12.Reference spacing pattern 22 can be configured to calibrate a measurement from at least one offirst section 12 orsecond section 16. In various embodiments,reference spacing pattern 22 can be used to calibrate measurements from bothfirst section 12 andsecond section 16 in a single image. It is understood that as noted herein,reference spacing pattern 22 may be utilized in separate, e.g., parallel, processes asspacing patterns measurement structure 10. - In various embodiments, positive
shift spacing pattern 14 can include a first set ofspacing elements 24 separated from one another by a first distance d1, and a second set ofspacing elements 26 separated from one another by a second distance dz. Positiveshift spacing pattern 14 transitions from the second set ofspacing elements 26 to the first set ofspacing elements 24 in a first direction DP. Positiveshift spacing pattern 14 is configured to indicate (and provide measurement of) a positive shift (in direction DP) in spacing between lines (e.g., lines A, B, etc.,FIG. 1 ). It is understood that the terms, “positive” and “negative” are only relative terms used to indicate shift of an image (e.g., image 6) relative to a design (e.g., design 2) in a particular direction. - According to various embodiments, negative
shift spacing pattern 18 can also include the first set ofspacing elements 24 and the second set ofspacing elements 26, however, negativeshift spacing pattern 18 transitions from second set ofspacing elements 26 to first set ofspacing elements 24 in a second direction DN, that is opposite the first direction DP. Negativeshift spacing pattern 18 is configured to indicate (and provide measurement of) a negative shift (in direction DN in spacing between lines (e.g., lines A, B, etc.,FIG. 1 )). It is understood that negativeshift spacing pattern 18 is a complementary spacing pattern to positiveshift spacing pattern 14, that is, both spacing patterns have a substantially identical configuration, with an opposite orientation relative to one of the shift directions (e.g., DP or DN). - In various embodiments, a distance (spacing) S2 between spacing elements in the first set of
spacing elements 24 and the second set of spacing elements 26 (measured between thesets 24, 26) in the negativeshift spacing pattern 18 is equal to a distance (spacing) S1 between corresponding spacing elements in the first set ofspacing elements 24 and the second set ofspacing elements 26 in the positiveshift spacing pattern 14. That is, distances (S1, S2) between aspacing element 26 in second set and an adjacent (or other)spacing element 24 in first set are equal in both negativeshift spacing pattern 18 and positiveshift spacing pattern 14. A reference spacing R is shown between spacing elements inreference spacing pattern 22. - In various embodiments,
reference spacing pattern 22 includes only first set ofspacing elements 24, and is located between positiveshift spacing pattern 14 and negativeshift spacing pattern 18.Reference spacing pattern 22 can be used to calibrate an amount of absolute shift (net result of positive shift in DP and negative shift in DN) in an image (e.g., image 6) from an IC design (e.g., design 2). - As can be seen in
FIG. 3 , positiveshift spacing pattern 14 is an equal, but opposite spacing pattern relative to negativeshift spacing pattern 18. In other words, negativeshift spacing pattern 18 may be obtained by rotating 180 degree of positiveshift spacing pattern 14. That is, positiveshift spacing pattern 14 and negativeshift spacing pattern 18 can be used to measure a common feature and determine a relative shift based upon differences between common feature and each of thespacing patterns - According to various embodiments,
measurement structure 10, when being printed together with an image of an IC device on a same wafer, can be used to determine shift in the image of the IC device, e.g.,image 6 of IC design 2 as shown inFIGS. 1 and 2 .FIG. 4 shows a schematic depiction of animage 106, which includesimage 6 of a printed design 2 of IC and a printed image ofmeasurement structure 10, on awafer 8. It is understood that as described herein,measurement structure 10 can be applied on a mask, e.g., a lithography mask, which is then printed together with other images of IC designs onto a wafer (e.g., wafer 8). Themeasurement structure 10 can be used to determine relative shift from the design 2 to theimage 6, as described herein. It is understood thatmeasurement structure 10 can be applied as a reference structure on the same lithography mask used to form image 6 (where image is formed from design 2), and may be part of alarger image 106 which includes bothimage 6 and animage 110 ofmeasurement structure 10. -
FIG. 5 shows a flow diagram illustrating a method of measuring animage 6 of an IC according to various embodiments. It is understood that the processes outlined herein may be performed in a different order than described in some embodiments. Additionally, not all of the processes outlined herein need necessarily be performed according to various embodiments. As shown, the method can include the following processes: - Process P1: applying
measurement structure 10 to a design (e.g., IC design 2) of an IC device. This process can include adding or includingmeasurement structure 10 to a lithography mask that is used to print anIC image 6 according to a design (e.g., IC design 2) on a wafer, e.g., by applying measurement structure to the mask or to a design used to form the mask. - Process P2: printing the design of the IC device (e.g., IC design 2) with the
measurement structure 10 on awafer 8. After applying measurement structure to the design of the IC (e.g., IC design 2), that design is printed along withmeasurement structure 10, forming an image (e.g., image 6) formed from that design and animage 110 of themeasurement structure 10. While this process may be performed in a physical printing process, it is also understood that this process can be modeled using computer-based simulation in some alternative embodiments. As shown inFIG. 4 , the design of the IC device is printed asimage 6 withinimage 106, andimage 110 of measurement structure 10 (FIG. 3 ) can be used for further analysis of relative shift of theimage 6 with respect to design 2. - Process P3: identifying a relative shift in the image 6 (e.g., CDSEM image) of the IC device in response to detecting that the
image 6 deviates from the design (e.g., IC design 2). This can include marking or otherwise indicating a relative shift in the design as compared with the image when the relative shift is greater than a tolerance (e.g., a threshold), which may be an absolute value (measurement value threshold) or a relative value (e.g., percentage threshold). As indicated by theimage 110 ofmeasurement structure 10 shown inFIG. 4 , S1′ and S2′ indicate relative shifts in the distance between spacing elements in positiveshift spacing pattern 14 and negativeshift spacing pattern 18, respectively. In various embodiments, in order to determine a core shift ofimage 6, a process according to one embodiment of present disclosure includes: a) measuring a relative shift (S1′) inimage 110 ofmeasurement structure 10 with respect to positiveshift spacing pattern 14; b) measuring a relative shift (S2′) inimage 110 with respect to negativeshift spacing pattern 18; and c) dividing a difference between the relative shifts by two ((S1′−S2′)/2) to determine a relative shift (D) ofimage 110, which is also indicative of the core shift ofimage 6. - Process P4 (performed at any time calibration is beneficial, and optionally performed in a separate process, as indicated in dashed lines): calibrating
measurement structure 10 relative to the design of the IC device (e.g., IC design 2) usingreference spacing pattern 22. In particular cases, this process can include identifying a scaling factor to correct a measurement value in theimage 6 of the IC device, usingreference spacing pattern 22. This can include, for example, comparingreference spacing pattern 22 with positive shift spacing pattern 14 (to determine S1′) and comparingreference spacing pattern 22 with negative shift spacing pattern 18 (to determine S2′) (FIG. 1 ), in order to determine whether a scaling factor exists from the measurement to the original design (e.g., IC design 2). In some cases, an amount of relative shift betweenreference space pattern 22 andspacing patterns reference spacing pattern 22 due to printing. For example, if the designed pitch of thereference spacing pattern 22 is 100 nm, but the image 110 (e.g., CDSEM image) measures the pitch of thereference spacing pattern 22 to be 110 nm, a scaling factor (e.g., magnification error) in the measurement is identified, with a ratio of (110/100)=1.1. After determining the relative shift (D) as described with reference to Processes P1-P3, the actual shift can be calculated as the relative shift divided by the scaling factor (e.g., magnification error). In this example, that scaled relative shift is equal to D/1.1. That scaling factor of 1.1 is applied to obtain the true (corrected) value of the relative shift. - As noted herein,
measurement structure 10 can be used to effectively measure relative shift (e.g., positive and negative shift), as well as calibrate that relative shift, in a single image. These combined shift-measurement and calibration features in asingle structure 10 can help in monitoring and correcting for pattern-dependent and/or focus-dependent relative image shift in IC devices, e.g., in those devices formed using EUV lithography. - Spatially relative terms, such as “inner,” “outer,” “beneath”, “below”, “lower”, “above”, “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. Spatially relative terms may be intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the example term “below” can encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
- The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof. It is further understood that the terms “front” and “back” are not intended to be limiting and are intended to be interchangeable where appropriate.
- This written description uses examples to disclose the invention, including the best mode, and also to enable any person skilled in the art to practice the invention, including making and using any devices or systems and performing any incorporated methods. The patentable scope of the invention is defined by the claims, and may include other examples that occur to those skilled in the art. Such other examples are intended to be within the scope of the claims if they have structural elements that do not differ from the literal language of the claims, or if they include equivalent structural elements with insubstantial differences from the literal languages of the claims.
- The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Claims (20)
Relative shift(RS)=(S1′−S2′)/2.
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/222,096 US9899183B1 (en) | 2016-07-28 | 2016-07-28 | Structure and method to measure focus-dependent pattern shift in integrated circuit imaging |
TW106118673A TWI652714B (en) | 2016-07-28 | 2017-06-06 | Structure and method for measuring focus dependent pattern displacement when integrated circuit imaging |
CN201710627520.9A CN107665884B (en) | 2016-07-28 | 2017-07-28 | Structure and method for measuring focus dependent pattern displacement during integrated circuit imaging |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/222,096 US9899183B1 (en) | 2016-07-28 | 2016-07-28 | Structure and method to measure focus-dependent pattern shift in integrated circuit imaging |
Publications (2)
Publication Number | Publication Date |
---|---|
US20180033590A1 true US20180033590A1 (en) | 2018-02-01 |
US9899183B1 US9899183B1 (en) | 2018-02-20 |
Family
ID=61010133
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/222,096 Expired - Fee Related US9899183B1 (en) | 2016-07-28 | 2016-07-28 | Structure and method to measure focus-dependent pattern shift in integrated circuit imaging |
Country Status (3)
Country | Link |
---|---|
US (1) | US9899183B1 (en) |
CN (1) | CN107665884B (en) |
TW (1) | TWI652714B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20220005668A1 (en) * | 2020-07-01 | 2022-01-06 | Kla Corporation | Target and algorithm to measure overlay by modeling back scattering electrons on overlapping structures |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH07118440B2 (en) * | 1986-07-09 | 1995-12-18 | 東芝機械株式会社 | Electronic beam drawing device |
US6335784B2 (en) * | 1996-01-16 | 2002-01-01 | Canon Kabushiki Kaisha | Scan type projection exposure apparatus and device manufacturing method using the same |
WO1997032241A1 (en) * | 1996-02-15 | 1997-09-04 | Philips Electronics N.V. | Method of determining the radiation dose in a lithographic apparatus, and test mask and apparatus for performing the method |
US6628372B2 (en) * | 2001-02-16 | 2003-09-30 | Mccullough Andrew W. | Use of multiple reticles in lithographic printing tools |
SG138445A1 (en) * | 2003-02-14 | 2008-01-28 | Asml Netherlands Bv | Device and method for wafer alignment with reduced tilt sensitivity |
US6803291B1 (en) * | 2003-03-20 | 2004-10-12 | Taiwan Semiconductor Manufacturing Co., Ltd | Method to preserve alignment mark optical integrity |
SG147288A1 (en) * | 2003-04-29 | 2008-11-28 | Asml Netherlands Bv | Lithographic apparatus, device manufacturing method and angular encoder |
US7247843B1 (en) * | 2006-05-11 | 2007-07-24 | Massachusetts Institute Of Technology | Long-range gap detection with interferometric sensitivity using spatial phase of interference patterns |
US20080047930A1 (en) * | 2006-08-23 | 2008-02-28 | Graciela Beatriz Blanchet | Method to form a pattern of functional material on a substrate |
US8921225B2 (en) * | 2013-02-13 | 2014-12-30 | Globalfoundries Inc. | Method for off-grid routing structures utilizing self aligned double patterning (SADP) technology |
-
2016
- 2016-07-28 US US15/222,096 patent/US9899183B1/en not_active Expired - Fee Related
-
2017
- 2017-06-06 TW TW106118673A patent/TWI652714B/en not_active IP Right Cessation
- 2017-07-28 CN CN201710627520.9A patent/CN107665884B/en not_active Expired - Fee Related
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20220005668A1 (en) * | 2020-07-01 | 2022-01-06 | Kla Corporation | Target and algorithm to measure overlay by modeling back scattering electrons on overlapping structures |
Also Published As
Publication number | Publication date |
---|---|
US9899183B1 (en) | 2018-02-20 |
CN107665884A (en) | 2018-02-06 |
TW201816830A (en) | 2018-05-01 |
CN107665884B (en) | 2020-05-08 |
TWI652714B (en) | 2019-03-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4475811A (en) | Overlay test measurement systems | |
CN109828440B (en) | Overlay mark based on diffraction and overlay error measuring method | |
CN104216234A (en) | Method for detecting light source symmetry of lithography system | |
DE102013102970B4 (en) | Method and apparatus for overlay metrology | |
CN106154741B (en) | Mask plate, defocus testing method and defocus testing system | |
CN112925177A (en) | Hot spot and process window monitoring | |
US6944844B2 (en) | System and method to determine impact of line end shortening | |
KR20130028179A (en) | Method of inspecting a mask and apparatus for performing the same | |
US9899183B1 (en) | Structure and method to measure focus-dependent pattern shift in integrated circuit imaging | |
JP2008242112A (en) | Mask pattern evaluation device and manufacturing method of photomask | |
US6362491B1 (en) | Method of overlay measurement in both X and Y directions for photo stitch process | |
JP2009270988A (en) | Calculating method for overlap misalignment and manufacturing method for semiconductor device | |
TW546683B (en) | Enhanced overlay measurement marks for overlay alignment and exposure tool condition control | |
CN101713912A (en) | Alignment mark of mask | |
KR100392744B1 (en) | Semiconductor device and manufacturing method thereof, and registration accuracy measurement enhancement method | |
US6338926B1 (en) | Focus measurement method | |
US20060206853A1 (en) | Method of producing mask inspection data, method of manufacturing a photo mask and method of manufacturing a semiconductor device | |
US6800403B2 (en) | Techniques to characterize iso-dense effects for microdevice manufacture | |
KR102663061B1 (en) | Microlithographic mask, method for determining edge positions of the images of the structures of such a mask and system for carrying out such a method | |
KR100769148B1 (en) | Overlay mark and using method for monitoring critical dimension simultaneously | |
JP2004356553A (en) | Superposition inspection method and superposition inspection device | |
JP2019082684A5 (en) | ||
JP4091271B2 (en) | Photomask manufacturing method | |
US20080278701A1 (en) | Defocus determination method using sub-resolution feature (srf) printing | |
US20030134206A1 (en) | Mask with programmed defects and method for the fabrication thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ZHUANG, LEI;BRUNNER, TIMOTHY A.;SIGNING DATES FROM 20160726 TO 20160728;REEL/FRAME:039283/0051 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054633/0001 Effective date: 20201022 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20220220 |