US20170330829A1 - Semiconductor structure and methods of forming the same - Google Patents

Semiconductor structure and methods of forming the same Download PDF

Info

Publication number
US20170330829A1
US20170330829A1 US15/154,989 US201615154989A US2017330829A1 US 20170330829 A1 US20170330829 A1 US 20170330829A1 US 201615154989 A US201615154989 A US 201615154989A US 2017330829 A1 US2017330829 A1 US 2017330829A1
Authority
US
United States
Prior art keywords
layer
metal layer
oxygen
forming
deficient
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US15/154,989
Other versions
US9824969B1 (en
Inventor
Chung-Chiang WU
Chia-Ching Lee
Hsueh-Wen Tsau
Chun-Yuan Chou
Cheng-Yen Tsai
Da-Yuan Lee
Ming-Hsing Tsai
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US15/154,989 priority Critical patent/US9824969B1/en
Assigned to TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD. reassignment TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: TSAI, CHENG-YEN, CHOU, CHUN-YUAN, LEE, DA-YUAN, TSAI, MING-HSING, TSAU, HSUEH-WEN, LEE, CHIA-CHING, WU, CHUNG-CHIANG
Priority to CN201610672231.6A priority patent/CN107393825B/en
Priority to TW105126412A priority patent/TWI690981B/en
Publication of US20170330829A1 publication Critical patent/US20170330829A1/en
Priority to US15/817,281 priority patent/US10170417B2/en
Application granted granted Critical
Publication of US9824969B1 publication Critical patent/US9824969B1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/49Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
    • H01L29/4966Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a composite material, e.g. organic material, TiN, MoSi2
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/528Geometry or layout of the interconnection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31127Etching organic layers
    • H01L21/31133Etching organic layers by chemical means
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31127Etching organic layers
    • H01L21/31133Etching organic layers by chemical means
    • H01L21/31138Etching organic layers by chemical means by dry-etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76853Barrier, adhesion or liner layers characterized by particular after-treatment steps
    • H01L21/76861Post-treatment or after-treatment not introducing additional chemical elements into the layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76871Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
    • H01L21/76876Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers for deposition from the gas phase, e.g. CVD
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • H01L21/76879Filling of holes, grooves or trenches, e.g. vias, with conductive material by selective deposition of conductive material in the vias, e.g. selective C.V.D. on semiconductor material, plating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/482Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body
    • H01L23/485Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body consisting of layered constructions comprising conductive layers and insulating layers, e.g. planar contacts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53209Conductive materials based on metals, e.g. alloys, metal silicides
    • H01L23/53228Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53209Conductive materials based on metals, e.g. alloys, metal silicides
    • H01L23/53257Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being a refractory metal
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53209Conductive materials based on metals, e.g. alloys, metal silicides
    • H01L23/53257Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being a refractory metal
    • H01L23/53261Refractory-metal alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53209Conductive materials based on metals, e.g. alloys, metal silicides
    • H01L23/53257Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being a refractory metal
    • H01L23/53266Additional layers associated with refractory-metal layers, e.g. adhesion, barrier, cladding layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0684Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape, relative sizes or dispositions of the semiconductor regions or junctions between the regions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material

Definitions

  • the integration density of semiconductor devices are constantly improved, which continuously scales down the device dimensions, enhances device performance, and declines manufacturing costs.
  • the field effect transistor FET
  • FinFET fin-like field effect transistor
  • the interconnect structure on the substrate is developed into the multi-layer metallization layers.
  • metal materials such as tungsten manifests critical functions.
  • the metal materials are not only used for gap filling of the FET to form a gate stack, but also used to form wires in the interconnect structures for electrical connections through trenches or vias in the interlayer dielectric layers.
  • the widths of a gap of a gate, a via, or a trench are also constantly decreasing, which results in more and more challenges for metal materials to fully fill in a recess feature including a gap of a gate, a via, or a trench.
  • enhancements in filling of metal materials such as tungsten into a recess feature are required to improve the overall performance of semiconductor devices.
  • FIG. 1 is a flow chart of forming a semiconductor structure in accordance with some embodiments of the present disclosure.
  • FIG. 2 is a flow chart of forming a semiconductor structure in accordance with some embodiments of the present disclosure.
  • FIG. 3A to 3D are cross-sectional views of various intermediate stages of forming a semiconductor structure in accordance with some embodiments of the present disclosure.
  • FIG. 4A is a cross-sectional view of a semiconductor structure in accordance with some embodiments of the present disclosure.
  • FIG. 4B is a cross-sectional view of a semiconductor structure in accordance with some embodiments of the present disclosure.
  • FIG. 5A is a cross-sectional view of a semiconductor structure in accordance with some embodiments of the present disclosure.
  • FIG. 5B is a cross-sectional view of a semiconductor device in accordance with some embodiments of the present disclosure.
  • first and second features are formed in direct contact
  • additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
  • present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
  • a topography region includes aspects having two or more such topography regions, unless the context clearly indicates otherwise.
  • spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
  • the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
  • the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
  • tungsten is a common material used to fill a recess feature of a semiconductor structure.
  • Forming tungsten in a recess feature includes firstly forming a metal layer such as a glue layer or a seed layer in the recess feature to facilitate the adhesion of tungsten atoms, and then deposit the bulk tungsten in the recess feature by deposition methods such as the chemical vapor deposition (CVD).
  • CVD chemical vapor deposition
  • seams or voids can be generated in the center of the recess feature during formation of the bulk tungsten, which is inevitable even for 100 % conformal tungsten growth.
  • CMP chemical-mechanical polishing
  • tungsten etchback process chemical agents or etchants may leak into the seams or voids of the bulk tungsten, resulting in further enlargement of the seams or voids, which affects downstream procedures.
  • the main contributing factor of the seams or voids of the bulk tungsten i s the decreased width of the recess feature, which hinders the reactive gases for forming the bulk tungsten from going deeper and reaching the bottom of the recess feature and renders the reactive gases mainly on the sidewalls of the recess feature.
  • the uneven distribution of reactive gases between the sidewalls and the bottom resulting in faster tungsten deposition rates on the sidewalls while slower tungsten deposition rate at the bottom of the recess feature, which further obstructs reactive gases from reaching the bottom and brings about long seams or voids.
  • the decreased width of the recess feature is the increased thickness of the metal layer overlying the recess feature due to oxidation.
  • the metal layer can be reduced by the reaction of the hydrogen gas with the metal oxide, the chamber with hydrogen gas flows is different from the chamber for bulk tungsten formation, which results in re-oxidation of the metal layer upon contacts with air during the transport of the semiconductor structure among chambers.
  • high-temperature plasma is required to trigger the reaction, elevating the manufacturing cost.
  • the present disclosure provides a semiconductor structure and a method of forming the same, in which tungsten halide gases are utilized to remove the metal oxide, thereby increasing the width of the recess feature and enhancing the performance of the semiconductor devices.
  • Step 702 includes forming a recess feature in the basal layer.
  • step 704 includes forming a metal layer on the basal layer, in which the metal layer is formed conformally on the basal layer and in the recess feature. Since the metal layer is apt to be oxidized upon contact with air, the subsequent step 706 includes exposing the metal layer to a tungsten halide gas to form an oxygen-deficient metal layer. The tungsten halide gas removes oxidized metal in the metal layer, thus decreasing the oxygen content of the metal layer and give rise to the oxygen-deficient metal layer. Then, step 708 includes forming a bulk tungsten layer on the oxygen-deficient metal layer.
  • Step 802 includes forming an interlayer dielectric layer on a substrate.
  • step 804 includes forming a recess feature in the interlayer dielectric layer.
  • step 806 includes forming a metal layer in the recess feature and on a top surface of the interlayer dielectric layer.
  • Step 808 includes exposing the metal layer to a tungsten halide gas to form an oxygen-deficient metal layer.
  • the tungsten halide gas removes oxidized metal in the metal layer, thus decreasing the oxygen content of the metal layer and give rise to the oxygen-deficient metal layer.
  • step 810 includes forming a bulk tungsten layer on the oxygen-deficient metal layer.
  • FIG. 3A is a cross-sectional view of forming a recess feature in a basal layer in accordance with some embodiments of the present invention.
  • FIG. 3A corresponds to step 702 of FIG. 1 and steps 802 and 804 of FIG. 2 .
  • the basal layer 110 includes an upper portion and a lower portion.
  • the lower portion is a substrate 112
  • the lower portion is an interlayer dielectric (ILD) layer 114 on the substrate 112 .
  • the substrate 112 and the ILD layer 114 is a portion of a gate structure.
  • the substrate 112 and the ILD layer 114 is a portion of an interconnect structure.
  • the substrate 112 can be formed of silicon, germanium, gallium, arsenic, other group III, group IV, and/or group V elements, and combinations thereof.
  • the substrate 112 may also be in the form of silicon-on-insulator (SOI), which typically includes a layer of a semiconductor material, such as silicon, germanium and/or the like, formed on an insulator layer.
  • SOI silicon-on-insulator
  • the insulator layer may be a buried oxide (BOX) layer or a silicon oxide layer.
  • substrate 112 may include multi-layered substrates, gradient substrates, hybrid orientation substrates, combinations thereof and/or the like.
  • the interlayer dielectric (ILD) layer 114 is formed of one or more layers of low-k dielectric material, which have a k-value (dielectric constant) lower than about 4.0. Some low-k dielectric materials have a k-value lower than about 3.5 and may have a k-value lower than about 2.5.
  • the materials for the ILD layer 114 include silicon oxide, SiCOH, SiOC, one or more layers of a carbon-containing material, organic materials such as polymers and/or organic silicate glass, or combinations thereof.
  • the ILD layer 114 contains nitrogen.
  • the ILD layer 114 is a porogen-containing material.
  • the ILD layer 114 may be formed by utilizing plasma-enhanced chemical vapor deposition (PECVD), low pressure CVD (LPCVD), atomic layer CVD (ALCVD), physical vapor deposition (PVD), and/or a spin-on technology.
  • PECVD plasma-enhanced chemical vapor deposition
  • LPCVD low pressure CVD
  • ACVD atomic layer CVD
  • PVD physical vapor deposition
  • spin-on technology e.g., spin-on technology
  • forming a recess feature 120 in the basal layer 110 includes forming the recess feature 120 in the ILD layer 114 , and a bottom of the recess feature 120 exposes a portion of the substrate 112 . In some embodiments, forming a recess feature 120 in the basal layer 110 includes forming the recess feature 120 in the ILD layer 114 and the substrate 112 (unillustrated).
  • the recess feature 120 is formed by the photolithography techniques.
  • the photolithography techniques include forming a photoresist material (unillustrated) on the ILD layer 114 . Then, a patterning process is applied to the photoresist layer, which includes masking, exposing, and developing the photoresist layer. After the photoresist material is patterned, dry etching or wet etching process can be performed to remove exposed portions the ILD layer 114 that are not covered by the mask (when using the positive photoresist), or the unexposed portions the ILD layer 114 that are covered by the mask (when using the negative photoresist).
  • a wet cleaning process may be combined with an ashing process to remove the photoresist.
  • the ILD layer 114 may be etched by a wet etch process with a buffered oxide etch (BOE) solution, or by a dry plasma etch with etchant gases such as CF 4 , SF 6 , NF 3 , and the like.
  • BOE buffered oxide etch
  • a typical BOE solution includes 40% NH 4 F and 49% HF in water.
  • FIG. 3B is a cross-sectional view of forming a metal layer 202 on the basal layer 110 in accordance with some embodiments of the present disclosure.
  • FIG. 3B corresponds to step 704 of FIG. 1 and step 806 of FIG. 2 .
  • the basal layer 110 includes the substrate 112 and the ILD layer 114
  • forming a metal layer 202 on the basal layer 110 is referred to as forming a metal layer 202 on the ILD layer 114 and in the recess feature 120 .
  • the metal layer 202 is a seed layer.
  • the metal layer 202 is a glue layer.
  • the metal layer 202 is a seed layer
  • the seed layer is titanium (Ti), tantalum (Ta), titanium nitride (TiN), tantalum nitride (TaN), tungsten nitride (WN), titanium carbo-nitride (TiCN), tantalum carbo-nitride (TaCN), tungsten carbo-nitride (WCN), other appropriate metals, metal nitrides or combinations thereof.
  • the metal layer is a glue layer
  • the glue layer is copper (Cu) or tungsten (W).
  • the metal layer can be formed by deposition methods such as the plasma-enhanced chemical vapor deposition (PECVD), low pressure CVD (LPCVD), atomic layer CVD (ALCVD), physical vapor deposition (PVD), and/or a spin-on technology.
  • PECVD plasma-enhanced chemical vapor deposition
  • LPCVD low pressure CVD
  • ACVD atomic layer CVD
  • PVD physical vapor deposition
  • spin-on technology such as the plasma-enhanced chemical vapor deposition (PECVD), low pressure CVD (LPCVD), atomic layer CVD (ALCVD), physical vapor deposition (PVD), and/or a spin-on technology.
  • one or more layers can be formed between the metal layer 202 and the basal layer 110 .
  • one or more gate-related layers can be formed between the metal layer 202 and the ILD layer 114 and between the metal layer 202 and the recess feature 120 .
  • the gate-related layers may include a high-k dielectric layer 402 , a capping layer 404 , and a work function metal (WFM) layer 406 .
  • a high-k dielectric layer 402 is formed in the recess feature 120 and on the ILD layer 114 to reduce current leakage before forming the metal layer 202 in the recess feature 120 and on the ILD layer 114 .
  • the high-k dielectric layer 402 can be formed of a high-k dielectric material having a k-value (dielectric constant) higher than about 4.0, such as one or more layers of Hf, Al and Zr, the oxides thereof (such as HfO 2 , ZrO 2 and Al 2 O 3 ), the silicates thereof (such as HfSiO 4 , ZrSiO 4 , and Al 4 (SiO 4 ) 3 ) and combinations thereof.
  • the high-k dielectric layer 402 can be formed conformally on the ILD layer 114 and in the recess feature 120 by suitable deposition methods such as the plasma-enhanced chemical vapor deposition (PECVD), low pressure CVD (LPCVD), atomic layer CVD (ALCVD), physical vapor deposition (PVD), and/or a spin-on technology.
  • PECVD plasma-enhanced chemical vapor deposition
  • LPCVD low pressure CVD
  • ACVD atomic layer CVD
  • PVD physical vapor deposition
  • spin-on technology a spin-on technology
  • a capping layer 404 is formed on the high-k dielectric layer 402 before forming the metal layer 202 in the recess feature 120 and on the ILD layer 114 .
  • the capping layer 404 can be formed of metal nitrides such as titanium nitride (TiN), metal oxides such as MgTaO x , SrTiO x , BaTiO x , CaTiO x , LaAO x , MgO, TaO x , MnO x , VO x or combinations thereof, where 0 ⁇ x ⁇ 10.
  • the capping layer 404 can be formed by suitable deposition methods such as the plasma-enhanced chemical vapor deposition (PECVD), low pressure CVD (LPCVD), atomic layer CVD (ALCVD), physical vapor deposition (PVD), and/or a spin-on technology.
  • PECVD plasma-enhanced chemical vapor deposition
  • LPCVD low pressure CVD
  • ACVD atomic layer CVD
  • PVD physical vapor deposition
  • spin-on technology a spin-on technology
  • a work function metal (WFM) layer 406 is formed on the capping layer 404 before forming the metal layer 202 in the recess feature 120 and on the ILD layer 114 to modulate threshold voltages of the gate structure.
  • the WFM layer 406 can be formed of one or more layers, including a titanium nitride (TiN) layer, titanium silicon nitride (TiSiN) layer, or a combination thereof. TiN exhibits highlighted thermal stability, while TiSiN exhibits high k value (dielectric constant). Thus, in some embodiments, the WFM layer 406 includes both the TiN layer and the TiSiN layer to fine-tune threshold voltages.
  • the WFM stack includes tantalum nitride (TaN), titanium aluminum nitride (TiAlN), tantalum aluminum (TaAl) or a combination thereof.
  • the WFM layer 406 can be formed by suitable deposition methods such as the plasma-enhanced chemical vapor deposition (PECVD), low pressure CVD (LPCVD), atomic layer CVD (ALCVD), physical vapor deposition (PVD), and/or a spin-on technology.
  • PECVD plasma-enhanced chemical vapor deposition
  • LPCVD low pressure CVD
  • ACVD atomic layer CVD
  • PVD physical vapor deposition
  • the metal layer 202 formed on the WFM layer 406 may be oxidized upon contact with air.
  • the metal layer 202 may be oxidized and contain TaO 2 , TiO 2 , TiON, WON or combinations thereof.
  • the metal layer 202 may be oxidized and contain WO 3 or CuO. Due to the oxidation, the thickness of the metal layer 202 can be increased.
  • the metal layer 202 in the recess feature 120 includes a first recess 122 , which is of a similar shape as the recess feature 120 but smaller in dimensions.
  • the first recess 122 has a first width w 1 , and the first width w 1 is about 5 nm to 20 nm.
  • FIG. 3C is a cross-sectional view of forming an oxygen-deficient metal layer in accordance with some embodiments of the present disclosure.
  • FIG. 3C corresponds to step 706 of FIG. 1 and step 808 of FIG. 2 .
  • the metal layer 202 in the present disclosure is exposed to a tungsten halide gas 500 to reduce the oxidized metal to form an oxygen-deficient metal layer 204 .
  • the tungsten halide gas 500 is tungsten hexafluoride (WF 6 ), tungsten pentachloride (WCl 5 ), or a combination thereof.
  • WF 6 tungsten hexafluoride
  • WCF 4 tungsten oxytetrafluoride
  • tungsten pentachloride (WCl 5 ) reacts with oxidized metal to yield the reduced metal and the tungsten oxytetrachloride (WOCl 4 ) gas (unillustrated). Since the byproducts of reduction reaction between the tungsten halide and the oxidized metal are gaseous and autonomously dissipate, no additional cleaning or etching process is required to remove the byproducts, which lowers the complexity and costs of the procedure.
  • the metal layer 202 can be transformed into the oxygen-deficient metal layer 204 .
  • exposing the metal layer 202 to the tungsten halide gas 500 proceeds for about 5 seconds to about 3 minutes.
  • the metal layer 202 may be a glue layer or a seed layer, and tungsten hexafluoride (WF 6 ) and tungsten pentachloride (WCl 5 ) exhibit distinct oxide removal rates for the glue layer and the seed layer respectively.
  • WF 6 tungsten hexafluoride
  • WCl 5 tungsten pentachloride
  • the exposing time in the tungsten halide gas 500 differs with the kind of the tungsten halide gas 500 and the kind of the metal layer 202 .
  • the thickness of metal oxide removed is 1.8 ⁇ .
  • the thickness of metal oxide removed is 2 ⁇ .
  • the thickness of the thickness of metal oxide removed does not significantly increase.
  • the thickness of metal oxide removed is 1 ⁇ .
  • the thickness of metal oxide removed is 1.7 ⁇ . This indicates that WF 6 gas removes TiO 2 or TiON at a faster rate than the WCl 5 gas.
  • the WF 6 gas can rapidly remove the metal oxide in a short period, the amount of metal oxide removed by the WF 6 gas reaches saturation more rapidly.
  • the WCl 5 gas can progressively remove the metal oxide over a longer period.
  • the thickness of metal oxide removed is 0.8 ⁇ .
  • the thickness of metal oxide removed is 2 ⁇ .
  • the thickness of the thickness of removed metal oxide does not significantly increase.
  • the thickness of metal oxide removed is 1.75 ⁇ . With the increase of the exposure time, the thickness of metal oxide removed also increases. After 120 seconds, the thickness of metal oxide removed is 2.1 ⁇ . This indicates that WF 6 gas removes WO 3 at a faster rate than the WCl 5 gas. Although the WF 6 gas can rapidly remove the metal oxide in a short period, the WCl 5 gas can progressively remove the metal oxide over a longer period and facilitate more complete removal of the tungsten oxide.
  • the oxygen content of the oxygen-deficient metal layer 204 is less than 0.1 atomic percent (at %).
  • the oxygen-deficient metal layer 204 in the recess feature 120 includes a second recess 124 , and the second recess 124 has a second width w 2 .
  • the formation of oxide in the metal layer 202 increases the thickness of the metal layer by 2-5 ⁇ , and both sides of the second recess has a layer of metal layer 202 .
  • removing the metal oxide by the tungsten halide gas 500 facilitate the second width w 2 to be larger than the first width w 1 by 5-10 ⁇ , or 0.5-1 nm.
  • the first width w 1 is 5-20 nm
  • the second width w 2 is about 6-21 nm.
  • the second width w 2 is larger than the first width w 1 by 5-20%.
  • tungsten halide gas 500 such as the tungsten hexafluoride (WF 6 )
  • the formation of the bulk tungsten layer 300 also requires the tungsten halide gas 500 such as the tungsten hexafluoride (WF 6 ).
  • forming the oxygen-deficient metal layer 204 and forming the bulk tungsten layer 300 can be performed in the same chamber under a low atmospheric pressure, which avoids the oxygen-deficient metal layer 204 from contacting air and the re-oxidation.
  • the formation of the oxygen-deficient metal layer 204 also decreases the gate resistance and thus increases the performance of the semiconductor device.
  • FIG. 3D is a cross-sectional view of forming a bulk tungsten layer 300 on the oxygen-deficient metal layer 204 in accordance with some embodiments of the present disclosure.
  • FIG. 3D corresponds to step 708 of FIG. 1 and step 810 of FIG. 2 .
  • the bulk tungsten layer 300 fills the second recess 124 .
  • the formation of the bulk tungsten layer can be formed by deposition methods such as the chemical vapor deposition (CVD) with the tungsten halide gas 500 and hydrogen gas 600 .
  • CVD chemical vapor deposition
  • forming the bulk tungsten layer 300 is performed by flowing tungsten hexafluoride (WF 6 ) gas 500 and hydrogen gas 600 onto the oxygen-deficient metal layer 204 to generate the bulk tungsten and hydrofluoric acid (HF, unillustrated), while the bulk tungsten deposits on the oxygen-deficient metal layer 204 , the gaseous HF autonomously dissipates.
  • WF 6 tungsten hexafluoride
  • hydrogen gas 600 tungsten hexafluoride
  • HF hydrofluoric acid
  • forming the bulk tungsten layer 300 is performed by flowing tungsten pentachloride (WCl 5 ) gas 500 and hydrogen gas 600 onto the oxygen-deficient metal layer 204 to generate the bulk tungsten and hydrochloric acid (HCl, unillustrated), while the bulk tungsten deposits on the oxygen-deficient metal layer 204 , the gaseous HCl autonomously dissipates.
  • WCl 5 tungsten pentachloride
  • hydrogen gas 600 tungsten pentachloride
  • HCl hydrochloric acid
  • both steps can be operated in the same chamber, once hydrogen gas 600 is flowed into the chamber when forming the bulk tungsten layer 300 .
  • hydrogen gas 600 is flowed into the chamber when forming the bulk tungsten layer 300 .
  • the second width w 2 is larger than the first width w 1 by 5% to 20%. This enables the tungsten halide gas 500 to further reach the bottom of the second recess 124 , which synchronizes the rates of bulk tungsten formation on the sidewalls and on the bottom surface of the second recess 124 and facilitates the in situ growth of the bulk tungsten layer 300 .
  • the in situ grown bulk tungsten layer 300 is seamless and without voids, and can thus completely fills the second recess 124 .
  • the oxygen-deficient metal layer 204 is free of rough or irregularly aligned metal oxides, the bulk tungsten layer formed thereon may have a smoother and evener surface.
  • a semiconductor structure 10 is a gate structure.
  • a semiconductor structure 10 includes a basal layer 110 , a high-k dielectric layer 402 , a capping layer 404 , a work function metal (WFM) layer 406 , an oxygen-deficient metal layer 204 with a second recess 124 , and a bulk tungsten layer 300 .
  • the basal layer 110 includes an upper portion and a lower portion.
  • the lower portion is a substrate 112
  • the upper portion is an interlayer dielectric (ILD) layer 114 disposed on the substrate 112 .
  • the ILD layer 114 includes a recess feature 120 and a top surface adjacent to the recess feature 120 .
  • the recess feature 120 in the ILD layer 114 serves as a gap for gate electrode filling, and the recess feature 120 exposes a portion of the substrate 112 , while the recess feature 120 is not formed in the substrate 112 .
  • the substrate 112 may be formed of silicon, germanium, gallium, arsenic, other group III, group IV, and/or group V elements, and combinations thereof.
  • the substrate 112 may also be in the form of silicon-on-insulator (SOI), which typically includes a layer of a semiconductor material, such as silicon, germanium and/or the like, formed on an insulator layer.
  • SOI silicon-on-insulator
  • the insulator layer may be a buried oxide (BOX) layer or a silicon oxide layer.
  • the ILD layer 114 includes silicon oxide, SiCOH, SiOC, one or more layers of a carbon-containing material, organic materials such as polymers and/or organic silicate glass, or combinations thereof. In some embodiments, the ILD layer 114 contains nitrogen. In some embodiments, the ILD layer 114 is a porogen-containing material.
  • the high-k dielectric layer 402 , the capping layer 404 , and the work function metal (WFM) layer 406 are disposed in the recess feature 120 and on the top surface of the ILD layer 114 to decrease the leakage current and fine-tune the threshold voltage of the gate structure. Since the recess feature 120 exposes a portion of the substrate 112 , the high-k dielectric layer 402 is in direct contact with the portion of the substrate 112 .
  • the capping layer 404 is disposed on the high-k dielectric layer, and the WFM layer 406 is disposed on the capping layer 404 .
  • the high-k dielectric layer 402 can be formed of a high-k dielectric material having a k-value (dielectric constant) higher than about 4.0, such as one or more layers of Hf, Al and Zr, the oxides thereof (such as HfO 2 , ZrO 2 and Al 2 O 3 ), the silicates thereof (such as HfSiO 4 , ZrSiO 4 , and Al 4 (SiO 4 ) 3 ) and combinations thereof.
  • Other appropriate materials include La, Mg, Ba, Ti and Pb, the oxides thereof, and the alloy oxides thereof.
  • the capping layer 404 can be formed of metal nitrides such as titanium nitride (TiN), metal oxides such as MgTaO x , SrTiO x , BaTiO x , CaTiO x , LaAlO x , MgO, TaO x , MnO,x VO x or combinations thereof, where 0 ⁇ x ⁇ 10.
  • metal nitrides such as titanium nitride (TiN)
  • metal oxides such as MgTaO x , SrTiO x , BaTiO x , CaTiO x , LaAlO x , MgO, TaO x , MnO,x VO x or combinations thereof, where 0 ⁇ x ⁇ 10.
  • the WFM layer 406 can be formed of one or more layers, including a titanium nitride (TiN) layer, titanium silicon nitride (TiSiN) layer, or a combination thereof.
  • TiN titanium nitride
  • TiSiN titanium silicon nitride
  • an oxygen-deficient metal layer 204 is disposed on the WFM layer 406 .
  • the oxygen-deficient metal layer 204 is an oxygen-deficient seed layer or an oxygen-deficient glue layer. Forming the oxygen-deficient seed layer or the oxygen-deficient glue layer is performed by exposing a seed layer or a glue layer to a tungsten halide gas 500 .
  • the oxygen-deficient metal layer 204 is the oxygen-deficient seed layer
  • the oxygen-deficient seed layer is titanium (Ti), tantalum (Ta), titanium nitride (TiN), tantalum nitride (TaN), tungsten nitride (WN), titanium carbo-nitride (TiCN), tantalum carbo-nitride (TaCN), tungsten carbo-nitride (WCN), other appropriate metals, metal nitrides or combinations thereof.
  • the oxygen-deficient metal layer 204 is the oxygen-deficient glue layer
  • the oxygen-deficient glue layer is copper (Cu) or tungsten (W).
  • the oxygen content of the oxygen-deficient metal layer 204 is less than 0.1 atomic percent (at %).
  • the oxygen-deficient metal layer 204 is transformed from a metal layer 202 (unillustrated) after the exposure to the tungsten halide gas.
  • the metal layer 202 in the recess feature 120 includes a first recess 122 with a first width wl, while the oxygen-deficient metal layer 204 in the recess feature 120 includes a second recess 124 with a second width w 2 . Since the oxygen-deficient metal layer 204 is thinner than the metal layer 202 , the second width w 2 is larger than the first width w 1 , facilitating the bulk tungsten layer 300 , which cannot completely fill the first recess 122 , to seamlessly fill the second recess 124 .
  • a semiconductor structure 20 is a gate structure.
  • a semiconductor structure 20 includes a basal layer 110 , a high-k dielectric layer 402 , a capping layer 404 , a work function metal layer 406 , an oxygen-deficient metal layer 204 with a second recess 124 , and a bulk tungsten layer 300 .
  • the basal layer 110 includes an upper portion and a lower portion. The lower portion is a substrate 112 , while the upper portion is an ILD layer 114 , disposed on the substrate 112 .
  • the ILD layer 114 includes a recess feature 120 and a top surface adjacent to the recess feature 120 .
  • the recess feature 124 in the ILD layer 114 serves as a gap for gate electrode filling, and the recess feature 120 exposes a portion of the substrate 112 , and the recess feature 120 is also formed in the substrate 112 .
  • the respective material of the substrate 112 , the ILD layer 114 , the high-k dielectric layer 402 , the capping layer 404 , the work function metal layer 406 , and the oxygen-deficient metal layer 204 can be referred to the materials exemplified above.
  • the recess feature 120 is formed only in the ILD layer 114 .
  • the recess feature 120 is formed in both the ILD layer 114 and the substrate 112 .
  • the difference does not affect the functions of each component of the semiconductor structure 20 . Therefore, the semiconductor structure 20 has the same characteristics and advantages as the semiconductor structure 10 .
  • the complete filling of bulk tungsten in the gaps of both the semiconductor structures 10 and 20 can reduce the gate resistance and enhance the performance of the overall semiconductor device.
  • a chemical-mechanical polishing (CMP) process can be applied to the semiconductor structure 10 or 20 to remove a portion of the bulk tungsten layer 300 outside the second recess 124 , which exposes a top surface of the oxygen-deficient metal layer 204 adjacent to the second recess 124 .
  • the CMP process can further remove a portion of the WFM layer 406 , the capping layer 404 , and the high-k dielectric layer 402 outside the recess feature 120 , which exposes a top surface of the ILD layer 114 adjacent to the recess feature 120 .
  • a semiconductor structure 30 is an interconnect structure in a metallization layer.
  • a semiconductor structure 30 includes a basal layer 110 , an oxygen-deficient metal layer 204 with a second recess 124 , and a bulk tungsten layer 300 .
  • the basal layer 110 includes an upper portion and a lower portion. The lower portion is a substrate 112 , while the upper portion is an interlayer dielectric (ILD) layer 114 disposed on the substrate 112 .
  • ILD interlayer dielectric
  • the ILD layer 114 includes a recess feature 120 and a top surface adjacent to the recess feature 120 .
  • the recess feature 120 is a trench or via for metal wire filling, and the recess feature 120 exposes a portion of the substrate 112 , while the recess feature 120 is not formed in the substrate 112 .
  • the substrate 112 may be a barrier layer or an etch-stop layer formed of the materials as exemplified above.
  • the material of the oxygen-deficient metal layer 204 can also be referred to the materials exemplified above.
  • the oxygen-deficient metal layer 204 is transformed from a metal layer 202 (unillustrated) after the exposure to the tungsten halide gas.
  • the metal layer 202 in the recess feature 120 includes a first recess 122 with a first width wl, while the oxygen-deficient metal layer 204 in the recess feature 120 includes a second recess 124 with a second width w 2 . Since the oxygen-deficient metal layer 204 is thinner than the metal layer 202 , the second width w 2 is larger than the first width w 1 , facilitating the bulk tungsten layer 300 , which cannot completely fill the first recess 122 , to seamlessly fill the second recess 124 .
  • a semiconductor structure 30 is an interconnect structure in a metallization layer.
  • a semiconductor structure 30 includes a basal layer 110 , an oxygen-deficient metal layer 204 with a second recess 124 , and a bulk tungsten layer 300 .
  • the basal layer 110 is integrally formed.
  • the basal layer 110 is an interlayer dielectric (ILD) layer 114 .
  • the basal layer 110 includes a recess feature 120 and a top surface adjacent to the recess feature 120 .
  • the recess feature 120 is a trench for metal wire filling, and the recess feature 120 exposes a portion of the basal layer.
  • the material of the ILD layer 114 and the oxygen-deficient metal layer 204 can be referred to the materials exemplified above.
  • the basal layer 110 includes both an ILD layer 114 and a substrate 112 .
  • the basal layer 110 is integrally formed. The difference makes the two kinds of semiconductor structures suitable for different metallization layers with distinct functionalities.
  • a chemical-mechanical polishing (CMP) process can be applied to the semiconductor structure 30 or 40 to remove a portion of the bulk tungsten layer 300 outside the second recess 124 , which exposes a top surface of the oxygen-deficient metal layer 204 adjacent to the second recess 124 .
  • the CMP process can further remove a portion of the oxygen-deficient metal layer 204 outside the recess feature 120 , which exposes a top surface of the basal layer 110 adjacent to the recess feature 120 .
  • a second ILD layer (unillustrated) may be formed on the top surface of the oxygen-deficient metal layer 204 or the basal layer 110 after the CMP process, and a trench or a via can be formed in the second ILD layer.
  • a second oxygen-deficient metal layer may be formed on the second ILD layer, and a second bulk tungsten layer can be formed on the second oxygen-deficient metal layer, which makes up a second metallization layer.
  • the semiconductor structure 30 or 40 may be stacked to form multiple metallization layers, and the bulk tungsten may completely fills the trenches or vias in each of the metallization layers, which facilitates effective electrical connections between metallization layers and enhances the performance of the overall semiconductor device.
  • a method of forming a semiconductor structure 10 , 20 , 30 , or 40 includes forming a recess feature 120 in a basal layer 110 , forming a metal layer 202 on the basal layer 110 , exposing the metal layer 202 to a tungsten halide gas 500 to form an oxygen-deficient metal layer 204 , and forming a bulk tungsten layer 300 on the oxygen-deficient metal layer 204 .
  • a method of forming a semiconductor structure 10 , 20 , or 30 includes forming an interlayer dielectric layer 114 on a substrate 112 , forming a recess feature 120 in the interlayer dielectric layer 114 , forming a metal layer 202 in the recess feature 120 and on a top surface of the interlayer dielectric layer 114 , exposing the metal layer 202 to a tungsten halide gas 500 to form an oxygen-deficient metal layer 204 , and forming a bulk tungsten layer 300 on the oxygen-deficient metal layer 204 .
  • a semiconductor structure 10 , 20 , 30 or 40 includes a basal layer 110 including a recess feature 120 , an oxygen-deficient metal layer 204 on the basal layer 110 , and a bulk tungsten layer 300 on the oxygen-deficient metal layer 204 .

Abstract

A semiconductor structure and the method of forming the same are provided. The method of forming a semiconductor structure includes forming a recess feature in a basal layer, forming a metal layer on the basal layer, exposing the metal layer to a tungsten halide gas to form an oxygen-deficient metal layer, and forming a bulk tungsten layer on the oxygen-deficient metal layer.

Description

    BACKGROUND
  • With high-speed developments of the semiconductor industry, the integration density of semiconductor devices are constantly improved, which continuously scales down the device dimensions, enhances device performance, and declines manufacturing costs. As the integration density increases, the field effect transistor (FET) undergoes three-dimensional transformation to become the fin-like field effect transistor (FinFET), while the interconnect structure on the substrate is developed into the multi-layer metallization layers. In the formation of both the FET and the interconnect structure, metal materials such as tungsten manifests critical functions. The metal materials are not only used for gap filling of the FET to form a gate stack, but also used to form wires in the interconnect structures for electrical connections through trenches or vias in the interlayer dielectric layers.
  • However, with the constant scaling down of the device dimensions, the widths of a gap of a gate, a via, or a trench are also constantly decreasing, which results in more and more challenges for metal materials to fully fill in a recess feature including a gap of a gate, a via, or a trench. Thus, enhancements in filling of metal materials such as tungsten into a recess feature are required to improve the overall performance of semiconductor devices.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
  • FIG. 1 is a flow chart of forming a semiconductor structure in accordance with some embodiments of the present disclosure.
  • FIG. 2 is a flow chart of forming a semiconductor structure in accordance with some embodiments of the present disclosure.
  • FIG. 3A to 3D are cross-sectional views of various intermediate stages of forming a semiconductor structure in accordance with some embodiments of the present disclosure.
  • FIG. 4A is a cross-sectional view of a semiconductor structure in accordance with some embodiments of the present disclosure.
  • FIG. 4B is a cross-sectional view of a semiconductor structure in accordance with some embodiments of the present disclosure.
  • FIG. 5A is a cross-sectional view of a semiconductor structure in accordance with some embodiments of the present disclosure.
  • FIG. 5B is a cross-sectional view of a semiconductor device in accordance with some embodiments of the present disclosure.
  • DETAILED DESCRIPTION
  • The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
  • The singular forms “a,” “an” and “the” include plural referents unless the context clearly dictates otherwise. Therefore, reference to, for example, a topography region includes aspects having two or more such topography regions, unless the context clearly indicates otherwise. Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
  • As aforementioned, with the increase in the integration density of semiconductor devices, it is becoming more and more difficult for metal materials to fully fill in a recess feature including a gap of a gate, a via, or a trench. In terms of the categories of metal materials, tungsten (W) is a common material used to fill a recess feature of a semiconductor structure. Forming tungsten in a recess feature includes firstly forming a metal layer such as a glue layer or a seed layer in the recess feature to facilitate the adhesion of tungsten atoms, and then deposit the bulk tungsten in the recess feature by deposition methods such as the chemical vapor deposition (CVD).
  • Nonetheless, with the width of the recess feature continuously declining, seams or voids can be generated in the center of the recess feature during formation of the bulk tungsten, which is inevitable even for 100% conformal tungsten growth. During the subsequent chemical-mechanical polishing (CMP) or tungsten etchback process, chemical agents or etchants may leak into the seams or voids of the bulk tungsten, resulting in further enlargement of the seams or voids, which affects downstream procedures.
  • The main contributing factor of the seams or voids of the bulk tungsten i s the decreased width of the recess feature, which hinders the reactive gases for forming the bulk tungsten from going deeper and reaching the bottom of the recess feature and renders the reactive gases mainly on the sidewalls of the recess feature. The uneven distribution of reactive gases between the sidewalls and the bottom resulting in faster tungsten deposition rates on the sidewalls while slower tungsten deposition rate at the bottom of the recess feature, which further obstructs reactive gases from reaching the bottom and brings about long seams or voids.
  • One of the main reasons of the decreased width of the recess feature is the increased thickness of the metal layer overlying the recess feature due to oxidation. Although the metal layer can be reduced by the reaction of the hydrogen gas with the metal oxide, the chamber with hydrogen gas flows is different from the chamber for bulk tungsten formation, which results in re-oxidation of the metal layer upon contacts with air during the transport of the semiconductor structure among chambers. Moreover, due to higher activation energy of the hydrogen gas, high-temperature plasma is required to trigger the reaction, elevating the manufacturing cost.
  • Therefore, the present disclosure provides a semiconductor structure and a method of forming the same, in which tungsten halide gases are utilized to remove the metal oxide, thereby increasing the width of the recess feature and enhancing the performance of the semiconductor devices.
  • Referring to FIG. 1, which is a flow chart of forming a semiconductor structure in accordance with some embodiments of the present disclosure. Step 702 includes forming a recess feature in the basal layer. Then, step 704 includes forming a metal layer on the basal layer, in which the metal layer is formed conformally on the basal layer and in the recess feature. Since the metal layer is apt to be oxidized upon contact with air, the subsequent step 706 includes exposing the metal layer to a tungsten halide gas to form an oxygen-deficient metal layer. The tungsten halide gas removes oxidized metal in the metal layer, thus decreasing the oxygen content of the metal layer and give rise to the oxygen-deficient metal layer. Then, step 708 includes forming a bulk tungsten layer on the oxygen-deficient metal layer.
  • Referring to FIG. 2, which is a flow chart of forming a semiconductor structure in accordance with some embodiments of the present disclosure. Step 802 includes forming an interlayer dielectric layer on a substrate. Then, step 804 includes forming a recess feature in the interlayer dielectric layer. Next, step 806 includes forming a metal layer in the recess feature and on a top surface of the interlayer dielectric layer. Subsequently, Step 808 includes exposing the metal layer to a tungsten halide gas to form an oxygen-deficient metal layer. The tungsten halide gas removes oxidized metal in the metal layer, thus decreasing the oxygen content of the metal layer and give rise to the oxygen-deficient metal layer. Then, step 810 includes forming a bulk tungsten layer on the oxygen-deficient metal layer.
  • Referring to FIG. 3A, which is a cross-sectional view of forming a recess feature in a basal layer in accordance with some embodiments of the present invention. FIG. 3A corresponds to step 702 of FIG. 1 and steps 802 and 804 of FIG. 2. In some embodiments, the basal layer 110 includes an upper portion and a lower portion. In some embodiments, the lower portion is a substrate 112, and the lower portion is an interlayer dielectric (ILD) layer 114 on the substrate 112. In some embodiments, the substrate 112 and the ILD layer 114 is a portion of a gate structure. In some embodiments, the substrate 112 and the ILD layer 114 is a portion of an interconnect structure.
  • In some embodiments, the substrate 112 can be formed of silicon, germanium, gallium, arsenic, other group III, group IV, and/or group V elements, and combinations thereof. The substrate 112 may also be in the form of silicon-on-insulator (SOI), which typically includes a layer of a semiconductor material, such as silicon, germanium and/or the like, formed on an insulator layer. The insulator layer may be a buried oxide (BOX) layer or a silicon oxide layer. In some embodiments, substrate 112 may include multi-layered substrates, gradient substrates, hybrid orientation substrates, combinations thereof and/or the like.
  • In some embodiments, the interlayer dielectric (ILD) layer 114 is formed of one or more layers of low-k dielectric material, which have a k-value (dielectric constant) lower than about 4.0. Some low-k dielectric materials have a k-value lower than about 3.5 and may have a k-value lower than about 2.5. The materials for the ILD layer 114 include silicon oxide, SiCOH, SiOC, one or more layers of a carbon-containing material, organic materials such as polymers and/or organic silicate glass, or combinations thereof. In some embodiments, the ILD layer 114 contains nitrogen. In some embodiments, the ILD layer 114 is a porogen-containing material. The ILD layer 114 may be formed by utilizing plasma-enhanced chemical vapor deposition (PECVD), low pressure CVD (LPCVD), atomic layer CVD (ALCVD), physical vapor deposition (PVD), and/or a spin-on technology.
  • In some embodiments, forming a recess feature 120 in the basal layer 110 includes forming the recess feature 120 in the ILD layer 114, and a bottom of the recess feature 120 exposes a portion of the substrate 112. In some embodiments, forming a recess feature 120 in the basal layer 110 includes forming the recess feature 120 in the ILD layer 114 and the substrate 112 (unillustrated).
  • In some embodiments, the recess feature 120 is formed by the photolithography techniques. In some embodiments, the photolithography techniques include forming a photoresist material (unillustrated) on the ILD layer 114. Then, a patterning process is applied to the photoresist layer, which includes masking, exposing, and developing the photoresist layer. After the photoresist material is patterned, dry etching or wet etching process can be performed to remove exposed portions the ILD layer 114 that are not covered by the mask (when using the positive photoresist), or the unexposed portions the ILD layer 114 that are covered by the mask (when using the negative photoresist). In some embodiments, a wet cleaning process may be combined with an ashing process to remove the photoresist. In some embodiments, where the ILD layer 114 contains silicon oxide, the ILD layer 114 may be etched by a wet etch process with a buffered oxide etch (BOE) solution, or by a dry plasma etch with etchant gases such as CF4, SF6, NF3, and the like. A typical BOE solution includes 40% NH4F and 49% HF in water.
  • Referring next to FIG. 3B, which is a cross-sectional view of forming a metal layer 202 on the basal layer 110 in accordance with some embodiments of the present disclosure. FIG. 3B corresponds to step 704 of FIG. 1 and step 806 of FIG. 2. In some embodiments where the basal layer 110 includes the substrate 112 and the ILD layer 114, forming a metal layer 202 on the basal layer 110 is referred to as forming a metal layer 202 on the ILD layer 114 and in the recess feature 120. In some embodiments, the metal layer 202 is a seed layer. In some embodiments, the metal layer 202 is a glue layer. Forming a seed layer or a glue layer on the basal layer 110 can facilitate the deposition of bulk tungsten 300. In some embodiments where the metal layer 202 is a seed layer, the seed layer is titanium (Ti), tantalum (Ta), titanium nitride (TiN), tantalum nitride (TaN), tungsten nitride (WN), titanium carbo-nitride (TiCN), tantalum carbo-nitride (TaCN), tungsten carbo-nitride (WCN), other appropriate metals, metal nitrides or combinations thereof. In some embodiments where the metal layer is a glue layer, the glue layer is copper (Cu) or tungsten (W). In some embodiments, the metal layer can be formed by deposition methods such as the plasma-enhanced chemical vapor deposition (PECVD), low pressure CVD (LPCVD), atomic layer CVD (ALCVD), physical vapor deposition (PVD), and/or a spin-on technology.
  • In some embodiments, one or more layers can be formed between the metal layer 202 and the basal layer 110. In some embodiments where the substrate 112 and the ILD layer 114 are a portion of a gate structure, one or more gate-related layers can be formed between the metal layer 202 and the ILD layer 114 and between the metal layer 202 and the recess feature 120. The gate-related layers may include a high-k dielectric layer 402, a capping layer 404, and a work function metal (WFM) layer 406.
  • In some embodiments, a high-k dielectric layer 402 is formed in the recess feature 120 and on the ILD layer 114 to reduce current leakage before forming the metal layer 202 in the recess feature 120 and on the ILD layer 114. The high-k dielectric layer 402 can be formed of a high-k dielectric material having a k-value (dielectric constant) higher than about 4.0, such as one or more layers of Hf, Al and Zr, the oxides thereof (such as HfO2, ZrO2 and Al2O3), the silicates thereof (such as HfSiO4, ZrSiO4, and Al4(SiO4)3) and combinations thereof. Other appropriate materials include La, Mg, Ba, Ti and Pb, the oxides thereof, and the alloy oxides thereof. In some embodiments, the high-k dielectric layer 402 can be formed conformally on the ILD layer 114 and in the recess feature 120 by suitable deposition methods such as the plasma-enhanced chemical vapor deposition (PECVD), low pressure CVD (LPCVD), atomic layer CVD (ALCVD), physical vapor deposition (PVD), and/or a spin-on technology.
  • In some embodiments, a capping layer 404 is formed on the high-k dielectric layer 402 before forming the metal layer 202 in the recess feature 120 and on the ILD layer 114. In some embodiments, the capping layer 404 can be formed of metal nitrides such as titanium nitride (TiN), metal oxides such as MgTaOx, SrTiOx, BaTiOx, CaTiOx, LaAOx, MgO, TaOx, MnOx, VOx or combinations thereof, where 0<x≦10. In some embodiments, the capping layer 404 can be formed by suitable deposition methods such as the plasma-enhanced chemical vapor deposition (PECVD), low pressure CVD (LPCVD), atomic layer CVD (ALCVD), physical vapor deposition (PVD), and/or a spin-on technology.
  • In some embodiments, a work function metal (WFM) layer 406 is formed on the capping layer 404 before forming the metal layer 202 in the recess feature 120 and on the ILD layer 114 to modulate threshold voltages of the gate structure. In some embodiments, the WFM layer 406 can be formed of one or more layers, including a titanium nitride (TiN) layer, titanium silicon nitride (TiSiN) layer, or a combination thereof. TiN exhibits highlighted thermal stability, while TiSiN exhibits high k value (dielectric constant). Thus, in some embodiments, the WFM layer 406 includes both the TiN layer and the TiSiN layer to fine-tune threshold voltages. In some embodiments, the WFM stack includes tantalum nitride (TaN), titanium aluminum nitride (TiAlN), tantalum aluminum (TaAl) or a combination thereof. In some embodiments, the WFM layer 406 can be formed by suitable deposition methods such as the plasma-enhanced chemical vapor deposition (PECVD), low pressure CVD (LPCVD), atomic layer CVD (ALCVD), physical vapor deposition (PVD), and/or a spin-on technology.
  • In some embodiments, the metal layer 202 formed on the WFM layer 406 may be oxidized upon contact with air. In some embodiments where the metal layer 202 is the glue layer, the metal layer 202 may be oxidized and contain TaO2, TiO2, TiON, WON or combinations thereof. In some embodiments where the metal layer 202 is the seed layer, the metal layer 202 may be oxidized and contain WO3 or CuO. Due to the oxidation, the thickness of the metal layer 202 can be increased. In some embodiments, the metal layer 202 in the recess feature 120 includes a first recess 122, which is of a similar shape as the recess feature 120 but smaller in dimensions. The first recess 122 has a first width w1, and the first width w1 is about 5 nm to 20 nm.
  • Referring next to FIG. 3C, which is a cross-sectional view of forming an oxygen-deficient metal layer in accordance with some embodiments of the present disclosure. FIG. 3C corresponds to step 706 of FIG. 1 and step 808 of FIG. 2. Compared to the previously mentioned way of using hydrogen gas to remove metal oxides, which renders the metal layer 202 apt to be re-oxidized and costs more energy, the metal layer 202 in the present disclosure is exposed to a tungsten halide gas 500 to reduce the oxidized metal to form an oxygen-deficient metal layer 204. In some embodiments, the tungsten halide gas 500 is tungsten hexafluoride (WF6), tungsten pentachloride (WCl5), or a combination thereof. In some embodiments, tungsten hexafluoride (WF6) reacts with oxidized metal to yield the reduced metal and the tungsten oxytetrafluoride (WOF4) gas (unillustrated). In some embodiments, tungsten pentachloride (WCl5) reacts with oxidized metal to yield the reduced metal and the tungsten oxytetrachloride (WOCl4) gas (unillustrated). Since the byproducts of reduction reaction between the tungsten halide and the oxidized metal are gaseous and autonomously dissipate, no additional cleaning or etching process is required to remove the byproducts, which lowers the complexity and costs of the procedure.
  • Accordingly, in some embodiments, by exposing the metal layer 202 to the tungsten halide gas 500, the metal layer 202 can be transformed into the oxygen-deficient metal layer 204. In some embodiments, exposing the metal layer 202 to the tungsten halide gas 500 proceeds for about 5 seconds to about 3 minutes. In some embodiments, the metal layer 202 may be a glue layer or a seed layer, and tungsten hexafluoride (WF6) and tungsten pentachloride (WCl5) exhibit distinct oxide removal rates for the glue layer and the seed layer respectively. Thus, the exposing time in the tungsten halide gas 500 differs with the kind of the tungsten halide gas 500 and the kind of the metal layer 202.
  • In some embodiments, where the metal layer 202 is a TiN glue layer, after the TiN glue layer is exposed in the WF6 gas for about 15 seconds, the thickness of metal oxide removed is 1.8 Å. When the exposure time reaches 30 seconds, the thickness of metal oxide removed is 2 Å. When the exposure time exceeds 30 seconds, the thickness of the thickness of metal oxide removed does not significantly increase.
  • In some embodiments, after the TiN glue layer is exposed in the WCl5 gas for about 10 seconds, the thickness of metal oxide removed is 1 Å. When the exposure time reaches 60 seconds, the thickness of metal oxide removed is 1.7 Å. This indicates that WF6 gas removes TiO2 or TiON at a faster rate than the WCl5 gas. Although the WF6 gas can rapidly remove the metal oxide in a short period, the amount of metal oxide removed by the WF6 gas reaches saturation more rapidly. In contrast, the WCl5 gas can progressively remove the metal oxide over a longer period.
  • In some embodiments, where the metal layer 202 is a W seed layer, after the W seed layer is exposed in the WF6 gas for about 10 seconds, the thickness of metal oxide removed is 0.8 Å. When the exposure time reaches 25 seconds, the thickness of metal oxide removed is 2 Å. When the exposure time exceeds 25 seconds, the thickness of the thickness of removed metal oxide does not significantly increase.
  • In some embodiments, after the W seed layer is exposed in the WCl5 gas for about 30 seconds, the thickness of metal oxide removed is 1.75 Å. With the increase of the exposure time, the thickness of metal oxide removed also increases. After 120 seconds, the thickness of metal oxide removed is 2.1 Å. This indicates that WF6 gas removes WO3 at a faster rate than the WCl5 gas. Although the WF6 gas can rapidly remove the metal oxide in a short period, the WCl5 gas can progressively remove the metal oxide over a longer period and facilitate more complete removal of the tungsten oxide.
  • In some embodiments, the oxygen content of the oxygen-deficient metal layer 204 is less than 0.1 atomic percent (at %). In some embodiments, the oxygen-deficient metal layer 204 in the recess feature 120 includes a second recess 124, and the second recess 124 has a second width w2. The formation of oxide in the metal layer 202 increases the thickness of the metal layer by 2-5 Å, and both sides of the second recess has a layer of metal layer 202. Thus, removing the metal oxide by the tungsten halide gas 500 facilitate the second width w2 to be larger than the first width w1 by 5-10 Å, or 0.5-1 nm. In some embodiments, the first width w1 is 5-20 nm, and the second width w2 is about 6-21 nm. In other words, the second width w2 is larger than the first width w1 by 5-20%.
  • Moreover, removal of the oxidized metal requires the tungsten halide gas 500 such as the tungsten hexafluoride (WF6), and the formation of the bulk tungsten layer 300 also requires the tungsten halide gas 500 such as the tungsten hexafluoride (WF6). Hence. forming the oxygen-deficient metal layer 204 and forming the bulk tungsten layer 300 can be performed in the same chamber under a low atmospheric pressure, which avoids the oxygen-deficient metal layer 204 from contacting air and the re-oxidation. In some embodiments, the formation of the oxygen-deficient metal layer 204 also decreases the gate resistance and thus increases the performance of the semiconductor device.
  • Referring next to FIG. 3D, which is a cross-sectional view of forming a bulk tungsten layer 300 on the oxygen-deficient metal layer 204 in accordance with some embodiments of the present disclosure. FIG. 3D corresponds to step 708 of FIG. 1 and step 810 of FIG. 2. In some embodiments, since the oxygen-deficient layer 204 in the recess feature 120 includes a second recess 124, the bulk tungsten layer 300 fills the second recess 124. The formation of the bulk tungsten layer can be formed by deposition methods such as the chemical vapor deposition (CVD) with the tungsten halide gas 500 and hydrogen gas 600. In some embodiments, forming the bulk tungsten layer 300 is performed by flowing tungsten hexafluoride (WF6) gas 500 and hydrogen gas 600 onto the oxygen-deficient metal layer 204 to generate the bulk tungsten and hydrofluoric acid (HF, unillustrated), while the bulk tungsten deposits on the oxygen-deficient metal layer 204, the gaseous HF autonomously dissipates. In some embodiments, forming the bulk tungsten layer 300 is performed by flowing tungsten pentachloride (WCl5) gas 500 and hydrogen gas 600 onto the oxygen-deficient metal layer 204 to generate the bulk tungsten and hydrochloric acid (HCl, unillustrated), while the bulk tungsten deposits on the oxygen-deficient metal layer 204, the gaseous HCl autonomously dissipates.
  • Since forming an oxygen-deficient metal layer 204 and forming a bulk tungsten layer 300 both require the tungsten halide gas 500, both steps can be operated in the same chamber, once hydrogen gas 600 is flowed into the chamber when forming the bulk tungsten layer 300. By combining both steps in the same chamber, the re-oxidation of the oxygen-deficient metal layer 204 can be avoided.
  • In some embodiments, since the oxygen-deficient metal layer 204 is thinner than the metal layer 202, the second width w2 is larger than the first width w1 by 5% to 20%. This enables the tungsten halide gas 500 to further reach the bottom of the second recess 124, which synchronizes the rates of bulk tungsten formation on the sidewalls and on the bottom surface of the second recess 124 and facilitates the in situ growth of the bulk tungsten layer 300. In some embodiments, due to even formation rates on the sidewalls and on the bottom surface of the second recess 124, the in situ grown bulk tungsten layer 300 is seamless and without voids, and can thus completely fills the second recess 124. Moreover, since the oxygen-deficient metal layer 204 is free of rough or irregularly aligned metal oxides, the bulk tungsten layer formed thereon may have a smoother and evener surface.
  • Referring to FIG. 4A, which is a cross-sectional view of a semiconductor structure 10 in accordance with some embodiments of the present disclosure. In some embodiments, the semiconductor structure 10 is a gate structure. As shown in FIG. 4A, a semiconductor structure 10 includes a basal layer 110, a high-k dielectric layer 402, a capping layer 404, a work function metal (WFM) layer 406, an oxygen-deficient metal layer 204 with a second recess 124, and a bulk tungsten layer 300. In some embodiments, the basal layer 110 includes an upper portion and a lower portion. The lower portion is a substrate 112, while the upper portion is an interlayer dielectric (ILD) layer 114 disposed on the substrate 112. In some embodiments, the ILD layer 114 includes a recess feature 120 and a top surface adjacent to the recess feature 120. In some embodiments, the recess feature 120 in the ILD layer 114 serves as a gap for gate electrode filling, and the recess feature 120 exposes a portion of the substrate 112, while the recess feature 120 is not formed in the substrate 112.
  • In some embodiments, the substrate 112 may be formed of silicon, germanium, gallium, arsenic, other group III, group IV, and/or group V elements, and combinations thereof. The substrate 112 may also be in the form of silicon-on-insulator (SOI), which typically includes a layer of a semiconductor material, such as silicon, germanium and/or the like, formed on an insulator layer. The insulator layer may be a buried oxide (BOX) layer or a silicon oxide layer.
  • In some embodiments, the ILD layer 114 includes silicon oxide, SiCOH, SiOC, one or more layers of a carbon-containing material, organic materials such as polymers and/or organic silicate glass, or combinations thereof. In some embodiments, the ILD layer 114 contains nitrogen. In some embodiments, the ILD layer 114 is a porogen-containing material.
  • In some embodiments, the high-k dielectric layer 402, the capping layer 404, and the work function metal (WFM) layer 406 are disposed in the recess feature 120 and on the top surface of the ILD layer 114 to decrease the leakage current and fine-tune the threshold voltage of the gate structure. Since the recess feature 120 exposes a portion of the substrate 112, the high-k dielectric layer 402 is in direct contact with the portion of the substrate 112. The capping layer 404 is disposed on the high-k dielectric layer, and the WFM layer 406 is disposed on the capping layer 404.
  • In some embodiments, the high-k dielectric layer 402 can be formed of a high-k dielectric material having a k-value (dielectric constant) higher than about 4.0, such as one or more layers of Hf, Al and Zr, the oxides thereof (such as HfO2, ZrO2 and Al2O3), the silicates thereof (such as HfSiO4, ZrSiO4, and Al4(SiO4)3) and combinations thereof. Other appropriate materials include La, Mg, Ba, Ti and Pb, the oxides thereof, and the alloy oxides thereof.
  • In some embodiments, the capping layer 404 can be formed of metal nitrides such as titanium nitride (TiN), metal oxides such as MgTaOx, SrTiOx, BaTiOx, CaTiOx, LaAlOx, MgO, TaOx, MnO,x VOx or combinations thereof, where 0<x≦10.
  • In some embodiments, the WFM layer 406 can be formed of one or more layers, including a titanium nitride (TiN) layer, titanium silicon nitride (TiSiN) layer, or a combination thereof.
  • In some embodiments, an oxygen-deficient metal layer 204 is disposed on the WFM layer 406. In some embodiments, the oxygen-deficient metal layer 204 is an oxygen-deficient seed layer or an oxygen-deficient glue layer. Forming the oxygen-deficient seed layer or the oxygen-deficient glue layer is performed by exposing a seed layer or a glue layer to a tungsten halide gas 500. In some embodiments where the oxygen-deficient metal layer 204 is the oxygen-deficient seed layer, the oxygen-deficient seed layer is titanium (Ti), tantalum (Ta), titanium nitride (TiN), tantalum nitride (TaN), tungsten nitride (WN), titanium carbo-nitride (TiCN), tantalum carbo-nitride (TaCN), tungsten carbo-nitride (WCN), other appropriate metals, metal nitrides or combinations thereof. In some embodiments where the oxygen-deficient metal layer 204 is the oxygen-deficient glue layer, the oxygen-deficient glue layer is copper (Cu) or tungsten (W). In some embodiments, the oxygen content of the oxygen-deficient metal layer 204 is less than 0.1 atomic percent (at %).
  • In some embodiments, the oxygen-deficient metal layer 204 is transformed from a metal layer 202 (unillustrated) after the exposure to the tungsten halide gas. The metal layer 202 in the recess feature 120 includes a first recess 122 with a first width wl, while the oxygen-deficient metal layer 204 in the recess feature 120 includes a second recess 124 with a second width w2. Since the oxygen-deficient metal layer 204 is thinner than the metal layer 202, the second width w2 is larger than the first width w1, facilitating the bulk tungsten layer 300, which cannot completely fill the first recess 122, to seamlessly fill the second recess 124.
  • Referring to FIG. 4B, which is a cross-sectional view of a semiconductor structure 20 in accordance with some embodiments of the present disclosure. In some embodiments, the semiconductor structure 20 is a gate structure. As shown in FIG. 4B, a semiconductor structure 20 includes a basal layer 110, a high-k dielectric layer 402, a capping layer 404, a work function metal layer 406, an oxygen-deficient metal layer 204 with a second recess 124, and a bulk tungsten layer 300. In some embodiments, the basal layer 110 includes an upper portion and a lower portion. The lower portion is a substrate 112, while the upper portion is an ILD layer 114, disposed on the substrate 112. In some embodiments, the ILD layer 114 includes a recess feature 120 and a top surface adjacent to the recess feature 120. In some embodiments, the recess feature 124 in the ILD layer 114 serves as a gap for gate electrode filling, and the recess feature 120 exposes a portion of the substrate 112, and the recess feature 120 is also formed in the substrate 112.
  • The respective material of the substrate 112, the ILD layer 114, the high-k dielectric layer 402, the capping layer 404, the work function metal layer 406, and the oxygen-deficient metal layer 204 can be referred to the materials exemplified above.
  • The difference between the semiconductor structure 10 in FIG. 4A and the semiconductor structure 20 in FIG. 4B lies in the recess feature 120. In FIG. 4A, the recess feature 120 is formed only in the ILD layer 114. In FIG. 4B, the recess feature 120 is formed in both the ILD layer 114 and the substrate 112. The difference does not affect the functions of each component of the semiconductor structure 20. Therefore, the semiconductor structure 20 has the same characteristics and advantages as the semiconductor structure 10. Thus, the complete filling of bulk tungsten in the gaps of both the semiconductor structures 10 and 20 can reduce the gate resistance and enhance the performance of the overall semiconductor device.
  • In some embodiments, a chemical-mechanical polishing (CMP) process can be applied to the semiconductor structure 10 or 20 to remove a portion of the bulk tungsten layer 300 outside the second recess 124, which exposes a top surface of the oxygen-deficient metal layer 204 adjacent to the second recess 124. In some embodiments, the CMP process can further remove a portion of the WFM layer 406, the capping layer 404, and the high-k dielectric layer 402 outside the recess feature 120, which exposes a top surface of the ILD layer 114 adjacent to the recess feature 120.
  • Referring to FIG. 5A, which is a cross-sectional view of a semiconductor structure 30 in accordance with some embodiments of the present disclosure. In some embodiments, the semiconductor structure 30 is an interconnect structure in a metallization layer. As shown in FIG. 5A, a semiconductor structure 30 includes a basal layer 110, an oxygen-deficient metal layer 204 with a second recess 124, and a bulk tungsten layer 300. In some embodiments, the basal layer 110 includes an upper portion and a lower portion. The lower portion is a substrate 112, while the upper portion is an interlayer dielectric (ILD) layer 114 disposed on the substrate 112. In some embodiments, the ILD layer 114 includes a recess feature 120 and a top surface adjacent to the recess feature 120. In some embodiments, the recess feature 120 is a trench or via for metal wire filling, and the recess feature 120 exposes a portion of the substrate 112, while the recess feature 120 is not formed in the substrate 112.
  • The substrate 112 may be a barrier layer or an etch-stop layer formed of the materials as exemplified above. The material of the oxygen-deficient metal layer 204 can also be referred to the materials exemplified above.
  • In some embodiments, the oxygen-deficient metal layer 204 is transformed from a metal layer 202 (unillustrated) after the exposure to the tungsten halide gas. The metal layer 202 in the recess feature 120 includes a first recess 122 with a first width wl, while the oxygen-deficient metal layer 204 in the recess feature 120 includes a second recess 124 with a second width w2. Since the oxygen-deficient metal layer 204 is thinner than the metal layer 202, the second width w2 is larger than the first width w1, facilitating the bulk tungsten layer 300, which cannot completely fill the first recess 122, to seamlessly fill the second recess 124.
  • Referring to FIG. 5B, which is a cross-sectional view of a semiconductor structure 30 in accordance with some embodiments of the present disclosure. In some embodiments, the semiconductor structure 30 is an interconnect structure in a metallization layer. As shown in FIG. 5A, a semiconductor structure 30 includes a basal layer 110, an oxygen-deficient metal layer 204 with a second recess 124, and a bulk tungsten layer 300. In some embodiments, the basal layer 110 is integrally formed. In some embodiments, the basal layer 110 is an interlayer dielectric (ILD) layer 114. The basal layer 110 includes a recess feature 120 and a top surface adjacent to the recess feature 120. In some embodiments, the recess feature 120 is a trench for metal wire filling, and the recess feature 120 exposes a portion of the basal layer. The material of the ILD layer 114 and the oxygen-deficient metal layer 204 can be referred to the materials exemplified above.
  • The difference between the semiconductor structure 30 in FIG. 5A and the semiconductor structure 40 in FIG. 5B lies in the basal layer 110. In FIG. 5A, the basal layer 110 includes both an ILD layer 114 and a substrate 112. In FIG. 5B, the basal layer 110 is integrally formed. The difference makes the two kinds of semiconductor structures suitable for different metallization layers with distinct functionalities.
  • In some embodiments, a chemical-mechanical polishing (CMP) process can be applied to the semiconductor structure 30 or 40 to remove a portion of the bulk tungsten layer 300 outside the second recess 124, which exposes a top surface of the oxygen-deficient metal layer 204 adjacent to the second recess 124. In some embodiments, the CMP process can further remove a portion of the oxygen-deficient metal layer 204 outside the recess feature 120, which exposes a top surface of the basal layer 110 adjacent to the recess feature 120.
  • In some embodiments, a second ILD layer (unillustrated) may be formed on the top surface of the oxygen-deficient metal layer 204 or the basal layer 110 after the CMP process, and a trench or a via can be formed in the second ILD layer. A second oxygen-deficient metal layer may be formed on the second ILD layer, and a second bulk tungsten layer can be formed on the second oxygen-deficient metal layer, which makes up a second metallization layer. In some embodiments, the semiconductor structure 30 or 40 may be stacked to form multiple metallization layers, and the bulk tungsten may completely fills the trenches or vias in each of the metallization layers, which facilitates effective electrical connections between metallization layers and enhances the performance of the overall semiconductor device.
  • In accordance with some embodiments, a method of forming a semiconductor structure 10, 20, 30, or 40 includes forming a recess feature 120 in a basal layer 110, forming a metal layer 202 on the basal layer 110, exposing the metal layer 202 to a tungsten halide gas 500 to form an oxygen-deficient metal layer 204, and forming a bulk tungsten layer 300 on the oxygen-deficient metal layer 204.
  • In accordance with some embodiments, a method of forming a semiconductor structure 10, 20, or 30 includes forming an interlayer dielectric layer 114 on a substrate 112, forming a recess feature 120 in the interlayer dielectric layer 114, forming a metal layer 202 in the recess feature 120 and on a top surface of the interlayer dielectric layer 114, exposing the metal layer 202 to a tungsten halide gas 500 to form an oxygen-deficient metal layer 204, and forming a bulk tungsten layer 300 on the oxygen-deficient metal layer 204.
  • In accordance with some embodiments, a semiconductor structure 10, 20, 30 or 40 includes a basal layer 110 including a recess feature 120, an oxygen-deficient metal layer 204 on the basal layer 110, and a bulk tungsten layer 300 on the oxygen-deficient metal layer 204.
  • The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

Claims (20)

1. A method of forming a semiconductor structure, the method comprising:
forming a recess feature in a basal layer;
forming a metal layer on the basal layer;
exposing the metal layer to a tungsten halide gas to form an oxygen-deficient metal layer; and
forming a bulk tungsten layer on the oxygen-deficient metal layer.
2. The method of claim 1, wherein the tungsten halide gas is tungsten hexafluoride (WF6), tungsten pentachloride (WCl5), or a combination thereof.
3. The method of claim 1, wherein exposing the metal layer to the tungsten halide gas proceeds for about 5 seconds to about 3 minutes.
4. The method of claim 1, wherein forming the bulk tungsten layer on the oxygen-deficient metal layer comprises exposing the oxygen-deficient metal layer to the tungsten halide gas and hydrogen gas.
5. The method of claim 1, wherein the recess feature is a trench, a via, or a gap.
6. The method of claim 1, wherein the metal layer in the recess feature comprises a first recess, and the first recess has a first width.
7. The method of claim 6, wherein the oxygen-deficient metal layer in the recess feature comprises a second recess, the second recess has a second width, and the second width is larger than the first width.
8. The method of claim 7, wherein the bulk tungsten layer fills the second recess.
9. A method of forming a semiconductor structure, the method comprising:
forming an interlayer dielectric layer on a substrate;
forming a recess feature in the interlayer dielectric layer;
forming a metal layer in the recess feature and on a top surface of the interlayer dielectric layer;
exposing the metal layer to a tungsten halide gas to form an oxygen-deficient metal layer; and
forming a bulk tungsten layer on the oxygen-deficient metal layer.
10. The method of claim 9, wherein the tungsten halide gas is tungsten hexafluoride (WF6), tungsten pentachloride (WCl5), or a combination thereof.
11. The method of claim 9, further comprising forming a high-k dielectric layer in the recess feature and on the interlayer dielectric layer before forming the metal layer in the recess feature and on the top surface of the interlayer dielectric layer.
12. The method of claim 11, further comprising forming a capping layer on the high-k dielectric layer before forming the metal layer in the recess feature and on the top surface of the interlayer dielectric layer.
13. The method of claim 12, further comprising forming a work function metal (WFM) layer on the capping layer before forming the metal layer in the recess feature and on the top surface of the interlayer dielectric layer.
14. A semiconductor structure, comprising:
a basal layer comprising a recess feature;
an oxygen-deficient metal layer on the basal layer; and
a bulk tungsten layer in contact with the oxygen-deficient metal layer.
15. The semiconductor structure of claim 14, wherein the oxygen-deficient metal layer is an oxygen-deficient glue layer, and the oxygen-deficient glue layer is Ti, Ta, TiN, TaN, WN, TiCN, TaCN, WCN, or a combination thereof.
16. The semiconductor structure of claim 14, wherein the oxygen-deficient metal layer is an oxygen-deficient seed layer, and the oxygen-deficient seed layer is Cu, W, or a combination thereof.
17. The semiconductor structure of claim 14, wherein the basal layer comprises:
a substrate; and
an interlayer dielectric layer on the substrate.
18. The semiconductor structure of claim 17, further comprising a high-k dielectric layer between the interlayer dielectric layer and the oxygen-deficient metal layer.
19. The semiconductor structure of claim 18, further comprising a capping layer between the high-k dielectric layer and the oxygen-deficient metal layer.
20. The semiconductor structure of claim 19, further comprising a work function metal (WFM) layer between the capping layer and the oxygen-deficient metal layer.
US15/154,989 2016-05-14 2016-05-14 Semiconductor structure and methods of forming the same Active US9824969B1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US15/154,989 US9824969B1 (en) 2016-05-14 2016-05-14 Semiconductor structure and methods of forming the same
CN201610672231.6A CN107393825B (en) 2016-05-14 2016-08-16 Semiconductor structure and forming method thereof
TW105126412A TWI690981B (en) 2016-05-14 2016-08-18 Semiconductor structure and method for forming the same
US15/817,281 US10170417B2 (en) 2016-05-14 2017-11-19 Semiconductor structure

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US15/154,989 US9824969B1 (en) 2016-05-14 2016-05-14 Semiconductor structure and methods of forming the same

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US15/817,281 Continuation US10170417B2 (en) 2016-05-14 2017-11-19 Semiconductor structure

Publications (2)

Publication Number Publication Date
US20170330829A1 true US20170330829A1 (en) 2017-11-16
US9824969B1 US9824969B1 (en) 2017-11-21

Family

ID=60295414

Family Applications (2)

Application Number Title Priority Date Filing Date
US15/154,989 Active US9824969B1 (en) 2016-05-14 2016-05-14 Semiconductor structure and methods of forming the same
US15/817,281 Active US10170417B2 (en) 2016-05-14 2017-11-19 Semiconductor structure

Family Applications After (1)

Application Number Title Priority Date Filing Date
US15/817,281 Active US10170417B2 (en) 2016-05-14 2017-11-19 Semiconductor structure

Country Status (3)

Country Link
US (2) US9824969B1 (en)
CN (1) CN107393825B (en)
TW (1) TWI690981B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11164868B2 (en) * 2019-09-24 2021-11-02 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device
DE102021101177A1 (en) 2021-01-15 2022-07-21 Taiwan Semiconductor Manufacturing Co. Ltd. SEMICONDUCTOR ARRANGEMENT AND MANUFACTURING METHOD

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6670267B2 (en) * 2001-06-13 2003-12-30 Mosel Vitelic Inc. Formation of tungstein-based interconnect using thin physically vapor deposited titanium nitride layer
TWI260735B (en) * 2002-01-18 2006-08-21 Nanya Technology Corp Method preventing short circuit between tungsten metal wires
KR100586020B1 (en) * 2004-11-19 2006-06-01 삼성전자주식회사 Method for forming a gate in semiconductor device
US7138337B2 (en) * 2004-11-30 2006-11-21 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of forming tungsten contacts by chemical vapor deposition
US8202773B2 (en) * 2008-08-29 2012-06-19 Texas Instruments Incorporated Engineered oxygen profile in metal gate electrode and nitrided high-k gate dielectrics structure for high performance PMOS devices
US8487378B2 (en) 2011-01-21 2013-07-16 Taiwan Semiconductor Manufacturing Company, Ltd. Non-uniform channel junction-less transistor
US8887106B2 (en) 2011-12-28 2014-11-11 Taiwan Semiconductor Manufacturing Company, Ltd. Method of generating a bias-adjusted layout design of a conductive feature and method of generating a simulation model of a predefined fabrication process
US8729634B2 (en) 2012-06-15 2014-05-20 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET with high mobility and strain channel
US8826213B1 (en) 2013-03-11 2014-09-02 Taiwan Semiconductor Manufacturing Company, Ltd. Parasitic capacitance extraction for FinFETs
US8943455B2 (en) 2013-03-12 2015-01-27 Taiwan Semiconductor Manufacturing Company, Ltd. Methods for layout verification for polysilicon cell edge structures in FinFET standard cells
TW201515148A (en) * 2013-10-15 2015-04-16 Winbond Electronics Corp Method of fabricating interconnection
KR102271003B1 (en) * 2014-07-11 2021-06-29 삼성전자주식회사 Fabricating method of Semiconductor device
CN105405764B (en) * 2014-07-25 2018-07-31 中国科学院微电子研究所 Method, semi-conductor device manufacturing method
US9224675B1 (en) * 2014-07-31 2015-12-29 International Business Machines Corporation Automatic capacitance tuning for robust middle of the line contact and silicide applications

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11164868B2 (en) * 2019-09-24 2021-11-02 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device
DE102021101177A1 (en) 2021-01-15 2022-07-21 Taiwan Semiconductor Manufacturing Co. Ltd. SEMICONDUCTOR ARRANGEMENT AND MANUFACTURING METHOD
US11670547B2 (en) 2021-01-15 2023-06-06 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor arrangement and method of making
DE102021101177B4 (en) 2021-01-15 2024-02-08 Taiwan Semiconductor Manufacturing Co. Ltd. Method of forming a semiconductor device

Also Published As

Publication number Publication date
CN107393825A (en) 2017-11-24
CN107393825B (en) 2022-02-22
TWI690981B (en) 2020-04-11
US9824969B1 (en) 2017-11-21
US10170417B2 (en) 2019-01-01
US20180090431A1 (en) 2018-03-29
TW201740437A (en) 2017-11-16

Similar Documents

Publication Publication Date Title
KR101803615B1 (en) Gate spacers and methods of forming same
US10236255B2 (en) Contact having self-aligned air gap spacers
KR101690392B1 (en) Conformal low temperature hermetic dielectric diffusion barriers
US11488861B2 (en) Method for manufacturing an interconnect structure having a selectively formed bottom via
US11854873B2 (en) Etch profile control of interconnect structures
TWI518755B (en) An integrated circuit structure (ic) and method of making the same
TW201701335A (en) Semiconductor device and manufacturing method thereof
US20180108653A1 (en) Semiconductor structure
US20230326990A1 (en) Multi-Channel Devices and Methods of Manufacture
TW201916200A (en) Method for manufacturing a semiconductor device
US10170417B2 (en) Semiconductor structure
TWI817408B (en) Semiconductor device structure and method of forming the same
US20220367194A1 (en) Semiconductor devices and methods of manufacturing
US20230369042A1 (en) Methods for manufacturing transistors
US11670594B2 (en) Redistribution layer features
US20220359736A1 (en) Forming 3D Transistors Using 2D Van Der WAALS Materials

Legal Events

Date Code Title Description
AS Assignment

Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIW

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WU, CHUNG-CHIANG;LEE, CHIA-CHING;TSAU, HSUEH-WEN;AND OTHERS;SIGNING DATES FROM 20160512 TO 20160516;REEL/FRAME:038671/0836

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4