US20170194443A1 - Loading effect reduction through multiple coat-etch processes - Google Patents
Loading effect reduction through multiple coat-etch processes Download PDFInfo
- Publication number
- US20170194443A1 US20170194443A1 US15/079,436 US201615079436A US2017194443A1 US 20170194443 A1 US20170194443 A1 US 20170194443A1 US 201615079436 A US201615079436 A US 201615079436A US 2017194443 A1 US2017194443 A1 US 2017194443A1
- Authority
- US
- United States
- Prior art keywords
- reflective material
- trench
- trenches
- height
- work function
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 118
- 230000008569 process Effects 0.000 title claims abstract description 89
- 238000011068 loading method Methods 0.000 title claims description 15
- 230000000694 effects Effects 0.000 title claims description 11
- 230000009467 reduction Effects 0.000 title description 3
- 239000000463 material Substances 0.000 claims abstract description 163
- 230000003667 anti-reflective effect Effects 0.000 claims abstract description 113
- 239000004020 conductor Substances 0.000 claims abstract description 36
- 238000012876 topography Methods 0.000 claims abstract description 28
- 239000000758 substrate Substances 0.000 claims abstract description 27
- 229910052751 metal Inorganic materials 0.000 claims description 66
- 239000002184 metal Substances 0.000 claims description 66
- 238000000576 coating method Methods 0.000 claims description 28
- 239000004065 semiconductor Substances 0.000 claims description 25
- 239000011248 coating agent Substances 0.000 claims description 21
- 238000004519 manufacturing process Methods 0.000 claims description 21
- 238000011049 filling Methods 0.000 claims description 19
- 229920002120 photoresistant polymer Polymers 0.000 claims description 18
- 239000000203 mixture Substances 0.000 claims description 4
- 239000007769 metal material Substances 0.000 claims 1
- 150000002739 metals Chemical class 0.000 description 127
- 239000010410 layer Substances 0.000 description 61
- 239000003989 dielectric material Substances 0.000 description 14
- 230000015572 biosynthetic process Effects 0.000 description 10
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 8
- 229910052814 silicon oxide Inorganic materials 0.000 description 8
- 125000006850 spacer group Chemical group 0.000 description 8
- 230000008901 benefit Effects 0.000 description 7
- 244000208734 Pisonia aculeata Species 0.000 description 6
- 230000002829 reductive effect Effects 0.000 description 6
- 229910052581 Si3N4 Inorganic materials 0.000 description 5
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 5
- 238000005530 etching Methods 0.000 description 5
- 229910052710 silicon Inorganic materials 0.000 description 5
- 239000010703 silicon Substances 0.000 description 5
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 5
- 238000000231 atomic layer deposition Methods 0.000 description 4
- 238000013459 approach Methods 0.000 description 3
- 230000000903 blocking effect Effects 0.000 description 3
- 238000000151 deposition Methods 0.000 description 3
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 2
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 2
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 2
- MCMNRKCIXSYSNV-UHFFFAOYSA-N Zirconium dioxide Chemical compound O=[Zr]=O MCMNRKCIXSYSNV-UHFFFAOYSA-N 0.000 description 2
- 239000006117 anti-reflective coating Substances 0.000 description 2
- 229910052796 boron Inorganic materials 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 239000002019 doping agent Substances 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 239000011229 interlayer Substances 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- MRELNEQAGSRDBK-UHFFFAOYSA-N lanthanum(3+);oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[La+3].[La+3] MRELNEQAGSRDBK-UHFFFAOYSA-N 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 238000007517 polishing process Methods 0.000 description 2
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 2
- 229910010271 silicon carbide Inorganic materials 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 1
- 229910003855 HfAlO Inorganic materials 0.000 description 1
- 229910000673 Indium arsenide Inorganic materials 0.000 description 1
- BPQQTUXANYXVAA-UHFFFAOYSA-N Orthosilicate Chemical compound [O-][Si]([O-])([O-])[O-] BPQQTUXANYXVAA-UHFFFAOYSA-N 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- 229910002367 SrTiO Inorganic materials 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- UTSDGYKWHMMTDM-UHFFFAOYSA-N alumane;tungsten Chemical compound [AlH3].[W] UTSDGYKWHMMTDM-UHFFFAOYSA-N 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- 238000004380 ashing Methods 0.000 description 1
- IVHJCRXBQPGLOV-UHFFFAOYSA-N azanylidynetungsten Chemical compound [W]#N IVHJCRXBQPGLOV-UHFFFAOYSA-N 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 229910003460 diamond Inorganic materials 0.000 description 1
- 239000010432 diamond Substances 0.000 description 1
- 238000005429 filling process Methods 0.000 description 1
- 229910052733 gallium Inorganic materials 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(iv) oxide Chemical compound O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 description 1
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 1
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 230000000670 limiting effect Effects 0.000 description 1
- 150000002736 metal compounds Chemical class 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 239000011368 organic material Substances 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 238000002161 passivation Methods 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 230000001681 protective effect Effects 0.000 description 1
- 229910001404 rare earth metal oxide Inorganic materials 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 1
- PBCFLUZVCVVTBY-UHFFFAOYSA-N tantalum pentoxide Inorganic materials O=[Ta](=O)O[Ta](=O)=O PBCFLUZVCVVTBY-UHFFFAOYSA-N 0.000 description 1
- 238000012360 testing method Methods 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823437—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes
- H01L21/823456—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes gate conductors with different shapes, lengths or dimensions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
- H01L21/0274—Photolithographic processes
- H01L21/0276—Photolithographic processes using an anti-reflective coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42356—Disposition, e.g. buried gate electrode
- H01L29/4236—Disposition, e.g. buried gate electrode within a trench, e.g. trench gate electrode, groove gate electrode
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/30604—Chemical etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/308—Chemical or electrical treatment, e.g. electrolytic etching using masks
- H01L21/3083—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/3085—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by their behaviour during the process, e.g. soluble masks, redeposited masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/764—Air gaps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
- H01L21/76813—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving a partial via etch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76816—Aspects relating to the layout of the pattern or to the size of vias or trenches
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42372—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the conducting layer, e.g. the length, the sectional shape or the lay-out
- H01L29/42376—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the conducting layer, e.g. the length, the sectional shape or the lay-out characterised by the length or the sectional shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/4966—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a composite material, e.g. organic material, TiN, MoSi2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66545—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using a dummy, i.e. replacement gate in a process wherein at least a part of the final gate is self aligned to the dummy gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/51—Insulating materials associated therewith
- H01L29/517—Insulating materials associated therewith the insulating material comprising a metallic compound, e.g. metal oxide, metal silicate
Definitions
- the ever-shrinking geometry size brings challenges to semiconductor fabrication. For example, as the device sizes become smaller, variations in device density or size across different parts of the semiconductor device may cause loading problems. The loading problems may lead to undesirably high resistance, for example.
- FIGS. 1-14 are diagrammatic fragmentary cross-sectional side views of a semiconductor device at various stages of fabrication in accordance with embodiments of the present disclosure.
- FIG. 15 is a flowchart illustrating a method of fabricating a semiconductor device in accordance with embodiments of the present disclosure.
- first and second features are formed in direct contact
- additional features may be formed interposing the first and second features, such that the first and second features may not be in direct contact.
- Various features may be arbitrarily drawn in different scales for the sake of simplicity and clarity.
- FIGS. 1-14 are diagrammatic fragmentary cross-sectional side views of a semiconductor device 35 undergoing various stages of fabrication according to embodiments of the present disclosure.
- the semiconductor device 35 has a substrate 40 .
- the substrate 40 is a silicon substrate doped with a P-type dopant such as boron (for example a P-type substrate).
- the substrate 40 could be another suitable semiconductor material.
- the substrate 40 may be a silicon substrate that is doped with an N-type dopant such as phosphorous or arsenic (an N-type substrate).
- the substrate 40 may alternatively be made of some other suitable elementary semiconductor, such as diamond or germanium; a suitable compound semiconductor, such as silicon carbide, indium arsenide, or indium phosphide; or a suitable alloy semiconductor, such as silicon germanium carbide, gallium arsenic phosphide, or gallium indium phosphide. Further, the substrate 40 could include an epitaxial layer (epi-layer), may be strained for performance enhancement, and may include a silicon-on-insulator (SOI) structure.
- epi-layer epitaxial layer
- SOI silicon-on-insulator
- shallow trench isolation (STI) features 45 are formed in the substrate 40 .
- the STI features 45 are formed by etching recesses (or trenches) in the substrate 45 and filling the recesses with a dielectric material.
- the dielectric material of the STI features 45 includes silicon oxide.
- the dielectric material of the STI features 45 may include silicon nitride, silicon oxy-nitride, fluoride-doped silicate (FSG), and/or a low-k dielectric material known in the art.
- DTI deep trench isolation
- a dummy gate dielectric layer 80 is formed over the substrate 40 .
- the dummy gate dielectric layer 80 may contain a dielectric material such as silicon oxide or silicon nitride.
- the dummy gate dielectric layer 80 will be removed as a part of a gate replacement process discussed below.
- gate structures 120 A, 120 B, and 120 C are formed over the substrate 40 .
- the gate structure 120 A includes dummy gate dielectric film 80 A, dummy gate electrode 130 A, and spacers 150 A.
- the gate structure 120 B includes dummy gate dielectric film 80 B, dummy gate electrode 130 B, and spacers 150 B.
- the gate structure 120 C includes dummy gate dielectric film 80 C, dummy gate electrode 130 C, and spacers 150 C.
- the formation of the gate structures 120 A- 120 B may include depositing a gate electrode layer 130 and thereafter patterning the gate electrode layer 130 and the layers therebelow (e.g., the dummy gate dielectric layer 80 ) with patterned hard masks 140 A, 140 B, and 140 C, respectively.
- the gate electrodes 130 A, 130 B, and 130 C are dummy gate electrodes for the gate structure 120 B.
- the gate electrodes 130 A, 130 B, and 130 C each include a polysilicon material. These dummy gate electrodes 130 A, 130 B, and 130 C will be removed and replaced by functional (e.g., metal) gate electrodes in a gate replacement process discussed below.
- the hard masks 140 A, 140 B, and 140 C include a dielectric material, such as silicon oxide or silicon nitride.
- the gate spacers 150 A, 150 B, and 150 C also include a dielectric material.
- the gate spacers 150 A, 150 B, and 150 C include silicon nitride.
- the gate spacers 150 A, 150 B, and 150 C may include silicon oxide, silicon carbide, silicon oxy-nitride, or combinations thereof.
- the gate structure 120 A is formed to have a lateral dimension 160 A
- the gate structure 120 B is formed to have a lateral dimension 160 B
- the gate structure 120 C is formed to have a lateral dimension 160 C.
- the lateral dimension 160 C is substantially greater than the lateral dimensions 160 A and 160 B.
- the lateral dimension 160 C exceeds the lateral dimensions 160 A or 160 B by a factor of 3 or more.
- the gate structure 120 C is at least 3 times as wide (or wider) than either the gate structure 120 A or the gate structure 120 B.
- the lateral dimensions 160 A and 160 B may not be too different from one another.
- the lateral dimensions 160 A and 160 B are equal to one another.
- the lateral dimension 160 A is within about 50% to about 200% of the lateral dimension 160 B, or vice versa.
- the substantially greater lateral dimension 160 C (compared to the lateral dimensions 160 A or 160 B) may cause loading problems, which will be discussed below in more detail.
- Heavily doped source and drain regions 200 A, 200 B and 200 C are formed in the substrate 40 after the formation of the gate structures 120 A, 120 B, and 120 C.
- the heavily doped source/drain regions 200 A are formed on opposite sides of the gate structure 120 A
- the heavily doped source/drain regions 200 B are formed on opposite sides of the gate structure 120 B
- the heavily doped source/drain regions 200 C are formed on opposite sides of the gate structure 120 C.
- the S/D regions 200 A- 200 B may be formed by an ion implantation process or a diffusion process known in the art.
- the source/drain regions 200 A, 200 B and 200 C are aligned with the outer boundaries of the gate spacers 150 A, 150 B, and 150 C, respectively. Since no photolithography process is required to define the area or the boundaries of the source/drain regions 200 A, 200 B, and 200 C, it may be said that the source/drain regions 200 A, 200 B and 200 C are formed in a “self-aligning” manner.
- One or more annealing processes are performed on the semiconductor device 35 to activate the source/drain regions 200 A, 200 B and 200 C.
- lightly-doped source/drain (LDD) regions may be formed in the substrate before the gate spacers are formed, but for reasons of simplicity, the LDD regions are not specifically illustrated herein.
- an inter-layer (or inter-level) dielectric (ILD) layer 220 is formed over the substrate 40 and over the gate structures 120 A, 120 B, and 120 C.
- the ILD layer 220 may be formed by chemical vapor deposition (CVD), high density plasma CVD, spin-on, sputtering, or other suitable methods.
- the ILD layer 220 includes silicon oxide.
- the ILD layer 220 may include silicon oxy-nitride, silicon nitride, or a low-k material.
- a polishing process 230 (for example a chemical-mechanical-polishing (CMP) process) is performed on the ILD layer 220 to remove portions of the ILD layer 220 .
- the polishing is performed until a top surface of the dummy gate electrodes of gate structures 120 A, 120 B and 120 C is exposed.
- the hard masks 140 A, 140 B and 140 C are also removed by the polishing process 230 .
- one or more etching processes may be performed to remove the dummy gate electrodes 130 A, 130 B, and 130 C, thereby forming openings or trenches 270 A, 270 B, and 270 C.
- a gate dielectric layer 300 is formed over the substrate 40 and over the ILD layer 220 , partially filling the openings/trenches 270 A, 270 B, and 270 C.
- the gate dielectric layer 300 is formed by an atomic layer deposition (ALD) process.
- the gate dielectric layer 300 includes a high-k dielectric material.
- a high-k dielectric material is a material having a dielectric constant that is greater than a dielectric constant of SiO2, which is approximately 4.
- the gate dielectric layer 300 includes hafnium oxide (HfO2), which has a dielectric constant that is in a range from approximately 18 to approximately 40.
- the gate dielectric layer 300 may include one of ZrO2, Y2O3, La2O5, Gd2O5, TiO2, Ta2O5, HfErO, HfLaO, HfYO, HfGdO, HfAlO, HfZrO, HfTiO, HfTaO, and SrTiO.
- an interfacial layer may be optionally formed before the formation of the gate dielectric layer 300 in some embodiments.
- the interfacial layer may be formed by an atomic layer deposition (ALD) process and may contain silicon oxide (SiO2).
- ALD atomic layer deposition
- SiO2 silicon oxide
- the gate dielectric layer 300 would then be formed on the interfacial layer.
- a work function layer 310 is formed over the gate dielectric layer 300 .
- the work function layer 310 contains a conductive material such as a metal or metal compound.
- the work function layer 310 may contain materials such as titanium nitride (TiN) material, tungsten (W), tungsten nitride (WN), or tungsten aluminum (WAl).
- TiN titanium nitride
- W tungsten
- WN tungsten nitride
- WAl tungsten aluminum
- the work function layer 310 is configured to tune the work function of gates (to be formed in subsequent processes) of transistors, such that a desired threshold voltage may be achieved for the transistor.
- the work function layer has a thickness in a range from about 10 angstroms to about 50 angstroms.
- a capping layer may also be formed between the gate dielectric layer 300 and the work function layer 310 .
- the capping layer contains a lanthanum oxide material (LaOx, where x is an integer).
- the capping layer can contain rare earth oxides such as LaOx, GdOx, DyOx, or ErOx.
- the capping layer may work in conjunction with the work function layer 310 to help tune the work function of the gates.
- an anti-reflective material 330 is formed over the work function layer 310 .
- the anti-reflective material 330 may be formed by a coating process.
- the anti-reflective material 330 completely fills the openings/trenches 270 A, 270 B, and 270 C.
- the anti-reflective material 330 includes a bottom anti-reflective coating (BARC), which may contain an organic material.
- BARC material is configured to suppress problems associated with reflection by the layers below during a photolithography process to be performed subsequently.
- a portion 330 A of the anti-reflective material disposed above the opening/trench 270 A has a greater height (i.e., taller) than a portion 330 B of the anti-reflective material disposed above the opening/trench 270 B, and the portion 330 B of the anti-reflective material has a greater height (i.e., taller) than a portion 330 C of the anti-reflective material disposed above the opening/trench 270 C.
- a height difference 340 A exists between the portion 330 A and the portion 330 B of the anti-reflective material.
- This height discrepancy or unevenness is caused by loading effects, for example due to the fact that the trench 270 C is closed adjacent to, but is also substantially wider than, the trenches 270 A and 270 B.
- the loading effect may become exacerbated, which may manifest itself as an even greater unevenness among the upper surfaces of the different portions of the anti-reflective material 330 .
- This issue if left unaddressed, may lead to problems such as poor trench filling (especially in the trench 270 A) during a metal gate electrode formation process discussed below. This could cause problems such as excessive resistance gate, among other drawbacks.
- an etch-back process 350 is performed to the anti-reflective material 330 .
- the etch-back process 350 is configured to etch away the anti-reflective material 330 without substantially etching the materials other than the anti-reflective material 330 .
- the work function layer 310 is substantially unaffected by the etch-back process 350 .
- the portion 330 A of the anti-reflective material may be barely coming out of the opening/trench 270 A
- the portion 330 B of the anti-reflective material may be partially filling the opening/trench 270 B (i.e., a top portion of the opening/trench 270 B is unfilled)
- the portion 330 C of the anti-reflective material may also be filling the opening/trench 270 C.
- the portion 330 A of the anti-reflective material may also be sufficiently etched-back such that it no longer fills the opening/trench 270 A completely.
- the end result of the etch-back process 350 is that the trenches 270 A, 270 B, and 270 C are either filled or partially filled such that the aspect ratio (e.g., depth VS width) of the remaining “trench” is reduced, which will make any subsequent deposition in the trench easier.
- the aspect ratio e.g., depth VS width
- an additional coating process is performed to form additional anti-reflective material 330 over the existing anti-reflective material and over the work function metal layer 310 .
- the additional anti-reflective material 330 has the same material composition as the anti-reflective material 330 formed in the previous coating process discussed above with reference to FIG. 7 . Consequently, the heights of the portions 330 A, 330 B, and 330 C of the anti-reflective material are increased. However, the anti-reflective material 330 has a different surface topography than what is shown in FIG. 7 (i.e., before the etch-back process 350 was performed). In FIG.
- the surface topography of the anti-reflective material 330 is such that the different portions 330 A, 330 B, 330 C have relatively large differences in height, which as discussed above is caused by loading effects.
- the surface topography of the anti-reflective material 330 in FIG. 9 is such that the height differences between the portions 330 A, 330 B, and 330 C are reduced.
- the portion 330 A may still be taller than the portion 330 B, which may still be taller than 330 C, but the height difference between the portion 330 A and 330 B (or 330 B and 330 C) is substantially smaller than compared to the case in FIG. 7 .
- a height difference 340 B exists between the portion 330 A and the portion 330 B of the anti-reflective material.
- the height difference 340 B is reduced by at least 50% (or more) compared to the height difference 340 A shown in FIG. 7 .
- the height difference 340 B between the portions 330 A and 330 B in FIG. 9 may even reach 0.
- the reduction in the height difference 340 A to 340 B is attributed to the fact that the additional anti-reflective material 330 is coated on existing anti-reflective material 330 (shown in FIG. 8 ) and without having to fill deep trenches.
- the etch-back process 350 performed in FIG. 8 reduces the effective aspect ratio of the trenches 270 B and 270 C.
- a photoresist material 370 is formed over the portion 330 C of the anti-reflective material but not over the portions 330 A and 330 B of the anti-reflective material.
- the formation of the photoresist material 370 may involve one or more spin coating, exposing, developing, baking, and rinsing processes (not necessarily performed in that order).
- the photoresist material 370 may serve as a protective mask in a subsequent process.
- an additional etch-back process 390 is performed to partially remove portions 330 A and 330 B of the anti-reflective material in the openings/trenches 270 A and 270 B. Meanwhile, the portion 330 C of the anti-reflective material is protected by the photoresist material 370 and remains unaffected by the etch-back process 390 .
- the height of the portion 330 A of the anti-reflective material in the trench 270 A is substantially reduced, as is the case for the portion 330 B of the anti-reflective material in the trench 270 B. In other words, a significant portion of the trench 270 A (and the trench 270 B) is now unoccupied by the anti-reflective material 330 , which will allow another conductive material to be deposited therein in a subsequent process.
- the etch-back process 390 may either not remove enough of the portion 330 A of the anti-reflective material in the trench 270 A (which will adversely affect the subsequent metal filling process), or it may lead to an over-etching of the portion 330 B of the anti-reflective material, which may not leave enough work function metal 310 in the trench 270 B after a metal pullback process is performed subsequently.
- the present disclosure avoids either of these problems by repeating the coating and etch-back processes, which as discussed above reduces the height difference between the portions 330 A and 330 B of the anti-reflective material filling their respective trenches 270 A and 270 B.
- a metal pull-back process 400 is performed to remove portions of the work function layer 310 unprotected by the photoresist material 370 .
- the metal pull-back process 400 includes an etching process where the etchant is configured to remove the material of the work function layer 310 without substantially affecting other materials.
- the metal pull-back process 400 being performed, portions of the work function layer 310 disposed above the ILD layer 220 are removed, as well as portions of the work function layer 310 disposed on the sidewalls of the trenches 270 A and 270 B.
- the metal pull-back process 400 forms a work function metal 310 A in the trench 270 A and a work function metal 310 B in the trench 270 B (as well as a work function metal 310 C below the photoresist 370 ).
- work function metals 270 A, 270 B, and 270 C will serve as elements of their respective gate electrodes and help tune a work function of the respective gate, so that a desired threshold voltage Vt can be achieved.
- the photoresist material 370 is removed, for example using a photoresist stripping or ashing process.
- the anti-reflective material 330 is also removed.
- the work function metals 310 A, 310 B, and 310 C are exposed.
- the work function metals 310 A and 310 B inherit the improved height uniformity from the previous fabrication stage shown in FIG. 12 .
- the work function metal 310 A has a height 410 A
- the work function metal 310 B has a height 410 B. Due to the multiple coating and etch-back processes performed according to the present disclosure, the difference between the height 410 A and the height 410 B is within (or no greater) than the height difference 340 B ( FIG. 9 ) between the portions 330 A and 300 B of the anti-reflective material. In other words, the height difference 340 B may be largely inherited by the work function metals 310 A and 310 B.
- the height 410 A and the height 410 B can be controlled to be within a certain percentage from each other.
- the height 410 A differs from the height 410 B by no more than 60%, or vice versa.
- the height 410 B is 100 angstroms
- the height 410 A is less than 160 angstroms (i.e., +60% of 100 angstroms) and greater than 40 angstroms (i.e., ⁇ 60% of 100 angstroms).
- the height 410 A differs from the height 410 B no more than 30%, or vice versa.
- the height 410 B is 100 angstroms
- the height 410 A is less than 130 angstroms (i.e., +30% of 100 angstroms) and greater than 70 angstroms (i.e., ⁇ 30% of 100 angstroms).
- the height 410 A and the height 410 B are controlled to be substantially equal to one another. It can also be seen from FIG. 13 that a height 410 C of the portion of the work function metal 310 C disposed within the trench 270 C is substantially taller than the heights 410 A and 410 B.
- a conductive material is formed over the work function metals 310 A, 310 B, and 310 C, thereby filling the openings/trenches 270 A, 270 B, 270 C.
- a planarization process e.g., a CMP process
- this process forms fill metals 420 A, 420 B, and 420 C, in the trenches 270 A, 270 B, and 270 C, respectively.
- the fill metals 420 A, 420 B, and 420 C serve as the main conductive portion of their respective gates 450 A, 450 B, and 450 C.
- the fill metals 420 A, 420 B, and 420 C may contain materials such as tungsten (W), aluminum (Al), titanium (Ti), copper (Cu), or combinations thereof.
- a blocking layer may also be formed between the work function metals 310 A, 310 B, 310 C and the fill metals 420 A, 420 B, 420 C, respectively.
- the blocking layer is configured to block or reduce diffusion between the work function metal and the fill metal.
- the blocking layer contains titanium nitride (TiN) or tantalum nitride (TaN).
- the fill metals 420 A and 420 B can easily fill the trenches 270 A and 270 B, and as such the resulting gate electrodes will have a desired amount of resistance (i.e., not too high or too low). If the processes of the present disclosure had not been performed, then it is likely that the work function metal in trench 270 A would be substantially taller than the work function metal in trench 270 B, and there may not be a sufficient amount of fill metal formed in trench 270 A, which can lead to degraded resistance of the corresponding gate electrode.
- the gate resistance is improved, for example both the gate electrodes in trenches 270 A and 270 B will have similar and well-controlled gate resistances).
- the coating and etch-back processes of the present disclosure may be performed more than twice.
- an additional etch-back may be performed, followed by a third coating process.
- the anti-reflective material may have a surface topography that is even more uniform.
- the final etch-back process and the subsequent metal pull-back process discussed above with reference to FIGS. 11-12 may then be performed. In this manner, the coating and etch-back processes discussed above may be repeated more than once.
- Additional fabrication processes may be performed to complete the fabrication of the semiconductor device 35 .
- these additional processes may include formation of conductive contacts for the gates and source/drain regions, deposition of passivation layers, formation of interconnect structures (e.g., metal lines and vias, metal layers, and interlayer dielectric that provide electrical interconnection to the device including the formed metal gate), packaging, and testing.
- these additional processes are not described herein. It is also understood that some of the fabrication processes for the various embodiments discussed above may be combined depending on design needs and manufacturing requirements.
- the fabrication process discussed above with reference to FIGS. 1-14 pertain to a “high-k”-last gate replacement process.
- the gate dielectric layer 300 containing the high-k dielectric material is formed after the removal of the dummy gate electrodes 120 A, 120 B, and 120 C.
- the concepts of the present disclosure may also apply to a gate-last gate replacement process, where a gate dielectric layer containing the high-k gate dielectric material is formed first, and the dummy gate electrodes are formed on the high-k gate dielectric material. In that case, the removal of the dummy gate electrodes does not remove the high-k gate dielectric material, and the work function metal layer would then be formed over the high-k gate dielectric material.
- the repeated coating and etch-back processes as discussed above help reduce the surface topography unevenness that is caused by loading effects. As a result, the formation of the fill metal of the gate electrode can still be improved.
- the multiple coating and etch-back processes discussed above may apply not just in the gate replacement context. Rather, the approach of repeating the cycle of a coating process followed by an etch-back process may be implemented in other semiconductor fabrication contexts, for example in the formation of vias or contacts.
- Other suitable candidates for the application of the present disclosure include situations where loading effect is a concern, for example when multiple small (e.g., narrow) openings are formed adjacent to a significantly larger (e.g., wider) opening.
- FIG. 15 is a flowchart illustrating a method 600 of fabricating a semiconductor device according to embodiments of the present disclosure.
- the method 600 includes a step 610 of forming a first trench, a second trench, and a third trench in a layer over a substrate.
- the third trench has a greater lateral dimension than the first trench and the second trench.
- the forming of the first, second, and third trenches is performed such that the lateral dimension of the third trench is at least three times greater than a lateral dimension of the first or a lateral dimension of the second trench.
- the forming of the first, second, and third trenches is performed such that the lateral dimension of the first trench is substantially equal to the lateral dimension of the second trench.
- the method 600 includes a step 620 of partially filling the first, second, and third trenches with a first conductive material.
- the method 600 includes a step 630 of coating a first anti-reflective material over the first, second, and third trenches that are partially filled with the first conductive material.
- the first anti-reflective material has a first surface topography variation.
- the coating of the first anti-reflective material is performed such that the first surface topography variation is caused by a loading effect.
- a first portion of the first anti-reflective material disposed over the first trench is taller than a second portion of the first anti-reflective material disposed over the second trench
- the second portion of the first anti-reflective material is taller than a third portion of the first anti-reflective material disposed over the third trench.
- the method 600 includes a step 640 of performing a first etch-back process to partially remove the first anti-reflective material.
- the method 600 includes a step 650 of coating a second anti-reflective material over the first anti-reflective material.
- the second anti-reflective material has a second surface topography variation that is smaller than the first surface topography variation.
- the coating of the second anti-reflective material is performed such that the second anti-reflective material has a same material composition as the first anti-reflective material.
- the method 600 includes a step 660 of performing a second etch-back process to at least partially remove the second anti-reflective material in the first and second trenches.
- the method 600 includes a step 670 of partially removing the first conductive material in the first and second trenches. After the step 670 is performed, a first portion of the first conductive material disposed in the first trench has a first height, a second portion of the first conductive material disposed in the second trench has second first height. A difference between the first height and the second height is within a certain percentage of the first height or the second height.
- a photoresist is formed to cover a portion of the second anti-reflective material disposed over the third trench.
- the second etch-back process removes portions of the second anti-reflective material not covered by the photoresist.
- the method 600 may include a step of completely removing the second anti-reflective material and a step of completely filling the first, second, and third trenches with a second conductive material.
- the first conductive material is a work function metal configured to tune a work function for a gate of a transistor
- the second conductive material is a fill metal serving as a main conductive portion of the gate of the transistor.
- the method 600 may include a step of, before the forming the first, second, and third trenches: forming a first dummy gate, a second dummy gate, and a third dummy gate, wherein the first, second, and third trenches are formed by removing the first, second, and third dummy gates, respectively.
- One advantage is that the processes of the present disclosure can reduce the coating loading between different patterns. As discussed above, by repeating the coating of the anti-reflective material and then repeating the etch-back process, the surface topography variation of the anti-reflective material is substantially reduced. This allows the anti-reflective materials in the trenches to have relatively even heights after the last etching-back process is performed, which in turn allows the work function metals in the trenches to have relatively even heights. As a result, the subsequent fill metal deposition for the metal gate electrode is improved, which allows the metal gates to have improved resistance. Another advantage is that the processes of the present disclosure are compatible with existing fabrication process flow, etc.
- One aspect of the present disclosure involves a method of fabricating a semiconductor device.
- a first trench, a second trench, and a third trench are formed in a layer over a substrate.
- the third trench has a greater lateral dimension than the first trench and the second trench.
- the first, second, and third trenches are partially filled with a first conductive material.
- a first anti-reflective material is coated over the first, second, and third trenches that are partially filled with the first conductive material.
- the first anti-reflective material has a first surface topography variation.
- a first etch-back process is performed to partially remove the first anti-reflective material. After the first etch-back process is performed, a second anti-reflective material is coated over the first anti-reflective material.
- the second anti-reflective material has a second surface topography variation that is smaller than the first surface topography variation.
- a second etch-back process is performed to at least partially remove the second anti-reflective material in the first and second trenches. After the second etch-back process is performed, the first conductive material is partially removed in the first and second trenches.
- a first opening, a second opening, and a third opening are formed in a dielectric layer over a substrate.
- the first, second, and third openings have first, second, and third widths, respectively.
- the third width is at least three times wider than the first width or the second width.
- the first, second, and third openings are partially filled with a work function metal.
- the work function metal is configured to tune a work function of a gate of a transistor.
- a bottom anti-reflecting coating (BARC) material is formed over the work function metal in the first, second, and third openings.
- a first height difference exists between a first portion of the BARC material disposed over the first opening and a second portion of the BARC material disposed over the second opening.
- a first etch-back process is performed to partially remove the BARC material.
- Additional BARC material is formed on the etched-back BARC material.
- a second height difference exists between a first portion of the additional BARC material disposed over the first opening and a second portion of the additional BARC material disposed over the second opening. The second height difference is smaller than the first height difference.
- a photoresist material is formed over a third portion of the additional BARC material over the third opening.
- a second etch-back process is performed to the first and second portions of the additional BARC material. The photoresist material serves as a mask during the second etch-back process.
- the work function metal is partially removed in the first and second openings. After the work function metal is partially removed, the work function metal disposed in the first opening and the work function metal disposed in the second opening have a height difference that is no
- the semiconductor device includes a substrate.
- the semiconductor device also includes a first gate, a second gate, and a third gate disposed over the substrate.
- the third gate has a greater lateral dimension than the first gate and the second gate.
- the first, second, and third gates include first, second, and third work function metal components, respectively.
- the first, second, and third work function metal components are configured to tune a respective work function of the first, second, and third gates, respectively.
- a height of the first work function metal component is within a certain percentage of a height of the second work function metal component.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Composite Materials (AREA)
- Materials Engineering (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Electrodes Of Semiconductors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Drying Of Semiconductors (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
First, second, and third trenches are formed in a layer over a substrate. The third trench is substantially wider than the first and second trenches. The first, second, and third trenches are partially filled with a first conductive material. A first anti-reflective material is coated over the first, second, and third trenches. The first anti-reflective material has a first surface topography variation. A first etch-back process is performed to partially remove the first anti-reflective material. Thereafter, a second anti-reflective material is coated over the first anti-reflective material. The second anti-reflective material has a second surface topography variation that is smaller than the first surface topography variation. A second etch-back process is performed to at least partially remove the second anti-reflective material in the first and second trenches. Thereafter, the first conductive material is partially removed in the first and second trenches.
Description
- This application claims priority to Provisional Patent Application No. 62/273,522, filed Dec. 31, 2015, and entitled “Loading Effect Reduction Through Multiple Coat-Etch Processes,” the disclosure of which is hereby incorporated by reference in its entirety.
- The semiconductor integrated circuit (IC) industry has experienced rapid growth. Technological advances in IC materials and design have produced generations of ICs where each generation has smaller and more complex circuits than the previous generation. In the course of integrated circuit evolution, functional density (i.e., the number of interconnected devices per chip area) has generally increased while geometry size (i.e., the smallest component (or line) that can be created using a fabrication process) has decreased.
- The ever-shrinking geometry size brings challenges to semiconductor fabrication. For example, as the device sizes become smaller, variations in device density or size across different parts of the semiconductor device may cause loading problems. The loading problems may lead to undesirably high resistance, for example.
- Therefore, while existing semiconductor fabrication technologies have been generally adequate for their intended purposes, they have not been entirely satisfactory in every aspect.
- Aspects of the present disclosure are understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIGS. 1-14 are diagrammatic fragmentary cross-sectional side views of a semiconductor device at various stages of fabrication in accordance with embodiments of the present disclosure. -
FIG. 15 is a flowchart illustrating a method of fabricating a semiconductor device in accordance with embodiments of the present disclosure. - It is to be understood that the following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. Moreover, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the first and second features, such that the first and second features may not be in direct contact. Various features may be arbitrarily drawn in different scales for the sake of simplicity and clarity.
-
FIGS. 1-14 are diagrammatic fragmentary cross-sectional side views of asemiconductor device 35 undergoing various stages of fabrication according to embodiments of the present disclosure. Thesemiconductor device 35 has asubstrate 40. In some embodiments, thesubstrate 40 is a silicon substrate doped with a P-type dopant such as boron (for example a P-type substrate). Alternatively, thesubstrate 40 could be another suitable semiconductor material. For example, thesubstrate 40 may be a silicon substrate that is doped with an N-type dopant such as phosphorous or arsenic (an N-type substrate). Thesubstrate 40 may alternatively be made of some other suitable elementary semiconductor, such as diamond or germanium; a suitable compound semiconductor, such as silicon carbide, indium arsenide, or indium phosphide; or a suitable alloy semiconductor, such as silicon germanium carbide, gallium arsenic phosphide, or gallium indium phosphide. Further, thesubstrate 40 could include an epitaxial layer (epi-layer), may be strained for performance enhancement, and may include a silicon-on-insulator (SOI) structure. - Referring back to
FIG. 1 , shallow trench isolation (STI)features 45 are formed in thesubstrate 40. TheSTI features 45 are formed by etching recesses (or trenches) in thesubstrate 45 and filling the recesses with a dielectric material. In the present embodiment, the dielectric material of theSTI features 45 includes silicon oxide. In alternative embodiments, the dielectric material of theSTI features 45 may include silicon nitride, silicon oxy-nitride, fluoride-doped silicate (FSG), and/or a low-k dielectric material known in the art. In other embodiments, deep trench isolation (DTI) features may be formed in place of, or in combination with, the STI features 45. - A dummy gate
dielectric layer 80 is formed over thesubstrate 40. The dummy gatedielectric layer 80 may contain a dielectric material such as silicon oxide or silicon nitride. The dummy gatedielectric layer 80 will be removed as a part of a gate replacement process discussed below. - Referring now to
FIG. 2 ,gate structures substrate 40. Thegate structure 120A includes dummy gatedielectric film 80A,dummy gate electrode 130A, andspacers 150A. Thegate structure 120B includes dummy gatedielectric film 80B,dummy gate electrode 130B, andspacers 150B. Thegate structure 120C includes dummy gatedielectric film 80C,dummy gate electrode 130C, andspacers 150C. - The formation of the
gate structures 120A-120B may include depositing a gate electrode layer 130 and thereafter patterning the gate electrode layer 130 and the layers therebelow (e.g., the dummy gate dielectric layer 80) with patternedhard masks gate electrodes gate structure 120B. In some embodiments, thegate electrodes dummy gate electrodes - The
hard masks gate spacers gate spacers gate spacers - The
gate structure 120A is formed to have alateral dimension 160A, thegate structure 120B is formed to have alateral dimension 160B, and thegate structure 120C is formed to have alateral dimension 160C. As is shown inFIG. 2 , thelateral dimension 160C is substantially greater than thelateral dimensions lateral dimension 160C exceeds thelateral dimensions gate structure 120C is at least 3 times as wide (or wider) than either thegate structure 120A or thegate structure 120B. Meanwhile, thelateral dimensions lateral dimensions lateral dimension 160A is within about 50% to about 200% of thelateral dimension 160B, or vice versa. The substantially greaterlateral dimension 160C (compared to thelateral dimensions - Heavily doped source and
drain regions substrate 40 after the formation of thegate structures drain regions 200A are formed on opposite sides of thegate structure 120A, the heavily doped source/drain regions 200B are formed on opposite sides of thegate structure 120B, and the heavily doped source/drain regions 200C are formed on opposite sides of thegate structure 120C. The S/D regions 200A-200B may be formed by an ion implantation process or a diffusion process known in the art. - As is illustrated in
FIG. 2 , the source/drain regions gate spacers drain regions drain regions semiconductor device 35 to activate the source/drain regions - Referring now to
FIG. 3 , an inter-layer (or inter-level) dielectric (ILD)layer 220 is formed over thesubstrate 40 and over thegate structures ILD layer 220 may be formed by chemical vapor deposition (CVD), high density plasma CVD, spin-on, sputtering, or other suitable methods. In an embodiment, theILD layer 220 includes silicon oxide. In other embodiments, theILD layer 220 may include silicon oxy-nitride, silicon nitride, or a low-k material. - Referring to
FIG. 4 , a polishing process 230 (for example a chemical-mechanical-polishing (CMP) process) is performed on theILD layer 220 to remove portions of theILD layer 220. The polishing is performed until a top surface of the dummy gate electrodes ofgate structures hard masks polishing process 230. - Referring now to
FIG. 5 , one or more etching processes may be performed to remove thedummy gate electrodes trenches - Referring to
FIG. 6 , agate dielectric layer 300 is formed over thesubstrate 40 and over theILD layer 220, partially filling the openings/trenches gate dielectric layer 300 is formed by an atomic layer deposition (ALD) process. Thegate dielectric layer 300 includes a high-k dielectric material. A high-k dielectric material is a material having a dielectric constant that is greater than a dielectric constant of SiO2, which is approximately 4. In an embodiment, thegate dielectric layer 300 includes hafnium oxide (HfO2), which has a dielectric constant that is in a range from approximately 18 to approximately 40. In alternative embodiments, thegate dielectric layer 300 may include one of ZrO2, Y2O3, La2O5, Gd2O5, TiO2, Ta2O5, HfErO, HfLaO, HfYO, HfGdO, HfAlO, HfZrO, HfTiO, HfTaO, and SrTiO. - It is understood that an interfacial layer may be optionally formed before the formation of the
gate dielectric layer 300 in some embodiments. The interfacial layer may be formed by an atomic layer deposition (ALD) process and may contain silicon oxide (SiO2). Thegate dielectric layer 300 would then be formed on the interfacial layer. - A
work function layer 310 is formed over thegate dielectric layer 300. Thework function layer 310 contains a conductive material such as a metal or metal compound. In various embodiments, thework function layer 310 may contain materials such as titanium nitride (TiN) material, tungsten (W), tungsten nitride (WN), or tungsten aluminum (WAl). Thework function layer 310 is configured to tune the work function of gates (to be formed in subsequent processes) of transistors, such that a desired threshold voltage may be achieved for the transistor. In some embodiments, the work function layer has a thickness in a range from about 10 angstroms to about 50 angstroms. - It is understood that a capping layer may also be formed between the
gate dielectric layer 300 and thework function layer 310. In some embodiments, the capping layer contains a lanthanum oxide material (LaOx, where x is an integer). In other embodiments, the capping layer can contain rare earth oxides such as LaOx, GdOx, DyOx, or ErOx. The capping layer may work in conjunction with thework function layer 310 to help tune the work function of the gates. - Referring now to
FIG. 7 , ananti-reflective material 330 is formed over thework function layer 310. Theanti-reflective material 330 may be formed by a coating process. Theanti-reflective material 330 completely fills the openings/trenches anti-reflective material 330 includes a bottom anti-reflective coating (BARC), which may contain an organic material. The BARC material is configured to suppress problems associated with reflection by the layers below during a photolithography process to be performed subsequently. - As is shown in
FIG. 7 , aportion 330A of the anti-reflective material disposed above the opening/trench 270A has a greater height (i.e., taller) than aportion 330B of the anti-reflective material disposed above the opening/trench 270B, and theportion 330B of the anti-reflective material has a greater height (i.e., taller) than aportion 330C of the anti-reflective material disposed above the opening/trench 270C. For example, aheight difference 340A exists between theportion 330A and theportion 330B of the anti-reflective material. - This height discrepancy or unevenness is caused by loading effects, for example due to the fact that the
trench 270C is closed adjacent to, but is also substantially wider than, thetrenches trenches anti-reflective material 330. This issue, if left unaddressed, may lead to problems such as poor trench filling (especially in thetrench 270A) during a metal gate electrode formation process discussed below. This could cause problems such as excessive resistance gate, among other drawbacks. - The present disclosure addresses this issue by performing multiple anti-reflective coating and etch-back processes. Referring now to
FIG. 8 , an etch-backprocess 350 is performed to theanti-reflective material 330. The etch-backprocess 350 is configured to etch away theanti-reflective material 330 without substantially etching the materials other than theanti-reflective material 330. For example, thework function layer 310 is substantially unaffected by the etch-backprocess 350. - In the embodiment shown in
FIG. 8 , after the performance of the etch-backprocess 350, theportion 330A of the anti-reflective material may be barely coming out of the opening/trench 270A, theportion 330B of the anti-reflective material may be partially filling the opening/trench 270B (i.e., a top portion of the opening/trench 270B is unfilled), and theportion 330C of the anti-reflective material may also be filling the opening/trench 270C. In other embodiments, theportion 330A of the anti-reflective material may also be sufficiently etched-back such that it no longer fills the opening/trench 270A completely. In any case, the end result of the etch-backprocess 350 is that thetrenches - Referring now to
FIG. 9 , an additional coating process is performed to form additionalanti-reflective material 330 over the existing anti-reflective material and over the workfunction metal layer 310. In some embodiments, the additionalanti-reflective material 330 has the same material composition as theanti-reflective material 330 formed in the previous coating process discussed above with reference toFIG. 7 . Consequently, the heights of theportions anti-reflective material 330 has a different surface topography than what is shown inFIG. 7 (i.e., before the etch-backprocess 350 was performed). InFIG. 7 , the surface topography of theanti-reflective material 330 is such that thedifferent portions anti-reflective material 330 inFIG. 9 is such that the height differences between theportions portion 330A may still be taller than theportion 330B, which may still be taller than 330C, but the height difference between theportion FIG. 7 . - For example, a
height difference 340B exists between theportion 330A and theportion 330B of the anti-reflective material. In some embodiments, theheight difference 340B is reduced by at least 50% (or more) compared to theheight difference 340A shown inFIG. 7 . In some embodiments, theheight difference 340B between theportions FIG. 9 may even reach 0. The reduction in theheight difference 340A to 340B is attributed to the fact that the additionalanti-reflective material 330 is coated on existing anti-reflective material 330 (shown inFIG. 8 ) and without having to fill deep trenches. Again, the etch-backprocess 350 performed inFIG. 8 reduces the effective aspect ratio of thetrenches anti-reflective material 330 is “flatter” after the second coating process, as shown inFIG. 9 . This will lead to other improvements in later fabrication steps, as discussed in more detail below. - Referring now to
FIG. 10 , aphotoresist material 370 is formed over theportion 330C of the anti-reflective material but not over theportions photoresist material 370 may involve one or more spin coating, exposing, developing, baking, and rinsing processes (not necessarily performed in that order). Thephotoresist material 370 may serve as a protective mask in a subsequent process. - Referring to
FIG. 11 , an additional etch-backprocess 390 is performed to partially removeportions trenches portion 330C of the anti-reflective material is protected by thephotoresist material 370 and remains unaffected by the etch-backprocess 390. After the etch-backprocess 390 is performed, the height of theportion 330A of the anti-reflective material in thetrench 270A is substantially reduced, as is the case for theportion 330B of the anti-reflective material in thetrench 270B. In other words, a significant portion of thetrench 270A (and thetrench 270B) is now unoccupied by theanti-reflective material 330, which will allow another conductive material to be deposited therein in a subsequent process. - Also, since the height difference between the
portions FIG. 10 , the height difference between them is still small after the etch-backprocess 390, as shown inFIG. 11 . Had the height difference between theportions process 390 may either not remove enough of theportion 330A of the anti-reflective material in thetrench 270A (which will adversely affect the subsequent metal filling process), or it may lead to an over-etching of theportion 330B of the anti-reflective material, which may not leave enoughwork function metal 310 in thetrench 270B after a metal pullback process is performed subsequently. The present disclosure avoids either of these problems by repeating the coating and etch-back processes, which as discussed above reduces the height difference between theportions respective trenches - Referring now to
FIG. 12 , a metal pull-backprocess 400 is performed to remove portions of thework function layer 310 unprotected by thephotoresist material 370. In some embodiments, the metal pull-backprocess 400 includes an etching process where the etchant is configured to remove the material of thework function layer 310 without substantially affecting other materials. As a result of the metal pull-backprocess 400 being performed, portions of thework function layer 310 disposed above theILD layer 220 are removed, as well as portions of thework function layer 310 disposed on the sidewalls of thetrenches work function layer 310 in physical contact with theportions trenches process 400 forms awork function metal 310A in thetrench 270A and awork function metal 310B in thetrench 270B (as well as awork function metal 310C below the photoresist 370). Thesework function metals - Referring now to
FIG. 13 , thephotoresist material 370 is removed, for example using a photoresist stripping or ashing process. Theanti-reflective material 330 is also removed. As such, thework function metals work function metals FIG. 12 . In some embodiments, thework function metal 310A has aheight 410A, and thework function metal 310B has aheight 410B. Due to the multiple coating and etch-back processes performed according to the present disclosure, the difference between theheight 410A and theheight 410B is within (or no greater) than theheight difference 340B (FIG. 9 ) between theportions 330A and 300B of the anti-reflective material. In other words, theheight difference 340B may be largely inherited by thework function metals - In some embodiments, the
height 410A and theheight 410B can be controlled to be within a certain percentage from each other. For example, in some embodiments, theheight 410A differs from theheight 410B by no more than 60%, or vice versa. For example, if theheight 410B is 100 angstroms, then theheight 410A is less than 160 angstroms (i.e., +60% of 100 angstroms) and greater than 40 angstroms (i.e., −60% of 100 angstroms). In some other embodiments, theheight 410A differs from theheight 410B no more than 30%, or vice versa. For example, if theheight 410B is 100 angstroms, then theheight 410A is less than 130 angstroms (i.e., +30% of 100 angstroms) and greater than 70 angstroms (i.e., −30% of 100 angstroms). In some embodiments, theheight 410A and theheight 410B are controlled to be substantially equal to one another. It can also be seen fromFIG. 13 that aheight 410C of the portion of thework function metal 310C disposed within thetrench 270C is substantially taller than theheights - Referring now to
FIG. 14 , a conductive material is formed over thework function metals trenches trenches metals trenches fill metals respective gates fill metals work function metals fill metals - As a result of the processes performed according to the various aspects of the present discussed above, there is sufficient (i.e., not too much or too little) amount of room in the
trenches fill metals trenches trench 270A would be substantially taller than the work function metal intrench 270B, and there may not be a sufficient amount of fill metal formed intrench 270A, which can lead to degraded resistance of the corresponding gate electrode. Here, the gate resistance is improved, for example both the gate electrodes intrenches - It is understood that the coating and etch-back processes of the present disclosure may be performed more than twice. For example, in some embodiments, after the second coating process is performed (as shown in
FIG. 9 , following the first etch-backprocess 350 performed inFIG. 8 ) to form additionalanti-reflective material 330, an additional etch-back may be performed, followed by a third coating process. At that point, the anti-reflective material may have a surface topography that is even more uniform. The final etch-back process and the subsequent metal pull-back process discussed above with reference toFIGS. 11-12 may then be performed. In this manner, the coating and etch-back processes discussed above may be repeated more than once. - Additional fabrication processes may be performed to complete the fabrication of the
semiconductor device 35. For example, these additional processes may include formation of conductive contacts for the gates and source/drain regions, deposition of passivation layers, formation of interconnect structures (e.g., metal lines and vias, metal layers, and interlayer dielectric that provide electrical interconnection to the device including the formed metal gate), packaging, and testing. For the sake of simplicity, these additional processes are not described herein. It is also understood that some of the fabrication processes for the various embodiments discussed above may be combined depending on design needs and manufacturing requirements. - It is understood that the fabrication process discussed above with reference to
FIGS. 1-14 pertain to a “high-k”-last gate replacement process. In other words, thegate dielectric layer 300 containing the high-k dielectric material is formed after the removal of thedummy gate electrodes - It is also understood that the multiple coating and etch-back processes discussed above may apply not just in the gate replacement context. Rather, the approach of repeating the cycle of a coating process followed by an etch-back process may be implemented in other semiconductor fabrication contexts, for example in the formation of vias or contacts. Other suitable candidates for the application of the present disclosure include situations where loading effect is a concern, for example when multiple small (e.g., narrow) openings are formed adjacent to a significantly larger (e.g., wider) opening.
-
FIG. 15 is a flowchart illustrating amethod 600 of fabricating a semiconductor device according to embodiments of the present disclosure. Themethod 600 includes astep 610 of forming a first trench, a second trench, and a third trench in a layer over a substrate. The third trench has a greater lateral dimension than the first trench and the second trench. In some embodiments, the forming of the first, second, and third trenches is performed such that the lateral dimension of the third trench is at least three times greater than a lateral dimension of the first or a lateral dimension of the second trench. In some embodiments, the forming of the first, second, and third trenches is performed such that the lateral dimension of the first trench is substantially equal to the lateral dimension of the second trench. - The
method 600 includes astep 620 of partially filling the first, second, and third trenches with a first conductive material. - The
method 600 includes astep 630 of coating a first anti-reflective material over the first, second, and third trenches that are partially filled with the first conductive material. The first anti-reflective material has a first surface topography variation. In some embodiments, the coating of the first anti-reflective material is performed such that the first surface topography variation is caused by a loading effect. According to the first topography variation: a first portion of the first anti-reflective material disposed over the first trench is taller than a second portion of the first anti-reflective material disposed over the second trench, and the second portion of the first anti-reflective material is taller than a third portion of the first anti-reflective material disposed over the third trench. - The
method 600 includes astep 640 of performing a first etch-back process to partially remove the first anti-reflective material. - The
method 600 includes astep 650 of coating a second anti-reflective material over the first anti-reflective material. The second anti-reflective material has a second surface topography variation that is smaller than the first surface topography variation. In some embodiments, the coating of the second anti-reflective material is performed such that the second anti-reflective material has a same material composition as the first anti-reflective material. - The
method 600 includes astep 660 of performing a second etch-back process to at least partially remove the second anti-reflective material in the first and second trenches. - The
method 600 includes astep 670 of partially removing the first conductive material in the first and second trenches. After thestep 670 is performed, a first portion of the first conductive material disposed in the first trench has a first height, a second portion of the first conductive material disposed in the second trench has second first height. A difference between the first height and the second height is within a certain percentage of the first height or the second height. - It is understood that additional steps may be performed before, during, and after the steps 610-670 of the
method 600. For example, in some embodiments, before the performing of the second etch-back process, a photoresist is formed to cover a portion of the second anti-reflective material disposed over the third trench. The second etch-back process removes portions of the second anti-reflective material not covered by the photoresist. As another example, after the first conductive material is partially removed, themethod 600 may include a step of completely removing the second anti-reflective material and a step of completely filling the first, second, and third trenches with a second conductive material. The first conductive material is a work function metal configured to tune a work function for a gate of a transistor, and the second conductive material is a fill metal serving as a main conductive portion of the gate of the transistor. As yet another example, themethod 600 may include a step of, before the forming the first, second, and third trenches: forming a first dummy gate, a second dummy gate, and a third dummy gate, wherein the first, second, and third trenches are formed by removing the first, second, and third dummy gates, respectively. - Based on the above discussions, it can be seen that the present disclosure offers advantages over conventional methods. It is understood, however, that other embodiments may offer additional advantages, and not all advantages are necessarily disclosed herein, and that no particular advantage is required for all embodiment.
- One advantage is that the processes of the present disclosure can reduce the coating loading between different patterns. As discussed above, by repeating the coating of the anti-reflective material and then repeating the etch-back process, the surface topography variation of the anti-reflective material is substantially reduced. This allows the anti-reflective materials in the trenches to have relatively even heights after the last etching-back process is performed, which in turn allows the work function metals in the trenches to have relatively even heights. As a result, the subsequent fill metal deposition for the metal gate electrode is improved, which allows the metal gates to have improved resistance. Another advantage is that the processes of the present disclosure are compatible with existing fabrication process flow, etc.
- One aspect of the present disclosure involves a method of fabricating a semiconductor device. A first trench, a second trench, and a third trench are formed in a layer over a substrate. The third trench has a greater lateral dimension than the first trench and the second trench. The first, second, and third trenches are partially filled with a first conductive material. A first anti-reflective material is coated over the first, second, and third trenches that are partially filled with the first conductive material. The first anti-reflective material has a first surface topography variation. A first etch-back process is performed to partially remove the first anti-reflective material. After the first etch-back process is performed, a second anti-reflective material is coated over the first anti-reflective material. The second anti-reflective material has a second surface topography variation that is smaller than the first surface topography variation. A second etch-back process is performed to at least partially remove the second anti-reflective material in the first and second trenches. After the second etch-back process is performed, the first conductive material is partially removed in the first and second trenches.
- Another aspect of the present disclosure involves a method of fabricating a semiconductor device. A first opening, a second opening, and a third opening are formed in a dielectric layer over a substrate. The first, second, and third openings have first, second, and third widths, respectively. The third width is at least three times wider than the first width or the second width. The first, second, and third openings are partially filled with a work function metal. The work function metal is configured to tune a work function of a gate of a transistor. A bottom anti-reflecting coating (BARC) material is formed over the work function metal in the first, second, and third openings. A first height difference exists between a first portion of the BARC material disposed over the first opening and a second portion of the BARC material disposed over the second opening. A first etch-back process is performed to partially remove the BARC material. Additional BARC material is formed on the etched-back BARC material. A second height difference exists between a first portion of the additional BARC material disposed over the first opening and a second portion of the additional BARC material disposed over the second opening. The second height difference is smaller than the first height difference. A photoresist material is formed over a third portion of the additional BARC material over the third opening. A second etch-back process is performed to the first and second portions of the additional BARC material. The photoresist material serves as a mask during the second etch-back process. Thereafter, the work function metal is partially removed in the first and second openings. After the work function metal is partially removed, the work function metal disposed in the first opening and the work function metal disposed in the second opening have a height difference that is no greater than the second height difference.
- Yet another aspect of the present disclosure involves a semiconductor device. The semiconductor device includes a substrate. The semiconductor device also includes a first gate, a second gate, and a third gate disposed over the substrate. The third gate has a greater lateral dimension than the first gate and the second gate. The first, second, and third gates include first, second, and third work function metal components, respectively. The first, second, and third work function metal components are configured to tune a respective work function of the first, second, and third gates, respectively. A height of the first work function metal component is within a certain percentage of a height of the second work function metal component.
- The foregoing has outlined features of several embodiments so that those skilled in the art may better understand the detailed description that follows. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (21)
1. A method of fabricating a semiconductor device, comprising:
forming a first trench, a second trench, and a third trench in a layer over a substrate, the third trench having a greater lateral dimension than the first trench and the second trench;
partially filling the first, second, and third trenches with a first conductive material;
coating a first anti-reflective material over the first, second, and third trenches that are partially filled with the first conductive material, the first anti-reflective material having a first surface topography variation;
performing a first etch-back process to partially remove the first anti-reflective material;
coating a second anti-reflective material over the first anti-reflective material, the second anti-reflective material having a second surface topography variation that is smaller than the first surface topography variation;
performing a second etch-back process to at least partially remove the second anti-reflective material in the first and second trenches; and
partially removing the first conductive material in the first and second trenches.
2. The method of claim 1 , wherein the forming of the first, second, and third trenches is performed such that the lateral dimension of the third trench is at least three times greater than a lateral dimension of the first or a lateral dimension of the second trench.
3. The method of claim 2 , wherein the forming of the first, second, and third trenches is performed such that the lateral dimension of the first trench is substantially equal to the lateral dimension of the second trench.
4. The method of claim 1 , wherein the coating of the first anti-reflective material is performed such that the first surface topography variation is caused by a loading effect, and wherein according to the first topography variation:
a first portion of the first anti-reflective material disposed over the first trench is taller than a second portion of the first anti-reflective material disposed over the second trench; and
the second portion of the first anti-reflective material is taller than a third portion of the first anti-reflective material disposed over the third trench.
5. The method of claim 1 , wherein the coating of the second anti-reflective material is performed such that the second anti-reflective material has a same material composition as the first anti-reflective material.
6. The method of claim 1 , further comprising, before the performing of the second etch-back process, forming a photoresist to cover a portion of the second anti-reflective material disposed over the third trench, and wherein the performing of the second etch-back process comprises removing portions of the second anti-reflective material not covered by the photoresist.
7. The method of claim 1 , wherein the partially removing the first conductive material is performed such that, after the partially removing:
a first portion of the first conductive material disposed in the first trench has a first height;
a second portion of the first conductive material disposed in the second trench has second first height; and
a difference between the first height and the second height is within a certain percentage of the first height or the second height.
8. The method of claim 1 , further comprising, after the first conductive material is partially removed:
completely removing the second anti-reflective material; and
completely filling the first, second, and third trenches with a second conductive material.
9. The method of claim 8 , wherein:
the partially filling the first, second, and third trenches comprises filling the first, second, and third trenches with a work function metal as the first conductive material, the work function metal being configured to tune a work function for a gate of a transistor; and
the completely filling the first, second, and third trenches comprises filling the first, second, and third trenches with a fill metal as the second conductive material, the fill metal serving as a main conductive portion of the gate of the transistor.
10. The method of claim 1 , further comprising, before the forming the first, second, and third trenches: forming a first dummy gate, a second dummy gate, and a third dummy gate, wherein the first, second, and third trenches are formed by removing the first, second, and third dummy gates, respectively.
11. A method of fabricating a semiconductor device, comprising:
forming a first opening, a second opening, and a third opening in a dielectric layer over a substrate, the first, second, and third openings having first, second, and third widths, respectively, the third width being at least three times wider than the first width or the second width;
partially filling the first, second, and third openings with a work function metal, the work function metal being configured to tune a work function of a gate of a transistor;
forming a bottom anti-reflecting coating (BARC) material over the work function metal in the first, second, and third openings, wherein a first height difference exists between a first portion of the BARC material disposed over the first opening and a second portion of the BARC material disposed over the second opening;
performing a first etch-back process to partially remove the BARC material;
forming additional BARC material on the etched-back BARC material, wherein a second height difference exists between a first portion of the additional BARC material disposed over the first opening and a second portion of the additional BARC material disposed over the second opening, wherein the second height difference is smaller than the first height difference;
forming a photoresist material over a third portion of the additional BARC material over the third opening;
performing a second etch-back process to the first and second portions of the additional BARC material, the photoresist material serving as a mask during the second etch-back process; and
thereafter partially removing the work function metal in the first and second openings, wherein after the partially removing, the work function metal disposed in the first opening and the work function metal disposed in the second opening have a height difference that is no greater than the second height difference.
12. The method of claim 11 , wherein the forming of the first, second, and third openings is performed such that the first width is equal to the second width.
13. The method of claim 11 , wherein additional BARC material and the BARC material have identical material compositions.
14. The method of claim 11 , further comprising:
completely removing the BARC material; and
completely filling the first, second, and third openings with a metal material different from the work function metal.
15. The method of claim 11 , further comprising, before the forming the first, second, and third openings: forming a first dummy gate, a second dummy gate, and a third dummy gate, wherein the first, second, and third openings are formed by removing the first, second, and third dummy gates, respectively.
16-25. (canceled)
26. A method of fabricating a semiconductor device, comprising:
forming a first recess, a second recess, and a third recess in a layer over a substrate, the third recess having a lateral dimension that is at least multiple times greater than respective lateral dimensions of the first recess and the second recess;
partially filling the first, second, and third recesses with a first conductive material;
coating a first anti-reflective material over the first, second, and third recesses that are partially filled with the first conductive material, the first anti-reflective material having a first surface topography;
performing a first etch-back process to partially remove the first anti-reflective material;
coating a second anti-reflective material over the first anti-reflective material, the second anti-reflective material having a second surface topography that is different from the first surface topography;
forming a photoresist to cover a portion of the second anti-reflective material disposed over the third recess;
performing a second etch-back process to remove portions of the second anti-reflective material not covered by the photoresist, the second etch-back process at least partially removing the second anti-reflective material in the first and second recesses; and
at least partially removing the first conductive material in the first and second recesses.
27. The method of claim 26 , wherein the forming of the first, second, and third recesses is performed such that the lateral dimension of the third recess is at least three times greater than the respective lateral dimensions of the first recess and the second recess.
28. The method of claim 26 , wherein the coating of the first anti-reflective material is performed such that the first surface topography is caused by a loading effect, and wherein according to the first topography:
a first portion of the first anti-reflective material disposed over the first recess is taller than a second portion of the first anti-reflective material disposed over the second recess; and
the second portion of the first anti-reflective material is taller than a third portion of the first anti-reflective material disposed over the third recess.
29. The method of claim 26 , wherein the partially removing the first conductive material is performed such that, after the partially removing:
a first portion of the first conductive material disposed in the first recess has a first height;
a second portion of the first conductive material disposed in the second recess has second first height; and
a difference between the first height and the second height is within a certain percentage of the first height or the second height.
30. The method of claim 26 , further comprising, after the first conductive material is partially removed:
completely removing the second anti-reflective material; and
completely filling the first, second, and third recesses with a second conductive material.
Priority Applications (8)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/079,436 US9711604B1 (en) | 2015-12-31 | 2016-03-24 | Loading effect reduction through multiple coat-etch processes |
TW105126796A TWI590464B (en) | 2015-12-31 | 2016-08-22 | Semiconductor device and method for manufacturing the same |
DE102016116586.7A DE102016116586B4 (en) | 2015-12-31 | 2016-09-06 | Stress effect reduction through multiple coating etching processes |
CN201610819304.XA CN106935488B (en) | 2015-12-31 | 2016-09-13 | Semiconductor device and its manufacturing method |
KR1020160133507A KR101901018B1 (en) | 2015-12-31 | 2016-10-14 | Loading effect reduction through multiple coat-etch processes |
US15/642,559 US10276392B2 (en) | 2015-12-31 | 2017-07-06 | Loading effect reduction through multiple coat-etch processes |
US16/396,429 US10755936B2 (en) | 2015-12-31 | 2019-04-26 | Loading effect reduction through multiple coat-etch processes |
US17/001,382 US11387105B2 (en) | 2015-12-31 | 2020-08-24 | Loading effect reduction through multiple coat-etch processes |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201562273522P | 2015-12-31 | 2015-12-31 | |
US15/079,436 US9711604B1 (en) | 2015-12-31 | 2016-03-24 | Loading effect reduction through multiple coat-etch processes |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/642,559 Division US10276392B2 (en) | 2015-12-31 | 2017-07-06 | Loading effect reduction through multiple coat-etch processes |
Publications (2)
Publication Number | Publication Date |
---|---|
US20170194443A1 true US20170194443A1 (en) | 2017-07-06 |
US9711604B1 US9711604B1 (en) | 2017-07-18 |
Family
ID=59226852
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/079,436 Active US9711604B1 (en) | 2015-12-31 | 2016-03-24 | Loading effect reduction through multiple coat-etch processes |
US15/642,559 Active US10276392B2 (en) | 2015-12-31 | 2017-07-06 | Loading effect reduction through multiple coat-etch processes |
US16/396,429 Active US10755936B2 (en) | 2015-12-31 | 2019-04-26 | Loading effect reduction through multiple coat-etch processes |
US17/001,382 Active 2036-08-02 US11387105B2 (en) | 2015-12-31 | 2020-08-24 | Loading effect reduction through multiple coat-etch processes |
Family Applications After (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/642,559 Active US10276392B2 (en) | 2015-12-31 | 2017-07-06 | Loading effect reduction through multiple coat-etch processes |
US16/396,429 Active US10755936B2 (en) | 2015-12-31 | 2019-04-26 | Loading effect reduction through multiple coat-etch processes |
US17/001,382 Active 2036-08-02 US11387105B2 (en) | 2015-12-31 | 2020-08-24 | Loading effect reduction through multiple coat-etch processes |
Country Status (4)
Country | Link |
---|---|
US (4) | US9711604B1 (en) |
KR (1) | KR101901018B1 (en) |
CN (1) | CN106935488B (en) |
TW (1) | TWI590464B (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9786754B1 (en) * | 2017-02-06 | 2017-10-10 | Vanguard International Semiconductor Corporation | Method for forming semiconductor device structure |
US10622461B1 (en) * | 2019-01-15 | 2020-04-14 | United Microelectronics Corp. | Manufacturing method of semiconductor device having replacement gate in trench |
US10777420B1 (en) | 2019-02-26 | 2020-09-15 | United Microelectronics Corp. | Etching back method |
Family Cites Families (39)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6291356B1 (en) | 1997-12-08 | 2001-09-18 | Applied Materials, Inc. | Method for etching silicon oxynitride and dielectric antireflection coatings |
US7394155B2 (en) | 2004-11-04 | 2008-07-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Top and sidewall bridged interconnect structure and method |
US8518628B2 (en) | 2006-09-22 | 2013-08-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Surface switchable photoresist |
US8580117B2 (en) | 2007-03-20 | 2013-11-12 | Taiwan Semiconductor Manufactuing Company, Ltd. | System and method for replacing resist filter to reduce resist filter-induced wafer defects |
TWI351736B (en) | 2007-05-31 | 2011-11-01 | Nanya Technology Corp | Methods for forming a semiconductor device |
US8003281B2 (en) | 2008-08-22 | 2011-08-23 | Taiwan Semiconductor Manufacturing Company, Ltd | Hybrid multi-layer mask |
US7862962B2 (en) | 2009-01-20 | 2011-01-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit layout design |
US8216767B2 (en) | 2009-09-08 | 2012-07-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Patterning process and chemical amplified photoresist with a photodegradable base |
US8323870B2 (en) | 2010-11-01 | 2012-12-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and photoresist with zipper mechanism |
US8621406B2 (en) | 2011-04-29 | 2013-12-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | System and methods for converting planar design to FinFET design |
US8647796B2 (en) | 2011-07-27 | 2014-02-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Photoactive compound gradient photoresist |
US8664679B2 (en) | 2011-09-29 | 2014-03-04 | Toshiba Techno Center Inc. | Light emitting devices having light coupling layers with recessed electrodes |
US8741551B2 (en) | 2012-04-09 | 2014-06-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and composition of a dual sensitive resist |
KR101929185B1 (en) * | 2012-05-02 | 2018-12-17 | 삼성전자 주식회사 | Method for manufacturing semiconductor device |
US8728332B2 (en) | 2012-05-07 | 2014-05-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of patterning small via pitch dimensions |
US9213234B2 (en) | 2012-06-01 | 2015-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Photosensitive material and method of lithography |
US20130320451A1 (en) | 2012-06-01 | 2013-12-05 | Taiwan Semiconductor Manufacturing Company, Ltd., ("Tsmc") | Semiconductor device having non-orthogonal element |
US8940626B2 (en) * | 2012-07-05 | 2015-01-27 | Globalfoundries Inc. | Integrated circuit and method for fabricating the same having a replacement gate structure |
US9851636B2 (en) | 2012-07-05 | 2017-12-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Materials and methods for improved photoresist performance |
US20140017615A1 (en) | 2012-07-11 | 2014-01-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Apparatus and method for resist coating and developing |
US9256133B2 (en) | 2012-07-13 | 2016-02-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Apparatus and method for developing process |
US8673731B2 (en) * | 2012-08-20 | 2014-03-18 | International Business Machines Corporation | Techniques for gate workfunction engineering to reduce short channel effects in planar CMOS devices |
US9028915B2 (en) | 2012-09-04 | 2015-05-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming a photoresist layer |
US8896030B2 (en) * | 2012-09-07 | 2014-11-25 | Intel Corporation | Integrated circuits with selective gate electrode recess |
US8906595B2 (en) | 2012-11-01 | 2014-12-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for improving resist pattern peeling |
TWI521693B (en) | 2012-11-27 | 2016-02-11 | 財團法人工業技術研究院 | Schottky barrier diode and fabricating method thereof |
US9012132B2 (en) | 2013-01-02 | 2015-04-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Coating material and method for photolithography |
US8987142B2 (en) | 2013-01-09 | 2015-03-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-patterning method and device formed by the method |
US8799834B1 (en) | 2013-01-30 | 2014-08-05 | Taiwan Semiconductor Manufacturing Company Limited | Self-aligned multiple patterning layout design |
US8936903B2 (en) | 2013-03-09 | 2015-01-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Photo-resist with floating acid |
US8932799B2 (en) | 2013-03-12 | 2015-01-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Photoresist system and method |
US9223220B2 (en) | 2013-03-12 | 2015-12-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Photo resist baking in lithography process |
US9146469B2 (en) | 2013-03-14 | 2015-09-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Middle layer composition for trilayer patterning stack |
US9053279B2 (en) | 2013-03-14 | 2015-06-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Pattern modification with a preferred position function |
US9054159B2 (en) | 2013-03-14 | 2015-06-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of patterning a feature of a semiconductor device |
US9153478B2 (en) | 2013-03-15 | 2015-10-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Spacer etching process for integrated circuit design |
US9653300B2 (en) * | 2013-04-16 | 2017-05-16 | United Microelectronics Corp. | Structure of metal gate structure and manufacturing method of the same |
US9524965B2 (en) * | 2014-02-12 | 2016-12-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate structures with various widths and method for forming the same |
US9583584B2 (en) * | 2015-07-10 | 2017-02-28 | GlobalFoundries, Inc. | Methods for producing integrated circuits using long and short regions and integrated circuits produced from such methods |
-
2016
- 2016-03-24 US US15/079,436 patent/US9711604B1/en active Active
- 2016-08-22 TW TW105126796A patent/TWI590464B/en active
- 2016-09-13 CN CN201610819304.XA patent/CN106935488B/en active Active
- 2016-10-14 KR KR1020160133507A patent/KR101901018B1/en active IP Right Grant
-
2017
- 2017-07-06 US US15/642,559 patent/US10276392B2/en active Active
-
2019
- 2019-04-26 US US16/396,429 patent/US10755936B2/en active Active
-
2020
- 2020-08-24 US US17/001,382 patent/US11387105B2/en active Active
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9786754B1 (en) * | 2017-02-06 | 2017-10-10 | Vanguard International Semiconductor Corporation | Method for forming semiconductor device structure |
US10622461B1 (en) * | 2019-01-15 | 2020-04-14 | United Microelectronics Corp. | Manufacturing method of semiconductor device having replacement gate in trench |
US10777420B1 (en) | 2019-02-26 | 2020-09-15 | United Microelectronics Corp. | Etching back method |
Also Published As
Publication number | Publication date |
---|---|
US10276392B2 (en) | 2019-04-30 |
KR20170080437A (en) | 2017-07-10 |
US20200388497A1 (en) | 2020-12-10 |
US11387105B2 (en) | 2022-07-12 |
CN106935488A (en) | 2017-07-07 |
TW201724516A (en) | 2017-07-01 |
US20190252193A1 (en) | 2019-08-15 |
US10755936B2 (en) | 2020-08-25 |
TWI590464B (en) | 2017-07-01 |
US20170309718A1 (en) | 2017-10-26 |
KR101901018B1 (en) | 2018-09-20 |
CN106935488B (en) | 2019-07-26 |
US9711604B1 (en) | 2017-07-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10879127B2 (en) | Gate structures for semiconductor devices | |
US9601388B2 (en) | Integrated high-K/metal gate in CMOS process flow | |
TWI462187B (en) | Semiconductor device and fabrication method thereof | |
US9263445B2 (en) | Method of fabricating dual high-k metal gates for MOS devices | |
KR101366484B1 (en) | Enhanced gate replacement process for high-k metal gate technology | |
US8349680B2 (en) | High-k metal gate CMOS patterning method | |
US8598028B2 (en) | Gate height loss improvement for a transistor | |
US8835294B2 (en) | Method for improving thermal stability of metal gate | |
US11387105B2 (en) | Loading effect reduction through multiple coat-etch processes | |
TW202018824A (en) | Method of metal gate formation and structures formed by the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIW Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHEN, JIN-DAH;SHIEH, MING-FENG;WU, HAN-WEI;AND OTHERS;REEL/FRAME:038091/0029 Effective date: 20160322 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |