US20170149010A1 - Organic light emitting display device and method of manufacturing the same - Google Patents

Organic light emitting display device and method of manufacturing the same Download PDF

Info

Publication number
US20170149010A1
US20170149010A1 US15/425,586 US201715425586A US2017149010A1 US 20170149010 A1 US20170149010 A1 US 20170149010A1 US 201715425586 A US201715425586 A US 201715425586A US 2017149010 A1 US2017149010 A1 US 2017149010A1
Authority
US
United States
Prior art keywords
metal oxide
forming
oxide layer
electrodes
electrode
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US15/425,586
Other versions
US9680122B1 (en
Inventor
Hyun-Sik Seo
Jong-woo Kim
Kyung-Han SEO
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
LG Display Co Ltd
Original Assignee
LG Display Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from KR1020140061909A external-priority patent/KR102212457B1/en
Application filed by LG Display Co Ltd filed Critical LG Display Co Ltd
Priority to US15/425,586 priority Critical patent/US9680122B1/en
Publication of US20170149010A1 publication Critical patent/US20170149010A1/en
Application granted granted Critical
Publication of US9680122B1 publication Critical patent/US9680122B1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K50/00Organic light-emitting devices
    • H10K50/80Constructional details
    • H10K50/805Electrodes
    • H10K50/81Anodes
    • H01L51/5206
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1222Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer
    • H01L27/1225Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer with semiconductor materials not belonging to the group IV of the periodic table, e.g. InGaZnO
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1259Multistep manufacturing methods
    • H01L27/1262Multistep manufacturing methods with a particular formation, treatment or coating of the substrate
    • H01L27/3246
    • H01L51/0021
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K59/00Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
    • H10K59/10OLED displays
    • H10K59/12Active-matrix OLED [AMOLED] displays
    • H10K59/122Pixel-defining structures or layers, e.g. banks
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K71/00Manufacture or treatment specially adapted for the organic devices covered by this subclass
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K71/00Manufacture or treatment specially adapted for the organic devices covered by this subclass
    • H10K71/20Changing the shape of the active layer in the devices, e.g. patterning
    • H10K71/211Changing the shape of the active layer in the devices, e.g. patterning by selective transformation of an existing layer
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K71/00Manufacture or treatment specially adapted for the organic devices covered by this subclass
    • H10K71/50Forming devices by joining two substrates together, e.g. lamination techniques
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K71/00Manufacture or treatment specially adapted for the organic devices covered by this subclass
    • H10K71/60Forming conductive regions or layers, e.g. electrodes
    • H01L2227/323
    • H01L2251/308
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K2102/00Constructional details relating to the organic devices covered by this subclass
    • H10K2102/10Transparent electrodes, e.g. using graphene
    • H10K2102/101Transparent electrodes, e.g. using graphene comprising transparent conductive oxides [TCO]
    • H10K2102/103Transparent electrodes, e.g. using graphene comprising transparent conductive oxides [TCO] comprising indium oxides, e.g. ITO
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K59/00Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
    • H10K59/10OLED displays
    • H10K59/12Active-matrix OLED [AMOLED] displays
    • H10K59/1201Manufacture or treatment

Definitions

  • the present disclosure relates to an organic light emitting display device having a simplified structure and a method of manufacturing the same.
  • Such flat display devices include, but are not limited to, a liquid crystal display (LCD) device, a plasma display panel (PDP) device, a field emission display (FED) device, an electroluminescent display (ELD) device, an electrowetting display (EWD) device, and an organic light emitting display device.
  • LCD liquid crystal display
  • PDP plasma display panel
  • FED field emission display
  • ELD electroluminescent display
  • EWD electrowetting display
  • organic light emitting display device Such flat display devices necessarily include flat display panels to display an image.
  • a flat display panel has a structure in which a pair of substrates is adhered opposite each other with a luminescent or polarizing material disposed therebetween.
  • organic light emitting display devices display an image using organic light emitting diodes (OLEDs), which are self-emissive.
  • OLEDs organic light emitting diodes
  • An OLED includes first and second electrodes facing each other and an emission layer formed therebetween and formed of an organic light emitting material, thus emitting light based on driving current flowing between the first and second electrodes.
  • the first electrode formed to correspond to an emission area of each of a plurality of pixel regions current is concentrated at an edge portion of the first electrode where steps are formed, which is a cause of reduction in lifespan of an organic light emitting material.
  • a general organic light emitting display device further includes a bank that at least partially overlaps with an edge region of the first electrode. That is, the edge region of the first electrode is shielded by the bank and thus an organic light emitting material is not formed in the edge region of the first electrode and, accordingly, deterioration of the emission layer may be prevented.
  • a general organic light emitting display device further includes a bank
  • a bank there are limitations in thin film fabrication, reducing manufacturing costs and enhancing yield.
  • An an organic light emitting display device includes a substrate, a cell array including gate lines and data lines intersecting each other on the substrate so as to define a plurality of pixel areas, a plurality of thin film transistors formed at intersections between the gate lines and the data lines to correspond to the pixel areas, and a protective film evenly formed over an entire upper surface of the substrate to cover the thin film transistors, a plurality of first electrodes formed such that a portion of an metal oxide layer evenly disposed on the protective film, corresponding to an emission area of each of the pixel areas, is made conductive, a bank constituting the remaining portion of the metal oxide layer in which the first electrodes are not formed and formed so as to have insulating properties, an emission layer formed over an entire upper surface of the metal oxide layer, and a second electrode formed on the emission layer so as to face the first electrodes.
  • a method of manufacturing an organic light emitting display device includes arranging a cell array including, on a substrate, gate lines and data lines intersecting each other so as to define a plurality of pixel areas, a plurality of thin film transistors corresponding to the pixel areas, and a protective film evenly formed and covering the thin film transistors, forming an metal oxide layer evenly on the protective film, forming a plurality of first electrodes such that a portion of the metal oxide layer corresponding to an emission area of each of the pixel areas is made conductive and forming a bank having insulating properties from the remaining portion of the metal oxide layer, forming an emission layer over an entire upper surface of the metal oxide layer, and forming a second electrode on the emission layer to face the first electrodes.
  • FIG. 1 is a sectional view illustrating any one of a plurality of pixel regions of an organic light emitting display device according to various embodiments of the present invention
  • FIG. 2 is a plan view illustrating a cell array illustrated in FIG. 1 ;
  • FIG. 3 is a sectional view of a thin film transistor illustrated in FIG. 1 , according to various embodiments;
  • FIG. 4 is a plan view of an metal oxide layer illustrated in FIG. 1 ;
  • FIG. 5 is a flowchart illustrating a method of manufacturing an organic light emitting display device, according to various embodiments of the present invention.
  • FIGS. 6A to 6H are views sequentially illustrating processes of the method of FIG. 5 ;
  • FIG. 7 is a sectional view illustrating any one of a plurality of pixel regions of an organic light emitting display device according to another embodiment of the present invention.
  • FIG. 1 is a sectional view illustrating any one of a plurality of pixel regions of an organic light emitting display device according to various embodiments of the present invention.
  • FIG. 2 is a plan view illustrating a cell array illustrated in FIG. 1 .
  • FIG. 3 is a sectional view of a thin film transistor (TFT) illustrated in FIG. 1 , according to various embodiments.
  • FIG. 4 is a plan view of an metal oxide layer illustrated in FIG. 1 .
  • TFT thin film transistor
  • the organic light emitting display device includes a substrate 101 , a cell array 100 formed on the substrate 101 , and a light emitting device 200 formed on the cell array 100 .
  • the term “cell array” may refer to an array of pixel cells of the display device.
  • the cell array 100 corresponds to a display area AA, which substantially displays an image, among display surfaces.
  • the cell array 100 includes gate lines GLs and data lines DLs that intersect each other so as to define a plurality of pixel areas PAs and a plurality of TFTs formed at the intersections between the gate lines GLs and the data lines DLs to correspond to the pixel areas PAs.
  • each of the TFTs includes a gate electrode 111 formed on a buffer film 102 stacked over the entire upper surface of the substrate 101 to be connected to the gate line GL (see FIG. 2 ), a gate insulating film 103 formed over the entire upper surface of the buffer film 102 to cover the gate electrode 111 , an active layer 112 formed on the gate insulating film 103 so as to overlap with at least a portion of the gate electrode 111 , and source and drain electrodes 113 and 114 formed on the gate insulating film 103 to respectively overlap with opposite sides of the active layer 112 and to be spaced apart from each other.
  • the active layer 112 may be formed of a semiconducting material, for example any one of polysilicon, amorphous silicon, and an oxide semiconductor material.
  • the oxide semiconductor material is a combination material including metal and oxygen, i.e., a metallic oxide.
  • the oxide semiconductor material may include any one selected from among In-Ga-Zn-Oxide (IGZO), In-Sn-Zn-Oxide (ITZO), and In-Ga-Oxide (IGO).
  • the oxide semiconductor material has the property that a carrier concentration (cm ⁇ 3 ) in the oxide semiconductor material corresponds to an oxygen ratio in a gas atmosphere, which is used for performing the deposition of the oxide semiconductor material. That is, when the oxygen ratio in the gas atmospheres increases, the oxide semiconductor material having a smaller carrier concentration is formed. In contrast, when the oxygen ratio in the gas atmosphere decreases, the oxide semiconductor material having a greater carrier concentration is formed.
  • an oxide semiconductor material having a carrier concentration of 10 18 (cm ⁇ 3 ) or higher is perceived as a conductive material
  • an oxide semiconductor material having a carrier concentration of 10 15 (cm ⁇ 3 ) or less is perceived as an insulating material
  • an oxide semiconductor material having a carrier concentration in the range of 10 15 ⁇ 10 18 (cm ⁇ 3 ) is perceived as semiconducting material.
  • the active layer 112 is formed of the oxide semiconductor material deposited in gas atmosphere having some oxygen ratio which is adjusted in order that the oxide semiconductor material has the semiconducting properties.
  • Each TFT may further include an etch stopper layer 115 formed on at least a channel region of the active layer 112 .
  • the active layer 112 is not a material which loses its semiconductor properties easily due to exposure to an etching gas or an etchant for forming the source and drain electrodes 113 and 114 , each TFT may not include the etch stopper layer 115 .
  • the TFTs are covered by an interlayer insulating film 121 and a protective film 122 sequentially formed to face the entire upper surface of the substrate 101 . That is, the interlayer insulating film 121 is formed over the entire upper surface of the gate insulating film 103 to cover any one of the active layer 112 and the etch stopper layer 115 and the source and drain electrodes 113 and 114 . In addition, the protective film 122 is formed over the entire upper surface of the interlayer insulating film 121 to have a flat upper surface.
  • any one of the source and drain electrodes 113 and 114 of each TFT is connected to the light emitting device 200 via a contact hole CT and the other thereof is connected to the data line DL (see FIG. 2 ) formed on the gate insulating film 103 .
  • the contact hole CT is formed through at least the protective film 122 so as to expose a portion of any one of the source and drain electrodes 113 and 114 . That is, when the interlayer insulating film 121 and the protective film 122 are sequentially stacked over the entire upper surface of the gate insulating film 103 so as to cover the TFTs, the contact hole CT is formed through the interlayer insulating film 121 and the protective film 122 .
  • interlayer insulating film 121 when there is no separate conductive layer (e.g., a color filter (CF) layer) between interlayer insulating film 121 and the protective film 122 , the interlayer insulating film 121 may be omitted.
  • a color filter (CF) layer e.g., CF
  • the light emitting device 200 includes a plurality of first electrodes 211 and a bank 212 that constitute the metal oxide layer 210 evenly disposed on the flat protective film 122 , an emission layer 220 formed over the entire upper surface of the metal oxide layer 210 , and a second electrode 230 formed on the emission layer 220 to face the first electrodes 211 .
  • the metal oxide layer 210 is stacked on the protective film 122 , having a flat upper surface, so as to have a flat upper surface.
  • the metal oxide layer 210 may include any one selected from among In-Ga-Zn-Oxide (IGZO), In-Sn-Zn-Oxide (ITZO), and In-Ga-Oxide (IGO).
  • the oxide semiconductor material such as IGZO(In-Ga-Zn-Oxide), ITZO(In-Sn-Zn-Oxide) and IGO(In-Ga-Oxide), may be formed to have insulating properties by adjusting the oxygen ratio in the gas atmosphere that is used for performing the deposition of the oxide semiconductor material.
  • an oxygen ratio for forming the oxide semiconductor material which has a carrier concentration of 10 15 (cm ⁇ 3 ) or less and thus has insulating properties, is 9 ⁇ 10% in the gas atmosphere for performing the deposition of the oxide semiconductor material.
  • the insulating oxide semiconductor material is changed to conducting material by treatment.
  • the treatment is performed in order to remove a number of oxygen (in other words, to reduce the oxygen content) in the insulating oxide semiconductor material, thereby increasing the carrier concentration of the oxide semiconductor material.
  • the first electrodes 211 are formed by depositing a metal oxide layer 210 which is formed of oxide semiconductor material having insulating properties, and then making a portion of the metal oxide layer 210 corresponding to an emission area EA of each pixel area PA conductive.
  • the portion of the metal oxide layer 210 may have conductivity through plasma treatment, for example using a gas including at least one of Ar, N 2 , NH 3 and H 2 , thereby forming the first electrodes 211 .
  • each first electrode 211 is connected to the TFT via a contact hole CT that passes through at least the protective film 122 .
  • the bank 212 is the remaining portion of the metal oxide layer 210 in which the first electrodes 211 are not formed, i.e., the remaining portion that is not made conductive and maintains insulating properties.
  • the portions of the metal oxide layer 210 corresponding to the emission areas EAs of the respective pixel areas PAs are made conductive to form the first electrodes 211 and the remaining portion thereof maintains insulating properties, thus forming the bank 212 .
  • the emission layer 220 is formed over the metal oxide layer 210 , i.e., on the first electrodes 211 and the bank 212 formed at edges of the first electrodes 211 , using an organic light emitting material.
  • the emission layer 220 may be formed of an organic light emitting material to emit light having the same wavelength.
  • light emitted by the emission layer 210 may have the same wavelength (color) or wavelength spectrum (color spectrum) in each of the emission areas EAs.
  • the organic light emitting display device further includes a color filter (CF) layer formed between the emission layer 220 and a light emitting surface.
  • the CF layer may be configured to provide light of different colors, for example to provide pixels of different colors, e.g. red, green and blue pixels, in the organic light emitting display device.
  • the organic light emitting display device when the organic light emitting display device is of a bottom emission type to emit display light via the substrate 101 , the organic light emitting display device may further include a CF layer (not shown) formed between the interlayer insulating film 121 and the protective film 122 to correspond to the emission area EA of each pixel area PA.
  • the organic light emitting display device when the organic light emitting display device is of a top emission type to emit display light via an optical path excluding the substrate 101 , the organic light emitting display device may further include a CF layer (not shown) formed between the light emitting device 200 and a sealing layer (not shown) to correspond to the emission area EA of each pixel area PA.
  • the sealing layer (not shown) is configured to face the substrate 101 to prevent moisture or oxygen from permeating the light emitting device 200 .
  • the second electrode 230 is formed over the emission layer 220 . That is, the second electrode 230 is configured to face the first electrodes 211 , with the emission layer 220 disposed therebetween.
  • the first electrodes 211 are formed as a portion of the metal oxide layer 210 evenly disposed on the protective film 122 .
  • the bank 212 that is formed as a portion of the metal oxide layer 210 and maintains insulating properties is arranged at edges of the first electrodes 211 .
  • steps are not formed by the first electrodes 211 and thus more rapid deterioration of the emission layer 220 than in other regions, caused when the organic light emitting material of the emission layer 220 is disposed on the edge region of each first electrode 211 , is prevented.
  • each first electrode 211 is shielded, and thus, a bank formed as a separate insulating layer on the edge region of each first electrode 211 to overlap therewith so that an organic light emitting material is not deposited on the edge region of each first electrode 211 need not be formed.
  • FIG. 5 is a flowchart illustrating a method of manufacturing an organic light emitting display device, according to various embodiments of the present invention.
  • FIGS. 6A to 6H are views sequentially illustrating processes of the method of FIG. 5 .
  • the method of manufacturing the organic light emitting display device includes arranging, on a substrate, a cell array including gate and data lines configured to define a plurality of pixel areas, a plurality of TFTs, and a protective film having a flat upper surface (step S 110 ), forming a contact hole penetrating at least the protective film so as to expose a portion of each TFT (step S 120 ), evenly forming an metal oxide layer on the flat protective film (step S 130 ), forming, on the metal oxide layer, a mask including openings corresponding to emission areas of the respective pixel areas (step S 141 ), forming a plurality of first electrodes and a bank by selectively performing plasma treatment on the metal oxide layer using the mask, in which portions of the metal oxide layer that have conductivity through plasma treatment, exposed via the openings corresponding to the emission areas of the respective pixel areas, form the first electrodes and the remaining portion thereof forms the bank (step S 142 ), forming an emission layer
  • the cell array 100 is formed on the substrate 101 (step S 110 ).
  • a buffer layer 102 to prevent moisture or oxygen from permeating the substrate 101 may be further formed.
  • the cell array 100 includes TFTs corresponding to the pixel areas PA and the protective film 122 having a flat upper surface that is formed over the entire upper surface of the substrate 101 to cover the TFTs.
  • the cell array 100 includes gate lines GLs and data lines DLs that intersect each other so as to define the pixel areas PAs and the TFTs formed at the intersections between the gate lines GLs and the data lines DLs to correspond to the pixel areas PAs.
  • the arranging (step S 110 ) includes forming the gate lines GLs (see FIG. 2 ) and the gate electrode 111 connected to the gate line GL on the buffer film 102 disposed over the entire upper surface of the substrate 101 , forming the gate insulating film 103 over the entire upper surface of the buffer film 102 to cover the gate lines GLs and the gate electrodes 111 , forming the active layer 112 on the gate insulating film 103 so as to overlap with at least a portion of the gate electrode 111 , forming the etch stopper layer 115 on at least a channel region of the active layer 112 , and forming, on the gate insulating film 103 , the data lines DLs (see FIG. 2 ) and the source and drain electrodes 113 and 114 that respectively overlap with opposite sides of the active layer 112 and are spaced apart from each other.
  • the arranging (step S 110 ) further includes forming the protective film 122 over the entire upper surface of the substrate 101 , i.e., over the entire upper surface of the gate insulating film 103 , so as to cover the TFTs and have a flat upper surface.
  • the arranging (step S 110 ) may further include, before forming the protective film 122 , forming the interlayer insulating film 121 on the entire upper surface of the gate insulating film 103 to cover the TFTs.
  • the contact hole CT that passes through at least the protective film 122 is formed so as to expose a portion of any one of the source and drain electrodes 113 and 114 of each TFT which is not connected to the data line DL (step S 120 ).
  • the metal oxide layer 210 having insulating properties is evenly formed over the entire upper surface of the flat protective film 122 (step S 130 ).
  • the metal oxide layer 210 may include any one selected from among In-Ga-Zn-Oxide (IGZO), In-Sn-Zn-Oxide (ITZO), and In-Ga-Oxide (IGO).
  • the metal oxide layer 210 may be deposited in a gas atmosphere including 9 ⁇ 30% (e.g., 9 ⁇ 10%) of oxygen ratio so that the metal oxide layer 210 has insulating properties.
  • the metal oxide layer 210 may be formed to fill the contact hole CT of each pixel area PA.
  • a mask 300 having openings 310 corresponding to the emission areas EAs of the respective pixel areas PAs is formed on the metal oxide layer 210 (step S 141 ).
  • plasma treatment is performed on portions of the metal oxide layer 210 that are exposed via the openings 310 , using the mask 300 .
  • the portions of the metal oxide layer 210 on which plasma treatment is performed are made conductive, thereby forming the first electrodes 211 .
  • the remaining portion of the metal oxide layer 210 on which plasma treatment is not performed maintains insulating properties, thereby forming the bank 212 (step S 142 ).
  • selective plasma treatment of the metal oxide layer 210 may be performed using a gas including at least one of Ar, N 2 , NH 3 , and H 2 so as to form the first electrode 212 .
  • the metal oxide layer 210 may be formed of the oxide semiconductor material which is deposited in a gas atmosphere including 9 ⁇ 30% (e.g., 9 ⁇ 10%) of oxygen ratio, thereby to be an insulating material having 10 8 ( ⁇ /square) or more of resistance. If the metal oxide layer 210 including insulating oxide semiconductor material is exposed to treatment of each condition for 1 ⁇ 50 seconds, the metal oxide layer 210 is changed to a conducting material having 700 ⁇ 1000 ( ⁇ /square) of resistance.
  • the oxide semiconductor material in the example of Table 1 includes a-IGZO which has 700 ⁇ of thickness, and is deposited in gas atmosphere including 9.4% of oxygen ratio and room temperature (R.T). The reaction pressure of the treatment is 0.5 ⁇ 1.5 torr.
  • the mask 300 (see FIG. 6E ) is removed and then, as illustrated in FIG. 6G , the emission layer 220 is formed by depositing an organic light emitting material over the entire upper surface of the metal oxide layer 210 , i.e., on the first electrodes 211 and the bank 212 (step S 150 ).
  • the second electrode 230 facing the first electrodes 211 is formed on the emission layer 220 (step S 160 ).
  • portions of the metal oxide layer 210 that is evenly disposed on the flat protective film 122 so as to have insulating properties, corresponding to the emission areas EAs of the respective pixel areas PAs, are subjected to selective plasma treatment.
  • the portions of the metal oxide layer 210 having conductivity through plasma treatment, form the first electrodes 211 , and the remaining portion of the metal oxide layer 210 that is not subjected to plasma treatment and maintains insulating properties forms the bank 212 .
  • an organic light emitting display device includes first electrodes formed such that portions of a metal oxide layer formed on a flat upper surface of a cell array, corresponding to emission areas of respective pixel areas, are made conductive.
  • the metal oxide layer may be a layer that includes, or is made of, an oxide semiconductor material.
  • the first electrodes are not formed by selective etching, and thus, steps that cause deterioration of an emission layer do not occur. Thus, a bank formed as a separate insulating layer on edge regions of the first electrodes to overlap therewith is not needed.
  • the metal oxide layer is formed in a state of having insulating properties and has conductivity through a separate process. Through this process, the remaining portion of the metal oxide layer in which the first electrodes are not formed maintains insulating properties, thereby forming a bank.
  • an organic light emitting device does not include a bank formed as a separate insulating film and thus may be more desirable in terms of thin film fabrication.
  • the first electrode 211 is formed of the oxide semiconductor material having conducting properties through treatment and the first electrode 211 is connected to the TFT via contact hole CT that passes through at least the protective film 122 .
  • the oxide semiconductor material of the first electrode 211 may be not deposited inside the contact hole CT, or when the treatment may be not performed to the oxide semiconductor material inside the contact hole CT, thus reliance on the electrical connection of the first electrode 211 and the TFT may be decreased.
  • an organic light emitting display device further includes a sub-electrode formed between the first electrode 211 and the protective film 122 .
  • FIG. 7 is a sectional view illustrating any one of a plurality of pixel regions of an organic light emitting display device according to another embodiment of the present invention.
  • the organic light emitting display device according to another various embodiments of the present invention is identical with the organic light emitting display device according to various embodiments of the present invention as illustrated in FIGS. 1-3 and 5 except of further including the sub-electrode 240 .
  • the sub-electrode 240 corresponds to the emission area EA of each pixel area PA, and is formed between the protective film 122 and the first electrode 211 .
  • the sub-electrode 240 is formed to cover at least the contact hole CT and surrounding of the contact hole CT.
  • the sub electrode 240 is formed as thin film of metal.
  • the sub electrode 240 is formed of any one of MoTi, ITO and Al.
  • the thickness of the sub electrode 240 is thinner than the thickness of the metal oxide layer 210 so that the shape of the sub electrode 240 may not be transferred to the metal oxide layer 210 .
  • the sub electrode 240 includes 100 ⁇ 500 ⁇ of thickness
  • the metal oxide layer 210 includes 900 ⁇ 1500 ⁇ of thickness.
  • a method of manufacturing the organic light emitting display device is identical with the organic light emitting display device according to various embodiments of the present invention as illustrated in FIGS. 6 and 7A-7H , except of further including depositing metallic thin film and patterning the metallic thin film so that the sub-electrode 240 corresponding to the emission area EA of each pixel area PA, and corresponding to at least the contact hole CT and surrounding of the contact hole CT before forming metal oxide layer 210 (S 131 ) and after forming the contact hole CT (S 120 ).
  • reliance on the electrical connection of the first electrode 211 and the TFT may be improved by the sub-electrode 240 , and the resistance of the first electrode 211 may be decreased by the sub-electrode 240 . But also, the thickness of the device may be not increased by the sub-electrode 240 .
  • a method of manufacturing the organic light emitting display device need not include a process of forming and patterning a separate insulating film to form a bank, and thus, manufacturing time and costs may be reduced, which results in enhanced yield.

Abstract

An organic light emitting display device may include: a cell array comprising gate lines and data lines intersecting each other on a substrate so as to define a plurality of pixel areas, a plurality of thin film transistors formed at intersections between the gate lines and the data lines to correspond to the plurality of pixel areas, and a protective film evenly formed over the substrate to cover the thin film transistors; a plurality of first electrodes formed such that portions of an metal oxide layer corresponding to emission areas of the respective pixel areas, is made conductive, the metal oxide layer evenly disposed on the protective film; a bank constituting the remaining portion of the metal oxide layer in which the first electrodes are not formed and formed so as to have insulating properties; an emission layer formed over the metal oxide layer; and a second electrode formed on the emission layer so as to face the first electrodes.

Description

  • This present patent document is a divisional of U.S. patent application Ser. No. 14/292,077, filed May 30, 2014, which claims priorities to Korean Patent Application No. 10-2013-0061695, filed on May 30, 2013, and Korean Patent Application No. 10-2014-0061909, filed on May 22, 2014 which are hereby incorporated by reference as if fully set forth herein.
  • BACKGROUND
  • Field of the Disclosure
  • The present disclosure relates to an organic light emitting display device having a simplified structure and a method of manufacturing the same.
  • Discussion of the Related Art
  • With the advent of the information era, the field of displays, which visually display electrical information signals, has rapidly developed. Thus, research into a method of developing ultra-thin and lighter weight flat display devices with lower power consumption is continuously underway.
  • Examples of such flat display devices include, but are not limited to, a liquid crystal display (LCD) device, a plasma display panel (PDP) device, a field emission display (FED) device, an electroluminescent display (ELD) device, an electrowetting display (EWD) device, and an organic light emitting display device. Such flat display devices necessarily include flat display panels to display an image. A flat display panel has a structure in which a pair of substrates is adhered opposite each other with a luminescent or polarizing material disposed therebetween.
  • Among these display devices, organic light emitting display devices display an image using organic light emitting diodes (OLEDs), which are self-emissive. An OLED includes first and second electrodes facing each other and an emission layer formed therebetween and formed of an organic light emitting material, thus emitting light based on driving current flowing between the first and second electrodes.
  • In this regard, in the first electrode formed to correspond to an emission area of each of a plurality of pixel regions, current is concentrated at an edge portion of the first electrode where steps are formed, which is a cause of reduction in lifespan of an organic light emitting material.
  • Thus, to prevent reduction in lifespan of an emission layer due to steps of a first electrode, in general, a general organic light emitting display device further includes a bank that at least partially overlaps with an edge region of the first electrode. That is, the edge region of the first electrode is shielded by the bank and thus an organic light emitting material is not formed in the edge region of the first electrode and, accordingly, deterioration of the emission layer may be prevented.
  • However, since a general organic light emitting display device further includes a bank, there are limitations in thin film fabrication, reducing manufacturing costs and enhancing yield.
  • SUMMARY
  • An an organic light emitting display device includes a substrate, a cell array including gate lines and data lines intersecting each other on the substrate so as to define a plurality of pixel areas, a plurality of thin film transistors formed at intersections between the gate lines and the data lines to correspond to the pixel areas, and a protective film evenly formed over an entire upper surface of the substrate to cover the thin film transistors, a plurality of first electrodes formed such that a portion of an metal oxide layer evenly disposed on the protective film, corresponding to an emission area of each of the pixel areas, is made conductive, a bank constituting the remaining portion of the metal oxide layer in which the first electrodes are not formed and formed so as to have insulating properties, an emission layer formed over an entire upper surface of the metal oxide layer, and a second electrode formed on the emission layer so as to face the first electrodes.
  • In another aspect of the present invention, a method of manufacturing an organic light emitting display device includes arranging a cell array including, on a substrate, gate lines and data lines intersecting each other so as to define a plurality of pixel areas, a plurality of thin film transistors corresponding to the pixel areas, and a protective film evenly formed and covering the thin film transistors, forming an metal oxide layer evenly on the protective film, forming a plurality of first electrodes such that a portion of the metal oxide layer corresponding to an emission area of each of the pixel areas is made conductive and forming a bank having insulating properties from the remaining portion of the metal oxide layer, forming an emission layer over an entire upper surface of the metal oxide layer, and forming a second electrode on the emission layer to face the first electrodes.
  • It is to be understood that both the foregoing general description and the following detailed description of the present invention are exemplary and explanatory and are intended to provide further explanation of the invention as claimed.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this application, illustrate embodiment(s) of the invention and together with the description serve to explain the principle of the invention. In the drawings:
  • FIG. 1 is a sectional view illustrating any one of a plurality of pixel regions of an organic light emitting display device according to various embodiments of the present invention;
  • FIG. 2 is a plan view illustrating a cell array illustrated in FIG. 1;
  • FIG. 3 is a sectional view of a thin film transistor illustrated in FIG. 1, according to various embodiments;
  • FIG. 4 is a plan view of an metal oxide layer illustrated in FIG. 1;
  • FIG. 5 is a flowchart illustrating a method of manufacturing an organic light emitting display device, according to various embodiments of the present invention;
  • FIGS. 6A to 6H are views sequentially illustrating processes of the method of FIG. 5; and
  • FIG. 7 is a sectional view illustrating any one of a plurality of pixel regions of an organic light emitting display device according to another embodiment of the present invention;
  • DETAILED DESCRIPTION OF THE EXEMPLARY EMBODIMENTS
  • Reference will now be made in detail to the preferred embodiments of the present invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers will be used throughout the drawings to refer to the same or like parts.
  • Hereinafter, an organic light emitting display device and a method of manufacturing the same according to embodiments of the present invention will be described in detail with reference to the accompanying drawings.
  • First, an organic light emitting display device according to various embodiments of the present invention will be described with reference to FIGS. 1 to 4.
  • FIG. 1 is a sectional view illustrating any one of a plurality of pixel regions of an organic light emitting display device according to various embodiments of the present invention. FIG. 2 is a plan view illustrating a cell array illustrated in FIG. 1. FIG. 3 is a sectional view of a thin film transistor (TFT) illustrated in FIG. 1, according to various embodiments. FIG. 4 is a plan view of an metal oxide layer illustrated in FIG. 1.
  • As illustrated in FIG. 1, the organic light emitting display device according to various embodiments of the present invention includes a substrate 101, a cell array 100 formed on the substrate 101, and a light emitting device 200 formed on the cell array 100. In one or more embodiments, the term “cell array” may refer to an array of pixel cells of the display device.
  • As illustrated in FIG. 2, the cell array 100 corresponds to a display area AA, which substantially displays an image, among display surfaces. In addition, the cell array 100 includes gate lines GLs and data lines DLs that intersect each other so as to define a plurality of pixel areas PAs and a plurality of TFTs formed at the intersections between the gate lines GLs and the data lines DLs to correspond to the pixel areas PAs.
  • As illustrated in FIG. 3, each of the TFTs includes a gate electrode 111 formed on a buffer film 102 stacked over the entire upper surface of the substrate 101 to be connected to the gate line GL (see FIG. 2), a gate insulating film 103 formed over the entire upper surface of the buffer film 102 to cover the gate electrode 111, an active layer 112 formed on the gate insulating film 103 so as to overlap with at least a portion of the gate electrode 111, and source and drain electrodes 113 and 114 formed on the gate insulating film 103 to respectively overlap with opposite sides of the active layer 112 and to be spaced apart from each other.
  • The active layer 112 may be formed of a semiconducting material, for example any one of polysilicon, amorphous silicon, and an oxide semiconductor material.
  • The oxide semiconductor material is a combination material including metal and oxygen, i.e., a metallic oxide. The oxide semiconductor material includes AxByCzO (wherein at least one of x, y, and z>0; e.g. x>0 and y=z=0; e.g. x and y>0 and z=0; e.g. x, y, and z>0), wherein A, B and C are each independently selected from Zn, Cd, Ga, In, Sn, Hf, and Zr. For example, the oxide semiconductor material may include any one selected from among In-Ga-Zn-Oxide (IGZO), In-Sn-Zn-Oxide (ITZO), and In-Ga-Oxide (IGO).
  • The oxide semiconductor material has the property that a carrier concentration (cm−3) in the oxide semiconductor material corresponds to an oxygen ratio in a gas atmosphere, which is used for performing the deposition of the oxide semiconductor material. That is, when the oxygen ratio in the gas atmospheres increases, the oxide semiconductor material having a smaller carrier concentration is formed. In contrast, when the oxygen ratio in the gas atmosphere decreases, the oxide semiconductor material having a greater carrier concentration is formed. In general, an oxide semiconductor material having a carrier concentration of 1018 (cm−3) or higher is perceived as a conductive material, an oxide semiconductor material having a carrier concentration of 1015 (cm−3) or less is perceived as an insulating material, and an oxide semiconductor material having a carrier concentration in the range of 1015˜1018 (cm−3) is perceived as semiconducting material.
  • Therefore, the active layer 112 is formed of the oxide semiconductor material deposited in gas atmosphere having some oxygen ratio which is adjusted in order that the oxide semiconductor material has the semiconducting properties.
  • Each TFT may further include an etch stopper layer 115 formed on at least a channel region of the active layer 112. When the active layer 112 is not a material which loses its semiconductor properties easily due to exposure to an etching gas or an etchant for forming the source and drain electrodes 113 and 114, each TFT may not include the etch stopper layer 115.
  • The TFTs are covered by an interlayer insulating film 121 and a protective film 122 sequentially formed to face the entire upper surface of the substrate 101. That is, the interlayer insulating film 121 is formed over the entire upper surface of the gate insulating film 103 to cover any one of the active layer 112 and the etch stopper layer 115 and the source and drain electrodes 113 and 114. In addition, the protective film 122 is formed over the entire upper surface of the interlayer insulating film 121 to have a flat upper surface.
  • In addition, any one of the source and drain electrodes 113 and 114 of each TFT is connected to the light emitting device 200 via a contact hole CT and the other thereof is connected to the data line DL (see FIG. 2) formed on the gate insulating film 103.
  • The contact hole CT is formed through at least the protective film 122 so as to expose a portion of any one of the source and drain electrodes 113 and 114. That is, when the interlayer insulating film 121 and the protective film 122 are sequentially stacked over the entire upper surface of the gate insulating film 103 so as to cover the TFTs, the contact hole CT is formed through the interlayer insulating film 121 and the protective film 122.
  • Although not shown, when there is no separate conductive layer (e.g., a color filter (CF) layer) between interlayer insulating film 121 and the protective film 122, the interlayer insulating film 121 may be omitted.
  • The light emitting device 200 includes a plurality of first electrodes 211 and a bank 212 that constitute the metal oxide layer 210 evenly disposed on the flat protective film 122, an emission layer 220 formed over the entire upper surface of the metal oxide layer 210, and a second electrode 230 formed on the emission layer 220 to face the first electrodes 211.
  • The metal oxide layer 210 is stacked on the protective film 122, having a flat upper surface, so as to have a flat upper surface.
  • The metal oxide layer 210 may be formed of an oxide semiconductor material including AxByCzO (wherein at least one of x, y, and z>0; e.g. x>0 and y=z=0; e.g. x and y>0 and z=0; e.g. x, y, and z>0), wherein A, B and C are each independently selected from Zn, Cd, Ga, In, Sn, Hf, and Zr. For example, the metal oxide layer 210 may include any one selected from among In-Ga-Zn-Oxide (IGZO), In-Sn-Zn-Oxide (ITZO), and In-Ga-Oxide (IGO).
  • As described above, the oxide semiconductor material such as IGZO(In-Ga-Zn-Oxide), ITZO(In-Sn-Zn-Oxide) and IGO(In-Ga-Oxide), may be formed to have insulating properties by adjusting the oxygen ratio in the gas atmosphere that is used for performing the deposition of the oxide semiconductor material. For example, in accordance with some embodiments an oxygen ratio for forming the oxide semiconductor material, which has a carrier concentration of 1015 (cm−3) or less and thus has insulating properties, is 9˜10% in the gas atmosphere for performing the deposition of the oxide semiconductor material.
  • Also, after the oxide semiconductor material having insulating properties is formed, the insulating oxide semiconductor material is changed to conducting material by treatment. The treatment is performed in order to remove a number of oxygen (in other words, to reduce the oxygen content) in the insulating oxide semiconductor material, thereby increasing the carrier concentration of the oxide semiconductor material.
  • Using the properties of the oxide semiconductor material, the first electrodes 211 are formed by depositing a metal oxide layer 210 which is formed of oxide semiconductor material having insulating properties, and then making a portion of the metal oxide layer 210 corresponding to an emission area EA of each pixel area PA conductive. For example, the portion of the metal oxide layer 210 may have conductivity through plasma treatment, for example using a gas including at least one of Ar, N2, NH3 and H2, thereby forming the first electrodes 211.
  • In addition, each first electrode 211 is connected to the TFT via a contact hole CT that passes through at least the protective film 122.
  • The bank 212 is the remaining portion of the metal oxide layer 210 in which the first electrodes 211 are not formed, i.e., the remaining portion that is not made conductive and maintains insulating properties.
  • In other words, as illustrated in FIG. 4, the portions of the metal oxide layer 210 corresponding to the emission areas EAs of the respective pixel areas PAs are made conductive to form the first electrodes 211 and the remaining portion thereof maintains insulating properties, thus forming the bank 212.
  • The emission layer 220 is formed over the metal oxide layer 210, i.e., on the first electrodes 211 and the bank 212 formed at edges of the first electrodes 211, using an organic light emitting material.
  • In this regard, the emission layer 220 may be formed of an organic light emitting material to emit light having the same wavelength. In other words, light emitted by the emission layer 210 may have the same wavelength (color) or wavelength spectrum (color spectrum) in each of the emission areas EAs. In this case, the organic light emitting display device further includes a color filter (CF) layer formed between the emission layer 220 and a light emitting surface. The CF layer may be configured to provide light of different colors, for example to provide pixels of different colors, e.g. red, green and blue pixels, in the organic light emitting display device.
  • For example, when the organic light emitting display device is of a bottom emission type to emit display light via the substrate 101, the organic light emitting display device may further include a CF layer (not shown) formed between the interlayer insulating film 121 and the protective film 122 to correspond to the emission area EA of each pixel area PA. On the other hand, when the organic light emitting display device is of a top emission type to emit display light via an optical path excluding the substrate 101, the organic light emitting display device may further include a CF layer (not shown) formed between the light emitting device 200 and a sealing layer (not shown) to correspond to the emission area EA of each pixel area PA. In this regard, the sealing layer (not shown) is configured to face the substrate 101 to prevent moisture or oxygen from permeating the light emitting device 200.
  • The second electrode 230 is formed over the emission layer 220. That is, the second electrode 230 is configured to face the first electrodes 211, with the emission layer 220 disposed therebetween.
  • As described above, according to various embodiments of the present invention, instead of being formed by selective etching of a separate conductive layer, the first electrodes 211 are formed as a portion of the metal oxide layer 210 evenly disposed on the protective film 122. In addition, the bank 212 that is formed as a portion of the metal oxide layer 210 and maintains insulating properties is arranged at edges of the first electrodes 211.
  • Through such configuration, steps are not formed by the first electrodes 211 and thus more rapid deterioration of the emission layer 220 than in other regions, caused when the organic light emitting material of the emission layer 220 is disposed on the edge region of each first electrode 211, is prevented.
  • In the organic light emitting display device according to various embodiments of the present invention, the edge region of each first electrode 211 is shielded, and thus, a bank formed as a separate insulating layer on the edge region of each first electrode 211 to overlap therewith so that an organic light emitting material is not deposited on the edge region of each first electrode 211 need not be formed.
  • Accordingly, it may be easy to thin the organic light emitting display device and manufacturing time and costs may be reduced, which results in enhanced yield.
  • Hereinafter, a method of manufacturing the organic light emitting display device according to various embodiments of the present invention will be described with reference to FIGS. 5 and 6A to 6H.
  • FIG. 5 is a flowchart illustrating a method of manufacturing an organic light emitting display device, according to various embodiments of the present invention. FIGS. 6A to 6H are views sequentially illustrating processes of the method of FIG. 5.
  • As illustrated in FIG. 5, the method of manufacturing the organic light emitting display device according to various embodiments of the present invention includes arranging, on a substrate, a cell array including gate and data lines configured to define a plurality of pixel areas, a plurality of TFTs, and a protective film having a flat upper surface (step S110), forming a contact hole penetrating at least the protective film so as to expose a portion of each TFT (step S120), evenly forming an metal oxide layer on the flat protective film (step S130), forming, on the metal oxide layer, a mask including openings corresponding to emission areas of the respective pixel areas (step S141), forming a plurality of first electrodes and a bank by selectively performing plasma treatment on the metal oxide layer using the mask, in which portions of the metal oxide layer that have conductivity through plasma treatment, exposed via the openings corresponding to the emission areas of the respective pixel areas, form the first electrodes and the remaining portion thereof forms the bank (step S142), forming an emission layer over the entire upper surface of the metal oxide layer (step S150), and forming a second electrode on the emission layer so as to face the first electrodes (step S160).
  • As illustrated in FIG. 6A, the cell array 100 is formed on the substrate 101 (step S110).
  • In this regard, before forming the cell array 100, a buffer layer 102 to prevent moisture or oxygen from permeating the substrate 101 may be further formed.
  • The cell array 100 includes TFTs corresponding to the pixel areas PA and the protective film 122 having a flat upper surface that is formed over the entire upper surface of the substrate 101 to cover the TFTs.
  • Referring to FIG. 2, the cell array 100 includes gate lines GLs and data lines DLs that intersect each other so as to define the pixel areas PAs and the TFTs formed at the intersections between the gate lines GLs and the data lines DLs to correspond to the pixel areas PAs.
  • Referring to FIG. 3, the arranging (step S110) includes forming the gate lines GLs (see FIG. 2) and the gate electrode 111 connected to the gate line GL on the buffer film 102 disposed over the entire upper surface of the substrate 101, forming the gate insulating film 103 over the entire upper surface of the buffer film 102 to cover the gate lines GLs and the gate electrodes 111, forming the active layer 112 on the gate insulating film 103 so as to overlap with at least a portion of the gate electrode 111, forming the etch stopper layer 115 on at least a channel region of the active layer 112, and forming, on the gate insulating film 103, the data lines DLs (see FIG. 2) and the source and drain electrodes 113 and 114 that respectively overlap with opposite sides of the active layer 112 and are spaced apart from each other.
  • In addition, the arranging (step S110) further includes forming the protective film 122 over the entire upper surface of the substrate 101, i.e., over the entire upper surface of the gate insulating film 103, so as to cover the TFTs and have a flat upper surface.
  • Moreover, the arranging (step S110) may further include, before forming the protective film 122, forming the interlayer insulating film 121 on the entire upper surface of the gate insulating film 103 to cover the TFTs.
  • As illustrated in FIG. 6B, the contact hole CT that passes through at least the protective film 122 is formed so as to expose a portion of any one of the source and drain electrodes 113 and 114 of each TFT which is not connected to the data line DL (step S120).
  • As illustrated in FIG. 6C, the metal oxide layer 210 having insulating properties is evenly formed over the entire upper surface of the flat protective film 122 (step S130).
  • The metal oxide layer 210 is formed of a combination material including metal and oxide, in particular, the oxide semiconductor material including AxByCzO (wherein at least one of x, y, and z>0; e.g. x>0 and y=z=0; e.g. x and y>0 and z=0; e.g. x, y, and z>0), wherein A, B and C are each independently selected from Zn, Cd, Ga, In, Sn, Hf, and Zr. For example, the metal oxide layer 210 may include any one selected from among In-Ga-Zn-Oxide (IGZO), In-Sn-Zn-Oxide (ITZO), and In-Ga-Oxide (IGO).
  • In this regards, the metal oxide layer 210 may be deposited in a gas atmosphere including 9˜30% (e.g., 9˜10%) of oxygen ratio so that the metal oxide layer 210 has insulating properties.
  • In addition, the metal oxide layer 210 may be formed to fill the contact hole CT of each pixel area PA.
  • Next, as illustrated in FIG. 6D, a mask 300 having openings 310 corresponding to the emission areas EAs of the respective pixel areas PAs is formed on the metal oxide layer 210 (step S141).
  • As illustrated in FIG. 6E, plasma treatment is performed on portions of the metal oxide layer 210 that are exposed via the openings 310, using the mask 300. In this regard, the portions of the metal oxide layer 210 on which plasma treatment is performed are made conductive, thereby forming the first electrodes 211. In addition, the remaining portion of the metal oxide layer 210 on which plasma treatment is not performed maintains insulating properties, thereby forming the bank 212 (step S142).
  • In this regard, selective plasma treatment of the metal oxide layer 210 may be performed using a gas including at least one of Ar, N2, NH3, and H2 so as to form the first electrode 212.
  • For example, as illustrated in below Table 1, the metal oxide layer 210 may be formed of the oxide semiconductor material which is deposited in a gas atmosphere including 9˜30% (e.g., 9˜10%) of oxygen ratio, thereby to be an insulating material having 108 (Ω/square) or more of resistance. If the metal oxide layer 210 including insulating oxide semiconductor material is exposed to treatment of each condition for 1˜50 seconds, the metal oxide layer 210 is changed to a conducting material having 700˜1000 (Ω/square) of resistance. The oxide semiconductor material in the example of Table 1 includes a-IGZO which has 700 Å of thickness, and is deposited in gas atmosphere including 9.4% of oxygen ratio and room temperature (R.T). The reaction pressure of the treatment is 0.5˜1.5 torr.
  • TABLE 1
    Status resistance (Ω/square)
    insulating oxide semiconductor 108 and more
    material is deposited
    performing the H2 plasma treatment 903.9
    using a gas including 320 sccm of
    NH3 and 900 sccm of H2 to the oxide
    semiconductor material
    performing the H2 plasma treatment 908.7
    using a gas including 160 sccm of
    NH3 and 500 sccm of H2 to the oxide
    semiconductor material
    performing the H2 plasma treatment 1042
    using a gas including 80 sccm of
    NH3 and 250 sccm of H2 to the oxide
    semiconductor material
  • As illustrated in FIG. 6F, the mask 300 (see FIG. 6E) is removed and then, as illustrated in FIG. 6G, the emission layer 220 is formed by depositing an organic light emitting material over the entire upper surface of the metal oxide layer 210, i.e., on the first electrodes 211 and the bank 212 (step S150).
  • As illustrated in FIG. 6H, the second electrode 230 facing the first electrodes 211 is formed on the emission layer 220 (step S160).
  • As described above, according to various embodiments of the present invention, portions of the metal oxide layer 210 that is evenly disposed on the flat protective film 122 so as to have insulating properties, corresponding to the emission areas EAs of the respective pixel areas PAs, are subjected to selective plasma treatment. Through this process, the portions of the metal oxide layer 210, having conductivity through plasma treatment, form the first electrodes 211, and the remaining portion of the metal oxide layer 210 that is not subjected to plasma treatment and maintains insulating properties forms the bank 212.
  • Thus, it is unnecessary to perform a process of forming and patterning a separate insulating layer to form a bank and, accordingly, manufacturing time and costs may be further reduced, which results in further enhancement of yield.
  • According to various embodiments of the present invention, an organic light emitting display device includes first electrodes formed such that portions of a metal oxide layer formed on a flat upper surface of a cell array, corresponding to emission areas of respective pixel areas, are made conductive. According to various embodiments the metal oxide layer may be a layer that includes, or is made of, an oxide semiconductor material.
  • The first electrodes are not formed by selective etching, and thus, steps that cause deterioration of an emission layer do not occur. Thus, a bank formed as a separate insulating layer on edge regions of the first electrodes to overlap therewith is not needed.
  • In addition, the metal oxide layer is formed in a state of having insulating properties and has conductivity through a separate process. Through this process, the remaining portion of the metal oxide layer in which the first electrodes are not formed maintains insulating properties, thereby forming a bank.
  • Through such configuration, an organic light emitting device does not include a bank formed as a separate insulating film and thus may be more desirable in terms of thin film fabrication.
  • The first electrode 211 is formed of the oxide semiconductor material having conducting properties through treatment and the first electrode 211 is connected to the TFT via contact hole CT that passes through at least the protective film 122. However, when the oxide semiconductor material of the first electrode 211 may be not deposited inside the contact hole CT, or when the treatment may be not performed to the oxide semiconductor material inside the contact hole CT, thus reliance on the electrical connection of the first electrode 211 and the TFT may be decreased.
  • Therefore, an organic light emitting display device according to another various embodiments of the present invention, further includes a sub-electrode formed between the first electrode 211 and the protective film 122.
  • FIG. 7 is a sectional view illustrating any one of a plurality of pixel regions of an organic light emitting display device according to another embodiment of the present invention. As illustrated in FIG. 7, the organic light emitting display device according to another various embodiments of the present invention, is identical with the organic light emitting display device according to various embodiments of the present invention as illustrated in FIGS. 1-3 and 5 except of further including the sub-electrode 240.
  • The sub-electrode 240 corresponds to the emission area EA of each pixel area PA, and is formed between the protective film 122 and the first electrode 211. The sub-electrode 240 is formed to cover at least the contact hole CT and surrounding of the contact hole CT.
  • The sub electrode 240 is formed as thin film of metal. For example, the sub electrode 240 is formed of any one of MoTi, ITO and Al.
  • The thickness of the sub electrode 240 is thinner than the thickness of the metal oxide layer 210 so that the shape of the sub electrode 240 may not be transferred to the metal oxide layer 210. For example, the sub electrode 240 includes 100˜500 Å of thickness, and the metal oxide layer 210 includes 900˜1500 Å of thickness.
  • A method of manufacturing the organic light emitting display device according to another various embodiments of the present invention is identical with the organic light emitting display device according to various embodiments of the present invention as illustrated in FIGS. 6 and 7A-7H, except of further including depositing metallic thin film and patterning the metallic thin film so that the sub-electrode 240 corresponding to the emission area EA of each pixel area PA, and corresponding to at least the contact hole CT and surrounding of the contact hole CT before forming metal oxide layer 210 (S131) and after forming the contact hole CT (S 120).
  • According to another various embodiments of the present invention, reliance on the electrical connection of the first electrode 211 and the TFT may be improved by the sub-electrode 240, and the resistance of the first electrode 211 may be decreased by the sub-electrode 240. But also, the thickness of the device may be not increased by the sub-electrode 240.
  • In addition, a method of manufacturing the organic light emitting display device need not include a process of forming and patterning a separate insulating film to form a bank, and thus, manufacturing time and costs may be reduced, which results in enhanced yield.
  • It will be apparent to those skilled in the art that various modifications and variations can be made in the present invention without departing from the spirit or scope of the inventions. Thus, it is intended that the present invention covers the modifications and variations of this invention provided they come within the scope of the appended claims and their equivalents.

Claims (8)

What is claimed is:
1. A method of manufacturing an organic light emitting display device, the method comprising:
arranging a cell array on a substrate, the cell array comprising gate lines and data lines intersecting each other so as to define a plurality of pixel areas, a plurality of thin film transistors corresponding to the plurality of pixel areas, and a protective film evenly formed and covering the thin film transistors;
forming an metal oxide layer evenly on the protective film;
forming a plurality of first electrodes such that portions of the metal oxide layer corresponding to emission areas of the respective pixel areas is made conductive, and forming a bank constituting the remaining portion of the metal oxide layer so as to have insulating properties;
forming an emission layer over the metal oxide layer; and
forming a second electrode on the emission layer to face the first electrodes.
2. The method according to claim 1, wherein, in the forming of the metal oxide layer, the metal oxide layer comprises AxByCzO (x, y, z>0), wherein A, B and C are each independently selected from among Zn, Cd, Ga, In, Sn, Hf, and Zr and is formed by deposition so as to have insulating properties.
3. The method according to claim 2, wherein the metal oxide layer comprises one selected from among In-Ga-Zn-Oxide (IGZO), In-Sn-Zn-Oxide (ITZO), and In-Ga-Oxide (IGO).
4. The method according to claim 2, wherein the forming of the first electrodes and the forming of the bank comprises:
forming a mask on the metal oxide layer, the mask having openings corresponding to the emission areas of the respective pixel areas; and
selectively performing plasma treatment on the metal oxide layer using the mask such that portions of the metal oxide layer corresponding to the emission areas of the respective pixel area form the plurality of first electrodes having the conductive properties through the plasma treatment, and the remaining portion of the metal oxide layer forms the bank.
5. The method according to claim 4, wherein the plasma treatment for the portions of the metal oxide layer is performed using a gas comprising at least one of Ar, N2, and H2.
6. The method according to claim 1, wherein the arranging the cell array comprises:
forming the gate lines and a gate electrode connected to the gate line on the substrate;
forming a gate insulating film over the substrate so as to cover the gate lines and the gate electrodes;
forming an active layer on the gate insulating film to overlap with at least a portion of the gate electrode;
forming the data lines and the source and drain electrodes on the gate insulating film, the source and drain electrodes respectively overlapping with opposite sides of the active layer and spaced apart from each other; and
forming the protective film over the gate insulating film so as to cover the source and drain electrodes and have a flat upper surface.
7. The method according to claim 6, further comprising, before the forming of the metal oxide layer,
forming a contact hole passing through at least the protective film so as to expose a portion of any one of the source and drain electrodes,
wherein each first electrode is connected to any one of the source and drain electrodes via the contact hole.
8. The method according to claim 7, further comprising, after the formed of the contact hole and before the forming of the metal oxide layer,
forming a sub-electrode corresponding to emission area of each pixel area, and disposed between the first electrode and the protective film to cover at least the contact hole.
US15/425,586 2013-05-30 2017-02-06 Organic light emitting display device and method of manufacturing the same Active US9680122B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/425,586 US9680122B1 (en) 2013-05-30 2017-02-06 Organic light emitting display device and method of manufacturing the same

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
KR20130061695 2013-05-30
KR10-2013-0061695 2013-05-30
KR10-2014-0061909 2014-05-22
KR1020140061909A KR102212457B1 (en) 2013-05-30 2014-05-22 Organic light emitting display device and manufacturing method of the same
US14/292,077 US9601550B2 (en) 2013-05-30 2014-05-30 Organic light emitting display device and method of manufacturing the same
US15/425,586 US9680122B1 (en) 2013-05-30 2017-02-06 Organic light emitting display device and method of manufacturing the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/292,077 Division US9601550B2 (en) 2013-05-30 2014-05-30 Organic light emitting display device and method of manufacturing the same

Publications (2)

Publication Number Publication Date
US20170149010A1 true US20170149010A1 (en) 2017-05-25
US9680122B1 US9680122B1 (en) 2017-06-13

Family

ID=50774724

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/292,077 Active US9601550B2 (en) 2013-05-30 2014-05-30 Organic light emitting display device and method of manufacturing the same
US15/425,586 Active US9680122B1 (en) 2013-05-30 2017-02-06 Organic light emitting display device and method of manufacturing the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US14/292,077 Active US9601550B2 (en) 2013-05-30 2014-05-30 Organic light emitting display device and method of manufacturing the same

Country Status (3)

Country Link
US (2) US9601550B2 (en)
EP (1) EP2808916B1 (en)
CN (1) CN104218063B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20190006436A1 (en) * 2017-06-30 2019-01-03 Lg Display Co., Ltd. Light-emitting display device

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR102491877B1 (en) * 2015-12-18 2023-01-27 삼성디스플레이 주식회사 Organic light emitting display apparatus and method for manufacturing thereof
KR102651136B1 (en) * 2016-04-12 2024-03-25 삼성디스플레이 주식회사 Organic light emitting diode display and method for manufacturing the same
KR20180013601A (en) * 2016-07-29 2018-02-07 엘지디스플레이 주식회사 Organic Light Emitting Display Device
JP2018128521A (en) * 2017-02-07 2018-08-16 三菱電機株式会社 Display and method for manufacturing display
CN107170754B (en) * 2017-05-15 2021-04-23 京东方科技集团股份有限公司 Display device, array substrate and array substrate manufacturing method
CN109786257B (en) * 2019-01-18 2022-04-01 惠科股份有限公司 Manufacturing method of thin film transistor, array substrate and display panel
KR20200102041A (en) * 2019-02-20 2020-08-31 삼성디스플레이 주식회사 Display device and method for manufacturing the same
CN110718572B (en) * 2019-10-17 2022-10-11 京东方科技集团股份有限公司 Organic electroluminescent display substrate, preparation method thereof and display device
KR20220029193A (en) * 2020-09-01 2022-03-08 엘지디스플레이 주식회사 Light emitting display apparatus

Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050088591A1 (en) * 2002-01-14 2005-04-28 Jeong-Ho Lee Reflection type liquid crystal display device and method of manufacturing the same
US20050275038A1 (en) * 2004-06-14 2005-12-15 Yi-Chi Shih Indium oxide-based thin film transistors and circuits
US20070114521A1 (en) * 2005-11-22 2007-05-24 Seiko Epson Corporation Light-emitting device and electronic apparatus
US20080303424A1 (en) * 2007-04-25 2008-12-11 Seiko Epson Corporation Organic electroluminescent device
US20090128016A1 (en) * 2007-11-19 2009-05-21 Seiko Epson Corporation Light-emitting device and electronic apparatus
US7777406B2 (en) * 2007-03-07 2010-08-17 Samsung Mobile Display Co., Ltd. Organic light emitting diode display device
US20110053347A1 (en) * 2009-09-02 2011-03-03 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US20110073885A1 (en) * 2009-09-25 2011-03-31 Chang-Oh Kim Organic electroluminescent device
US20120299116A1 (en) * 2011-05-26 2012-11-29 Panasonic Corporation Display panel and method of manufacturing the same
US20130001533A1 (en) * 2011-06-28 2013-01-03 Samsung Mobile Display Co., Ltd. Organic light emitting display devices and methods of manufacturing organic light emitting display devices
US20140217396A1 (en) * 2010-09-28 2014-08-07 Toppan Printing Co., Ltd. Thin film transistor, method of manufacturing the same, and image display device equipped with thin film transistor
US20140353610A1 (en) * 2013-05-29 2014-12-04 Samsung Display Co., Ltd. Organic light-emitting display device and method of manufacturing the same

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5540517B2 (en) * 2008-02-22 2014-07-02 凸版印刷株式会社 Image display device
US8242487B2 (en) * 2008-05-16 2012-08-14 E I Du Pont De Nemours And Company Anode for an organic electronic device
KR101074813B1 (en) * 2010-01-07 2011-10-19 삼성모바일디스플레이주식회사 Organic light emitting devices and method of manufacturing the same
JP6058533B2 (en) * 2010-06-18 2017-01-11 オーエルイーディーワークス ゲーエムベーハーOLEDWorks GmbH Transparent light emitting device with controlled emission
CN102427113A (en) * 2011-12-02 2012-04-25 华南理工大学 Base plate structure of organic electroluminescence lattice display screen and a preparation method thereof
TWI469194B (en) * 2012-05-16 2015-01-11 Au Optronics Corp Pixel structure of organic electroluminescence device

Patent Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050088591A1 (en) * 2002-01-14 2005-04-28 Jeong-Ho Lee Reflection type liquid crystal display device and method of manufacturing the same
US20050275038A1 (en) * 2004-06-14 2005-12-15 Yi-Chi Shih Indium oxide-based thin film transistors and circuits
US20070114521A1 (en) * 2005-11-22 2007-05-24 Seiko Epson Corporation Light-emitting device and electronic apparatus
US7777406B2 (en) * 2007-03-07 2010-08-17 Samsung Mobile Display Co., Ltd. Organic light emitting diode display device
US20080303424A1 (en) * 2007-04-25 2008-12-11 Seiko Epson Corporation Organic electroluminescent device
US20090128016A1 (en) * 2007-11-19 2009-05-21 Seiko Epson Corporation Light-emitting device and electronic apparatus
US20110053347A1 (en) * 2009-09-02 2011-03-03 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US20110073885A1 (en) * 2009-09-25 2011-03-31 Chang-Oh Kim Organic electroluminescent device
US20140217396A1 (en) * 2010-09-28 2014-08-07 Toppan Printing Co., Ltd. Thin film transistor, method of manufacturing the same, and image display device equipped with thin film transistor
US20120299116A1 (en) * 2011-05-26 2012-11-29 Panasonic Corporation Display panel and method of manufacturing the same
US20130001533A1 (en) * 2011-06-28 2013-01-03 Samsung Mobile Display Co., Ltd. Organic light emitting display devices and methods of manufacturing organic light emitting display devices
US20140353610A1 (en) * 2013-05-29 2014-12-04 Samsung Display Co., Ltd. Organic light-emitting display device and method of manufacturing the same

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20190006436A1 (en) * 2017-06-30 2019-01-03 Lg Display Co., Ltd. Light-emitting display device
US10644075B2 (en) * 2017-06-30 2020-05-05 Lg Display Co., Ltd. Light-emitting display device

Also Published As

Publication number Publication date
US9601550B2 (en) 2017-03-21
EP2808916A2 (en) 2014-12-03
EP2808916A3 (en) 2015-06-24
CN104218063A (en) 2014-12-17
CN104218063B (en) 2017-05-17
EP2808916B1 (en) 2018-12-12
US9680122B1 (en) 2017-06-13
US20140353643A1 (en) 2014-12-04

Similar Documents

Publication Publication Date Title
US9680122B1 (en) Organic light emitting display device and method of manufacturing the same
US10714557B2 (en) Substrate for display device and display device including the same
KR102302362B1 (en) Thin Film Transistor Substrate And Display Using The Same
KR102326170B1 (en) Thin Film Transistor Substrate And Method For Manufacturing The Same
US9276120B2 (en) Transistor, method of manufacturing the transistor, semiconductor unit, method of manufacturing the semiconductor unit, display, and electronic apparatus
US9312279B2 (en) Thin film transistor array substrate, method of manufacturing the same, and display apparatus including the same
KR102543577B1 (en) Transistor array panel, manufacturing method thereof, and disalay device comprising the same
WO2017092173A1 (en) Tft backplane structure and manufacturing method therefor
WO2012144165A1 (en) Thin-film transistor, display panel, and method for producing thin-film transistor
US9147722B2 (en) Thin-film semiconductor substrate, light-emitting panel, and method of manufacturing the thin-film semiconductor substrate
US20220005890A1 (en) An array substrate, a method for manufacturing the same, and a display device
US9997579B2 (en) Thin film transistor substrate for organic light-emitting diode display and manufacturing method thereof
US9922995B2 (en) Structure of dual gate oxide semiconductor TFT substrate including TFT having top and bottom gates
US10658446B2 (en) Method for manufacturing OLED backplane comprising active layer formed of first, second, and third oxide semiconductor layers
KR102346544B1 (en) Thin Film Transistor Substrate And Display Using The Same
JP5253686B2 (en) Active matrix substrate, display device, and method of manufacturing active matrix substrate
JP2018046140A (en) Display device and method of manufacturing the same
KR20130071996A (en) Organic light emitting diode display device and manufacturing method thereof
US20120133873A1 (en) Liquid crystal display and method for manufacturing the same
US11895870B2 (en) Display panel and display device
KR20160001821A (en) Oxide Semiconductor Thin Film Transistor Substrate Having Double Light Shield Layers
WO2021227106A1 (en) Display panel and manufacturing method therefor
US9893205B2 (en) Thin film transistor, array substrate and liquid crystal display panel
KR102212457B1 (en) Organic light emitting display device and manufacturing method of the same
KR100667090B1 (en) Fabricating method of tft and fpd using the tft

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4