US20170076978A1 - Preventing leakage inside air-gap spacer during contact formation - Google Patents
Preventing leakage inside air-gap spacer during contact formation Download PDFInfo
- Publication number
- US20170076978A1 US20170076978A1 US14/850,093 US201514850093A US2017076978A1 US 20170076978 A1 US20170076978 A1 US 20170076978A1 US 201514850093 A US201514850093 A US 201514850093A US 2017076978 A1 US2017076978 A1 US 2017076978A1
- Authority
- US
- United States
- Prior art keywords
- air
- contact trench
- gap spacer
- liner
- forming
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 125000006850 spacer group Chemical group 0.000 title claims abstract description 63
- 230000015572 biosynthetic process Effects 0.000 title abstract description 10
- 238000000034 method Methods 0.000 claims abstract description 34
- 239000000463 material Substances 0.000 claims abstract description 24
- 238000000151 deposition Methods 0.000 claims abstract description 20
- 239000004065 semiconductor Substances 0.000 claims abstract description 12
- 230000008021 deposition Effects 0.000 claims abstract description 11
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 30
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 30
- 239000010410 layer Substances 0.000 claims description 27
- 238000001465 metallisation Methods 0.000 claims description 16
- 238000001020 plasma etching Methods 0.000 claims description 16
- 239000011229 interlayer Substances 0.000 claims description 11
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 7
- 229910052710 silicon Inorganic materials 0.000 claims description 7
- 239000010703 silicon Substances 0.000 claims description 7
- 239000000758 substrate Substances 0.000 claims description 7
- 230000005669 field effect Effects 0.000 claims description 3
- 238000005498 polishing Methods 0.000 claims description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 2
- 239000000126 substance Substances 0.000 claims description 2
- 150000004767 nitrides Chemical class 0.000 claims 1
- 230000003071 parasitic effect Effects 0.000 description 4
- 239000007795 chemical reaction product Substances 0.000 description 2
- 238000004891 communication Methods 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- 239000000047 product Substances 0.000 description 2
- 238000000137 annealing Methods 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 239000013067 intermediate product Substances 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/4983—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET with a lateral structure, e.g. a Polysilicon gate with a lateral doping variation or with a lateral composition variation or characterised by the sidewalls being composed of conductive, resistive or dielectric material
- H01L29/4991—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET with a lateral structure, e.g. a Polysilicon gate with a lateral doping variation or with a lateral composition variation or characterised by the sidewalls being composed of conductive, resistive or dielectric material comprising an air gap
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76831—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers in via holes or trenches, e.g. non-conductive sidewall liners
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76805—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics the opening being a via or contact hole penetrating the underlying conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/7682—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing the dielectric comprising air gaps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76895—Local interconnects; Local pads, as exemplified by patent document EP0896365
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76897—Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/535—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including internal interconnections, e.g. cross-under constructions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0603—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
- H01L29/0642—Isolation within the component, i.e. internal isolation
- H01L29/0649—Dielectric regions, e.g. SiO2 regions, air gaps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
Definitions
- Transistor speed and power are significant parameters in the developing nanometer technologies.
- source/drain contacts are placed close to gate sidewalls effectively increasing the parasitic capacitance between the gate and source/drain contacts. This increase in parasitic capacitance results in reduced speed and increase in power.
- Parasitic capacitance between the gate and source/drain contacts is effected by the spacer material used to isolate the gate from the source/drain contacts.
- typical spacers such as nitride spacers and oxide spacers have been replaced with air-gap spacers.
- air-gap spacers can easily lead to leakage of gate contact material inside the air-gap spacer during gate contact formation. Leakage of the gate contact material into the air-gap spacer can cause gate to source/drain contact shorts or reliability issues such as gate to source/drain contact breakdown.
- Embodiments provide techniques for preventing leakage of contact material into air-gap spacers during contact formation.
- a method comprises forming a contact trench on a semiconductor structure over an air-gap spacer and depositing a liner in the contact trench.
- the liner deposition material fills a portion of the air-gap spacer pinching off the contact trench to the air-gap spacer.
- FIG. 1 is a cross-sectional side view of a metal-oxide-semiconductor field-effect transistor (MOSFET) in which the gate contact trench has etched through the inter layer dielectric and into the air-gap spacer.
- MOSFET metal-oxide-semiconductor field-effect transistor
- FIG. 3A illustrates a cross-sectional side view of the MOSFET of FIG. 2 along the XX′ axis, according to an embodiment of the invention.
- FIG. 3C illustrates a cross-sectional side view of the MOSFET of FIG. 2 along the ZZ′ axis, according to an embodiment of the invention.
- FIG. 4A illustrates a cross-sectional side view of the MOSFET of FIG. 2 along the YY′ axis after gate contact reactive ion etching (RIE), according to an embodiment of the invention.
- RIE gate contact reactive ion etching
- FIG. 4B illustrates a cross-sectional side view of the MOSFET of FIG. 2 along the ZZ′ axis after gate contact RIE, according to an embodiment of the invention.
- FIG. 5A illustrates a cross-sectional side view of the MOSFET of FIG. 2 along the XX′ axis after SiN deposition, according to an embodiment of the invention.
- FIG. 5B illustrates a cross-sectional side view of the MOSFET of FIG. 2 along the YY′ axis after SiN deposition, according to an embodiment of the invention.
- FIG. 5C illustrates a cross-sectional side view of the MOSFET of FIG. 2 along the ZZ′ axis after SiN deposition, according to an embodiment of the invention.
- FIG. 6A illustrates a cross-sectional side view of the MOSFET of FIG. 2 along the XX′ axis after source/drain contact RIE, according to an embodiment of the invention.
- FIG. 6B illustrates a cross-sectional side view of the MOSFET of FIG. 2 along the YY′ axis after source/drain contact RIE, according to an embodiment of the invention.
- FIG. 6C illustrates a cross-sectional side view of the MOSFET of FIG. 2 along the ZZ′ axis after source/drain contact RIE, according to an embodiment of the invention.
- FIG. 7A illustrates a cross-sectional side view of the MOSFET of FIG. 2 along the XX′ axis after SiN removal from source/drain and gate, according to an embodiment of the invention.
- FIG. 7B illustrates a cross-sectional side view of the MOSFET of FIG. 2 along the YY′ axis after SiN removal from source/drain and gate, according to an embodiment of the invention.
- FIG. 7C illustrates a cross-sectional side view of the MOSFET of FIG. 2 along the ZZ′ axis after SiN removal from source/drain and gate, according to an embodiment of the invention.
- FIG. 8A illustrates a cross-sectional side view of the MOSFET of FIG. 2 along the XX′ axis after source/drain and gate metallization, according to an embodiment of the invention.
- FIG. 8B illustrates a cross-sectional side view of the MOSFET of FIG. 1 along the YY′ axis after source/drain and gate metallization, according to an embodiment of the invention.
- FIG. 8C illustrates a cross-sectional side view of the MOSFET of FIG. 1 along the ZZ′ axis after source/drain and gate metallization, according to an embodiment of the invention.
- MOSFET metal-oxide-semiconductor field-effect transistor
- FIG. 1 illustrates a MOSFET device 100 in which a leakage has occurred between an etched gate contact trench 110 and an air-gap spacer 106 .
- FIG. 1 is a cross-sectional side view of the
- FIG. 1 also shows the path of the gate contact metallization 112 entering the gate contact trench 110 and passing into the air-gap spacer 106 (i.e., subway condition).
- FIG. 2 illustrates a top view of a MOSFET device 200 showing source/drain 202 , gate 204 , source/drain contacts 206 , gate contact 208 , inter layer dielectric 210 , and air-gap spacer 212 .
- the XX′, YY′ and ZZ′ axes indicate respective planes for cross-sectional side views of the MOSFET device 200 which are used in FIGS. 3A through 8C to demonstrate the process for preventing contact material from leaking into air-gap spacers during contact formation (i.e., preventing subway condition or also referred to as providing air-gap spacer subway protection).
- FIGS. 3A through 8C illustrate an embodiment of the invention showing the process flow used to prevent contact material leakage. More specifically, FIGS. 3A through 8C demonstrate steps to prevent gate contact material from leaking into air-gap spacers during gate contact formation but they are not intended to limit the scope of the invention to preventing gate contact material leakage into air-gap spacers. It will be apparent to those skilled in the art that techniques disclosed in FIGS. 3A through 8C apply to any contact formation.
- FIGS. 3A through 3C illustrate cross-sectional side views of the MOSFET device 200 along the XX′, YY′ and ZZ′ axes, respectively.
- FIG. 3A shows a cross-sectional side view along the XX′ axis and comprises a silicon substrate 302 , source/drain 202 , a gate 204 , an inter layer dielectric 210 , an air-gap spacer 212 and an oxide layer 304 .
- FIG. 3B is a cross-sectional side view along the YY′ axis and additionally illustrates shallow trench isolation 308 .
- FIG. 3C is a cross-sectional side view along the ZZ′ axis illustrating portions of the air-gap spacer 212 which is shown above and below gate 204 in FIG. 2 .
- FIG. 4A shows a cross-sectional side view of the MOSFET device 200 along the YY′ axis but after the gate contact RIE.
- FIG. 4A illustrates the portion of the gate contact trench 402 over the air-gap spacer 212 .
- FIG. 4B illustrates a cross-sectional side view of the MOSFET device 200 along the ZZ′ axis and the portion of the gate contact trench 402 over the gate 204 .
- MOSFET device 200 as illustrated in FIGS. 5A through 5C .
- a thin layer of SiN liner 502 is deposited on top of the oxide layer 304 .
- the SiN liner 502 also lines the sidewalls of gate contact trench 402 and the base of the gate contact trench 402 .
- the SiN liner 502 further penetrates into the air-gap spacer 212 , pinching off the gate contact trench 402 from the air-gap spacer 212 .
- FIG. 5A a thin layer of SiN liner 502 is deposited on top of the oxide layer 304 .
- the SiN liner 502 also lines the sidewalls of gate contact trench 402 and the base of the gate contact trench 402 .
- the SiN liner 502 further penetrates into the air-gap spacer 212 , pinching off the gate contact trench 402 from the air-gap spacer 212 .
- the SiN liner 502 deposition fills a region of the air-gap spacer 212 immediately below the gate contact trench 402 , reaching the base of the air-gap spacer 212 .
- the SiN liner 502 deposition may not reach the base of the air-gap spacer 212 , but will penetrate into the air-gap spacer 212 deep enough to ensure pinching off the gate contact trench 402 from the air-gap spacer 212 .
- the SiN liner 502 is chosen to be of a non-conformal material such that the pinch-off happens near the gate contact trench region in the air-gap spacer.
- FIG. 5C is a cross-sectional side view along the ZZ′ axis illustrating the deposition of the SiN liner 502 over the oxide layer 304 and lining of the sidewalls and bottom of the gate contact trench 402 .
- the cross-sectional view of FIG. 5C illustrates a region of the gate contact trench 402 over the gate 204 .
- FIG. 6A shows a cross-sectional side view of the MOSFET device 200 along the XX′ axis after a source/drain contact RIE.
- the etch process opens source/drain contact trenches 602 through the SiN liner 502 and oxide layer 304 , down to the SiN POC layer 306 over the source/drain 202 .
- the SiN POC layer 306 serves as an etch stop and remains intact after the source/drain contact RIE.
- the SiN liner 502 at the base of gate contact trench 402 remains in place as shown in FIGS. 6B and 6C .
- FIG. 7A illustrates the MOSFET device 200 after the RIE removed the SiN POC layer 306 and the SiN liner 502 .
- FIGS. 7B and 7C illustrate the MOSFET device 200 after removal of the SiN liner 502 at the base of gate contact trench 402 .
- the SiN liner 502 on the sidewalls of gate contact trench 402 remains. It should be noted that the SiN liner deposition 502 in the air-gap spacer 212 that pinched off the air-gap near the base of the gate contact trench 402 also remains intact. This will prevent the subsequent gate contact metallization process from allowing the gate contact metal to enter the air-gap space.
- FIG. 8A illustrates the MOSFET device 200 having source/drain contact metallization 802 .
- FIGS. 8B and 8C illustrate the MOSFET device 200 having gate contact metallization 804 .
- none of the gate contact metallization 804 enters into the air-gap spacer 212 as illustrated in FIG. 8B .
- liner as used herein is intended to encompass a structure, layer, region, or the like, that pinches off the gate contact trench from the air-gap spacer. It is also to be appreciated that while illustrative embodiments describe liner deposition with respect to a gate contact trench, techniques described herein can be applied and/or adapted in a straightforward manner for source and/or drain contact trenches in the event that the subway condition would occur during formation of those contact trenches.
- integrated circuit dies can be fabricated with various devices such as transistors, diodes, capacitors, inductors, etc.
- An integrated circuit in accordance with embodiments can be employed in applications, hardware, and/or electronic systems. Suitable hardware and systems for implementing the invention may include, but are not limited to, personal computers, communication networks, electronic commerce systems, portable communications devices (e.g., cell phones), solid-state media storage devices, functional circuitry, etc. Systems and hardware incorporating such integrated circuits are considered part of the embodiments described herein.
- various layers, regions, and/or structures described above may be implemented in integrated circuits (chips).
- the resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form.
- the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections).
- the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product.
- the end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
- Transistor speed and power are significant parameters in the developing nanometer technologies. In attempts to reduce the size of the transistors, source/drain contacts are placed close to gate sidewalls effectively increasing the parasitic capacitance between the gate and source/drain contacts. This increase in parasitic capacitance results in reduced speed and increase in power. Parasitic capacitance between the gate and source/drain contacts is effected by the spacer material used to isolate the gate from the source/drain contacts. To reduce the parasitic capacitance and thereby improve performance, typical spacers such as nitride spacers and oxide spacers have been replaced with air-gap spacers. However, the use of air-gap spacers can easily lead to leakage of gate contact material inside the air-gap spacer during gate contact formation. Leakage of the gate contact material into the air-gap spacer can cause gate to source/drain contact shorts or reliability issues such as gate to source/drain contact breakdown.
- Embodiments provide techniques for preventing leakage of contact material into air-gap spacers during contact formation. For example, in one embodiment, a method comprises forming a contact trench on a semiconductor structure over an air-gap spacer and depositing a liner in the contact trench. The liner deposition material fills a portion of the air-gap spacer pinching off the contact trench to the air-gap spacer.
-
FIG. 1 is a cross-sectional side view of a metal-oxide-semiconductor field-effect transistor (MOSFET) in which the gate contact trench has etched through the inter layer dielectric and into the air-gap spacer. -
FIG. 2 is a top view of a MOSFET showing source/drain, gate, source/drain contacts, gate contact, and inter layer dielectric comprising an air-gap spacer, according to an embodiment of the invention. -
FIG. 3A illustrates a cross-sectional side view of the MOSFET ofFIG. 2 along the XX′ axis, according to an embodiment of the invention. -
FIG. 3B illustrates a cross-sectional side view of the MOSFET ofFIG. 2 along the YY′ axis, according to an embodiment of the invention. -
FIG. 3C illustrates a cross-sectional side view of the MOSFET ofFIG. 2 along the ZZ′ axis, according to an embodiment of the invention. -
FIG. 4A illustrates a cross-sectional side view of the MOSFET ofFIG. 2 along the YY′ axis after gate contact reactive ion etching (RIE), according to an embodiment of the invention. -
FIG. 4B illustrates a cross-sectional side view of the MOSFET ofFIG. 2 along the ZZ′ axis after gate contact RIE, according to an embodiment of the invention. -
FIG. 5A illustrates a cross-sectional side view of the MOSFET ofFIG. 2 along the XX′ axis after SiN deposition, according to an embodiment of the invention. -
FIG. 5B illustrates a cross-sectional side view of the MOSFET ofFIG. 2 along the YY′ axis after SiN deposition, according to an embodiment of the invention. -
FIG. 5C illustrates a cross-sectional side view of the MOSFET ofFIG. 2 along the ZZ′ axis after SiN deposition, according to an embodiment of the invention. -
FIG. 6A illustrates a cross-sectional side view of the MOSFET ofFIG. 2 along the XX′ axis after source/drain contact RIE, according to an embodiment of the invention. -
FIG. 6B illustrates a cross-sectional side view of the MOSFET ofFIG. 2 along the YY′ axis after source/drain contact RIE, according to an embodiment of the invention. -
FIG. 6C illustrates a cross-sectional side view of the MOSFET ofFIG. 2 along the ZZ′ axis after source/drain contact RIE, according to an embodiment of the invention. -
FIG. 7A illustrates a cross-sectional side view of the MOSFET ofFIG. 2 along the XX′ axis after SiN removal from source/drain and gate, according to an embodiment of the invention. -
FIG. 7B illustrates a cross-sectional side view of the MOSFET ofFIG. 2 along the YY′ axis after SiN removal from source/drain and gate, according to an embodiment of the invention. -
FIG. 7C illustrates a cross-sectional side view of the MOSFET ofFIG. 2 along the ZZ′ axis after SiN removal from source/drain and gate, according to an embodiment of the invention. -
FIG. 8A illustrates a cross-sectional side view of the MOSFET ofFIG. 2 along the XX′ axis after source/drain and gate metallization, according to an embodiment of the invention. -
FIG. 8B illustrates a cross-sectional side view of the MOSFET ofFIG. 1 along the YY′ axis after source/drain and gate metallization, according to an embodiment of the invention. -
FIG. 8C illustrates a cross-sectional side view of the MOSFET ofFIG. 1 along the ZZ′ axis after source/drain and gate metallization, according to an embodiment of the invention. - Embodiments will now be described in further detail with regard to techniques for preventing contact material leakage during contact formation in metal-oxide-semiconductor field-effect transistor (MOSFET) devices having air-gap spacers. It is to be understood that the various layers, structures, and/or regions shown in the accompanying drawings are schematic illustrations that are not necessarily drawn to scale. In addition, for ease of explanation, one or more layers, structures, and regions of a type commonly used to form semiconductor devices or structures may not be explicitly shown in a given drawing. This does not imply that any layers, structures, and regions not explicitly shown are omitted from the actual devices.
- Furthermore, it is to be understood that embodiments discussed herein are not limited to the particular materials, features, and processing steps shown and described herein. In particular, with respect to formation (fabricating or processing) steps, it is to be emphasized that the descriptions provided herein are not intended to encompass all of the steps that may be used to form a functional integrated circuit device. Rather, certain steps that are commonly used in forming such devices, such as, for example, but not limited to, wet cleaning and annealing steps, are purposefully not described herein for economy of description.
- Moreover, the same or similar reference numbers are used throughout the drawings to denote the same or similar features, elements, layers, regions, or structures, and thus, a detailed explanation of the same or similar features, elements, layers, regions, or structures will not be repeated for each of the drawings. It is to be understood that the terms “about” or “substantially” as used herein with regard to thicknesses, widths, percentages, ranges, etc., are meant to denote being close or approximate to, but not exactly. For example, the term “about” or “substantially” as used herein implies that a small margin of error is present such as, by way of example, 1% or less than the stated amount. Also, in the figures, the illustrated scale of one layer, structure, and/or region relative to another layer, structure, and/or region is not necessarily intended to represent actual scale.
- An illustrative embodiment for preventing contact material leakage in MOSFET devices having air-gap spacers will be described below with reference to
FIGS. 1 through 8C . For example, gate contact material can easily leak into an air-gap spacer during gate contact metallization (referred to herein as a subway condition). Reactive ion etching (RIE) of a gate contact trench can break through an inter layer dielectric exposing the air-gap spacer.FIG. 1 illustrates aMOSFET device 100 in which a leakage has occurred between an etchedgate contact trench 110 and an air-gap spacer 106.FIG. 1 is a cross-sectional side view of the -
MOSFET device 100 through the air-gap spacer 106 in whichgate contact metallization 112 has entered into the air-gap spacer 106. TheMOSFET device 100 further comprisessilicon substrate 102,shallow trench isolation 104, andinter layer dielectric 108.FIG. 1 also shows the path of thegate contact metallization 112 entering thegate contact trench 110 and passing into the air-gap spacer 106 (i.e., subway condition). - In accordance with a first embodiment,
FIG. 2 illustrates a top view of aMOSFET device 200 showing source/drain 202,gate 204, source/drain contacts 206,gate contact 208,inter layer dielectric 210, and air-gap spacer 212. In addition, the XX′, YY′ and ZZ′ axes indicate respective planes for cross-sectional side views of theMOSFET device 200 which are used inFIGS. 3A through 8C to demonstrate the process for preventing contact material from leaking into air-gap spacers during contact formation (i.e., preventing subway condition or also referred to as providing air-gap spacer subway protection). -
FIGS. 3A through 8C illustrate an embodiment of the invention showing the process flow used to prevent contact material leakage. More specifically,FIGS. 3A through 8C demonstrate steps to prevent gate contact material from leaking into air-gap spacers during gate contact formation but they are not intended to limit the scope of the invention to preventing gate contact material leakage into air-gap spacers. It will be apparent to those skilled in the art that techniques disclosed inFIGS. 3A through 8C apply to any contact formation. - The first step in the process is to deposit an additional oxide layer after self-aligned contact (SAC) cap chemical mechanical polishing (CMP).
FIGS. 3A through 3C illustrate cross-sectional side views of theMOSFET device 200 along the XX′, YY′ and ZZ′ axes, respectively.FIG. 3A shows a cross-sectional side view along the XX′ axis and comprises asilicon substrate 302, source/drain 202, agate 204, aninter layer dielectric 210, an air-gap spacer 212 and anoxide layer 304. Additionally, a silicon nitride (SiN) poly-silicon open CMP (POC)layer 306 is deposited on the source/drain 202, isolating the source/drain 202 fromoxide layer 304. TheSiN POC layer 306 provides an etch stop during the source/drain contact trench etching process.FIG. 3B is a cross-sectional side view along the YY′ axis and additionally illustratesshallow trench isolation 308.FIG. 3C is a cross-sectional side view along the ZZ′ axis illustrating portions of the air-gap spacer 212 which is shown above and belowgate 204 inFIG. 2 . - In the next step of the process, a first RIE of the
oxide layer 304 andinter layer dielectric 210 is performed in order to form a gate contact trench.FIG. 4A shows a cross-sectional side view of theMOSFET device 200 along the YY′ axis but after the gate contact RIE.FIG. 4A illustrates the portion of thegate contact trench 402 over the air-gap spacer 212. Similarly,FIG. 4B illustrates a cross-sectional side view of theMOSFET device 200 along the ZZ′ axis and the portion of thegate contact trench 402 over thegate 204. - In the next step of the process, a thin layer of SiN liner is deposited on the surface of the
-
MOSFET device 200 as illustrated inFIGS. 5A through 5C . As shown inFIG. 5A , a thin layer ofSiN liner 502 is deposited on top of theoxide layer 304. As shown inFIG. 5B , theSiN liner 502 also lines the sidewalls ofgate contact trench 402 and the base of thegate contact trench 402. TheSiN liner 502 further penetrates into the air-gap spacer 212, pinching off thegate contact trench 402 from the air-gap spacer 212. InFIG. 5B , theSiN liner 502 deposition fills a region of the air-gap spacer 212 immediately below thegate contact trench 402, reaching the base of the air-gap spacer 212. In other embodiments, theSiN liner 502 deposition may not reach the base of the air-gap spacer 212, but will penetrate into the air-gap spacer 212 deep enough to ensure pinching off thegate contact trench 402 from the air-gap spacer 212. It should be noted that theSiN liner 502 is chosen to be of a non-conformal material such that the pinch-off happens near the gate contact trench region in the air-gap spacer.FIG. 5C is a cross-sectional side view along the ZZ′ axis illustrating the deposition of theSiN liner 502 over theoxide layer 304 and lining of the sidewalls and bottom of thegate contact trench 402. The cross-sectional view ofFIG. 5C illustrates a region of thegate contact trench 402 over thegate 204. - In the next step of the process, a second RIE is selectively tuned to open source/drain contact trenches.
FIG. 6A shows a cross-sectional side view of theMOSFET device 200 along the XX′ axis after a source/drain contact RIE. The etch process opens source/drain contact trenches 602 through theSiN liner 502 andoxide layer 304, down to theSiN POC layer 306 over the source/drain 202. TheSiN POC layer 306 serves as an etch stop and remains intact after the source/drain contact RIE. TheSiN liner 502 at the base ofgate contact trench 402 remains in place as shown inFIGS. 6B and 6C . - In the next step of the process, a third RIE is selectively tuned to remove the
SiN POC layer 306 and theSiN liner 502 at the base ofgate contact trench 402.FIG. 7A illustrates theMOSFET device 200 after the RIE removed theSiN POC layer 306 and theSiN liner 502.FIGS. 7B and 7C illustrate theMOSFET device 200 after removal of theSiN liner 502 at the base ofgate contact trench 402. TheSiN liner 502 on the sidewalls ofgate contact trench 402 remains. It should be noted that theSiN liner deposition 502 in the air-gap spacer 212 that pinched off the air-gap near the base of thegate contact trench 402 also remains intact. This will prevent the subsequent gate contact metallization process from allowing the gate contact metal to enter the air-gap space. - Finally, source/drain contact metallization and gate contact metallization are completed.
FIG. 8A illustrates theMOSFET device 200 having source/drain contact metallization 802.FIGS. 8B and 8C illustrate theMOSFET device 200 havinggate contact metallization 804. Advantageously, none of thegate contact metallization 804 enters into the air-gap spacer 212 as illustrated inFIG. 8B . - It is to be understood that the term “liner” as used herein is intended to encompass a structure, layer, region, or the like, that pinches off the gate contact trench from the air-gap spacer. It is also to be appreciated that while illustrative embodiments describe liner deposition with respect to a gate contact trench, techniques described herein can be applied and/or adapted in a straightforward manner for source and/or drain contact trenches in the event that the subway condition would occur during formation of those contact trenches.
- It is to be understood that the methods discussed herein for fabricating semiconductor structures can be incorporated within semiconductor processing flows for fabricating other types of semiconductor devices and integrated circuits with various analog and digital circuitry or mixed-signal circuitry. In particular, integrated circuit dies can be fabricated with various devices such as transistors, diodes, capacitors, inductors, etc. An integrated circuit in accordance with embodiments can be employed in applications, hardware, and/or electronic systems. Suitable hardware and systems for implementing the invention may include, but are not limited to, personal computers, communication networks, electronic commerce systems, portable communications devices (e.g., cell phones), solid-state media storage devices, functional circuitry, etc. Systems and hardware incorporating such integrated circuits are considered part of the embodiments described herein.
- Furthermore, various layers, regions, and/or structures described above may be implemented in integrated circuits (chips). The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case, the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case, the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
- Although illustrative embodiments have been described herein with reference to the accompanying drawings, it is to be understood that the invention is not limited to those precise embodiments, and that various other changes and modifications may be made by one skilled in art without departing from the scope or spirit of the invention.
Claims (20)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/850,093 US9589833B1 (en) | 2015-09-10 | 2015-09-10 | Preventing leakage inside air-gap spacer during contact formation |
US15/278,925 US9799746B2 (en) | 2015-09-10 | 2016-09-28 | Preventing leakage inside air-gap spacer during contact formation |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/850,093 US9589833B1 (en) | 2015-09-10 | 2015-09-10 | Preventing leakage inside air-gap spacer during contact formation |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/278,925 Continuation US9799746B2 (en) | 2015-09-10 | 2016-09-28 | Preventing leakage inside air-gap spacer during contact formation |
Publications (2)
Publication Number | Publication Date |
---|---|
US9589833B1 US9589833B1 (en) | 2017-03-07 |
US20170076978A1 true US20170076978A1 (en) | 2017-03-16 |
Family
ID=58162359
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/850,093 Active US9589833B1 (en) | 2015-09-10 | 2015-09-10 | Preventing leakage inside air-gap spacer during contact formation |
US15/278,925 Active US9799746B2 (en) | 2015-09-10 | 2016-09-28 | Preventing leakage inside air-gap spacer during contact formation |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/278,925 Active US9799746B2 (en) | 2015-09-10 | 2016-09-28 | Preventing leakage inside air-gap spacer during contact formation |
Country Status (1)
Country | Link |
---|---|
US (2) | US9589833B1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20180097059A1 (en) * | 2016-10-05 | 2018-04-05 | International Business Machines Corporation | Transistor with improved air spacer |
DE102019218267B4 (en) | 2019-01-02 | 2024-02-01 | Globalfoundries U.S. Inc. | Method for producing air gap spacers and a gate contact |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE102016114724B4 (en) * | 2016-03-25 | 2021-08-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming trenches of different depths and apparatus - US Pat |
CN109904120B (en) * | 2017-12-11 | 2021-12-14 | 中芯国际集成电路制造(北京)有限公司 | Semiconductor device and method for manufacturing the same |
US10211092B1 (en) | 2018-01-28 | 2019-02-19 | International Business Machines Corporation | Transistor with robust air spacer |
US10388770B1 (en) * | 2018-03-19 | 2019-08-20 | Globalfoundries Inc. | Gate and source/drain contact structures positioned above an active region of a transistor device |
US10892338B2 (en) * | 2018-10-24 | 2021-01-12 | Globalfoundries Inc. | Scaled gate contact and source/drain cap |
US11164774B2 (en) | 2020-01-16 | 2021-11-02 | International Business Machines Corporation | Interconnects with spacer structure for forming air-gaps |
US11990416B2 (en) * | 2021-04-22 | 2024-05-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method for making the same |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6180988B1 (en) | 1997-12-04 | 2001-01-30 | Texas Instruments-Acer Incorporated | Self-aligned silicided MOSFETS with a graded S/D junction and gate-side air-gap structure |
US6548362B1 (en) | 1998-05-22 | 2003-04-15 | Texas Instruments-Acer Incorporated | Method of forming MOSFET with buried contact and air-gap gate structure |
US6468877B1 (en) | 2001-07-19 | 2002-10-22 | Chartered Semiconductor Manufacturing Ltd. | Method to form an air-gap under the edges of a gate electrode by using disposable spacer/liner |
US7132342B1 (en) | 2004-12-03 | 2006-11-07 | National Semiconductor Corporation | Method of reducing fringing capacitance in a MOSFET |
US7514752B2 (en) | 2005-08-26 | 2009-04-07 | Toshiba America Electronic Components, Inc. | Reduction of short-circuiting between contacts at or near a tensile-compressive boundary |
US7691712B2 (en) | 2006-06-21 | 2010-04-06 | International Business Machines Corporation | Semiconductor device structures incorporating voids and methods of fabricating such structures |
US7838389B2 (en) | 2008-05-30 | 2010-11-23 | Freescale Semiconductor, Inc. | Enclosed void cavity for low dielectric constant insulator |
US7838373B2 (en) | 2008-07-30 | 2010-11-23 | Intel Corporation | Replacement spacers for MOSFET fringe capacitance reduction and processes of making same |
US7741663B2 (en) | 2008-10-24 | 2010-06-22 | Globalfoundries Inc. | Air gap spacer formation |
US8946048B2 (en) * | 2010-06-19 | 2015-02-03 | Sandisk Technologies Inc. | Method of fabricating non-volatile memory with flat cell structures and air gap isolation |
US20110309416A1 (en) | 2010-06-21 | 2011-12-22 | International Business Machines Corporation | Structure and method to reduce fringe capacitance in semiconductor devices |
US8390079B2 (en) | 2010-10-28 | 2013-03-05 | International Business Machines Corporation | Sealed air gap for semiconductor chip |
KR102055299B1 (en) * | 2013-04-12 | 2019-12-16 | 에스케이하이닉스 주식회사 | Semiconductor device with air gap and method for fabricating the same |
-
2015
- 2015-09-10 US US14/850,093 patent/US9589833B1/en active Active
-
2016
- 2016-09-28 US US15/278,925 patent/US9799746B2/en active Active
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20180097059A1 (en) * | 2016-10-05 | 2018-04-05 | International Business Machines Corporation | Transistor with improved air spacer |
US9941352B1 (en) * | 2016-10-05 | 2018-04-10 | International Business Machines Corporation | Transistor with improved air spacer |
DE102019218267B4 (en) | 2019-01-02 | 2024-02-01 | Globalfoundries U.S. Inc. | Method for producing air gap spacers and a gate contact |
Also Published As
Publication number | Publication date |
---|---|
US20170077258A1 (en) | 2017-03-16 |
US9799746B2 (en) | 2017-10-24 |
US9589833B1 (en) | 2017-03-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9799746B2 (en) | Preventing leakage inside air-gap spacer during contact formation | |
US10903316B2 (en) | Radio frequency switches with air gap structures | |
US11107884B2 (en) | Sealed cavity structures with a planar surface | |
US9761500B2 (en) | FinFET devices having gate dielectric structures with different thicknesses on same semiconductor structure | |
US9607989B2 (en) | Forming self-aligned NiSi placement with improved performance and yield | |
US10224396B1 (en) | Deep trench isolation structures | |
US20180358258A1 (en) | Single mask level forming both top-side-contact and isolation trenches | |
US10811495B2 (en) | Vertical field effect transistor with uniform gate length | |
US6667204B2 (en) | Semiconductor device and method of forming the same | |
CN102299177B (en) | Method for manufacturing contact and semiconductor device with contact | |
US11410872B2 (en) | Oxidized cavity structures within and under semiconductor devices | |
US10199478B2 (en) | Transistor and method for forming the same | |
US20230360971A1 (en) | Local interconnect for cross coupling | |
US20240014264A1 (en) | Single diffusion break | |
CN109904112B (en) | Semiconductor device and method for manufacturing the same | |
US20240347423A1 (en) | Metal contact connection through diffusion break area | |
US20240014208A1 (en) | Self-aligned bottom spacer | |
US20230369394A1 (en) | Self-aligned dielectric isolation structure for nanosheet | |
US9252026B2 (en) | Buried trench isolation in integrated circuits | |
US7691727B2 (en) | Method for manufacturing an integrated circuit with fully depleted and partially depleted transistors | |
US20240234523A9 (en) | Source/drain contact at tight cell boundary |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:XIE, RUILONG;REEL/FRAME:036533/0023 Effective date: 20150909 Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHENG, KANGGUO;YAMASHITA, TENKO;SIGNING DATES FROM 20150908 TO 20150909;REEL/FRAME:036532/0935 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
FEPP | Fee payment procedure |
Free format text: SURCHARGE FOR LATE PAYMENT, LARGE ENTITY (ORIGINAL EVENT CODE: M1554); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054633/0001 Effective date: 20201022 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |