US20170050844A1 - Hermetically-sealed mems device and its fabrication - Google Patents

Hermetically-sealed mems device and its fabrication Download PDF

Info

Publication number
US20170050844A1
US20170050844A1 US14/827,683 US201514827683A US2017050844A1 US 20170050844 A1 US20170050844 A1 US 20170050844A1 US 201514827683 A US201514827683 A US 201514827683A US 2017050844 A1 US2017050844 A1 US 2017050844A1
Authority
US
United States
Prior art keywords
metal
layer
seed
width
pile
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US14/827,683
Other versions
US9567213B1 (en
Inventor
John Charles Ehmke
Virgil Cotoco Ararao
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Inc filed Critical Texas Instruments Inc
Priority to US14/827,683 priority Critical patent/US9567213B1/en
Assigned to TEXAS INSTRUMENTS INCORPORATED reassignment TEXAS INSTRUMENTS INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: EHMKE, JOHN CHARLES, ARARAO, VIRGIL COTOCO
Priority to US15/429,636 priority patent/US9890036B2/en
Application granted granted Critical
Publication of US9567213B1 publication Critical patent/US9567213B1/en
Publication of US20170050844A1 publication Critical patent/US20170050844A1/en
Priority to US15/879,212 priority patent/US10427932B2/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B7/00Microstructural systems; Auxiliary parts of microstructural devices or systems
    • B81B7/0032Packages or encapsulation
    • B81B7/0035Packages or encapsulation for maintaining a controlled atmosphere inside of the chamber containing the MEMS
    • B81B7/0038Packages or encapsulation for maintaining a controlled atmosphere inside of the chamber containing the MEMS using materials for controlling the level of pressure, contaminants or moisture inside of the package, e.g. getters
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B7/00Microstructural systems; Auxiliary parts of microstructural devices or systems
    • B81B7/0032Packages or encapsulation
    • B81B7/0035Packages or encapsulation for maintaining a controlled atmosphere inside of the chamber containing the MEMS
    • B81B7/0041Packages or encapsulation for maintaining a controlled atmosphere inside of the chamber containing the MEMS maintaining a controlled atmosphere with techniques not provided for in B81B7/0038
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C1/00Manufacture or treatment of devices or systems in or on a substrate
    • B81C1/00015Manufacture or treatment of devices or systems in or on a substrate for manufacturing microsystems
    • B81C1/00261Processes for packaging MEMS devices
    • B81C1/00269Bonding of solid lids or wafers to the substrate
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C1/00Manufacture or treatment of devices or systems in or on a substrate
    • B81C1/00015Manufacture or treatment of devices or systems in or on a substrate for manufacturing microsystems
    • B81C1/00261Processes for packaging MEMS devices
    • B81C1/00277Processes for packaging MEMS devices for maintaining a controlled atmosphere inside of the cavity containing the MEMS
    • B81C1/00285Processes for packaging MEMS devices for maintaining a controlled atmosphere inside of the cavity containing the MEMS using materials for controlling the level of pressure, contaminants or moisture inside of the package, e.g. getters
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C1/00Manufacture or treatment of devices or systems in or on a substrate
    • B81C1/00015Manufacture or treatment of devices or systems in or on a substrate for manufacturing microsystems
    • B81C1/00261Processes for packaging MEMS devices
    • B81C1/00277Processes for packaging MEMS devices for maintaining a controlled atmosphere inside of the cavity containing the MEMS
    • B81C1/00293Processes for packaging MEMS devices for maintaining a controlled atmosphere inside of the cavity containing the MEMS maintaining a controlled atmosphere with processes not provided for in B81C1/00285
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B2203/00Basic microelectromechanical structures
    • B81B2203/03Static structures
    • B81B2203/0315Cavities
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2201/00Manufacture or treatment of microstructural devices or systems
    • B81C2201/01Manufacture or treatment of microstructural devices or systems in or on a substrate
    • B81C2201/0101Shaping material; Structuring the bulk substrate or layers on the substrate; Film patterning
    • B81C2201/0102Surface micromachining
    • B81C2201/0105Sacrificial layer
    • B81C2201/0108Sacrificial polymer, ashing of organics
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2201/00Manufacture or treatment of microstructural devices or systems
    • B81C2201/01Manufacture or treatment of microstructural devices or systems in or on a substrate
    • B81C2201/0101Shaping material; Structuring the bulk substrate or layers on the substrate; Film patterning
    • B81C2201/0128Processes for removing material
    • B81C2201/013Etching
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2201/00Manufacture or treatment of microstructural devices or systems
    • B81C2201/01Manufacture or treatment of microstructural devices or systems in or on a substrate
    • B81C2201/0174Manufacture or treatment of microstructural devices or systems in or on a substrate for making multi-layered devices, film deposition or growing
    • B81C2201/0183Selective deposition
    • B81C2201/0188Selective deposition techniques not provided for in B81C2201/0184 - B81C2201/0187
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2201/00Manufacture or treatment of microstructural devices or systems
    • B81C2201/01Manufacture or treatment of microstructural devices or systems in or on a substrate
    • B81C2201/0198Manufacture or treatment of microstructural devices or systems in or on a substrate for making a masking layer
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2201/00Manufacture or treatment of microstructural devices or systems
    • B81C2201/05Temporary protection of devices or parts of the devices during manufacturing
    • B81C2201/053Depositing a protective layers
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2203/00Forming microstructural systems
    • B81C2203/01Packaging MEMS
    • B81C2203/0109Bonding an individual cap on the substrate
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2203/00Forming microstructural systems
    • B81C2203/01Packaging MEMS
    • B81C2203/0118Bonding a wafer on the substrate, i.e. where the cap consists of another wafer
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2203/00Forming microstructural systems
    • B81C2203/01Packaging MEMS
    • B81C2203/0172Seals
    • B81C2203/019Seals characterised by the material or arrangement of seals between parts
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2203/00Forming microstructural systems
    • B81C2203/03Bonding two components
    • B81C2203/033Thermal bonding
    • B81C2203/035Soldering
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B82NANOTECHNOLOGY
    • B82YSPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
    • B82Y30/00Nanotechnology for materials or surface science, e.g. nanocomposites
    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B26/00Optical devices or arrangements for the control of light using movable or deformable optical elements
    • G02B26/001Optical devices or arrangements for the control of light using movable or deformable optical elements based on interference in an adjustable optical cavity
    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B26/00Optical devices or arrangements for the control of light using movable or deformable optical elements
    • G02B26/08Optical devices or arrangements for the control of light using movable or deformable optical elements for controlling the direction of light
    • G02B26/0816Optical devices or arrangements for the control of light using movable or deformable optical elements for controlling the direction of light by means of one or more reflecting elements
    • G02B26/0833Optical devices or arrangements for the control of light using movable or deformable optical elements for controlling the direction of light by means of one or more reflecting elements the reflecting element being a micromechanical device, e.g. a MEMS mirror, DMD
    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B6/00Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
    • G02B6/24Coupling light guides
    • G02B6/42Coupling light guides with opto-electronic elements
    • G02B6/4201Packages, e.g. shape, construction, internal or external details
    • G02B6/4204Packages, e.g. shape, construction, internal or external details the coupling comprising intermediate optical elements, e.g. lenses, holograms
    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B6/00Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
    • G02B6/24Coupling light guides
    • G02B6/42Coupling light guides with opto-electronic elements
    • G02B6/4201Packages, e.g. shape, construction, internal or external details
    • G02B6/4204Packages, e.g. shape, construction, internal or external details the coupling comprising intermediate optical elements, e.g. lenses, holograms
    • G02B6/4207Packages, e.g. shape, construction, internal or external details the coupling comprising intermediate optical elements, e.g. lenses, holograms with optical elements reducing the sensitivity to optical feedback
    • G02B6/4208Packages, e.g. shape, construction, internal or external details the coupling comprising intermediate optical elements, e.g. lenses, holograms with optical elements reducing the sensitivity to optical feedback using non-reciprocal elements or birefringent plates, i.e. quasi-isolators
    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B6/00Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
    • G02B6/24Coupling light guides
    • G02B6/42Coupling light guides with opto-electronic elements
    • G02B6/4201Packages, e.g. shape, construction, internal or external details
    • G02B6/4248Feed-through connections for the hermetical passage of fibres through a package wall
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/034Manufacturing methods by blanket deposition of the material of the bonding area
    • H01L2224/0346Plating
    • H01L2224/03462Electroplating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/036Manufacturing methods by patterning a pre-deposited material
    • H01L2224/0361Physical or chemical etching
    • H01L2224/03612Physical or chemical etching by physical means only
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/036Manufacturing methods by patterning a pre-deposited material
    • H01L2224/0361Physical or chemical etching
    • H01L2224/03614Physical or chemical etching by chemical means only
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/039Methods of manufacturing bonding areas involving a specific sequence of method steps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04026Bonding areas specifically adapted for layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05075Plural internal layers
    • H01L2224/0508Plural internal layers being stacked
    • H01L2224/05083Three-layer arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • H01L2224/05109Indium [In] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/05123Magnesium [Mg] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/05124Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05139Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05144Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05147Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05166Titanium [Ti] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/0517Zirconium [Zr] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05181Tantalum [Ta] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05562On the entire exposed surface of the internal layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05644Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05647Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05655Nickel [Ni] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/27Manufacturing methods
    • H01L2224/274Manufacturing methods by blanket deposition of the material of the layer connector
    • H01L2224/2746Plating
    • H01L2224/27462Electroplating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/27Manufacturing methods
    • H01L2224/2747Manufacturing methods using a lift-off mask
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/27Manufacturing methods
    • H01L2224/279Methods of manufacturing layer connectors involving a specific sequence of method steps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29005Structure
    • H01L2224/29006Layer connector larger than the underlying bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/2901Shape
    • H01L2224/29011Shape comprising apertures or cavities
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/2902Disposition
    • H01L2224/29023Disposition the whole layer connector protruding from the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/291Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • H01L2224/29109Indium [In] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/291Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/29144Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/3205Shape
    • H01L2224/32057Shape in side view
    • H01L2224/32058Shape in side view being non uniform along the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/32227Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the layer connector connecting to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8312Aligning
    • H01L2224/83121Active alignment, i.e. by apparatus steering, e.g. optical alignment using marks or sensors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8319Arrangement of the layer connectors prior to mounting
    • H01L2224/83193Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed on both the semiconductor or solid-state body and another item or body to be connected to the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/83801Soldering or alloying
    • H01L2224/8381Soldering or alloying involving forming an intermetallic compound at the bonding interface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/83801Soldering or alloying
    • H01L2224/8382Diffusion bonding
    • H01L2224/83825Solid-liquid interdiffusion
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/94Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/27Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/94Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0102Calcium [Ca]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01024Chromium [Cr]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/146Mixed devices
    • H01L2924/1461MEMS
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/161Cap
    • H01L2924/163Connection portion, e.g. seal
    • H01L2924/164Material

Definitions

  • the present invention relates to semiconductor devices and processes, and more specifically to the structure and fabrication of hermetically sealed microelectromechanical system (MEMS) devices.
  • MEMS microelectromechanical system
  • MEMS Micro-Electro-Mechanical devices
  • MEMS have been developed to sense mechanical, thermal, chemical, radiant, magnetic, and biological quantities and inputs, and produce signals as outputs. Because of the moving and sensitive parts, MEMS have a need for physical and atmospheric protection. Consequently, MEMS are placed on or in a substrate and have to be surrounded by a housing or package, which has to shield the MEMS against ambient and electrical disturbances, and against stress.
  • a typical MEMS device integrates mechanical elements, sensors, actuators, and electronics on a common substrate.
  • the manufacturing approach of a MEMS aims at using batch fabrication techniques similar to those used for microelectronics devices. MEMS can thus benefit from mass production and minimized material consumption to lower the manufacturing cost, while simultaneously realizing the benefits well-controlled integrated circuit processing technology.
  • Example MEMS devices include devices without moving parts and devices with moving parts.
  • MEMS devices without moving parts are ink jet print heads mechanical sensors, strain gauges, pressure sensors with microphone membranes, and inertial sensors such as accelerometers coupled with the integrated electronic circuit of the chip.
  • MEMS devices with moving parts but without rubbing or impacting surfaces are gyros, comb devices, resonators and filters.
  • the moving parts may impact surfaces, such as in digital mirror devices (DMDs), relays, valves, and pumps; or the moving parts may impact and rub surfaces, such as in optical switches, shutters, scanners, locks, discriminators, and variable electrostatic actuators (VEAs).
  • DMDs digital mirror devices
  • VOAs variable electrostatic actuators
  • the mechanically moving parts are fabricated together with the sensors and actuators in the process flow of the electronic integrated circuit (IC) on a semiconductor chip.
  • the mechanically moving parts may be produced by an undercutting etch or removal of a sacrificial layer at some step during the IC fabrication. Examples of specific bulk micromachining processes employed in MEMS sensor production to create the movable elements and the cavities for their movements are anisotropic wet etching and deep reactive ion etching.
  • Each movable mirror element of all three types of hinge DMD includes a relatively thick metal reflector supported in a normal, undeflected position by an integral, relatively thin metal hinge. In the normal position, the reflector is spaced from a substrate-supported, underlying control electrode, which may have a voltage selectively impressed thereon by an addressing circuit.
  • a suitable voltage applied to the electrode can electrostatically attract the reflector to move or deflect it from its normal position toward the control electrode and the substrate.
  • Such movement or deflection of the reflector causes deformation of its supporting hinge which stores potential energy that mechanically biases the reflector for movement back to its normal position when the attracting voltage is removed.
  • the deformation of a cantilever hinge comprises bending about an axis normal to a hinge axis.
  • the deformation of a torsion hinge comprises deformation by twisting about an axis parallel to the hinge axis.
  • the deformation of a flexure hinge which is a relatively long cantilever hinge connected to the reflector by a relatively short torsion hinge, comprises both types of deformation, permitting the reflector to move in piston-like fashion.
  • An example DMD (digital mirror device) MEMS is a spatial light modulator such as a DLPTM DMD device available from Texas Instruments.
  • a typical DMD includes an array of individually addressable light modulating pixel element micromirrors, the reflectors of each of which are selectively positioned to reflect or not to reflect light to a desired site.
  • a landing electrode may be added for each reflector. It has been found, though, that there is a risk that a deflected reflector may stick to or adhere to its associated landing electrode.
  • Such stiction static friction that needs to be overcome to enable relative movement
  • stiction static friction that needs to be overcome to enable relative movement
  • Substances which may impart such high surface energy to the reflector-landing electrode interface include water vapor or other ambient gases (e.g., carbon monoxide, carbon dioxide, oxygen, nitrogen) and gases and organic components resulting from or left behind following production of the DMD.
  • the problem of stiction has been addressed by applying selected numbers, durations, shapes and magnitudes of voltage pulses to the control electrode, or by passivating or lubricating the portion of the landing electrode engaged by the deformed reflector, and/or the portion of the deformed reflector which engages the landing electrode.
  • Passivation is effected by lowering the surface energy of the landing electrode and/or the reflector through chemically vapor-depositing on the engageable surfaces a monolayer of a long-chain aliphatic halogenated polar compound, such as perfluoroalkyl acid.
  • An effective method of passivation is to enclose a source of passivation, such as a predetermined quantity to time-released passivant material, in a closed cavity with the micromirrors at time of device manufacture.
  • MEMS hermetic packaging usually involves a packaging process that departs from the processes normally used for non-MEMS device packaging.
  • MEMS hermetic packaging is expensive not only because the package often includes a ceramic material, or a metallic or glass lid, but also because the package must be configured to avoid contact with moving and other sensitive parts of the MEMS device and to further allow a controlled or reduced atmosphere inside the package.
  • the high package cost is, however, in conflict with market requirements for many applications of MEMS devices, which put a premium at low device cost and, therefore, low package cost.
  • hermetic MEMS packages also encounters many technical challenges, such as those caused by potentially high temperatures in connection with welding of a hermetic lid to the package base.
  • a recently proposed package with a sealing process using a glass core involves temperatures considerably above 450° C., typically between 525 and 625° C. dependent on the sealing glass selected. These temperature ranges are a risk for the reliability of silicon integrated circuits and for proper functioning of many MEMS device components, and inhibit passivation and lubrication methods. Similar and sometimes even higher temperatures are involved, when packages use techniques such as anodic bonding and glass frit bonding.
  • a hermetically sealed MEMS device with sidewall encapsulation of seed layers, and a method for fabricating the package of such MEMS device are described.
  • a substrate in an example method, includes a MEMS structure having at least a portion raised to a height above a substrate surface.
  • a first seed layer including a metal of the IVA Group of the Periodic Table of Elements is deposited over the substrate surface; a second seed layer including a metal of high conductivity is deposited over the first seed layer, thus forming a first vertical pile.
  • a first mask layer is formed over a region of the second seed layer; the region has a width and a contour continuously peripherally surrounding the MEMS structure and spaced laterally from the MEMS structure.
  • the first pile is etched where it is un-covered by the first mask layer, thereby leaving the first pile of first width un-etched while creating sidewalls for the first pile; thereafter, the first mask layer is removed.
  • a second mask layer is formed over a region of the substrate including the first pile, the mask layer having a thickness greater than the first height.
  • the second mask layer is patterned with an opening greater than the first width to expose an underlying portion of the substrate including the un-etched first pile, the opening having a lateral continuous contour similar to but of greater lateral width than the contour of the un-etched first pile.
  • a first vertical stack of one or more metal layers is plated over the width and sidewalls of the first pile, the first stack including a top layer of a first metal with a height equal to or greater than the first height. Thereafter, the sacrificial polymer is removed and a getter and passivation material is dispensed.
  • a cap material element which has a surface with a second pile of seed layers with sidewalls and a lateral continuous contour similar to but of lesser or greater lateral width than the contour of the first pile, and further with a second stack of one or more metal layers over the width and sidewalls of the second pile, the second stack including a top layer of a second metal.
  • the cap and the substrate are than aligned to bring the top layer of the second metal into contact with the top layer of the first metal, with a greater lateral spacing of the first or second metal of the top layer of lesser lateral width than the lateral spacing of the second or first metal of the top layer of greater lateral width from the MEMS structure. Thereafter, thermal energy is applied to the one of the first and second metals having a lower melting temperature to liquefy and dissolve the one of the first and second metal into the other of the first and second metals by forming one or more intermetallic compounds of the first and second metals.
  • the metal of the IVA Group is selected from a group including titanium, zirconium, hafnium, and alloys thereof with chromium, molybdenum, and tungsten. Using a somewhat modified methodology, the metal may be selected from the VA Group, including vanadium, niobium, and tantalum.
  • FIG. 1 shows a cross section of a portion of a MEMS device with a hermetically sealed cap forming a cavity over the MEMS, the cavity including a lubricant, the cap attached to the substrate by a vertical stack of metal layers including gold-indium intermetallic compounds.
  • FIGS. 2 to 6 illustrate certain wafer-level process steps to fabricate metal layers surrounding MEMS structures, the metal layers suitable for hermetic sealing of packages and encapsulating lubricant-degrading compounds.
  • FIG. 2 depicts the step of protecting surface MEMS structures on a substrate with sacrificial polymer, after all surface MEMS processing steps have been completed.
  • FIG. 3A shows the steps of patterning and etching of the package metal layout.
  • FIG. 3B illustrates the steps of depositing seed metal layers including a layer of a refractory metal and a layer of high-conductivity metal.
  • FIG. 4A depicts the step of patterning the seed metal layers by covering the region-to-be-plated with a first mask layer.
  • FIG. 4B shows the step of etching the seed metal layers un-covered by the first mask layer, creating sidewalls of the layers; thereafter, the first mask layer is removed.
  • FIG. 5 illustrates the step of plating a first vertical stack of one or more metal layers including a top layer of a first metal, covering the seed metal sidewalls.
  • FIG. 6 depicts the step of removing the patterned polymeric material and the MEMS structure protection, and dispensing the getter and passivation material.
  • FIGS. 7 to 10 show certain wafer-level process steps for fabricating caps with metallization to complete the sealing of hermetic MEMS packages.
  • FIG. 7 indicates the step of depositing seed metal layers including a layer of a refractory metal and a layer of a high conductivity metal on a wafer-size cap material.
  • FIG. 8 depicts the step of patterning the seed metal layers by covering the region-to-be-plated with a second mask layer.
  • FIG. 9 shows the step of etching the seed metal layers un-covered by the second mask layer, creating sidewalls of the layers; thereafter, the second mask is removed.
  • FIG. 10 illustrates the step of plating a second vertical stack of one or more metal layers including a top layer of a second metal, covering the seed metal sidewalls.
  • FIG. 11 illustrates the package assembly steps by aligning the cap stack of metals with the substrate stack of metals to contact indium and gold layers.
  • FIG. 12 depicts a cross section of a portion of another MEMS device with a hermetically sealed cap forming a cavity over the MEMS, the cavity including a lubricant, the cap attached to the substrate by a vertical stack of metal layers including gold-indium intermetallic compounds.
  • Applicants solved the problem of lubricant degradation when they discovered a methodology to deposit the bond metals so that they extend not only over the width but also over the sidewalls of patterned seed metal piles, thereby encapsulating the copper of the seed metal layers.
  • the methodology is based on using photoresist invers to existing practice, namely covering the region intended for plating rather than exposing the region.
  • the exemplary embodiment 100 of FIG. 1 illustrates a portion of a hermetic package for a micro-electro-mechanical system (MEMS) structure 101 .
  • the package portion shown in FIG. 1 includes a substrate 110 and an exemplary MEMS structure, shown as a surface MEMS carried by substrate 110 .
  • At least a portion of surface MEMS 101 has a first height 101 a over the substrate surface.
  • MEMS structure 101 may be an array of individually addressable micromirrors of a digital mirror device (DMD) such as a Texas Instruments DLPTM DMD special light modulator.
  • first height 101 a may for example be in the range from 0.5 ⁇ m to 1.5 ⁇ m. In other MEMS devices, first height 101 a may be smaller or greater.
  • Substrate 110 may, for example, be a chip or chip area like that of an integrated circuit chip comprising semiconductor material such as silicon, silicon germanium, or gallium arsenide. Semiconductor chips are impermeable to water molecules and thus hermetic.
  • the substrate may include circuit components of an integrated circuit (IC) protected by an overcoat 111 .
  • the protective overcoat 111 is depicted as covering the whole substrate surface so that overcoat 111 can be considered the effective substrate surface.
  • the package of device 100 includes a cap or cover 120 , which is configured to provide an enclosed cavity for housing MEMS structure 101 .
  • cap 120 is a flat plate or other structure providing transparency to enable external light of desired wavelengths to reach and be selectively modulated by position settable reflecting surfaces of structure 101 .
  • cap 120 may be opaque, or may have a dome-shaped configuration. In any case, cap 120 is formed to be impermeable to water molecules and thus hermetic.
  • cap 120 is attached to substrate 110 by a vertical stack 130 of metal layers.
  • Stack 130 has a continuous contour that peripherally laterally surrounds MEMS structure 101 at a spacing distance 140 from MEMS structure 101 .
  • distance 140 may be between 50 ⁇ m and 200 ⁇ m.
  • the adhesion of stack 130 to substrate 110 may be enabled by 131 a and 131 b
  • the adhesion of stack 130 to cap 120 may be enabled by metallic seed films 132 a and 132 b .
  • seed films 131 a and 132 a may have a thickness of 100 nm and include a refractory metal of the IV A Group of the Periodic Table of Elements, such as titanium, and seed films 131 b and 132 b may have a thickness of 200 nm and include a metal of high electrical conductivity such as copper or aluminum.
  • Seed films 131 a and 131 b have a common sidewall 138
  • seed films 132 a and 132 b have a common sidewall 139 .
  • the seed films of refractory metal include a metal of the V A Group of the Periodic Table of Elements, such as tantalum. In this case, the sidewall of the seed film of high conductivity metal is set back from the sidewall of the seed film of refractory metal.
  • the adhesion of stack 130 to substrate 110 and to cap 120 is made impermeable to water molecules and thus hermetic.
  • seed films 131 a and 131 b have a first width 131 c .
  • first width 131 c may be between about 100 ⁇ m and 150 ⁇ m.
  • Seed films 132 a and 132 b have a second width 132 c smaller than first width 131 c .
  • second width 132 c may be between about 50 ⁇ m and 80 ⁇ m.
  • Vertical stack 130 of FIG. 1 includes a plurality of metal layers of various thicknesses and widths.
  • the portion of stack 130 near substrate 110 joins seed films 131 a and 131 b , wraps around their common sidewall 137 , fully encapsulating sidewall 137 , and thus has a width 130 a greater than seed film width 131 c .
  • the portion of stack 130 near cap 120 joins seed films 132 a and 132 b , wraps around their common sidewall 138 , fully encapsulating sidewall 138 , and thus has a width 130 b larger than seed film width 132 c , but tapered or stepped upwardly and inwardly from width 130 a . As illustrated in embodiment 100 of FIG.
  • metal stack 130 includes a plurality of layers 135 , 136 , and 137 .
  • layer 137 or layer 136 , or both, may be omitted, or an additional one or more metal layers may be added.
  • bottom layer 137 is joined to seed film 131 , is made of copper, and has a thickness of about 2 ⁇ m.
  • Intermediate layer 136 is joined to layer 137 , is made of nickel which acts as a barrier layer against metal diffusion, and has a thickness of about 1 ⁇ m.
  • Layer 136 fully encapsulates layer 137 ; consequently, when layer 136 is made of nickel, out-diffusion of underlying copper is inhibited.
  • Top metal layer 135 has its bottom joined to intermediate layer 136 , its top joined to seed film 132 b , and a width that varies upwardly and inwardly from width 130 a to width 130 b .
  • a lower portion of layer 135 of generally uniform width 130 a has a thickness 133 a of between about 5 ⁇ m and 10 ⁇ m, and the upper portion of layer 135 of tapered or stepped width has a thickness 134 a of between about 2 ⁇ m and 4 ⁇ m.
  • enhanced adhesion can be achieved and any out-diffusion of copper from seed film 132 b can be inhibited by the addition of a nickel layer of about 1 ⁇ m thickness between the upper portion of thickness 134 a and seed film 132 b.
  • metal layer 135 includes gold-indium intermetallic compounds of various compositions, for instance AuIn 2 with a melting temperature of about 540° C. and AuIn with a melting temperature of about 509° C.
  • metal layer 135 may include metallic gold not consumed by intermetallic compounds. As explained below, with gold provided with a wider bond line than indium during fabrication and in an amount considerably more plentiful than the amount of indium, the increase of temperature allows the gold surface to react with any excess indium, capturing it as intermetallic compounds.
  • FIGS. 2 to 11 An example embodiment of a wafer-level process flow for the fabrication of low-temperature hermetically sealed MEMS structure devices is illustrated with reference to FIGS. 2 to 11 .
  • FIG. 2 shows an un-singulated chip area of a substrate 110 such as a chip area of an integrated circuit of a semiconductor wafer 110 at a process stage where the initial processing of MEMS structures 101 has been completed.
  • the chip area of wafer 110 may include circuitry for each chip, such as integrated circuits manufactured by CMOS technology.
  • the included circuitry is electrically connected to the respective MEMS structures.
  • Wafer 110 covered by a layer 111 of protective overcoat such as silicon nitride and silicon oxide.
  • movable portions of the MEMS structures 101 are shown above the wafer surface, i.e., above the overcoat layer 111 , by a height 101 a .
  • first height 101 a of the MEMS structures above the overcoat is herein referred to as first height 101 a .
  • first height 101 a may be in a range of about 0.5 ⁇ m to 1.5 ⁇ m.
  • the MEMS structures e.g., movable mirrors of a DMD
  • a protective polymeric material 201 such as a layer of photoresist, which can be sacrificed and removed at a later stage of the process flow. It is a technical advantage that the steps of forming the packaging, bonding, and sealing features begin only after the surface MEMS processing is complete so that integration issues caused by structure topology may be prevented.
  • the layout of the package features is next defined and the substrate surface is covered with a patterned metallic seed film for anchoring the package sealing structures.
  • FIG. 2 shows a portion of a substrate 110 such as a semiconductor wafer at a process stage where the processing of MEMS structures 101 has been completed.
  • the semiconductor wafer 110 may include circuitry for each chip, such as integrated circuits manufactured by CMOS technology; the circuitry is electrically connected to the respective MEMS structures. It is advantageous to have wafer 110 covered by a layer 111 of protective overcoat such as silicon nitride and silicon carbide.
  • the MEMS structures 101 are shown as surface MEMS, i.e.
  • first height 101 a the height 101 a of the MEMS structures above the overcoat is herein referred to as first height 101 a .
  • first height 101 a may be between about 0.5 ⁇ m and 1.5 ⁇ m.
  • the MEMS structures are preferably embedded in a protective polymeric material 201 such as photoresist, which can be sacrificed and removed at a later stage of the process flow. It is a technical advantage that the steps of forming the packaging, bonding, and sealing features begin only after the surface MEMS processing is complete so that integration issues caused by structure topology can be prevented.
  • the next processes steps involve defining the layout of the package features and to cover the substrate surface with patterned metallic seed films for anchoring the package seal structures.
  • a photoresist layer 301 (see FIG. 3A ) is deposited on protective layer 201 through a mask or, alternatively, deposited as a layer and then photoetched.
  • Protective layer 201 is selectively etched to create an opening of lateral width 310 , with a portion of overcoat 111 exposed in the opening of width 310 . Opening of width 310 follows a continuous contour laterally peripherally surrounding the MEMS structure 101 and spaced from the MEMS structure by a distance 320 .
  • metallic seed films 131 a and 131 b are blanket deposited over the patterned photoresist layer 301 and within the opening of width 310 .
  • Metallic seed film 131 a is of a material that has strong adhesion to overcoat 111 .
  • film 131 a is selected from a group including metals of the IV A Group of the Periodic Table of Elements, comprising titanium, zirconium, hafnium, and alloys thereof with chromium, molybdenum, and tungsten.
  • film 131 a has a thickness of about 100 nm.
  • a metal of the VA Group see below.
  • Seed film 131 b uses a metal of high electrical conductivity and preferably low cost, such as copper and aluminum, also beryllium, magnesium, silver, and gold. Preferably, film 131 b has a thickness of about 200 nm. Seed films 131 a and 131 b form a vertical pile of layers, referred to herein as first vertical pile.
  • the second seed layer 131 b of the vertical pile of seed layers is next covered with a patterned layer (referred to as the first mask layer) 401 over a region with first width 410 and a contour continuously peripherally surrounding the MEMS structures 101 and laterally spaced by a distance 420 from the MEMS structure.
  • Distance 420 is greater than distance 320 .
  • First mask 401 is positioned substantially symmetrical from the center of opening of width 310 with about equal mask portions to either side of the center. (This center is indicated by phantom line 311 in FIG. 4A ). Due to this symmetry, the distance 402 between a mask side 401 b and the nearest opening side 310 b is about the same along the contour of mask 401 .
  • Mask 401 has the same general two-dimensional continuous contour configuration as the opening of width 310 previously formed in protective layer 301 (see FIG. 3A ) and is spaced by distance 420 from the MEMS structure 101 .
  • Distance 402 is selected so that it can accommodate the thicknesses of the metal layers plated as a stack in the following deposition steps (see FIG. 5 ).
  • Width 410 may, for example, be between about 100 ⁇ m and 150 ⁇ m.
  • the material for first mask 401 may, for instance, be a photoresist polymer.
  • the height 401 a of mask 401 is sufficient to withstand the following etching process step. The remaining seed layers not covered by first mask 401 are exposed.
  • FIG. 4B depicts the result of etching the first pile of seed layers in regions un-covered by the first mask layer 401 of width 410 .
  • the etching step involves a chemical or plasma etching technique and leaves the first pile un-etched with a width 131 c , which is substantially the same as first width 410 of the mask, and creates common sidewalls 138 , which are substantially the same for layers 131 a and 131 b .
  • first mask layer 401 is removed.
  • FIG. 5 illustrates the formation of a vertical stack of metal layers over the seed film 131 b and sidewall 138 .
  • the layers are deposited sequentially; the preferred deposition process is electrolytic plating since it is able to produce uniform layers in short periods of time.
  • a bottom layer 137 of, for example, copper of about 2 ⁇ m thickness is formed that adheres to metallic seed film 131 b , sidewalls 138 , and overcoat 111 exposed on the bottom of the opening of width 310 .
  • a barrier layer 136 of, for example, nickel of about 1 ⁇ m thickness is formed over the layer 137 ; it also adheres to overcoat 111 .
  • Barrier layer 137 prevents the out-diffusion of copper atoms.
  • a top layer 501 of a first metal of, for example gold of a thickness between about 5 ⁇ m and 10 ⁇ m is formed over the barrier layer 136 .
  • the first metal also adheres to overcoat 111 and has a height 501 a equal to or greater than the first height 101 a .
  • the sum of the thicknesses of layers 137 , 136 , and 501 provides a stack height 511 and stack width 130 a .
  • one or both of layers 136 , 137 may be omitted.
  • photoresist layer 301 and sacrificial protective polymer layer 201 are removed by a photoresist removal process such as plasma etching, releasing the MEMS structures 101 and freeing them for movement.
  • a photoresist removal process such as plasma etching
  • the result of these processes is a structure 1110 that comprises the substrate 110 with MEMS structures 101 of height 101 a over the substrate upper surface and with a vertical stack of metal layers 137 , 136 and 501 of width 130 a and height 511 laterally continuously surrounding and spaced by a distance 140 from the MEMS structures 101 .
  • Metal layers 137 , 136 , and 501 cover sidewalls 138 of seed layers 131 a and 131 b and are attached to overcoat 111 .
  • a getter, lubrication and passivation material 601 is dispensed.
  • FIGS. 7 to 10 depict steps in the wafer-level fabrication of water-impermeable caps suitable for joinder to the wafer-level structure 1110 for hermetically sealing the MEMS structures formed in the chip areas of the substrate.
  • FIG. 7 indicates the step of providing a flat cap 120 with a surface with metallic seed films 132 a and 132 b suitable for DMD devices.
  • the illustrated cap 120 may be made of a glass transparent to visible light.
  • Metallic seed film 132 a is of a material that has strong adhesion to the material of cap 120 .
  • film 132 a is selected from a group including metals of the IV A Group of the Periodic Table of Elements, comprising titanium, zirconium, hafnium, and alloys thereof with chromium, molybdenum, and tungsten.
  • film 132 a has a thickness of about 100 nm.
  • Seed film 132 b uses a metal of high electrical conductivity and preferably low cost, such as copper and aluminum, also beryllium, magnesium, silver, and gold. Preferably, film 132 b has a thickness of about 200 nm. Second seed films 132 a and 132 b represent a second vertical pile of seed layers.
  • Cap 120 is formed on a wafer scale and thus compatible with a wafer-scale assembly for the MEMS structures. Although a flat cap 120 is used for illustrative purposes, it will be appreciated that the configuration of the cap structure may be a vaulted dome or other configuration different than a flat cap, with the specific configuration determined based on the type and configuration of MEMS structure involved and also in consideration of other particular needs and individual preferences.
  • the second seed layer 132 b of the second vertical pile of seed layers is next covered with a layer of a polymeric material such as a photoresist layer 801 (referred to as the second mask layer).
  • Photoresist layer 801 is patterned to provide a width 132 c less than width 410 ; phantom line 811 indicates the center of second mask layer 801 .
  • Width 132 c has the same general two-dimensional continuous contour configuration as the first mask layer 401 previously described, but of lesser or greater lateral width than the contour of the etched first pile (of seed layers 131 a and 131 b ).
  • Width 132 c is positioned so that width 132 c may be brought into alignment generally centrally of the width 410 of the stack of layers 131 a and 131 b in later processing. By this alignment, center line 811 is brought into alignment with center line 311 of FIG. 4A . As FIG. 8 shows, the seed layers 132 a and 132 b outside second mask layer 801 remain exposed and will be removed by etching in the next process step.
  • FIG. 9 depicts the result of etching the second pile of seed layers in regions un-covered by the second mask layer 801 of width 132 c .
  • the etching step involves a chemical or plasma etching technique and leaves the second pile un-etched with a width 132 and creates common sidewalls 139 , which are substantially the same for layers 132 a and 132 b .
  • second mask layer 801 is removed.
  • the process step shown in FIG. 10 comprises the deposition of a second vertical stack 1034 of one or more metal layers over the width 132 c and the sidewalls 139 of the second pile of seed layers.
  • the second stack 1034 includes a top layer of a second metal, for example, indium, suitable to form intermetallics with the metal layer 501 .
  • layer 1034 may be formed to a height 1034 a of between about 2 and 4 ⁇ m.
  • a barrier layer of, for example, nickel to a thickness of about 1 ⁇ m may be deposited on the width and sidewall of metallic seed films 132 a before the indium metal 1034 is deposited.
  • the barrier metal as well as the second metal adhere to the material of cap 120 .
  • the resulting width of metal stack 1034 is 130 b .
  • the preferred deposition technique is electrolytic plating.
  • metal layer 1034 may be a composite metal layer comprising a plurality of successively formed metal layers, such as a bottom layer of about 200 nm thickness of titanium deposited over the metallic seed layer 132 b , followed by an intermediate layer of indium deposited over the titanium, and then a top layer of gold of about 100 nm thickness deposited over the indium intermediate layer.
  • the resulting wafer scale cap structure illustrated in FIG. 10 and designated 1010 , comprises the second metal layer 1034 (viz., indium) of width 130 b and height 1034 a , adhering to the metallic seed film 132 b and to the surface of flat cap material 120 .
  • indium layer 1034 and remaining seed films 132 a and 132 b are configured to match and fall within the outline of gold layer 501 formed on substrate 110 as structure 1110 .
  • the cap structure 1010 is ready to be used for the wafer-scale assembly of hermetic packages for the MEMS structures on substrate 110 of structure 1110 .
  • MEMS devices such as DMDs, chemical gettering substances, lubricants, corrosion inhibitants and/or other materials (generally designated 601 in FIG. 6 ) may be added prior to or contemporaneously with sealingly joining the cap and substrate structures 1010 and 1110 .
  • FIG. 11 illustrates the package assembly step.
  • Cap 1010 is aligned with substrate 1110 so that indium layer 1034 is facing gold layer 501 .
  • indium layer 1034 is approximately centered above gold layer 501 as indicated by indium center line 811 substantially matched with gold centerline 311 .
  • This alignment step leaves a lateral distance 130 c from the inside perimeter edge of the laterally continuous contour of indium layer 1034 to the corresponding inside perimeter edge of the similar laterally continuous contour of gold layer 501 .
  • Cap 1010 is then lowered (indicated by arrow 1111 ) onto substrate 1110 in order to bring indium layer 1034 into contact with gold layer 501 , resulting in an asymmetrical bond line width, wherein the indium width at the bond line is narrower (in typical embodiments, significantly narrower) than the gold width at the bond line.
  • thermal energy is applied in order to raise the temperature until the indium metal is liquefied at about 156° C. It is preferred to keep the temperature between about 156 and 200° C., since this temperature range is low compared to typical processing temperatures of silicon components and MEMS structures. Since the amount of indium is small relative to the amount of gold, after a short period of time the indium metal is dissolved into the gold layer by forming gold-indium intermetallic compounds (the interaction is often referred to as a transient liquid phase process). Among the formed compounds are the indium-rich compound AuIn 2 and the compound AuIn.
  • the oversized gold surface (relative to the indium surface in contact with the gold surface) acts to capture excess liquid indium to form intermetallic compounds 601 before liquid indium can enter sidewise into the MEMS structure headspace.
  • An occasional residual indium metal squeezed sidewise is neutralized by the distance 140 of the gold perimeter to the MEMS structures 101 .
  • the resulting layer of intermetallics and residual gold is designated 135 .
  • the insertion of barrier layer 136 of nickel effectively blocks an interaction of gold with copper of layer 137 within the stated low temperature range. However, even in the absence of the nickel layer, gold will interact much more slowly with copper than with indium. Since nickel layer 136 wraps round the sidewalls of copper layer 137 and is in touch with protective layer 111 , out-diffusion of copper is inhibited.
  • the resulting MEMS packages shown in FIG. 1 are formed.
  • the packages all have metal stacks 130 which adhere to the substrate (silicon wafer) 110 as well as to cap (glass plate) 120 and are thus substantially fully hermetic.
  • the wafer can subsequently be singulated into discrete MEMS devices, for instance by sawing the wafer to separate the chip areas into discrete chip packages.
  • any re-melting of the intermetallic compounds would require much higher temperatures, for example about 509° C. for AuIn and about 540° C. for AuIn 2 . Consequently, additional device processing after package assembly is possible with less concern about thermal degradation of the hermetic seal.
  • An example is the solder processes utilized for attachment to external parts such as other components and circuit boards.
  • FIG. 12 shows another example embodiment 1200 of a hermetic package for a MEMS structure which is combined with certain isolated structures, as needed for instance in Variable Electrostatic Actuators (VEAs).
  • VSAs Variable Electrostatic Actuators
  • This example embodiment is based on a wafer-level process flow for the fabrication of low-temperature hermetically sealed MEMS structure devices, which requires an especially high degree of plating uniformity, while the polymeric sacrificial material embedding the MEMS structures is selected to protect against the plating chemistry.
  • the high plating uniformity is achieved by a two-step etching process of the two seed layer stack, in contrast to the single-step etching process of FIG. 4B employed in the above-described fabrication flow.
  • the refractory metal of the seed layer stack is advantageously selected from the VA Group of the Periodic Table of Elements.
  • the structure of the package of device 1200 is analogous to the package of device 100 illustrated in FIG. 1 .
  • the difference of device 1200 compared to device 100 is the configuration and the metal of the seed layer 1231 a made of refractory metal adhering to overcoat 111 .
  • seed film 1231 a may have a thickness of 100 nm and include a refractory metal of the V A Group of the Periodic Table of Elements, such as tantalum, niobium, or vanadium.
  • Seed film 131 b may have a thickness of 200 nm and include a metal of high electrical conductivity such as copper or aluminum. As illustrated in FIG.
  • seed film 1231 a has a width 1231 c , which is substantially identical to the width 130 a of the stack of plated metal layers, while seed film 131 b has the width 131 c , which is smaller than width 1231 c .
  • width 131 c may be between about 100 ⁇ m and 150 ⁇ m, and width 1231 c may be between about 120 ⁇ m and 170 ⁇ m.
  • seed film 1231 a has a sidewall 1238 different from the sidewall 138 of the seed film 131 b.
  • Seed metal layers 1231 a and 131 b are deposited in a process step analogous to the deposition step described in conjunction with FIG. 3B .
  • Seed metal layer 131 b (for instance, copper) is etched in a process step as described in conjunction with FIG. 4B .
  • seed metal layer 1231 a (for instance, tantalum) is etched in a separate etching step in the time window after completing the plating processes of the metal layers described in FIG. 5 , but before the removal of the sacrificial polymer layer protecting the MEMS structures depicted in FIG. 6 .
  • the described example embodiments are merely illustrative and not intended to be construed in a limiting sense.
  • the disclosed principles apply to any semiconductor material for the chips, including silicon, silicon germanium, gallium arsenide, gallium nitride, or any other semiconductor or compound material used in manufacturing.
  • the same principles may be applied both to MEMS components formed over the substrate surface and to MEMS components formed within the substrate.
  • the caps used in packaging the components may be flat, curved, or any other geometry that suits individual needs and preferences.
  • the caps may be transparent or completely opaque to all or specific wavelengths or ranges of wavelengths of visible light, infrared light, radio frequency or radiation in other portions of the electromagnetic spectrum.
  • the contacting metal layers of the stacks formed on the substrate and cap may be other than gold and indium, with other suitable choices being disclosed in application Ser. No. 13/671,734 filed Nov. 8, 2012, the entirety of which is incorporated by reference herein.
  • the relative widths of the metal stacks can be reversed, with the wider stacks being formed on the cap and the narrower stack being formed on the substrate.
  • the top layer of the wider stack formed on the cap instead of the substrate will be formed of the higher melting temperature meta; (e.g., gold) and the top layer of the narrower stack formed on the substrate instead of the cap will be formed of the lower melting temperature metal.
  • the described approach realized that general eutectic bonding may offer low temperature sealing of packages and thus be compatible with low temperature MEMS structures, but the resulting seals would de-bond at the same low temperatures as the sealing process and thus not allow post-sealing temperatures above the sealing temperature as required by some customer board assembly and device operations.
  • indium bond line asymmetrical relative to the gold bond line, and especially selecting in indium bond line significantly narrower than the gold bond line, allows the gold surface to react with any excess indium before it can enter the MEMS device area, capturing the indium as intermetallic compounds.
  • the package structures are electrically isolated from the MEMS structures; any copper used in seed layer and metallization stacks is inhibited by overlaying metal barriers from diffusing into the MEMS operating space.
  • the temperature range, in which the indium is consumed by the gold, does not have to be much higher than the indium melting temperature (156.63° C.); it is preferably in the range from about 156 to 200° C.
  • the re-melting temperatures of indium-gold intermetallic compounds are much higher: for AuIn 509.6° C., for AuIn 2 540.7° C.
  • hermetic low temperature MEMS structures especially with the need for temperature-sensitive lubricants
  • the assembly temperature can be kept under 200° C., while applications and operations at much higher post-assembly temperatures can reliably be tolerated.
  • Another advantage is that the cost of hermetic MEMS packages fabricated by this method compares well with the cost of conventional non-hermetic MEMS packages.
  • the described example packaging method separates indium and gold from each other until right at the assembly step, thus creating a thermally stable solution in contrast to known methods, where indium bodies are placed in contact with gold bodies during the fabrication process. Since indium and gold diffuse rapidly at elevated temperatures, and significantly even at ambient temperature, intermetallic compound are continuously produced at these interfaces. When the assembly temperature is reached, the intermetallic compounds do not re-melt and can thus not participate in the bonding process. Consequently, these interfaces may not be thermally stable at ambient temperature, are preferably not exposed before assembly to processing steps requiring elevated temperatures, and have limited shelf life before assembly.
  • the described example packaging method uses asymmetrical bond line widths.
  • the indium bond line is significantly narrower than the gold bond line. Consequently, the gold surface can react with any excess indium and can capture it as intermetallic compounds. With contacting surfaces of the indium body and the gold body at the same width, as melted indium has a strong tendency to push out of a bonding surface during an assembly step, there may be a greater chance to enter the MEMS device area.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Micromachines (AREA)

Abstract

A hermetic package comprising a substrate (110) having a surface with a MEMS structure (101) of a first height (101 a), the substrate hermetically sealed to a cap (120) forming a cavity over the MEMS structure; the cap attached to the substrate surface by a vertical stack (130) of metal layers adhering to the substrate surface and to the cap, the stack having a continuous outline surrounding the MEMS structure while spaced from the MEMS structure by a distance (140); the stack having a bottom first metal seed film (131 a) adhering to the substrate and a bottom second metal seed film (131 b) adhering to the bottom first seed film, both seed films of a first width (131 c) and a common sidewall (138); further a top first metal seed film (132 a) adhering to the cap and a top second metal seed film (132 b) adhering to the top first seed film, both seed films with a second width (132 c) smaller than the first width and a common sidewall (139); the bottom and top metal seed films tied to a metal layer (135) including gold-indium intermetallic compounds, layer (135) having a second height (133 a) greater than the first height and encasing the seed films and common sidewalls.

Description

    FIELD OF THE INVENTION
  • The present invention relates to semiconductor devices and processes, and more specifically to the structure and fabrication of hermetically sealed microelectromechanical system (MEMS) devices.
  • DESCRIPTION OF RELATED ART
  • The wide variety of products collectively called Micro-Electro-Mechanical devices (MEMS) are small, low weight devices on the micrometer to millimeter scale, which may have mechanically moving parts and often movable electrical power supplies and controls, or they may have parts sensitive to thermal, acoustic, or optical energy. MEMS have been developed to sense mechanical, thermal, chemical, radiant, magnetic, and biological quantities and inputs, and produce signals as outputs. Because of the moving and sensitive parts, MEMS have a need for physical and atmospheric protection. Consequently, MEMS are placed on or in a substrate and have to be surrounded by a housing or package, which has to shield the MEMS against ambient and electrical disturbances, and against stress.
  • A typical MEMS device integrates mechanical elements, sensors, actuators, and electronics on a common substrate. The manufacturing approach of a MEMS aims at using batch fabrication techniques similar to those used for microelectronics devices. MEMS can thus benefit from mass production and minimized material consumption to lower the manufacturing cost, while simultaneously realizing the benefits well-controlled integrated circuit processing technology.
  • Example MEMS devices include devices without moving parts and devices with moving parts. Examples of MEMS devices without moving parts are ink jet print heads mechanical sensors, strain gauges, pressure sensors with microphone membranes, and inertial sensors such as accelerometers coupled with the integrated electronic circuit of the chip. Among the MEMS devices with moving parts but without rubbing or impacting surfaces, are gyros, comb devices, resonators and filters. In other classes, the moving parts may impact surfaces, such as in digital mirror devices (DMDs), relays, valves, and pumps; or the moving parts may impact and rub surfaces, such as in optical switches, shutters, scanners, locks, discriminators, and variable electrostatic actuators (VEAs). In MEMS devices with moving parts, the mechanically moving parts are fabricated together with the sensors and actuators in the process flow of the electronic integrated circuit (IC) on a semiconductor chip. The mechanically moving parts may be produced by an undercutting etch or removal of a sacrificial layer at some step during the IC fabrication. Examples of specific bulk micromachining processes employed in MEMS sensor production to create the movable elements and the cavities for their movements are anisotropic wet etching and deep reactive ion etching.
  • While the fabrication of these MEMS devices can benefit from wafer-level processes, their packages do not have to be fully hermetic, i.e. impermeable to water molecules. Consequently, they may use sealants made of polymeric compounds typically used in adhesive bonding. On the other hand, DMDs require substantially fully hermetic packages, since they may include torsion hinges, cantilever hinges, and flexure hinges. Each movable mirror element of all three types of hinge DMD includes a relatively thick metal reflector supported in a normal, undeflected position by an integral, relatively thin metal hinge. In the normal position, the reflector is spaced from a substrate-supported, underlying control electrode, which may have a voltage selectively impressed thereon by an addressing circuit. A suitable voltage applied to the electrode can electrostatically attract the reflector to move or deflect it from its normal position toward the control electrode and the substrate. Such movement or deflection of the reflector causes deformation of its supporting hinge which stores potential energy that mechanically biases the reflector for movement back to its normal position when the attracting voltage is removed. The deformation of a cantilever hinge comprises bending about an axis normal to a hinge axis. The deformation of a torsion hinge comprises deformation by twisting about an axis parallel to the hinge axis. The deformation of a flexure hinge, which is a relatively long cantilever hinge connected to the reflector by a relatively short torsion hinge, comprises both types of deformation, permitting the reflector to move in piston-like fashion.
  • An example DMD (digital mirror device) MEMS is a spatial light modulator such as a DLP™ DMD device available from Texas Instruments. A typical DMD includes an array of individually addressable light modulating pixel element micromirrors, the reflectors of each of which are selectively positioned to reflect or not to reflect light to a desired site. In order to avoid an accidental engagement of a reflector and its control electrode, a landing electrode may be added for each reflector. It has been found, though, that there is a risk that a deflected reflector may stick to or adhere to its associated landing electrode. It is postulated that such stiction (static friction that needs to be overcome to enable relative movement) effect may be caused by intermolecular attraction between the reflector and the landing electrode or by high surface energy substances adsorbed on the surface of the landing electrode and/or on the portion of the reflector which contacts the landing electrode. Substances which may impart such high surface energy to the reflector-landing electrode interface include water vapor or other ambient gases (e.g., carbon monoxide, carbon dioxide, oxygen, nitrogen) and gases and organic components resulting from or left behind following production of the DMD.
  • The problem of stiction has been addressed by applying selected numbers, durations, shapes and magnitudes of voltage pulses to the control electrode, or by passivating or lubricating the portion of the landing electrode engaged by the deformed reflector, and/or the portion of the deformed reflector which engages the landing electrode. Passivation is effected by lowering the surface energy of the landing electrode and/or the reflector through chemically vapor-depositing on the engageable surfaces a monolayer of a long-chain aliphatic halogenated polar compound, such as perfluoroalkyl acid. An effective method of passivation is to enclose a source of passivation, such as a predetermined quantity to time-released passivant material, in a closed cavity with the micromirrors at time of device manufacture.
  • Conventional hermetic packaging of MEMS devices usually involves a packaging process that departs from the processes normally used for non-MEMS device packaging. MEMS hermetic packaging is expensive not only because the package often includes a ceramic material, or a metallic or glass lid, but also because the package must be configured to avoid contact with moving and other sensitive parts of the MEMS device and to further allow a controlled or reduced atmosphere inside the package. The high package cost is, however, in conflict with market requirements for many applications of MEMS devices, which put a premium at low device cost and, therefore, low package cost.
  • Further, the conventional fabrication of hermetic MEMS packages also encounters many technical challenges, such as those caused by potentially high temperatures in connection with welding of a hermetic lid to the package base. As an example, a recently proposed package with a sealing process using a glass core involves temperatures considerably above 450° C., typically between 525 and 625° C. dependent on the sealing glass selected. These temperature ranges are a risk for the reliability of silicon integrated circuits and for proper functioning of many MEMS device components, and inhibit passivation and lubrication methods. Similar and sometimes even higher temperatures are involved, when packages use techniques such as anodic bonding and glass frit bonding.
  • It would be advantageous to have a more fully hermetically packaged MEMS device which could target low cost industrial, automotive and consumer applications not currently reached by higher cost packaged devices.
  • It would be advantageous to have a more fully hermetically sealed MEMS device fabrication process flow in which both the front-end process flow as well as the packaging process flow would take advantage of semiconductor batch processing techniques applied in the fabrication of non-MEMS integrated circuit devices and would take advantage of installed automated machines.
  • It would be advantageous to have a more fully hermetically sealed MEMS device including appropriate passivating and lubricating agents, or controlled gaseous pressure in internal cavities.
  • SUMMARY OF THE INVENTION
  • A hermetically sealed MEMS device with sidewall encapsulation of seed layers, and a method for fabricating the package of such MEMS device are described.
  • In an example method, a substrate is provided that includes a MEMS structure having at least a portion raised to a height above a substrate surface. A first seed layer including a metal of the IVA Group of the Periodic Table of Elements is deposited over the substrate surface; a second seed layer including a metal of high conductivity is deposited over the first seed layer, thus forming a first vertical pile. A first mask layer is formed over a region of the second seed layer; the region has a width and a contour continuously peripherally surrounding the MEMS structure and spaced laterally from the MEMS structure. The first pile is etched where it is un-covered by the first mask layer, thereby leaving the first pile of first width un-etched while creating sidewalls for the first pile; thereafter, the first mask layer is removed.
  • A second mask layer is formed over a region of the substrate including the first pile, the mask layer having a thickness greater than the first height. The second mask layer is patterned with an opening greater than the first width to expose an underlying portion of the substrate including the un-etched first pile, the opening having a lateral continuous contour similar to but of greater lateral width than the contour of the un-etched first pile. A first vertical stack of one or more metal layers is plated over the width and sidewalls of the first pile, the first stack including a top layer of a first metal with a height equal to or greater than the first height. Thereafter, the sacrificial polymer is removed and a getter and passivation material is dispensed.
  • A cap material element is also provided, which has a surface with a second pile of seed layers with sidewalls and a lateral continuous contour similar to but of lesser or greater lateral width than the contour of the first pile, and further with a second stack of one or more metal layers over the width and sidewalls of the second pile, the second stack including a top layer of a second metal.
  • The cap and the substrate are than aligned to bring the top layer of the second metal into contact with the top layer of the first metal, with a greater lateral spacing of the first or second metal of the top layer of lesser lateral width than the lateral spacing of the second or first metal of the top layer of greater lateral width from the MEMS structure. Thereafter, thermal energy is applied to the one of the first and second metals having a lower melting temperature to liquefy and dissolve the one of the first and second metal into the other of the first and second metals by forming one or more intermetallic compounds of the first and second metals.
  • The metal of the IVA Group is selected from a group including titanium, zirconium, hafnium, and alloys thereof with chromium, molybdenum, and tungsten. Using a somewhat modified methodology, the metal may be selected from the VA Group, including vanadium, niobium, and tantalum.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 shows a cross section of a portion of a MEMS device with a hermetically sealed cap forming a cavity over the MEMS, the cavity including a lubricant, the cap attached to the substrate by a vertical stack of metal layers including gold-indium intermetallic compounds.
  • FIGS. 2 to 6 illustrate certain wafer-level process steps to fabricate metal layers surrounding MEMS structures, the metal layers suitable for hermetic sealing of packages and encapsulating lubricant-degrading compounds.
  • FIG. 2 depicts the step of protecting surface MEMS structures on a substrate with sacrificial polymer, after all surface MEMS processing steps have been completed.
  • FIG. 3A shows the steps of patterning and etching of the package metal layout.
  • FIG. 3B illustrates the steps of depositing seed metal layers including a layer of a refractory metal and a layer of high-conductivity metal.
  • FIG. 4A depicts the step of patterning the seed metal layers by covering the region-to-be-plated with a first mask layer.
  • FIG. 4B shows the step of etching the seed metal layers un-covered by the first mask layer, creating sidewalls of the layers; thereafter, the first mask layer is removed.
  • FIG. 5 illustrates the step of plating a first vertical stack of one or more metal layers including a top layer of a first metal, covering the seed metal sidewalls.
  • FIG. 6 depicts the step of removing the patterned polymeric material and the MEMS structure protection, and dispensing the getter and passivation material.
  • FIGS. 7 to 10 show certain wafer-level process steps for fabricating caps with metallization to complete the sealing of hermetic MEMS packages.
  • FIG. 7 indicates the step of depositing seed metal layers including a layer of a refractory metal and a layer of a high conductivity metal on a wafer-size cap material.
  • FIG. 8 depicts the step of patterning the seed metal layers by covering the region-to-be-plated with a second mask layer.
  • FIG. 9 shows the step of etching the seed metal layers un-covered by the second mask layer, creating sidewalls of the layers; thereafter, the second mask is removed.
  • FIG. 10 illustrates the step of plating a second vertical stack of one or more metal layers including a top layer of a second metal, covering the seed metal sidewalls.
  • FIG. 11 illustrates the package assembly steps by aligning the cap stack of metals with the substrate stack of metals to contact indium and gold layers.
  • FIG. 12 depicts a cross section of a portion of another MEMS device with a hermetically sealed cap forming a cavity over the MEMS, the cavity including a lubricant, the cap attached to the substrate by a vertical stack of metal layers including gold-indium intermetallic compounds.
  • DETAILED DESCRIPTION OF EXAMPLE EMBODIMENTS
  • Life test and stress test data indicated that the lubricating and passivating characteristics of compounds deposited in hermetic packages of MEMS devices with moving parts may deteriorate over time. Applicants found in detailed investigations that the chief culprit for the compound degradation may be exposed surfaces of copper layers needed in high-conductivity seed layers and low-resistance traces for plating uniformity.
  • Applicants solved the problem of lubricant degradation when they discovered a methodology to deposit the bond metals so that they extend not only over the width but also over the sidewalls of patterned seed metal piles, thereby encapsulating the copper of the seed metal layers. The methodology is based on using photoresist invers to existing practice, namely covering the region intended for plating rather than exposing the region.
  • The exemplary embodiment 100 of FIG. 1 illustrates a portion of a hermetic package for a micro-electro-mechanical system (MEMS) structure 101. The package portion shown in FIG. 1 includes a substrate 110 and an exemplary MEMS structure, shown as a surface MEMS carried by substrate 110. At least a portion of surface MEMS 101 has a first height 101 a over the substrate surface. As an example, MEMS structure 101 may be an array of individually addressable micromirrors of a digital mirror device (DMD) such as a Texas Instruments DLP™ DMD special light modulator. In this case, first height 101 a may for example be in the range from 0.5 μm to 1.5 μm. In other MEMS devices, first height 101 a may be smaller or greater.
  • Substrate 110 may, for example, be a chip or chip area like that of an integrated circuit chip comprising semiconductor material such as silicon, silicon germanium, or gallium arsenide. Semiconductor chips are impermeable to water molecules and thus hermetic. The substrate may include circuit components of an integrated circuit (IC) protected by an overcoat 111. In the package portion illustrated in FIG. 1, the protective overcoat 111 is depicted as covering the whole substrate surface so that overcoat 111 can be considered the effective substrate surface. In addition, the package of device 100 includes a cap or cover 120, which is configured to provide an enclosed cavity for housing MEMS structure 101. In the example of DMDs, cap 120 is a flat plate or other structure providing transparency to enable external light of desired wavelengths to reach and be selectively modulated by position settable reflecting surfaces of structure 101. In other MEMS devices, cap 120 may be opaque, or may have a dome-shaped configuration. In any case, cap 120 is formed to be impermeable to water molecules and thus hermetic.
  • As illustrated on FIG. 1, cap 120 is attached to substrate 110 by a vertical stack 130 of metal layers. Stack 130 has a continuous contour that peripherally laterally surrounds MEMS structure 101 at a spacing distance 140 from MEMS structure 101. In example DMDs, distance 140 may be between 50 μm and 200 μm. The adhesion of stack 130 to substrate 110 may be enabled by 131 a and 131 b, and the adhesion of stack 130 to cap 120 may be enabled by metallic seed films 132 a and 132 b. In an example implementation, seed films 131 a and 132 a may have a thickness of 100 nm and include a refractory metal of the IV A Group of the Periodic Table of Elements, such as titanium, and seed films 131 b and 132 b may have a thickness of 200 nm and include a metal of high electrical conductivity such as copper or aluminum. Seed films 131 a and 131 b have a common sidewall 138, and seed films 132 a and 132 b have a common sidewall 139. In another example implementation (see FIG. 12), the seed films of refractory metal include a metal of the V A Group of the Periodic Table of Elements, such as tantalum. In this case, the sidewall of the seed film of high conductivity metal is set back from the sidewall of the seed film of refractory metal. The adhesion of stack 130 to substrate 110 and to cap 120 is made impermeable to water molecules and thus hermetic.
  • As illustrated in FIG. 1, seed films 131 a and 131 b have a first width 131 c. In example DMDs, first width 131 c may be between about 100 μm and 150 μm. Seed films 132 a and 132 b have a second width 132 c smaller than first width 131 c. In example DMDs, second width 132 c may be between about 50 μm and 80 μm.
  • Vertical stack 130 of FIG. 1 includes a plurality of metal layers of various thicknesses and widths. The portion of stack 130 near substrate 110 joins seed films 131 a and 131 b, wraps around their common sidewall 137, fully encapsulating sidewall 137, and thus has a width 130 a greater than seed film width 131 c. The portion of stack 130 near cap 120 joins seed films 132 a and 132 b, wraps around their common sidewall 138, fully encapsulating sidewall 138, and thus has a width 130 b larger than seed film width 132 c, but tapered or stepped upwardly and inwardly from width 130 a. As illustrated in embodiment 100 of FIG. 1, metal stack 130 includes a plurality of layers 135, 136, and 137. In other MEMS device implementations, layer 137 or layer 136, or both, may be omitted, or an additional one or more metal layers may be added.
  • In an example implementation, bottom layer 137 is joined to seed film 131, is made of copper, and has a thickness of about 2 μm. Intermediate layer 136 is joined to layer 137, is made of nickel which acts as a barrier layer against metal diffusion, and has a thickness of about 1 μm. Layer 136 fully encapsulates layer 137; consequently, when layer 136 is made of nickel, out-diffusion of underlying copper is inhibited. Top metal layer 135 has its bottom joined to intermediate layer 136, its top joined to seed film 132 b, and a width that varies upwardly and inwardly from width 130 a to width 130 b. A lower portion of layer 135 of generally uniform width 130 a has a thickness 133 a of between about 5 μm and 10 μm, and the upper portion of layer 135 of tapered or stepped width has a thickness 134 a of between about 2 μm and 4 μm. For some MEMS devices, enhanced adhesion can be achieved and any out-diffusion of copper from seed film 132 b can be inhibited by the addition of a nickel layer of about 1 μm thickness between the upper portion of thickness 134 a and seed film 132 b.
  • For the example MEMS device illustrated in FIG. 1, metal layer 135 includes gold-indium intermetallic compounds of various compositions, for instance AuIn2 with a melting temperature of about 540° C. and AuIn with a melting temperature of about 509° C. In addition, metal layer 135 may include metallic gold not consumed by intermetallic compounds. As explained below, with gold provided with a wider bond line than indium during fabrication and in an amount considerably more plentiful than the amount of indium, the increase of temperature allows the gold surface to react with any excess indium, capturing it as intermetallic compounds.
  • An example embodiment of a wafer-level process flow for the fabrication of low-temperature hermetically sealed MEMS structure devices is illustrated with reference to FIGS. 2 to 11.
  • FIG. 2 shows an un-singulated chip area of a substrate 110 such as a chip area of an integrated circuit of a semiconductor wafer 110 at a process stage where the initial processing of MEMS structures 101 has been completed. The chip area of wafer 110 may include circuitry for each chip, such as integrated circuits manufactured by CMOS technology. The included circuitry is electrically connected to the respective MEMS structures. Wafer 110 covered by a layer 111 of protective overcoat such as silicon nitride and silicon oxide. In the illustrated embodiment, movable portions of the MEMS structures 101 are shown above the wafer surface, i.e., above the overcoat layer 111, by a height 101 a. The height 101 a of the MEMS structures above the overcoat is herein referred to as first height 101 a. For the example of digital mirror devices (DMD), first height 101 a may be in a range of about 0.5 μm to 1.5 μm. The MEMS structures (e.g., movable mirrors of a DMD) are advantageously supported by a protective polymeric material 201 such as a layer of photoresist, which can be sacrificed and removed at a later stage of the process flow. It is a technical advantage that the steps of forming the packaging, bonding, and sealing features begin only after the surface MEMS processing is complete so that integration issues caused by structure topology may be prevented.
  • The layout of the package features is next defined and the substrate surface is covered with a patterned metallic seed film for anchoring the package sealing structures.
  • In order to pattern protective layer 201, a photoresist layer 301 (see FIG. 3A) is deposited on protective layer 201 through a mask or, alternatively, sealed MEMS structures, as illustrated in FIGS. 2 to 11 by certain process steps. FIG. 2 shows a portion of a substrate 110 such as a semiconductor wafer at a process stage where the processing of MEMS structures 101 has been completed. The semiconductor wafer 110 may include circuitry for each chip, such as integrated circuits manufactured by CMOS technology; the circuitry is electrically connected to the respective MEMS structures. It is advantageous to have wafer 110 covered by a layer 111 of protective overcoat such as silicon nitride and silicon carbide. The MEMS structures 101 are shown as surface MEMS, i.e. above overcoat layer 111; the height 101 a of the MEMS structures above the overcoat is herein referred to as first height 101 a. For the example of digital mirror devices (DMD), first height 101 a may be between about 0.5 μm and 1.5 μm. The MEMS structures are preferably embedded in a protective polymeric material 201 such as photoresist, which can be sacrificed and removed at a later stage of the process flow. It is a technical advantage that the steps of forming the packaging, bonding, and sealing features begin only after the surface MEMS processing is complete so that integration issues caused by structure topology can be prevented.
  • The next processes steps involve defining the layout of the package features and to cover the substrate surface with patterned metallic seed films for anchoring the package seal structures. In order to pattern protective layer 201, a photoresist layer 301 (see FIG. 3A) is deposited on protective layer 201 through a mask or, alternatively, deposited as a layer and then photoetched. Protective layer 201 is selectively etched to create an opening of lateral width 310, with a portion of overcoat 111 exposed in the opening of width 310. Opening of width 310 follows a continuous contour laterally peripherally surrounding the MEMS structure 101 and spaced from the MEMS structure by a distance 320.
  • In the next process step, illustrated in FIG. 3B, metallic seed films 131 a and 131 b are blanket deposited over the patterned photoresist layer 301 and within the opening of width 310. Metallic seed film 131 a is of a material that has strong adhesion to overcoat 111. In one implementation, film 131 a is selected from a group including metals of the IV A Group of the Periodic Table of Elements, comprising titanium, zirconium, hafnium, and alloys thereof with chromium, molybdenum, and tungsten. Preferably, film 131 a has a thickness of about 100 nm. For another implementation using a metal of the VA Group, see below. Seed film 131 b uses a metal of high electrical conductivity and preferably low cost, such as copper and aluminum, also beryllium, magnesium, silver, and gold. Preferably, film 131 b has a thickness of about 200 nm. Seed films 131 a and 131 b form a vertical pile of layers, referred to herein as first vertical pile.
  • As illustrated in FIG. 4A, the second seed layer 131 b of the vertical pile of seed layers is next covered with a patterned layer (referred to as the first mask layer) 401 over a region with first width 410 and a contour continuously peripherally surrounding the MEMS structures 101 and laterally spaced by a distance 420 from the MEMS structure. Distance 420 is greater than distance 320. First mask 401 is positioned substantially symmetrical from the center of opening of width 310 with about equal mask portions to either side of the center. (This center is indicated by phantom line 311 in FIG. 4A). Due to this symmetry, the distance 402 between a mask side 401 b and the nearest opening side 310 b is about the same along the contour of mask 401. Mask 401 has the same general two-dimensional continuous contour configuration as the opening of width 310 previously formed in protective layer 301 (see FIG. 3A) and is spaced by distance 420 from the MEMS structure 101. Distance 402 is selected so that it can accommodate the thicknesses of the metal layers plated as a stack in the following deposition steps (see FIG. 5). Width 410 may, for example, be between about 100 μm and 150 μm. The material for first mask 401 may, for instance, be a photoresist polymer. The height 401 a of mask 401 is sufficient to withstand the following etching process step. The remaining seed layers not covered by first mask 401 are exposed.
  • FIG. 4B depicts the result of etching the first pile of seed layers in regions un-covered by the first mask layer 401 of width 410. The etching step involves a chemical or plasma etching technique and leaves the first pile un-etched with a width 131 c, which is substantially the same as first width 410 of the mask, and creates common sidewalls 138, which are substantially the same for layers 131 a and 131 b. After the etching process, first mask layer 401 is removed.
  • FIG. 5 illustrates the formation of a vertical stack of metal layers over the seed film 131 b and sidewall 138. The layers are deposited sequentially; the preferred deposition process is electrolytic plating since it is able to produce uniform layers in short periods of time. In one example, a bottom layer 137 of, for example, copper of about 2 μm thickness is formed that adheres to metallic seed film 131 b, sidewalls 138, and overcoat 111 exposed on the bottom of the opening of width 310. Next, a barrier layer 136 of, for example, nickel of about 1 μm thickness is formed over the layer 137; it also adheres to overcoat 111. Barrier layer 137 prevents the out-diffusion of copper atoms. And then, a top layer 501 of a first metal of, for example gold of a thickness between about 5 μm and 10 μm is formed over the barrier layer 136. The first metal also adheres to overcoat 111 and has a height 501 a equal to or greater than the first height 101 a. The sum of the thicknesses of layers 137, 136, and 501 provides a stack height 511 and stack width 130 a. In other MEMS device implementations, one or both of layers 136, 137 may be omitted.
  • In the next process steps, indicated in FIG. 6, photoresist layer 301 and sacrificial protective polymer layer 201 are removed by a photoresist removal process such as plasma etching, releasing the MEMS structures 101 and freeing them for movement. As FIG. 6 shows, the result of these processes is a structure 1110 that comprises the substrate 110 with MEMS structures 101 of height 101 a over the substrate upper surface and with a vertical stack of metal layers 137, 136 and 501 of width 130 a and height 511 laterally continuously surrounding and spaced by a distance 140 from the MEMS structures 101. Metal layers 137, 136, and 501 cover sidewalls 138 of seed layers 131 a and 131 b and are attached to overcoat 111. Furthermore, when required, a getter, lubrication and passivation material 601 is dispensed.
  • FIGS. 7 to 10 depict steps in the wafer-level fabrication of water-impermeable caps suitable for joinder to the wafer-level structure 1110 for hermetically sealing the MEMS structures formed in the chip areas of the substrate.
  • FIG. 7 indicates the step of providing a flat cap 120 with a surface with metallic seed films 132 a and 132 b suitable for DMD devices. The illustrated cap 120 may be made of a glass transparent to visible light. Metallic seed film 132 a is of a material that has strong adhesion to the material of cap 120. In one implementation, film 132 a is selected from a group including metals of the IV A Group of the Periodic Table of Elements, comprising titanium, zirconium, hafnium, and alloys thereof with chromium, molybdenum, and tungsten. Preferably, film 132 a has a thickness of about 100 nm. Seed film 132 b uses a metal of high electrical conductivity and preferably low cost, such as copper and aluminum, also beryllium, magnesium, silver, and gold. Preferably, film 132 b has a thickness of about 200 nm. Second seed films 132 a and 132 b represent a second vertical pile of seed layers. Cap 120 is formed on a wafer scale and thus compatible with a wafer-scale assembly for the MEMS structures. Although a flat cap 120 is used for illustrative purposes, it will be appreciated that the configuration of the cap structure may be a vaulted dome or other configuration different than a flat cap, with the specific configuration determined based on the type and configuration of MEMS structure involved and also in consideration of other particular needs and individual preferences.
  • As illustrated in FIG. 8, the second seed layer 132 b of the second vertical pile of seed layers is next covered with a layer of a polymeric material such as a photoresist layer 801 (referred to as the second mask layer). Photoresist layer 801 is patterned to provide a width 132 c less than width 410; phantom line 811 indicates the center of second mask layer 801. Width 132 c has the same general two-dimensional continuous contour configuration as the first mask layer 401 previously described, but of lesser or greater lateral width than the contour of the etched first pile (of seed layers 131 a and 131 b). Width 132 c is positioned so that width 132 c may be brought into alignment generally centrally of the width 410 of the stack of layers 131 a and 131 b in later processing. By this alignment, center line 811 is brought into alignment with center line 311 of FIG. 4A. As FIG. 8 shows, the seed layers 132 a and 132 b outside second mask layer 801 remain exposed and will be removed by etching in the next process step.
  • FIG. 9 depicts the result of etching the second pile of seed layers in regions un-covered by the second mask layer 801 of width 132 c. The etching step involves a chemical or plasma etching technique and leaves the second pile un-etched with a width 132 and creates common sidewalls 139, which are substantially the same for layers 132 a and 132 b. After the etching process, second mask layer 801 is removed.
  • The process step shown in FIG. 10 comprises the deposition of a second vertical stack 1034 of one or more metal layers over the width 132 c and the sidewalls 139 of the second pile of seed layers. The second stack 1034 includes a top layer of a second metal, for example, indium, suitable to form intermetallics with the metal layer 501. In example DMD devices, layer 1034 may be formed to a height 1034 a of between about 2 and 4 μm. Advantageously, a barrier layer of, for example, nickel to a thickness of about 1 μm may be deposited on the width and sidewall of metallic seed films 132 a before the indium metal 1034 is deposited. The barrier metal as well as the second metal adhere to the material of cap 120. The resulting width of metal stack 1034 is 130 b. The preferred deposition technique is electrolytic plating.
  • In some implementations, metal layer 1034 may be a composite metal layer comprising a plurality of successively formed metal layers, such as a bottom layer of about 200 nm thickness of titanium deposited over the metallic seed layer 132 b, followed by an intermediate layer of indium deposited over the titanium, and then a top layer of gold of about 100 nm thickness deposited over the indium intermediate layer.
  • The resulting wafer scale cap structure, illustrated in FIG. 10 and designated 1010, comprises the second metal layer 1034 (viz., indium) of width 130 b and height 1034 a, adhering to the metallic seed film 132 b and to the surface of flat cap material 120. As mentioned, indium layer 1034 and remaining seed films 132 a and 132 b are configured to match and fall within the outline of gold layer 501 formed on substrate 110 as structure 1110. At this stage, the cap structure 1010 is ready to be used for the wafer-scale assembly of hermetic packages for the MEMS structures on substrate 110 of structure 1110.
  • As mentioned, for some MEMS devices, such as DMDs, chemical gettering substances, lubricants, corrosion inhibitants and/or other materials (generally designated 601 in FIG. 6) may be added prior to or contemporaneously with sealingly joining the cap and substrate structures 1010 and 1110.
  • FIG. 11 illustrates the package assembly step. Cap 1010 is aligned with substrate 1110 so that indium layer 1034 is facing gold layer 501. In FIG. 11, indium layer 1034 is approximately centered above gold layer 501 as indicated by indium center line 811 substantially matched with gold centerline 311. This alignment step leaves a lateral distance 130 c from the inside perimeter edge of the laterally continuous contour of indium layer 1034 to the corresponding inside perimeter edge of the similar laterally continuous contour of gold layer 501. Cap 1010 is then lowered (indicated by arrow 1111) onto substrate 1110 in order to bring indium layer 1034 into contact with gold layer 501, resulting in an asymmetrical bond line width, wherein the indium width at the bond line is narrower (in typical embodiments, significantly narrower) than the gold width at the bond line.
  • Without delay and with the indium layer and gold layer in contact, thermal energy is applied in order to raise the temperature until the indium metal is liquefied at about 156° C. It is preferred to keep the temperature between about 156 and 200° C., since this temperature range is low compared to typical processing temperatures of silicon components and MEMS structures. Since the amount of indium is small relative to the amount of gold, after a short period of time the indium metal is dissolved into the gold layer by forming gold-indium intermetallic compounds (the interaction is often referred to as a transient liquid phase process). Among the formed compounds are the indium-rich compound AuIn2 and the compound AuIn. The oversized gold surface (relative to the indium surface in contact with the gold surface) acts to capture excess liquid indium to form intermetallic compounds 601 before liquid indium can enter sidewise into the MEMS structure headspace. An occasional residual indium metal squeezed sidewise is neutralized by the distance 140 of the gold perimeter to the MEMS structures 101. As indicated in FIG. 1, the resulting layer of intermetallics and residual gold is designated 135. The insertion of barrier layer 136 of nickel effectively blocks an interaction of gold with copper of layer 137 within the stated low temperature range. However, even in the absence of the nickel layer, gold will interact much more slowly with copper than with indium. Since nickel layer 136 wraps round the sidewalls of copper layer 137 and is in touch with protective layer 111, out-diffusion of copper is inhibited.
  • After the transient liquid phase wafer-level assembly process described with reference to FIG. 11, the resulting MEMS packages shown in FIG. 1 are formed. The packages all have metal stacks 130 which adhere to the substrate (silicon wafer) 110 as well as to cap (glass plate) 120 and are thus substantially fully hermetic. The wafer can subsequently be singulated into discrete MEMS devices, for instance by sawing the wafer to separate the chip areas into discrete chip packages.
  • In contrast to the low temperature range of 156 to 200° C. for forming gold-indium intermetallics, any re-melting of the intermetallic compounds would require much higher temperatures, for example about 509° C. for AuIn and about 540° C. for AuIn2. Consequently, additional device processing after package assembly is possible with less concern about thermal degradation of the hermetic seal. An example is the solder processes utilized for attachment to external parts such as other components and circuit boards.
  • FIG. 12 shows another example embodiment 1200 of a hermetic package for a MEMS structure which is combined with certain isolated structures, as needed for instance in Variable Electrostatic Actuators (VEAs). This example embodiment is based on a wafer-level process flow for the fabrication of low-temperature hermetically sealed MEMS structure devices, which requires an especially high degree of plating uniformity, while the polymeric sacrificial material embedding the MEMS structures is selected to protect against the plating chemistry. The high plating uniformity is achieved by a two-step etching process of the two seed layer stack, in contrast to the single-step etching process of FIG. 4B employed in the above-described fabrication flow. For this application, the refractory metal of the seed layer stack is advantageously selected from the VA Group of the Periodic Table of Elements.
  • As FIG. 12 indicates, the structure of the package of device 1200 is analogous to the package of device 100 illustrated in FIG. 1. The difference of device 1200 compared to device 100 is the configuration and the metal of the seed layer 1231 a made of refractory metal adhering to overcoat 111. In an example implementation, seed film 1231 a may have a thickness of 100 nm and include a refractory metal of the V A Group of the Periodic Table of Elements, such as tantalum, niobium, or vanadium. Seed film 131 b may have a thickness of 200 nm and include a metal of high electrical conductivity such as copper or aluminum. As illustrated in FIG. 12, seed film 1231 a has a width 1231 c, which is substantially identical to the width 130 a of the stack of plated metal layers, while seed film 131 b has the width 131 c, which is smaller than width 1231 c. In example DMDs, width 131 c may be between about 100 μm and 150 μm, and width 1231 c may be between about 120 μm and 170 μm. As a consequence of the different widths, seed film 1231 a has a sidewall 1238 different from the sidewall 138 of the seed film 131 b.
  • Seed metal layers 1231 a and 131 b are deposited in a process step analogous to the deposition step described in conjunction with FIG. 3B. Seed metal layer 131 b (for instance, copper) is etched in a process step as described in conjunction with FIG. 4B. On the other hand, seed metal layer 1231 a (for instance, tantalum) is etched in a separate etching step in the time window after completing the plating processes of the metal layers described in FIG. 5, but before the removal of the sacrificial polymer layer protecting the MEMS structures depicted in FIG. 6.
  • The described example embodiments are merely illustrative and not intended to be construed in a limiting sense. The disclosed principles apply to any semiconductor material for the chips, including silicon, silicon germanium, gallium arsenide, gallium nitride, or any other semiconductor or compound material used in manufacturing. The same principles may be applied both to MEMS components formed over the substrate surface and to MEMS components formed within the substrate. The caps used in packaging the components may be flat, curved, or any other geometry that suits individual needs and preferences. The caps may be transparent or completely opaque to all or specific wavelengths or ranges of wavelengths of visible light, infrared light, radio frequency or radiation in other portions of the electromagnetic spectrum.
  • The contacting metal layers of the stacks formed on the substrate and cap may be other than gold and indium, with other suitable choices being disclosed in application Ser. No. 13/671,734 filed Nov. 8, 2012, the entirety of which is incorporated by reference herein. Also, the relative widths of the metal stacks can be reversed, with the wider stacks being formed on the cap and the narrower stack being formed on the substrate. In such case, the top layer of the wider stack formed on the cap instead of the substrate will be formed of the higher melting temperature meta; (e.g., gold) and the top layer of the narrower stack formed on the substrate instead of the cap will be formed of the lower melting temperature metal. In such case, too, it may be advantageous to join the substrate from above to the cap, rather than join the cap from above to the substrate, to assist collection of liquefied lower melting temperature metal on the wider higher melting temperature metal.
  • For fully hermetic MEMS packages, the described approach realized that general eutectic bonding may offer low temperature sealing of packages and thus be compatible with low temperature MEMS structures, but the resulting seals would de-bond at the same low temperatures as the sealing process and thus not allow post-sealing temperatures above the sealing temperature as required by some customer board assembly and device operations.
  • The problem is addressed of sealing low cost hermetic packages at low temperatures—and thus permitting lubrication of surface MEMS structures—but allowing device operation at temperatures significantly above the sealing temperature. In the example gold/indium system approach a methodology is based on a transient liquid phase sealing technique at low temperatures, which creates intermetallic compounds re-melting only at much higher temperatures. Yet, in a configuration wherein the gold amount is in excess, the indium amount is restricted and kept within confined borders. In the described process flow, indium and gold are kept separate until immediately before sealing, creating a thermally stable solution. Making the indium bond line asymmetrical relative to the gold bond line, and especially selecting in indium bond line significantly narrower than the gold bond line, allows the gold surface to react with any excess indium before it can enter the MEMS device area, capturing the indium as intermetallic compounds.
  • In an example new package design, the package structures are electrically isolated from the MEMS structures; any copper used in seed layer and metallization stacks is inhibited by overlaying metal barriers from diffusing into the MEMS operating space. The temperature range, in which the indium is consumed by the gold, does not have to be much higher than the indium melting temperature (156.63° C.); it is preferably in the range from about 156 to 200° C. On the other hand, the re-melting temperatures of indium-gold intermetallic compounds are much higher: for AuIn 509.6° C., for AuIn2 540.7° C. It is thus a technical advantage for hermetic low temperature MEMS structures (especially with the need for temperature-sensitive lubricants) that the assembly temperature can be kept under 200° C., while applications and operations at much higher post-assembly temperatures can reliably be tolerated. Another advantage is that the cost of hermetic MEMS packages fabricated by this method compares well with the cost of conventional non-hermetic MEMS packages.
  • The described example packaging method separates indium and gold from each other until right at the assembly step, thus creating a thermally stable solution in contrast to known methods, where indium bodies are placed in contact with gold bodies during the fabrication process. Since indium and gold diffuse rapidly at elevated temperatures, and significantly even at ambient temperature, intermetallic compound are continuously produced at these interfaces. When the assembly temperature is reached, the intermetallic compounds do not re-melt and can thus not participate in the bonding process. Consequently, these interfaces may not be thermally stable at ambient temperature, are preferably not exposed before assembly to processing steps requiring elevated temperatures, and have limited shelf life before assembly.
  • The described example packaging method uses asymmetrical bond line widths. In particular, the indium bond line is significantly narrower than the gold bond line. Consequently, the gold surface can react with any excess indium and can capture it as intermetallic compounds. With contacting surfaces of the indium body and the gold body at the same width, as melted indium has a strong tendency to push out of a bonding surface during an assembly step, there may be a greater chance to enter the MEMS device area.
  • Those skilled in the art will appreciate that many other embodiments and variations are possible within the scope of the claimed invention.

Claims (24)

What is claimed is:
1. A method for fabricating a MEMS device comprising the steps of:
providing a substrate including a MEMS structure having at least a portion raised to a first height above a substrate surface, the structure protected by a sacrificial polymer;
depositing a first seed layer including a Group IVA-metal over the substrate surface;
depositing a second seed layer including a metal of high conductivity over the first seed layer, forming a first vertical pile;
forming a first mask layer over a region of the second seed layer, the region having a first width and a contour continuously peripherally surrounding the MEMS structure and laterally spaced from the MEMS structure;
etching the first pile un-covered by the first mask layer, leaving the first pile of first width un-etched while creating sidewalls for the first pile, then removing the first mask layer;
plating a first vertical stack of one or more metal layers over the width and sidewalls of the first pile, the first stack including a top layer of a first metal having a height equal to or greater than the first height;
removing the sacrificial polymer;
dispensing a getter and passivation material;
providing a cap having a surface with a second pile of seed layers with sidewalls and a lateral continuous contour similar to but of lesser or greater lateral width than the contour of the first pile, and further with a second stack of one or more metal layers over the width and sidewalls of the second pile, the second stack including a top layer of a second metal;
aligning the cap and the substrate to bring the top layer of the second metal into contact with the top layer of the first metal, with a greater lateral spacing of the first or second metal of the top layer of lesser lateral width than the lateral spacing of the second or first metal of the top layer of greater lateral width from the MEMS structure; and
applying thermal energy to the one of the first and second metals having a lower melting temperature to liquefy and dissolve the one of the first and second metal into the other of the first and second metals by forming one or more intermetallic compounds of the first and second metals.
2. The method of claim 1 wherein the Group IVA-metal is selected from a group including titanium, zirconium, hafnium, and alloys thereof with chromium, molybdenum, and tungsten.
3. The method of claim 2 wherein the metal of high conductivity is selected from a group having high electrical conductivity and low cost, including copper, aluminum, beryllium, magnesium, silver and gold.
4. The method of claim 1 wherein the one or more intermetallic compounds have melting temperatures greater than the melting temperature of the one of the first and second metals and less than the melting temperature of the other of the first and second metals.
5. The method of claim 1 wherein melting temperatures of the other of the first and second metals and of the one or more intermetallic compounds are greater than 260° C.
6. The method of claim 5 wherein the melting temperature of the one or the first and second metals is less than 260° C.
7. The method of claim 1 wherein the one of the first and second metals is indium and the other of the first and second metals is gold.
8. The method of claim 1 wherein the steps of depositing comprise the method of electrolytic plating.
9. The method of claim 1 wherein the step of providing a cap includes the steps of:
providing a cap material element;
depositing a third seed layer including a Group IVA-metal over a surface of the cap material element;
depositing a fourth seed layer including a metal of high conductivity over the third seed layer, forming a second vertical pile;
covering a region of the second pile with a second mask layer, the region having the lateral continuous contour similar to but of lesser or greater lateral width than the contour of the etched first pile;
etching the second pile un-covered by the second mask layer, leaving the second pile of second width un-etched while creating sidewalls for the second pile, then removing the second mask layer; and
plating a second vertical stack of one or more metal layers over the width and sidewalls of the second pile, the second stack including a top layer of a second metal having a height equal to or greater than the first height.
10. A method for fabricating a MEMS device comprising the steps of:
providing a substrate including a MEMS structure having at least a portion raised to a first height above a substrate surface, the structure protected by a sacrificial polymer;
depositing a first seed layer including a Group VA-metal over the substrate surface;
depositing a second seed layer including a metal of high conductivity over the first seed layer;
forming a first mask layer over a region of the second seed layer, the region having a first width and a contour continuously peripherally surrounding the MEMS structure and laterally spaced from the MEMS structure;
etching the second seed layer un-covered by the first mask layer, leaving the second seed layer of first width and the first seed layer un-etched while creating sidewalls for the first seed layer, then removing the first mask layer;
forming a second mask layer over a region of the substrate including the first seed layer, the mask layer having a thickness greater than the first height;
patterning the second mask layer with an opening greater than the first width to expose an underlying portion of the first seed layer, the opening having a lateral continuous contour similar to but of greater lateral width than the contour of the un-etched second seed layer;
plating a first vertical stack of one or more metal layers over the width and sidewalls of the second seed layer and the first seed layer within the opening, the first stack including a top layer of a first metal having a height equal to or greater than the first height, then removing the second mask layer;
etching the first seed layer un-covered by the first vertical metal stack;
removing the sacrificial polymer;
dispensing a getter and passivation material;
providing a cap having a surface with a second pile of seed layers with sidewalls and a lateral continuous contour similar to but of lesser or greater lateral width than the contour of the first pile, and further with a second stack of one or more metal layer over the width and sidewalls of the second pile, the second stack including a top layer of a second metal;
aligning the cap and the substrate to bring the top layer of the second metal into contact with the top layer of the first metal, with a greater lateral spacing of the first or second metal of the top layer of lesser lateral width than the lateral spacing of the second or first metal of the top layer of greater lateral width from the MEMS structure; and
applying thermal energy to the one of the first and second metals having a lower melting temperature to liquefy and dissolve the one of the first and second metal into the other of the first and second metals by forming one or more intermetallic compounds of the first and second metals.
11. The method of claim 10 wherein the Group VA-metal is selected from a group including vanadium, niobium, tantalum, and alloys and compounds thereof.
12. The method of claim 10 wherein the metal of high conductivity is selected from a group having high electrical conductivity and low cost, including copper, aluminum, beryllium, magnesium, silver and gold.
13. The method of claim 10 wherein the one or more intermetallic compounds have melting temperatures greater than the melting temperature of the one of the first and second metals and less than the melting temperature of the other of the first and second metals.
14. The method of claim 10 wherein melting temperatures of the other of the first and second metals and of the one or more intermetallic compounds are greater than 260° C.
15. The method of claim 14 wherein the melting temperature of the one or the first and second metals is less than 260° C.
16. The method of claim 10 wherein the one of the first and second metals is indium and the other of the first and second metals is gold.
17. The method of claim 10 wherein the steps of depositing comprise the method of electrolytic plating.
18. The method of claim 10 wherein the step of providing a cap includes the steps of:
providing a cap material element;
depositing a third seed layer including a Group VA-metal over a surface of the cap material element;
depositing a fourth seed layer including a metal of high conductivity over the third seed layer; forming a second vertical pile;
covering a region of the second pile with a second mask layer, the region having the lateral continuous contour similar to but of lesser or greater lateral width than the contour of the etched first pile;
etching the second pile un-covered by the second mask layer, leaving the second pile of second width un-etched while creating sidewalls for the second pile, then removing the second mask layer; and
plating a second vertical stack of one or more metal layers over the width and sidewalls of the second pile, the second stack including a top layer of a second metal having a height equal to or greater than the first height.
19. A hermetic package of a microelectromechanical system (MEMS) structure comprising:
a substrate having a surface with a MEMS structure of a first height, the substrate hermetically sealed to a cap forming a cavity over the MEMS structure;
the cap attached to the substrate surface by a vertical stack of metal layers adhering to the substrate surface and to the cap, the stack having a continuous outline surrounding the MEMS structure while spaced from the MEMS structure by a distance; and
the stack having a bottom first metal seed film adhering to the substrate and a bottom second metal seed film adhering to the bottom first seed film, both seed films of a first width and a first common sidewall, and further a top first metal seed film adhering to the cap and a top second metal seed film adhering to the top first seed film, both seed films with a second width smaller than the first width and a second common sidewall, the bottom and top metal seed films tied to a metal layer including gold-indium intermetallic compounds, the metal layer encasing the seed films and the first and second common sidewalls and having a second height greater than the first height.
20. The package of claim 19 wherein the bottom and top first metal seed films are selected from the IVA Group of the Periodic Table of Elements including titanium, zirconium, hafnium and alloys thereof with chromium, molybdenum, and tungsten.
21. The package of claim 19 wherein the bottom and top second metal seed films are selected from a group including copper, aluminum, beryllium, magnesium, and alloys thereof.
22. A hermetic package of a microelectromechanical system (MEMS) structure comprising:
a substrate having a surface with a MEMS structure of a first height, the substrate hermetically sealed to a cap forming a cavity over the MEMS structure;
the cap attached to the substrate surface by a vertical stack of metal layers adhering to the substrate surface and to the cap, the stack having a continuous outline surrounding the MEMS structure while spaced from the MEMS structure by a distance; and
the stack having a bottom first metal seed film adhering to the substrate and a bottom second metal seed film adhering to the bottom first seed film, the first bottom seed film having a first width and the second bottom seed film having a second width greater than the first width, and further a top first metal seed film adhering to the cap and a top second metal seed film adhering to the top first seed film, both the top first and top second seed films with a third width smaller than the first width and a common sidewall, the bottom and top metal seed films tied to a metal layer including gold-indium intermetallic compounds, the metal layer having a width equal to the second width and a second height greater than the first height, the metal layer encasing the first bottom seed film and the first and second top seed films and common sidewalls.
23. The package of claim 22 wherein the bottom and top first metal seed films are selected from the VA Group of the Periodic Table of Elements including vanadium, niobium, tantalum and alloys thereof.
24. The package of claim 22 wherein the bottom and top second metal seed films are selected from a group including copper, aluminum, beryllium, magnesium, and alloys thereof.
US14/827,683 2015-08-17 2015-08-17 Hermetically-sealed MEMS device and its fabrication Active US9567213B1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US14/827,683 US9567213B1 (en) 2015-08-17 2015-08-17 Hermetically-sealed MEMS device and its fabrication
US15/429,636 US9890036B2 (en) 2015-08-17 2017-02-10 Hermetically sealed MEMS device and its fabrication
US15/879,212 US10427932B2 (en) 2015-08-17 2018-01-24 Hermetically sealed MEMS device and its fabrication

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US14/827,683 US9567213B1 (en) 2015-08-17 2015-08-17 Hermetically-sealed MEMS device and its fabrication

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US15/429,636 Division US9890036B2 (en) 2015-08-17 2017-02-10 Hermetically sealed MEMS device and its fabrication

Publications (2)

Publication Number Publication Date
US9567213B1 US9567213B1 (en) 2017-02-14
US20170050844A1 true US20170050844A1 (en) 2017-02-23

Family

ID=57964226

Family Applications (3)

Application Number Title Priority Date Filing Date
US14/827,683 Active US9567213B1 (en) 2015-08-17 2015-08-17 Hermetically-sealed MEMS device and its fabrication
US15/429,636 Active US9890036B2 (en) 2015-08-17 2017-02-10 Hermetically sealed MEMS device and its fabrication
US15/879,212 Active US10427932B2 (en) 2015-08-17 2018-01-24 Hermetically sealed MEMS device and its fabrication

Family Applications After (2)

Application Number Title Priority Date Filing Date
US15/429,636 Active US9890036B2 (en) 2015-08-17 2017-02-10 Hermetically sealed MEMS device and its fabrication
US15/879,212 Active US10427932B2 (en) 2015-08-17 2018-01-24 Hermetically sealed MEMS device and its fabrication

Country Status (1)

Country Link
US (3) US9567213B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2019104019A1 (en) * 2017-11-21 2019-05-31 Texas Instruments Incorporated Mirror via conductivity for dmd pixel

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI638419B (en) * 2016-04-18 2018-10-11 村田製作所股份有限公司 A scanning mirror device and a method for manufacturing it
US10800650B1 (en) 2017-02-02 2020-10-13 Sitime Corporation MEMS with small-molecule barricade
WO2018152265A1 (en) * 2017-02-14 2018-08-23 Sitime Corporation Mems cavity with non-contaminating seal
RU2662061C1 (en) * 2017-10-25 2018-07-23 Федеральное государственное автономное образовательное учреждение высшего образования "Национальный исследовательский университет "Московский институт электронной техники" Mems devices sealing method
US20190278036A1 (en) * 2018-03-07 2019-09-12 Lightwave Logic Inc. Embedded hermetic capsule and method
FR3101414B1 (en) * 2019-09-30 2021-09-03 Commissariat Energie Atomique method of manufacturing an electromagnetic radiation detection device comprising a getter material

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6248668B1 (en) * 2000-01-14 2001-06-19 The Board Of Trustees Of The University Of Illinois Dendritic material sacrificial layer micro-scale gap formation method
US20080121343A1 (en) * 2003-12-31 2008-05-29 Microfabrica Inc. Electrochemical Fabrication Methods Incorporating Dielectric Materials and/or Using Dielectric Substrates
US7405860B2 (en) * 2002-11-26 2008-07-29 Texas Instruments Incorporated Spatial light modulators with light blocking/absorbing areas
US7368803B2 (en) * 2004-09-27 2008-05-06 Idc, Llc System and method for protecting microelectromechanical systems array using back-plate with non-flat portion
US8736081B2 (en) 2005-08-26 2014-05-27 Innovative Micro Technology Wafer level hermetic bond using metal alloy with keeper layer
US8062497B2 (en) * 2006-03-28 2011-11-22 Imec Method for forming a hermetically sealed cavity
US10497747B2 (en) * 2012-11-28 2019-12-03 Invensense, Inc. Integrated piezoelectric microelectromechanical ultrasound transducer (PMUT) on integrated circuit (IC) for fingerprint sensing
US9140898B2 (en) * 2013-03-15 2015-09-22 Texas Instruments Incorporated Hermetically sealed MEMS device and its fabrication
JP2014241320A (en) * 2013-06-11 2014-12-25 ソニー株式会社 Semiconductor device and method for manufacturing the same

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2019104019A1 (en) * 2017-11-21 2019-05-31 Texas Instruments Incorporated Mirror via conductivity for dmd pixel
US11409098B2 (en) 2017-11-21 2022-08-09 Texas Instruments Incorporated Mirror via conductivity for DMD pixel
US11703678B2 (en) 2017-11-21 2023-07-18 Texas Instruments Incorporated Mirror via conductivity for DMD pixel

Also Published As

Publication number Publication date
US9890036B2 (en) 2018-02-13
US9567213B1 (en) 2017-02-14
US20180148319A1 (en) 2018-05-31
US20170152136A1 (en) 2017-06-01
US10427932B2 (en) 2019-10-01

Similar Documents

Publication Publication Date Title
US10427932B2 (en) Hermetically sealed MEMS device and its fabrication
US9751752B2 (en) Method of fabrication of Al/Ge bonding in a wafer packaging environment and a product produced therefrom
US8691607B2 (en) Hermetically sealed MEMS device and method of fabrication
US8288191B2 (en) Apparatus and method of wafer bonding using compatible alloy
US7443017B2 (en) Package having bond-sealed underbump
US7172911B2 (en) Deflectable microstructure and method of manufacturing the same through bonding of wafers
US9556020B2 (en) Method of wafer-level hermetic packaging with vertical feedthroughs
US9140898B2 (en) Hermetically sealed MEMS device and its fabrication
US20050158918A1 (en) Masking layer in substrate cavity
US20130032385A1 (en) Metal thin shield on electrical device
US8956904B2 (en) Apparatus and method of wafer bonding using compatible alloy
WO2016200346A1 (en) Hermetic packaging method for soi-mems devices with embedded vertical feedthroughs
US20050077342A1 (en) Securing a cover for a device
CN114715838A (en) Barrier structures in microelectronic seals

Legal Events

Date Code Title Description
AS Assignment

Owner name: TEXAS INSTRUMENTS INCORPORATED, TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:EHMKE, JOHN CHARLES;ARARAO, VIRGIL COTOCO;SIGNING DATES FROM 20150814 TO 20150817;REEL/FRAME:036339/0189

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4