US20160338161A1 - Backlight module with mjt led and backlight unit including the same - Google Patents

Backlight module with mjt led and backlight unit including the same Download PDF

Info

Publication number
US20160338161A1
US20160338161A1 US15/223,780 US201615223780A US2016338161A1 US 20160338161 A1 US20160338161 A1 US 20160338161A1 US 201615223780 A US201615223780 A US 201615223780A US 2016338161 A1 US2016338161 A1 US 2016338161A1
Authority
US
United States
Prior art keywords
layer
light emitting
mjt
blocks
mjt led
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/223,780
Inventor
Young Jun Song
Hyuck Jung Choi
Il Kyung SUH
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Seoul Semiconductor Co Ltd
Original Assignee
Seoul Semiconductor Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from KR1020140026574A external-priority patent/KR102364160B1/en
Application filed by Seoul Semiconductor Co Ltd filed Critical Seoul Semiconductor Co Ltd
Priority to US15/223,780 priority Critical patent/US20160338161A1/en
Assigned to SEOUL SEMICONDUCTOR CO., LTD. reassignment SEOUL SEMICONDUCTOR CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SUH, IL KYUNG
Publication of US20160338161A1 publication Critical patent/US20160338161A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • H05B33/0815
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1335Structural association of cells with optical devices, e.g. polarisers or reflectors
    • G02F1/1336Illuminating devices
    • G02F1/133602Direct backlight
    • G02F1/133603Direct backlight with LEDs
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1335Structural association of cells with optical devices, e.g. polarisers or reflectors
    • G02F1/1336Illuminating devices
    • G02F1/133602Direct backlight
    • G02F1/133606Direct backlight including a specially adapted diffusing, scattering or light controlling members
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/075Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L33/00
    • H01L25/0753Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L33/00 the devices being arranged next to each other
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/15Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components having potential barriers, specially adapted for light emission
    • H01L27/153Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components having potential barriers, specially adapted for light emission in a repetitive configuration, e.g. LED bars
    • H01L27/156Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components having potential barriers, specially adapted for light emission in a repetitive configuration, e.g. LED bars two-dimensional arrays
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/005Processes
    • H01L33/0062Processes for devices with an active region comprising only III-V compounds
    • H01L33/0066Processes for devices with an active region comprising only III-V compounds with a substrate not being a III-V compound
    • H01L33/007Processes for devices with an active region comprising only III-V compounds with a substrate not being a III-V compound comprising nitride compounds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/02Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies
    • H01L33/04Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies with a quantum effect structure or superlattice, e.g. tunnel junction
    • H01L33/06Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies with a quantum effect structure or superlattice, e.g. tunnel junction within the light emitting region, e.g. quantum confinement structure or tunnel barrier
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/02Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies
    • H01L33/12Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies with a stress relaxation structure, e.g. buffer layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/02Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies
    • H01L33/14Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies with a carrier transport control structure, e.g. highly-doped semiconductor layer or current-blocking structure
    • H01L33/145Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies with a carrier transport control structure, e.g. highly-doped semiconductor layer or current-blocking structure with a current-blocking structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/02Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies
    • H01L33/26Materials of the light emitting region
    • H01L33/30Materials of the light emitting region containing only elements of Group III and Group V of the Periodic Table
    • H01L33/32Materials of the light emitting region containing only elements of Group III and Group V of the Periodic Table containing nitrogen
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/36Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the electrodes
    • H01L33/38Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the electrodes with a particular shape
    • H01L33/385Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the electrodes with a particular shape the electrode extending at least partially onto a side surface of the semiconductor body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/36Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the electrodes
    • H01L33/40Materials therefor
    • H01L33/42Transparent materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/44Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the coatings, e.g. passivation layer or anti-reflective coating
    • H01L33/46Reflective coating, e.g. dielectric Bragg reflector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/50Wavelength conversion elements
    • H01L33/501Wavelength conversion elements characterised by the materials, e.g. binder
    • H01L33/502Wavelength conversion materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/52Encapsulations
    • H01L33/56Materials, e.g. epoxy or silicone resin
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/58Optical field-shaping elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/62Arrangements for conducting electric current to or from the semiconductor body, e.g. lead-frames, wire-bonds or solder balls
    • H05B33/0827
    • H05B33/0845
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05BELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
    • H05B45/00Circuit arrangements for operating light-emitting diodes [LED]
    • H05B45/20Controlling the colour of the light
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05BELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
    • H05B45/00Circuit arrangements for operating light-emitting diodes [LED]
    • H05B45/40Details of LED load circuits
    • H05B45/44Details of LED load circuits with an active control inside an LED matrix
    • H05B45/46Details of LED load circuits with an active control inside an LED matrix having LEDs disposed in parallel lines
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1335Structural association of cells with optical devices, e.g. polarisers or reflectors
    • G02F1/1336Illuminating devices
    • G02F1/133602Direct backlight
    • G02F1/133612Electrical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2933/00Details relating to devices covered by the group H01L33/00 but not provided for in its subgroups
    • H01L2933/0008Processes
    • H01L2933/0016Processes relating to electrodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2933/00Details relating to devices covered by the group H01L33/00 but not provided for in its subgroups
    • H01L2933/0008Processes
    • H01L2933/0025Processes relating to coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2933/00Details relating to devices covered by the group H01L33/00 but not provided for in its subgroups
    • H01L2933/0008Processes
    • H01L2933/0033Processes relating to semiconductor body packages
    • H01L2933/0041Processes relating to semiconductor body packages relating to wavelength conversion elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2933/00Details relating to devices covered by the group H01L33/00 but not provided for in its subgroups
    • H01L2933/0008Processes
    • H01L2933/0033Processes relating to semiconductor body packages
    • H01L2933/005Processes relating to semiconductor body packages relating to encapsulations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2933/00Details relating to devices covered by the group H01L33/00 but not provided for in its subgroups
    • H01L2933/0008Processes
    • H01L2933/0033Processes relating to semiconductor body packages
    • H01L2933/0066Processes relating to semiconductor body packages relating to arrangements for conducting electric current to or from the semiconductor body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/02Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies
    • H01L33/20Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies with a particular shape, e.g. curved or truncated substrate

Definitions

  • the present disclosure relates to a backlight module using a multi junction technology (MJT) light emitting diode (LED) and a backlight unit including the same. More particularly, the present disclosure relates to a backlight module which employs an MJT LED configured to increase an effective light emitting area of each of light emitting cells to allow operation at low current, and a backlight unit including the same.
  • MJT multi junction technology
  • LED light emitting diode
  • a liquid crystal display creates an image by controlling transmittance of a backlight light source.
  • a cold cathode fluorescent lamp (CCFL) has generally been used as a backlight light source in the related art
  • LEDs light emitting diodes
  • Backlight units can be classified into edge type backlight units and direct type backlight units according to the locations of LEDs for backlighting a liquid crystal display.
  • an edge type backlight unit with LEDs arranged as light sources on a side surface of a light guide plate, light entering the light guide plate from the light sources is used for backlighting of a liquid crystal panel.
  • the edge type backlight unit can reduce the number of LEDs and does not require strict control of quality deviation among the LEDs, thereby enabling manufacture of low power consumption products, which is advantageous in terms of cost.
  • the edge type backlight unit it is difficult to overcome contrast between a corner area and a central area of the liquid crystal display and it is difficult to create high quality images.
  • a direct type backlight unit is placed under a liquid crystal panel and allows light emitted from a surface light source, which has substantially the same area as that of the liquid crystal panel, to directly illuminate a front side of the liquid crystal panel.
  • the direct type backlight unit can overcome contrast difference between a corner area and a central area of the liquid crystal display and can achieve high quality images.
  • the size of the direct type backlight unit is also increased, thereby causing deterioration in stability or reliability of the direct type backlight unit.
  • the LED backlight unit controls the operating current supplied to a plurality of LED groups, that is, LED arrays, through a plurality of LED drive circuits, the number of LED drive circuits and the number of LED corresponding arrays are significantly increased as the size of the LED backlight unit increases. As a result, a disconnection can occur between the plurality of LEDs or LED arrays arranged adjacent each other, whereby the drive circuits are damaged due to overcurrent, overvoltage, or overheating, thereby deteriorating the stability and reliability of the backlight unit.
  • FIG. 1 is a configuration block diagram of a typical backlight unit using LEDs in the related art. With reference to FIG. 1 , problems of the related art will be described in more detail. As shown in FIG. 1 , a typical backlight unit 1 includes a backlight control module 2 and a backlight module 5 .
  • the backlight control module 2 includes an operating power generator 3 , which generates/outputs DC power based on input voltage Vin input from an external power source, and an operation controller 4 controlling operation of each of a plurality of LED arrays 6 a - 6 n constituting the backlight module 5 .
  • the operating power generator 3 generally generates DC voltages such as 12V, 24V, 48V, and the like as operating power.
  • the backlight module 5 includes a plurality of LED arrays 6 a - 6 n each formed by connecting a plurality of LEDs in series, and an optical unit (not shown) for enhancing efficacy of light emitted from the plurality of LED arrays 6 a - 6 n .
  • the backlight unit 5 includes n LED arrays 6 a - 6 n connected to each other in parallel and each including five LEDs connected to each other in series.
  • each of the LEDs used in the backlight unit generally has a forward voltage level in the range from 3V to 6.5V and is difficult to individually control/operate when connected to the operating power generator 3 , plural LEDs are connected to each other in series to constitute LED arrays such that each of the LED arrays can be operated/controlled.
  • the operation controller 4 is configured to control brightness of all of the LED arrays 6 a - 6 n constituting the backlight module 5 through pulse width modulation (PWM) control with respect to the operating power supplied to the backlight module 5 in response to an external dimming signal (Dim).
  • PWM pulse width modulation
  • the operation controller 4 adjusts the operating current flowing through a specific LED array among the n LED arrays 6 a - 6 n in response to an external dimming signal (Dim) to control brightness of the specific LED array.
  • DI dimming signal
  • LEDs used in such a typical backlight unit 1 are generally single-cell LEDs capable of being operated at low voltage and high current.
  • a single-cell LED has an operating voltage of 3.6V and can be operated at an operating current of 250-500 mA.
  • peripheral circuits including the operation controller 4 in the related art must be constituted by large capacity electronic devices capable of handling large current, thereby causing increase in manufacturing costs of the backlight unit 1 .
  • the peripheral circuits including the operation controller 4 are damaged due to the high current operation characteristics of the aforementioned typical single-cell LEDs, thereby causing deterioration in stability or reliability of the backlight unit 1 .
  • the high current operation characteristics of the single-cell LEDs cause an increase in power consumption and a droop phenomenon.
  • the present disclosure is aimed at providing a backlight module which can be operated at low current using an MJT LED including a plurality of light emitting cells and a backlight unit including the same.
  • the present disclosure is aimed at providing an MJT LED chip, which can increase an effective light emitting area of a light emitting cell, and a method of manufacturing the same.
  • the present invention is aimed at providing a backlight unit, which allows a backlight module to be operated at low current using the aforementioned MJT LED, thereby improving stability and reliability of drive circuits for controlling operation of the backlight module, and enabling reduction in manufacturing costs.
  • the present disclosure is aimed at providing a backlight unit, which allows a backlight module to be operated at low current using the aforementioned MJT LED, thereby improving power efficiency and luminous efficacy while preventing a droop phenomenon due to operation at high current.
  • the present disclosure is aimed at providing a backlight unit, in which a backlight module is constituted by MJT LEDs, thereby minimizing the number of LEDs while enabling individual control of the MJT LEDs.
  • a display device includes a display panel and a backlight unit configured to provide light towards the display panel.
  • the backlight unit includes a backlight module including multi junction technology (MJT) light emitting diodes (LEDs) disposed on blocks, the blocks disposed on a printed circuit board, an operating power generator configured to generate a direct current (DC) voltage based on an input voltage, and an operation controller configured to independently control an operation of each of the blocks, the operation controller disposed in an integrated circuit (IC) of drive circuits.
  • MKT multi junction technology
  • LEDs light emitting diodes
  • DC direct current
  • IC integrated circuit
  • Each of the blocks includes at least one of the MJT LEDs, each of the MJT LEDs includes at least two light emitting cells disposed in a single LED chip, each of the blocks includes a single anode and a single cathode, and anodes of the blocks are connected to the operating power generator, and cathodes of the blocks are directly connected to the IC of drive circuits.
  • the backlight unit may be disposed under the display panel, and the blocks may be evenly distributed under the display panel.
  • the blocks may include M ⁇ N blocks disposed in a matrix arrangement, and M and N may be natural numbers greater than 1.
  • the backlight unit may include at least one of a direct type backlight unit and an edge type backlight unit.
  • the operation controller may include a plurality of switch controllers.
  • the operating power generator may be configured to provide the DC voltage to the blocks.
  • the operating power generator may be configured to divide the DC voltage to operate the IC of drive circuits and the blocks.
  • An operating voltage of each of the blocks may be higher than an IC operating voltage supplied to the IC of drive circuits.
  • the display panel may include a liquid crystal panel.
  • An operating voltage of each of the blocks may be about 6V to about to 36V.
  • An operating voltage of each of the MJT LEDs may be about 6V to about to 36V.
  • An operating current of each of the blocks may be equal to or less than 125 mA.
  • An operating current of each of the blocks may be equal to or less than 75 mA.
  • An operating efficiency of the backlight unit may be greater than 90%.
  • Each of the light emitting cells may be configured to be operated by an operating voltage in a range of 2.5V to 4V.
  • the backlight module is fabricated using MJT LEDs having low current operation characteristics, thereby enabling low current operation of the backlight module and the backlight unit including the same.
  • one connection section of the interconnection line electrically contacts a slanted side surface of light emitting cell, thereby increasing an effective light emitting area of each of light emitting cells in an MJT LED chip.
  • the backlight unit has improved power efficiency and luminous efficacy, and can prevent a droop phenomenon due to operation at high current.
  • FIG. 1 is a configuration block diagram of a typical backlight unit including LEDs in the related art
  • FIG. 2 is a schematic block diagram of a backlight unit employing MJT LEDs according to one exemplary embodiment of the present disclosure
  • FIG. 3 is a schematic sectional view of an MJT LED module according to one exemplary embodiment of the present disclosure
  • FIG. 4 is a schematic perspective view of the MJT LED according to the one exemplary embodiment of the present disclosure.
  • FIG. 5 is a schematic plan view of an MJT LED chip according to one exemplary embodiment of the present disclosure
  • FIG. 6 is a schematic sectional view of the MJT LED chip taken along line B-B of FIG. 5 ;
  • FIG. 7 to FIG. 13 are schematic sectional views illustrating a method of fabricating an MJT LED chip according to one exemplary embodiment of the present disclosure
  • FIG. 14 is a schematic sectional view of an MJT LED chip according to another exemplary embodiment of the present disclosure.
  • FIG. 15 to FIG. 18 are schematic sectional views illustrating a method of fabricating an MJT LED chip according to another exemplary embodiment of the present disclosure
  • FIG. 19A , FIG. 19B , FIG. 19C and FIG. 19D show sectional views of various modifications of an optical member according to the present disclosure
  • FIG. 20A and FIG. 20B show sectional views of an optical member, illustrating an MJT LED module according to a further exemplary embodiment of the present disclosure
  • FIG. 21 is a sectional view illustrating dimensions of an MJT LED module used for simulation
  • FIG. 22A , FIG. 22B and FIG. 22C show graphs depicting a shape of an optical member of FIG. 21 ;
  • FIG. 23 shows traveling directions of light beams entering the optical member of FIG. 21 ;
  • FIG. 24A and FIG. 24B show graphs depicting illuminance distribution. Specifically, FIG. 24A is a graph depicting illuminance distribution of an MJT LED, and FIG. 24B is a graph showing illuminance distribution of an MJT LED module using an optical member;
  • FIG. 25A and FIG. 25B show graphs depicting light beam distributions. Specifically, FIG. 25A is a graph depicting a light beam distribution of an MJT LED and
  • FIG. 25B is a graph depicting a light beam distribution of an MJT LED module using an optical member
  • FIG. 26 is a sectional view of an MJT LED module according to one exemplary embodiment of the present disclosure.
  • FIG. 27A , FIG. 27B and FIG. 27C illustrate sectional views of the MJT LED module taken along lines a-a, b-b and c-c of FIG. 26 , respectively;
  • FIG. 28 is a detailed view of an optical member of the MJT LED module shown in FIG. 26 ;
  • FIG. 29 shows a light beam angle distribution of the MJT LED module using the optical member of FIG. 28 ;
  • FIG. 30 is a sectional view of an optical member according to another exemplary embodiment of the present disclosure.
  • FIG. 31 shows a beam angle distribution curve of an MJT LED module using the optical member of FIG. 30 ;
  • FIG. 32A and FIG. 32B show an optical member according to Comparative Example 1 and a beam angle distribution curve thereof;
  • FIG. 33A and FIG. 33B show an optical member according to Comparative Example 2 and a light beam angle distribution thereof;
  • FIG. 34 is a schematic plan view of an MJT LED chip according to one exemplary embodiment of the present disclosure.
  • FIG. 35 is a schematic cross-sectional view of the MJT LED chip taken along section B-B of FIG. 34 ;
  • FIG. 36 through FIG. 41 are schematic cross-sectional views illustrating a method of fabricating an MJT LED chip according to one exemplary embodiment of the present disclosure
  • FIG. 42 is a schematic cross-sectional view of an MJT LED chip according to another exemplary embodiment of the present disclosure.
  • FIG. 43A and FIG. 43B are schematic views comparing a backlight unit ( FIG. 43A ) in the related art with a backlight unit ( FIG. 43B ) according to one exemplary embodiment of the present disclosure.
  • the term “MJT LED chip” means a single LED chip, in which a plurality of light emitting cells is connected to each other via interconnection lines.
  • the MJT LED chip may include N light emitting cells (N is an integer of 2 or more), in which N may be set in various ways as needed. Further, each of the light emitting cells may have a forward voltage in the range from 3V to 3.6V, but is not limited thereto. Accordingly, a forward voltage of a certain MJT LED chip (or MJT LED) is proportional to the number of light emitting cells included in the corresponding MJT LED chip.
  • the MJT LED chip may be configured to have an operating voltage of 6V to 36V depending upon a specification of an operating power generator (for example, a DC converter) used in a backlight unit, but is not limited thereto. Further, operating current of the MJT LED chip is much smaller than a typical single-cell LED, and may range, for example, from 20 mA to 40 mA, without being limited thereto.
  • an operating power generator for example, a DC converter
  • MJT LED refers to a light emitting device or an LED package, on which the MJT LED chip according to the present disclosure is mounted.
  • MJT LED module refers to a component in which a single MJT LED and a single optical member corresponding to the MJT LED are coupled to each other.
  • the corresponding optical member may be directly placed on the MJT LED, or may be placed on a printed circuit board on which the MJT LED is mounted. Regardless of displacement of the optical member, the case wherein a single MJT LED and a single optical member corresponding thereto are coupled to each other will be referred to as the MJT LED module.
  • the term “backlight module” means a lighting module, in which a plurality of MJT LEDs is disposed on a printed circuit board and optical members are provided corresponding to the respective MJT LEDs.
  • the term “backlight module” may mean a lighting module in which plural MJT LED modules are mounted on a printed circuit board in a predetermined manner.
  • a backlight module according to one exemplary embodiment of the disclosure may be a direct type backlight module.
  • the backlight module according to the present disclosure may be used as a light source for surface lighting. Accordingly, it will be apparent to those skilled in the art that any component including the subject matter of the backlight module according to the present disclosure falls within the scope of the present disclosure, despite the name of the component.
  • the present disclosure is based on characteristics of an MJT LED in order to solve the aforementioned problems in the related art. That is, in order to solve the problems due to low voltage and high current operation characteristics of a typical single-cell LED in the related art, the present disclosure has been created based on high voltage and low current operation characteristics of the MJT LED (for example, an operating voltage of 6 V to 36 V and an operating current of 20 mA to 40 mA), and provides a backlight module using such an MJT LED.
  • high voltage and low current operation characteristics of the MJT LED for example, an operating voltage of 6 V to 36 V and an operating current of 20 mA to 40 mA
  • the MJT LED may include any number of light emitting cells and may have various forward voltages depending upon the number of light emitting cells included therein.
  • the MJT LED since the MJT LED includes a plurality of light emitting cells, it is possible to illuminate a wider area than the typical single-cell LED, and since the MJT LED is constituted by a single MJT LED chip, design and application of an optical member therefor can be easily achieved.
  • one divided area among a plurality of divided areas in a liquid crystal panel can be covered by one MJT LED module (that is, one MJT LED and one optical member).
  • a plurality of MJT LED modules is used to constitute a backlight module and a backlight unit is configured to allow independent control of each of the MJT LEDs constituting the backlight module, thereby achieving the above and other objects of the present disclosure.
  • FIG. 2 through FIG. 4 and FIG. 43 a backlight unit 1000 according to one exemplary embodiment of the disclosure will be described in more detail.
  • FIG. 2 is a schematic block diagram of a backlight unit employing MJT LEDs according to one exemplary embodiment of the present disclosure.
  • the backlight unit 1000 according to this embodiment includes a backlight control module 400 and a backlight module 300 .
  • the backlight units illustrated in the present disclosure may further include a floodlighting plate (not shown).
  • the backlight control module 400 includes an operating power generator 410 , which generates/outputs DC power based on input voltage Vin input from an external power source, and an operation controller 420 controlling operation of each of a plurality of MJT LEDs 100 constituting the backlight module 300 (on/off control and dimming control).
  • the operating power generator 410 generally generates stable DC voltage such as 12V, 24V, 48V, and the like, as operating power and supplies the DC voltage to the plurality of MJT LEDs 100 constituting the backlight module 300 .
  • the input voltage Vin supplied to the operating power generator 410 may be a commercially available alternating voltage of 220V or 110V.
  • the operating power generator 410 may have substantially the same configuration as the typical operating power generator 410 as shown in FIG. 1 .
  • the backlight module 300 may include a plurality of MJT LEDs 100 and optical members (not shown in FIG. 2 ) corresponding to the respective MJT LEDs 100 and disposed in a regular arrangement (for example, in a matrix arrangement) on a printed circuit board (not shown in FIG. 2 ).
  • FIG. 43B is a schematic view illustrating a configuration of the backlight unit according to the present disclosure.
  • the printed circuit board 110 may include a plurality of blocks 110 b .
  • the block 110 b refers to a partial area of the printed circuit board 110 including an area on which at least one of the plurality of MJT LEDs are mounted, upon mounting the plurality of MJT LEDs on the printed circuit board 110 .
  • one block 110 b may include at least one MJT LED.
  • one block 110 b may include only one MJT LED.
  • the present disclosure is not limited thereto, but one block 110 b may include a plurality of MJT LEDs.
  • M blocks 110 b are disposed in a horizontal direction and N blocks 110 b are disposed in a vertical direction to form an M ⁇ N matrix arrangement. As shown FIG. 43B , for example, 45 blocks 110 b may constitute a 9 ⁇ 5 matrix arrangement.
  • a horizontal length L 1 of each of the blocks 110 b may be 60 mm or less.
  • a vertical length L 2 of each of the blocks 110 b may be 55 mm or less.
  • M MJT LEDs 100 are disposed in a longitudinal direction and N MJT LEDs 100 are disposed in a transverse direction to form an M ⁇ N matrix arrangement within the backlight module 300 .
  • the respective MJT LEDs may be disposed such that one MJT LED corresponds to one of the blocks (“one-to-one mapping configuration”).
  • an MJT LED placed at a left side uppermost portion of the backlight module will be referred to as a 1-1st MJT LED ( 100 _ 11 ) and an MJT LED placed at a right side lowermost portion thereof will be referred to as an M-Nth MJT LED ( 100 _MN).
  • the MJT LEDs 100 within the backlight module 300 according to the embodiment of FIG. 2 are independently connected to the operating power generator 410 and the operation controller 420 instead of being connected to each other in series, in parallel, or in series/parallel. That is, in the embodiment shown in FIG. 2 , an anode terminal of each MJT LED 100 is independently connected to the operating power generator 410 and a cathode terminal of each MJT LED 100 is independently connected to the operation controller 420 .
  • the blocks may be configured to be independently connected to the operating power generator 410 and the operating controller 420 .
  • the operation controller 420 may independently control operation of each of the plurality of MJT LEDs 100 constituting the backlight module 300 . More specifically, the operation controller 420 according to this disclosure may control a dimming level of a specific MJT LED among the plurality of MJT LEDs 100 in response to a dimming signal (Dim). When the respective MJT LEDs and the respective blocks correspond to each other with the one-to-one mapping configuration, the operating controller 420 may independently control an operation of each of the plurality of blocks.
  • DI dimming signal
  • the operation controller 420 includes a PWM (Pulse Width Modulation) controller (not shown) and may perform dimming control through pulse width modulation control with respect to operating power supplied to a specific MJT LED, which is a dimming control target, among the MJT LEDs 100 .
  • PWM Pulse Width Modulation
  • the backlight unit 1000 according to the present disclosure as shown in FIG. 2 includes the plurality of MJT LEDs 100 , each of which is connected to the operating power generator 410 to independently receive operating power, thereby enabling dimming control in such a pulse width modulation manner.
  • the operating controller 420 may control a duty ratio of operating power in the range of 0% to 100%. For example, when there is a need for dimming control of the 1-1st MJT LED ( 100 _ 11 ), the operation controller 420 performs pulse width modulation of the generated operating power at a predetermined duty ratio (for example, 60%) in response to a dimming signal (Dim), and supplies the modified operating power to the 1-1st MJT LED ( 100 _ 11 ) to perform dimming control of the 1-1st MJT LED ( 100 _ 11 ).
  • a predetermined duty ratio for example, 60%
  • operating power which is not subjected to pulse width modulation and has a duty ratio of 100%, will be supplied to other MJT LEDs except for the 1-1st MJT LED ( 100 _ 11 ).
  • operating power which is subjected to pulse width modulation at a normal duty ratio (a duty ratio of, for example, 80% when no separate dimming control is provided), is provided to the other MJT LEDs except for the 1-1st MJT LED ( 100 _ 11 ). Consequently, the backlight unit 1000 according to the present disclosure allows local dimming with respect to only the 1-1st MJT LED ( 100 _ 11 ).
  • the operating power described above may be a DC operating voltage.
  • the PWM controller for PWM control of the operating power is well known in the art, and thus, a detailed description thereof will be omitted.
  • the operation controller 420 includes an operating current detector (not shown) and an operating current controller (not shown), and may perform dimming control by controlling the operating current supplied to a specific MJT LED, which is a dimming control target, among the MJT LEDs 100 .
  • each of the plural MJT LEDs 100 is independently connected to the operation controller 420 , thereby enabling dimming control by control of the operating current of each of the MJT LEDs.
  • the operating current detector and the operating current controller included in the operation controller 420 correspond one to one to each of the MJT LEDs 100 .
  • the operation controller 420 includes M ⁇ N operating current detectors and M ⁇ N operating current controllers. For example, when there is a need for dimming control with respect to an M-Nth MJT LED ( 100 _MN), the operation controller 420 detects operating current flowing through the M-Nth MJT LED ( 100 _MN) using the operating current detector, and changes the operating current flowing through the M-Nth MJT LED ( 100 _MN) (for example, to 100% of a maximum operating current) in response to a dimming signal (Dim), thereby performing dimming control with respect to the M-Nth MJT LED ( 100 _MN).
  • a dimming signal dimming signal
  • the operating controller 420 may control the operation current in the range of 0% to 100%.
  • normal operating current a preset standard operating current, for example, 80% of the maximum operating current, when there is no separate dimming control
  • the M-Nth MJT LED 100 _MN
  • local dimming can be performed with respect only to the M-Nth MJT LED ( 100 _MN).
  • dimming control of the plurality of MJT LEDs can be performed to the same dimming level through simultaneous control of the operating current with respect to the plurality of MJT LEDs and/or to different dimming levels for the respective MJT LEDs.
  • the anode terminal of each of the MJT LEDs 100 may be connected in parallel to one operating power line connected to the operating power generator 410 , unlike the embodiment shown in FIG. 2 .
  • the operating current detector and the operating current controller are well known in the art and detailed descriptions thereof will thus be omitted.
  • the operating controller 420 may include a plurality of switch controllers (not shown).
  • the switch controllers may be each disposed between the plurality of MJT LEDs. Specifically, the switch controllers may be disposed between one MJT LED and an adjacent MJT LED. More specifically, the switch controllers may be disposed between one MJT LED and the remaining MJT LEDs. That is, the switch controllers may be disposed between one MJT LED of M ⁇ N MJT LEDs and the remaining M ⁇ N ⁇ 1 MJT LEDs, which may correspond to all MJT LED included in the backlight module 300 as well as one MJT LED.
  • the respective switch controllers may electrically connect two MJT LEDs connected by the switch controller, and may also electrically insulate the two MJT LEDs according to a switching operation.
  • a plurality of MJT LEDs may be connected to each other in series and/or in parallel through the switch controllers. Consequently, a desired structure of the backlight module 300 may be easily implemented.
  • the backlight unit according to the present disclosure may further include a floodlighting plate (not shown).
  • the floodlighting plate may be disposed over the backlight module 300 .
  • the floodlighting plate may be disposed over the printed circuit board 110 of the backlight module 300 .
  • the floodlighting plate may serve to diffuse light emitted from the MJT LEDs of the backlight module 300 .
  • a distance between a lower surface of the floodlighting plate and an upper surface of the printed circuit board may be 18 mm or more.
  • FIG. 3 is a schematic sectional view of an MJT LED module according to one exemplary embodiment of the present disclosure
  • FIG. 4 is a schematic perspective view of the MJT LED according to the one exemplary embodiment of the present disclosure.
  • the MJT LED module includes an MJT LED 100 and an optical member 130 .
  • the corresponding optical member 130 is mounted on the printed circuit board 110 at a place corresponding to the position of the MJT LED 100 .
  • each block of the printed circuit board 110 may include one optical member.
  • the optical member 130 may be directly connected to the MJT LED 100 . More specifically, the optical member 130 may be formed by molding a resin on the MJT LED.
  • the printed circuit board 110 is partially shown in FIG. 3 , a plurality of MJT LEDs 100 and the optical members 130 corresponding thereto are disposed on a single printed circuit board 110 in various arrangements such as a matrix arrangement or a honeycomb arrangement to form the backlight module 300 as described above.
  • the printed circuit board 110 is formed on an upper surface thereof with conductive land patterns to which terminals of the MJT LED 100 are bonded. Further, the printed circuit board 110 may include a reflective layer on the upper surface thereof.
  • the printed circuit board 110 may be a MCPCB (Metal-Core PCB) based on a metal having good thermal conductivity.
  • the printed circuit board 110 may be formed of an insulating substrate material such as FR4.
  • the printed circuit board 110 may be provided at a lower side thereof with a heat sink to dissipate heat from the MJT LED 100 .
  • the MJT LED 100 may include a housing 121 , an MJT LED chip 123 mounted on the housing 121 , and a wavelength conversion layer 125 covering the MJT LED chip 123 .
  • the MJT LED 100 further includes lead terminals (not shown) supported by the housing 121 .
  • the housing 121 forms a package body and may be formed by injection molding of a plastic resin such as PA, PPA, and the like.
  • the housing 121 may be formed in a state of supporting the lead terminals by an injection molding process, and may have a cavity 121 a for mounting the MJT LED chip 123 therein.
  • the cavity 121 a defines a light exit area of the MJT LED 100 .
  • the lead terminals are separated from each other within the housing 121 and extend outside of the housing 121 to be bonded to the land patterns on the printed circuit board 110 .
  • the MJT LED chip 123 is mounted on the bottom of the cavity 121 a and electrically connected to the lead terminals.
  • the MJT LED chip 123 may be a gallium nitride-based MJT LED which emits UV light or blue light. A detailed configuration of the MJT LED chip 123 according to the present disclosure and a method of manufacturing the same will be described below with reference to FIG. 5 to FIG. 18 .
  • the wavelength conversion layer 125 covers the MJT LED chip 123 .
  • the wavelength conversion layer 125 may be formed by filling the cavity 121 a with a molding resin containing phosphors after mounting the MJT LED chip 123 in the cavity 121 a .
  • the wavelength conversion layer 125 may fill the cavity 121 a of the housing 121 and have a substantially flat or convex upper surface.
  • a molding resin having a shape of the optical member may be formed on the wavelength conversion layer 125 .
  • the MJT LED chip 123 which has a coating layer of the phosphors formed by conformal coating, may be mounted on the housing 121 .
  • the coating layer of the phosphors may be formed on the MJT LED chip 123 by conformal coating and the MJT LED chip 123 having the conformal coating layer may be mounted on the housing 121 .
  • the MJT LED chip 123 having the conformal coating layer may be molded with a transparent resin.
  • the molding resin may have the shape of the optical member and thus may act as a primary optical member.
  • the wavelength conversion layer 125 converts—wavelengths of light emitted from the MJT LED chip 123 to provide light of mixed colors, for example, white light.
  • the wavelength conversion layer 125 may include KSF-based and/or UCD-based phosphors. Thus, light emitted from the MJT LED chip 123 to penetrate through the wavelength conversion layer 125 may have an NTSC color reproduction ratio of 70% or more.
  • the MJT LED 100 is designed to have a light beam distribution of a mirror symmetry structure, particularly, a light beam distribution of a rotational symmetry structure.
  • an axis of the MJT LED directed towards the center of the light beam distribution is defined as an optical axis L. That is, the MJT LED 100 is designed to have a light beam distribution which is bilaterally symmetrical with respect to the optical axis L.
  • the cavity 121 a of the housing 121 may have a mirror symmetry structure
  • the optical axis L may be defined as a straight line passing through the center of the cavity 121 a.
  • the optical member 130 includes a light incident face through which light emitted from the MJT LED 100 enters the optical member and a light exit face through which the light exits the optical member at a wider light beam distribution than that of the MJT LED 100 , thereby enabling uniform distribution of the light emitted from MJT LED 100 .
  • the optical member 130 according to the present disclosure will be described below with reference to FIG. 19A to FIG. 33B .
  • FIG. 5 is a schematic plan view of an MJT LED chip according to one exemplary embodiment of the present disclosure
  • FIG. 6 is a schematic sectional view of the MJT LED chip taken along line B-B of FIG. 5 .
  • the MJT LED chip 123 includes a growth substrate 51 , light emitting cells S 1 , S 2 , a transparent electrode layer 61 , a current blocking layer 60 a , an insulation layer 60 b , an insulation protective layer 63 , and an interconnection line 65 . Further, the MJT LED chip 123 may include a buffer layer 53 .
  • the growth substrate 51 may be an insulation or conductive substrate, and may include, for example, a sapphire substrate, a gallium nitride substrate, a silicon carbide (SiC) substrate, or a silicon substrate.
  • the growth substrate 51 may have a convex-concave pattern (not shown) on an upper surface thereof as in a patterned sapphire substrate.
  • a first light emitting cell S 1 and a second light emitting cell S 2 are separated from each other on a single growth substrate 51 .
  • Each of the first and second light emitting cells S 1 , S 2 has a stack structure 56 , which includes a lower semiconductor layer 55 , an upper semiconductor layer 59 placed on a region of the lower semiconductor layer, and an active layer 57 interposed between the lower semiconductor layer and the upper semiconductor layer.
  • the upper and lower semiconductor layers may be an n-type semiconductor layer and a p-type semiconductor layer, respectively, or vice versa.
  • Each of the lower semiconductor layer 55 , the active layer 57 and the upper semiconductor layer 59 may be formed of a gallium nitride-based semiconductor material, that is, (Al, In, Ga)N.
  • the compositional elements and ratio of the active layer 57 are determined depending upon desired wavelengths of light, for example, UV light or blue light, and the lower semiconductor layer 55 and the upper semiconductor layer 59 are formed of a material having a greater band gap than the active layer 57 .
  • the lower semiconductor layer 55 and/or the upper semiconductor layer 59 may have a single layer structure, as shown in FIG. 5 .
  • these semiconductor layers may have a multilayer structure.
  • the active layer 57 may have a single quantum-well structure or a multi-quantum well structure.
  • Each of the first and second light emitting cells S 1 , S 2 may have a slanted side surface, an inclination of which may range, for example, from 15° to 80° relative to an upper surface of the growth substrate 51 .
  • the active layer 57 and the upper semiconductor layer 59 are placed on the lower semiconductor layer 55 .
  • An upper surface of the lower semiconductor layer 55 may be completely covered by the active layer 57 such that only a side surface thereof is exposed.
  • the first and second light emitting cells S 1 , S 2 may have a similar or the same structure as that shown in FIG. 5 . That is, the first light emitting cell S 1 and the second light emitting cell S 2 may have the same gallium nitride-based semiconductor stack structure, and may have slanted side surfaces of the same structure.
  • the buffer layer 53 may be interposed between the light emitting cells S 1 , S 2 and the growth substrate 51 .
  • the buffer layer 53 relieves lattice mismatch between the growth substrate 51 and the lower semiconductor layer 55 formed thereon.
  • the transparent electrode layer 61 is placed on each of the light emitting cells S 1 , S 2 . That is, a first transparent electrode layer 61 is placed on the first light emitting cell S 1 and a second transparent electrode layer 61 is placed on the second light emitting cell S 2 .
  • the transparent electrode layer 61 may be placed on the upper semiconductor layer 59 to be connected to the upper semiconductor layer 59 , and may have a narrower area than the upper semiconductor layer 59 . That is, the transparent electrode layer 61 may be recessed from an edge of the upper semiconductor layer 59 . With this structure, it is possible to prevent current crowding at the edge of the transparent electrode layer 61 through the side surfaces of the light emitting cells S 1 , S 2 .
  • the current blocking layer 60 a may be placed on each of the light emitting cells S 1 , S 2 . That is, the current blocking layer 60 a is placed between the transparent electrode layer 61 and each of the light emitting cells S 1 , S 2 . Part of the transparent electrode layer 61 is placed on the current blocking layer 60 a .
  • the current blocking layer 60 a may be placed near an edge of each of the light emitting cells S 1 , S 2 , but is not limited thereto. Alternatively, the current blocking layer 60 a may be placed in a central region of each of the light emitting cells S 1 , S 2 .
  • the current blocking layer 60 a is formed of an insulation material and, particularly, may include a distributed Bragg reflector in which layers having different indices of refraction are alternately stacked one above another.
  • the insulation layer 60 b covers a portion of the side surface of the first light emitting cell S 1 . As shown in FIG. 5 and FIG. 6 , the insulation layer 60 b may extend to a region between the first light emitting cell S 1 and the second light emitting cell S 2 , and may cover a portion of a side surface of the lower semiconductor layer 55 of the second light emitting cell S 2 .
  • the insulation layer 60 b may have the same structure and the same material as those of the current blocking layer 60 a , and may include a distributed Bragg reflector, without being limited thereto.
  • the insulation layer 60 b may be formed of a different material than that of the current blocking layer 60 a by a different process.
  • the insulation layer 60 b is a distributed Bragg reflector formed by stacking multiple layers, it is possible to efficiently suppress generation of defects such as pinholes in the insulation layer 60 b .
  • the insulation layer 60 b may be connected to the current blocking layer 60 a to form continuous layers, but is not limited thereto. In other embodiments, the insulation layer 60 b may be separated from the current blocking layer 60 a.
  • the interconnection line 65 electrically connects the first light emitting cell S 1 to the second light emitting cell S 2 .
  • the interconnection line 65 includes a first connection section 65 p and a second connection section 65 n .
  • the first connection section 65 p is electrically connected to the transparent electrode layer 61 on the first light emitting cell S 1
  • the second connection section 65 n is electrically connected to the lower semiconductor layer 55 of the second light emitting cell S 2 .
  • the first connection section 65 p may be placed near one edge of the first light emitting cell S 1 , but is not limited thereto. In other embodiments, the first connection section 65 p may be placed in the central region of the first light emitting cell S 1 .
  • the second connection section 65 n may contact the slanted side surface of the second light emitting cell S 2 , particularly, the slanted side surface of the lower semiconductor layer 55 of the second light emitting cell S 2 . Further, as shown in FIG. 5 , the second connection section 65 n may electrically contact the slanted side surface of the lower semiconductor layer 55 while extending to both sides along the circumference of the second light emitting cell S 2 .
  • the first light emitting cell S 1 is connected to the second light emitting cell S 2 in series by the first and second connection sections 65 p , 65 n of the interconnection line 65 .
  • the interconnection line 65 may contact the transparent electrode layer 61 over an overlapping region with the transparent electrode layer 61 .
  • a portion of the insulation layer is placed between the transparent electrode layer and the interconnection line.
  • the interconnection line 65 may directly contact the transparent electrode layer 61 without any insulation material interposed therebetween.
  • the current blocking layer 60 a may be placed over the overlapping region between the interconnection line 65 and the transparent electrode layer 61
  • the current blocking layer 60 a and the insulation layer 60 b may be placed over an overlapping region between the interconnection line 65 and the first light emitting cell S 1
  • the insulation layer 60 b may be placed between the second light emitting cell S 2 and the interconnection line 65 in other regions excluding a connection region between the interconnection line 65 and the second light emitting cell S 2 .
  • first connection section 65 p and the second connection section 65 n of the interconnection line 65 are connected to each other through two paths. However, it should be understood that the first and second connection sections may be connected to each other via a single path.
  • the current blocking layer 60 a and the insulation layer 60 b have reflective characteristics like the distributed Bragg reflector
  • the current blocking layer 60 a and the insulation layer 60 b are preferably placed substantially in the same region as the region for the interconnection line 65 within a region having an area of two times or less the area of the interconnection line 65 .
  • the current blocking layer 60 a and the insulation layer 60 b block light emitted from the active layer 57 from being absorbed into the interconnection line 65 .
  • the current blocking layer 60 a and the insulation layer 60 b can block emission of light to the outside. Thus, there is a need for restriction of the area thereof.
  • the insulation protective layer 63 may be placed outside the region of the interconnection line 65 .
  • the insulation protective layer 63 covers the first and second light emitting cells S 1 , S 2 outside the region of the interconnection line 65 .
  • the insulation protective layer 63 may be formed of silicon oxide (SiO 2 ) or silicon nitride.
  • the insulation protective layer 63 has an opening through which the transparent electrode layer 61 on the first light emitting cell S 1 and the lower semiconductor layer of the second light emitting cell S 2 are exposed, and the interconnection line 65 may be placed within the opening.
  • a side surface of the insulation protective layer 63 and a side surface of the interconnection line 65 may face each other, and may contact each other.
  • the side surface of the insulation protective layer 63 and the side surface of the interconnection line 65 may be separated from each other while facing each other.
  • the second connection section 65 n of the interconnection line 65 electrically contacts the slanted side surface of the second light emitting cell S 2 , there is no need to expose the upper surface of the lower semiconductor layer 55 of the second light emitting cell S 2 . Accordingly, there is no need for partial removal of the second semiconductor layer 59 and the active layer 57 , thereby increasing an effective light emitting area of the MJT LED chip 123 .
  • the current blocking layer 60 a and the insulation layer 60 b may be formed of the same material and have the same structure, and thus may be formed at the same time by the same process. Further, since the interconnection line 65 is placed within the opening of the insulation protective layer 63 , the insulation protective layer 63 and the interconnection line 65 may be formed using the same mask pattern.
  • the present disclosure is not limited thereto. That is, a greater number of light emitting cells may be electrically connected to each other via the interconnection lines 65 .
  • the interconnection lines 65 may electrically connect the lower semiconductor layers 55 and the transparent electrode layers 61 of adjacent light emitting cells to each other to form a series array of light emitting cells. A plurality of such arrays may be formed and connected in inverse-parallel to each other to be operated by an AC power source connected thereto.
  • a bridge rectifier (not shown) may be connected to the series array of light emitting cells to allow the light emitting cells to be operated by the AC power source. The bridge rectifier may be formed by bridging the light emitting cells having the same structure as that of the light emitting cells S 1 , S 2 using the interconnection lines 65 .
  • FIG. 7 to FIG. 13 are schematic sectional views illustrating a method of fabricating an MJT LED chip according to one exemplary embodiment of the present disclosure.
  • a semiconductor stack structure 56 including a lower semiconductor layer 55 , an active layer 57 and an upper semiconductor layer 59 is formed on a growth substrate 51 .
  • a buffer layer 53 may be formed on the growth substrate 51 before formation of the lower semiconductor layer 55 .
  • the growth substrate 51 may be formed of a material selected from among sapphire (Al 2 O 3 ), silicon carbide (SiC), zinc oxide (ZnO), silicon (Si), gallium arsenic (GaAs), gallium phosphide (GaP), lithium alumina (LiAl 2 O 3 ), boron nitride (BN), aluminum nitride (AlN), and gallium nitride (GaN), without being limited thereto. That is, the material for the growth substrate 51 may be selected in various ways depending upon materials of semiconductor layers to be formed on the growth substrate 51 . Further, the growth substrate 51 may have a convex-concave pattern on an upper surface thereof as in a patterned sapphire substrate.
  • the buffer layer 53 is formed to relieve lattice mismatch between the growth substrate 51 and the semiconductor layer 55 formed thereon, and may be formed of, for example, gallium nitride (GaN) or aluminum nitride (AlN).
  • GaN gallium nitride
  • AlN aluminum nitride
  • the buffer layer 53 is preferably formed of an insulation layer or a semi-insulating layer.
  • the buffer layer 53 may be formed of AlN or semi-insulating GaN.
  • Each of the lower semiconductor layer 55 , the active layer 57 and the upper semiconductor layer 59 may be formed of a gallium nitride-based semiconductor material, for example, (Al, In, Ga)N.
  • the lower and upper semiconductor layers 55 , 59 and the active layer 57 may be intermittently or continuously formed by metal organic chemical vapor deposition (MOCVD), molecular beam epitaxy, hydride vapor phase epitaxy (HVPE), and the like.
  • the lower and upper semiconductor layers may be n-type and p-type semiconductor layers, or vice versa.
  • an n-type semiconductor layer may be formed by doping an n-type impurity, for example, silicon (Si), and a p-type semiconductor layer may be formed by doping a p-type impurity, for example, magnesium (Mg).
  • a plurality of light emitting cells S 1 , S 2 separated from each other is formed by a photolithography and etching process.
  • Each of the light emitting cells S 1 , S 2 is formed to have a slanted side surface.
  • an additional photolithography and etching process is performed to partially expose an upper surface of the lower semiconductor layer 55 of each of the light emitting cells S 1 , S 2 .
  • the photolithography and etching process performed to partially expose the upper surface of the lower semiconductor layer 55 is omitted.
  • a current blocking layer 60 a covering some region on the first light emitting cell S 1 and an insulation layer 60 b partially covering the side surface of the first light emitting cell S 1 are formed.
  • the insulation layer 60 b may extend to cover a region between the first light emitting cell S 1 and the second light emitting cell S 2 while partially covering a side surface of the lower semiconductor layer 55 of the second light emitting cell S 2 .
  • the current blocking layer 60 a and the insulation layer 60 b may be formed by depositing an insulation material layer, followed by patterning through photolithography and etching.
  • the current blocking layer 60 a and the insulation layer 60 b may be formed of an insulation material layer by a lift-off technique.
  • each of the current blocking layer 60 a and the insulation layer 60 b may be a distributed Bragg reflector formed by alternately stacking layers having different indices of refraction, for example, SiO 2 and TiO 2 layers.
  • the insulation layer 60 b is a distributed Bragg reflector formed by stacking multiple layers, it is possible to efficiently suppress generation of defects such as pinholes in the insulation layer 60 b , whereby the insulation layer 60 b can be formed to a smaller thickness than in the related art.
  • the current blocking layer 60 a and the insulation layer 60 b may be connected to each other.
  • the present disclosure is not limited thereto.
  • a transparent electrode layer 61 is formed on the first and second light emitting cells S 1 , S 2 .
  • the transparent electrode layer 61 may be formed of an indium tin oxide (ITO) layer, a conductive oxide layer such as a zinc oxide layer, or a metal layer such as Ni/Au.
  • ITO indium tin oxide
  • the transparent electrode layer 61 is connected to the upper semiconductor layer 59 and is partially placed on the current blocking layer 60 a .
  • the transparent electrode layer 61 may be formed by a lift-off process, without being limited thereto. Alternatively, the transparent electrode layer 61 may be formed by a photolithography and etching process.
  • an insulation protective layer 63 is formed to cover the first and second light emitting cells S 1 , S 2 .
  • the insulation protective layer 63 covers the transparent electrode layer 61 and the insulation layer 60 b .
  • the insulation protective layer 63 may cover an overall area of the first and second light emitting cells S 1 , S 2 .
  • the insulation protective layer 63 may be formed of an insulation material layer, such as a silicon oxide or silicon nitride layer, by chemical vapor deposition.
  • a mask pattern 70 having an opening is formed on the insulation protective layer 63 .
  • the opening of the mask pattern 70 corresponds to a region for an interconnection line.
  • some region of the insulation protective layer 63 is removed by etching through the mask pattern 70 .
  • an opening is formed on the insulation protective layer 63 to expose some of the transparent electrode layer 61 and the insulation layer 60 b while exposing the slanted side surface of the lower semiconductor layer 55 of the second light emitting cell S 2 .
  • a conductive material is deposited to form the interconnection line 65 within the opening of the mask pattern 70 .
  • some of the conductive material 65 a may be deposited on the mask pattern 70 .
  • the conductive material may be deposited by plating, e-beam evaporation, sputtering, and the like.
  • the mask pattern 70 together with some of the conductive material 65 a , is removed from the mask pattern 70 .
  • the interconnection line 65 electrically connecting the first and second light emitting cells S 1 , S 2 to each other is completed.
  • a first connection section 65 p of the interconnection line 65 is connected to the transparent electrode layer 61 of the first light emitting cell S 1 , and a second connection section 65 n thereof is connected to the slanted side surface of the lower semiconductor layer 55 of the second light emitting cell S 2 .
  • the first connection section 65 p of the interconnection line 65 may be connected to the transparent electrode layer 61 within an upper region of the current blocking layer 60 a .
  • the interconnection line 65 is separated from the side surface of the first light emitting cell S 1 by the insulation layer 60 b.
  • the current blocking layer 60 a and the insulation layer 60 b are formed by the same process.
  • the insulation protective layer 63 and the interconnection line 65 may be formed using the same mask pattern 70 , whereby the MJT LED chip can be manufactured by the same number of exposure processes while adding the current blocking layer 60 a.
  • FIG. 14 is a schematic sectional view of an MJT LED chip according to another exemplary embodiment of the present disclosure.
  • the MJT LED chip according to this embodiment is generally similar to the MJT LED chip described with reference to FIGS. 5 and 6 , and further includes a transparent conductive layer 62 .
  • the growth substrate 51 , the light emitting cells S 1 , S 2 , the buffer layer 53 , the transparent electrode layer 61 , the current blocking layer 60 a , the insulation layer 60 b , the insulation protective layer 63 and the interconnection line 65 are similar to those of the light emitting diode described with reference to FIGS. 5 and 6 , and thus detailed descriptions thereof will be omitted.
  • the transparent conductive layer 62 is placed between the insulation layer 60 b and the interconnection line 65 .
  • the transparent conductive layer 62 has a narrower width than the insulation layer 60 b , thereby preventing a short circuit of the upper semiconductor layer 59 and the lower semiconductor layer 55 due to the transparent conductive layer 62 .
  • the transparent conductive layer 62 is connected to a first transparent electrode layer 61 , and may electrically connect the first transparent electrode layer 61 to the second light emitting cell S 2 .
  • the transparent conductive layer 62 may be connected at one end thereof to the lower semiconductor layer 55 of the second light emitting cell.
  • a second transparent conductive layer 62 may extend from a second transparent electrode layer 61 on the second light emitting cell S 2 .
  • the transparent conductive layer 62 is placed between the interconnection line 65 and the insulation layer 60 b , current can flow through the transparent conductive layer 62 even in the case where the interconnection line 65 is disconnected, thereby improving electric stability of the MJT LED chip.
  • FIG. 15 to FIG. 18 are schematic sectional views illustrating a method of fabricating an MJT LED chip according to another exemplary embodiment of the present disclosure.
  • a semiconductor stack structure 56 is formed on a growth substrate 51 , and a plurality of light emitting cells S 1 , S 2 separated from each other is formed by a photolithography and etching process. Then, as described with reference to FIG. 9 , a current blocking layer 60 a covering a region on the first light emitting cell S 1 and an insulation layer 60 b partially covering a side surface of the first light emitting cell S 1 are formed.
  • each of the current blocking layer 60 a and the insulation layer 60 b may include a distributed Bragg reflector formed by alternately stacking layers having different indices of refraction, for example, SiO 2 and TiO 2 layers.
  • the insulation layer 60 b include the distributed Bragg reflector formed by stacking multiple layers, it is possible to efficiently suppress generation of defects such as pinholes in the insulation layer 60 b , whereby the insulation layer 60 b can be formed to a smaller thickness than in the related art.
  • a transparent electrode layer 61 is formed on the first and second light emitting cells S 1 , S 2 .
  • the transparent electrode layer 61 may be formed of an indium tin oxide (ITO) layer, a conductive oxide layer such as a zinc oxide layer, or a metal layer such as Ni/Au.
  • ITO indium tin oxide
  • the transparent electrode layer 61 is connected to the upper semiconductor layer 59 and is partially placed on the current blocking layer 60 a .
  • the transparent electrode layer 61 may be formed by a lift-off process, without being limited thereto. Alternatively, the transparent electrode layer 61 may be formed by a photolithography and etching process.
  • a transparent conductive layer 62 is formed.
  • the transparent conductive layer 62 may be formed together with the transparent electrode layer 61 using the same material and the same process.
  • the transparent conductive layer 62 is formed on the insulation layer 60 b and may be connected to the transparent electrode layer 61 . Further, the transparent conductive layer 62 may be electrically connected at one end thereof to the slanted side surface of the lower semiconductor layer 55 of the second light emitting cell S 2 .
  • an insulation protective layer 63 is formed to cover the first and second light emitting cells S 1 , S 2 .
  • the insulation protective layer 63 covers the transparent electrode layer 61 , the transparent conductive layer 62 , and the insulation layer 60 b .
  • the insulation protective layer 63 may cover an overall area of the first and second light emitting cells S 1 , S 2 .
  • the insulation protective layer 63 may be formed of an insulation material layer, such as silicon oxide or silicon nitride, by chemical vapor deposition.
  • a mask pattern 70 having an opening is formed on the insulation protective layer 63 .
  • the opening of the mask pattern 70 corresponds to a region for an interconnection line.
  • a portion of the insulation protective layer 63 is removed by etching through the mask pattern 70 .
  • an opening is formed on the insulation protective layer 63 to expose some of the transparent electrode layer 61 and the transparent conductive layer 62 , while exposing the slanted side surface of the lower semiconductor layer 55 of the second light emitting cell S 2 .
  • the insulation layer 60 b is partially exposed through the opening.
  • a conductive material is deposited to form an interconnection line 65 within the opening of the mask pattern 70 .
  • the mask pattern 70 together with some of the conductive material 65 a , is removed from the mask pattern 70 .
  • the interconnection line 65 electrically connecting the first and second light emitting cells S 1 , S 2 to each other is completed.
  • the insulation layer 60 b can be damaged during etching of the insulation protective layer 63 .
  • the insulation protective layer 63 is subjected to etching using an etchant, which contains, for example, hydrofluoric acid
  • the insulation layer 60 b including an oxide layer can be damaged by the etchant.
  • the insulation layer 60 b can fail to insulate the interconnection line 65 from the first light emitting cell S 1 , thereby causing a short circuit.
  • the transparent conductive layer 62 is placed on the insulation layer 60 b , the insulation layer 60 b under the transparent conductive layer 62 can be protected from etching damage. As a result, it is possible to prevent a short circuit due to the interconnection line 65 .
  • the transparent electrode layer 61 and the transparent conductive layer 62 may be formed by the same process. Accordingly, the MJT LED chip can be manufactured by the same number of exposing processes while adding the transparent conductive layer 62 .
  • FIG. 34 is a schematic sectional view of an MJT LED chip according to another exemplary embodiment of the present disclosure
  • FIG. 35 is a cross-sectional view of the MJT LED chip taken along section B-B of FIG. 34 .
  • the MJT LED chip 123 includes a growth substrate 51 , light emitting cells S 1 , S 2 , transparent electrode layers 61 , 62 , an insulation layer 60 b , an insulation protective layer 63 , and an interconnection line 65 . Further, the MJT LED chip 123 may include a buffer layer 53 . Further, the MJT LED chip 123 may include a current blocking layer 60 a.
  • the growth substrate 51 may be an insulation or conductive substrate, and may be, for example, a sapphire substrate, a gallium nitride substrate, a silicon carbide (SiC) substrate, or a silicon substrate.
  • the growth substrate 51 may have a convex-concave pattern (not shown) on an upper surface thereof as in a patterned sapphire substrate.
  • the convex-concave pattern may serve to effectively reflect light toward the growth substrate among lights emitted from the light emitting cells to improve light extraction efficiency.
  • a first light emitting cell S 1 and a second light emitting cell S 2 are disposed on a single growth substrate 51 to be spaced apart from each other.
  • Each of the first and second light emitting cells S 1 , S 2 has a stack structure 56 , which includes a lower semiconductor layer 55 , an upper semiconductor layer 59 disposed on a region of the lower semiconductor layer 55 , and an active layer 57 interposed between the lower semiconductor layer 55 and the upper semiconductor layer 59 .
  • the upper and lower semiconductor layers may be an n-type semiconductor layer and a p-type semiconductor layer, respectively, or vice versa.
  • Each of the lower semiconductor layer 55 , the active layer 57 and the upper semiconductor layer 59 may be formed of a gallium nitride-based semiconductor material, that is, (Al, In, Ga)N.
  • the compositional elements and ratio of the active layer 57 are determined depending upon desired wavelengths of light, for example, UV light or blue light, and the lower semiconductor layer 55 and the upper semiconductor layer 59 are formed of a material having a greater band gap than the active layer 57 .
  • the lower semiconductor layer 55 and/or the upper semiconductor layer 59 may have a single layer structure, as illustrated. Alternatively, these semiconductor layers may have a multilayer structure. Further, the active layer 57 may have a single quantum-well structure or a multi-quantum well structure.
  • Each of the first and second light emitting cells S 1 , S 2 may have a slanted side surface having an inclination of which may range, for example, from 15° to 80° relative to an upper surface of the growth substrate 51 .
  • the active layer 57 and the upper semiconductor layer 59 are disposed on the lower semiconductor layer 55 . At least a portion of an upper surface of the lower semiconductor layer 55 may be covered by the active layer 57 , and the remaining portions thereof may not be covered by the active layer 57 , but be exposed.
  • the upper surface of the lower semiconductor layer 55 may include an exposed region R.
  • the exposed region R is a region, which is not covered by the active layer 57 and the upper semiconductor layer 59 , but in which a portion of the lower semiconductor layer 55 , specifically, the upper surface of the lower semiconductor layer 55 is exposed.
  • the exposed region R may be disposed to be in parallel to a side surface which is directed to an adjacent light emitting cell, among side surfaces of the lower semiconductor layer 55 .
  • the position of the exposed region R is not limited thereto, but may also be disposed to surround at least a portion of the active layer 57 and the upper semiconductor layer 59 .
  • the first and second light emitting cells S 1 , S 2 may have a similar or the same structure as the first and second light emitting cells S 1 , S 2 shown in FIG. 34 . That is, the first light emitting cell S 1 and the second light emitting cell S 2 may have the same gallium nitride-based semiconductor stack structure, and may have slanted side surfaces of the same structure.
  • the buffer layer 53 may be interposed between the light emitting cells S 1 , S 2 and the growth substrate 51 .
  • the buffer layer 53 is adopted to alleviate lattice mismatch between the growth substrate 51 and the lower semiconductor layer 55 formed thereon.
  • the transparent electrode layers 61 , 62 are disposed on each of the light emitting cells S 1 , S 2 . More specifically, a first transparent electrode layer 61 is disposed on the first light emitting cell S 1 and a second transparent electrode layer 62 is disposed on the second light emitting cell S 2 .
  • the transparent electrode layers 61 , 62 may be disposed on the upper surface of the upper semiconductor layer 59 to be connected to the upper semiconductor layer 59 , and may have a narrower area than the upper semiconductor layer 59 . That is, the transparent electrode layers 61 , 62 may be recessed from an edge of the upper semiconductor layer 59 . With this structure, it is possible to prevent or reduce current crowding at the edges of the transparent electrode layers 61 , 62 through the side surfaces of the light emitting cells S 1 , S 2 .
  • a portion of the first transparent electrode layer 61 may be connected to the second light emitting cell S 2 .
  • the portion of the first transparent electrode layer 61 may be disposed on the first light emitting cell S 1 , between the first light emitting cell S 1 and the second light emitting cell S 2 , and on the side surface of the lower semiconductor layer 55 of the second light emitting cell S 2 .
  • the current may flow through the first transparent electrode layer 61 , thereby improving electrical stability of the MJT LED chip.
  • the first transparent electrode layer 61 may be further extended to be disposed on the exposed region R of the upper surface of the lower semiconductor layer 55 .
  • the first transparent electrode layer 61 may be spaced apart from the active layer 57 and the upper semiconductor layer 59 of the second light emitting cell S 2 .
  • the insulation layer 60 b covers a portion of the side surface of the first light emitting cell S 1 . As shown in FIG. 34 and FIG. 35 , the insulation layer 60 b may extend to a region between the first light emitting cell S 1 and the second light emitting cell S 2 , and may cover a portion of a side surface of the lower semiconductor layer 55 of the second light emitting cell S 2 .
  • the insulation layer 60 b may be formed of an insulating material, and may particularly include a distributed Bragg reflector in which layers having different reflective indexes are alternately stacked. However, the insulation layer 60 b is not limited thereto. When the insulation layer 60 b includes a distributed Bragg reflector, which is multiple layers, it is possible to efficiently suppress generation of defects such as pinholes in the insulation layer 60 b.
  • the interconnection line 65 electrically connects the first light emitting cell S 1 to the second light emitting cell S 2 .
  • the interconnection line 65 includes a first connection section 65 p and a second connection section 65 n .
  • the first connection section 65 p is electrically connected to the transparent electrode layer 61 on the first light emitting cell S 1
  • the second connection section 65 n is electrically connected to the lower semiconductor layer 55 of the second light emitting cell S 2 .
  • the first connection section 65 p may be disposed near one edge of the first light emitting cell S 1 , but is not limited thereto. In other embodiments, the first connection section 65 p may be disposed in the central region of the first light emitting cell S 1 .
  • the second connection section 65 n may be electrically connected to the lower semiconductor layer 55 of the second light emitting cell S 2 .
  • the second connection section 65 n may be electrically connected to the upper surface of the lower semiconductor layer 55 of the second light emitting cell S 2 through the exposed region R.
  • the first transparent electrode layer 61 may be disposed between the second connection section 65 n and the lower semiconductor layer 55 of the second light emitting cell S 2 .
  • the first transparent electrode layer 61 may be disposed on a side surface of the lower semiconductor layer 55 of the second light emitting cell S 2 , and may also be disposed on the exposed region R of the lower semiconductor layer 55 .
  • the second connection section 65 n may contact the slanted side surface of the second light emitting cell S 2 , more particularly, the slanted side surface of the lower semiconductor layer 55 of the second light emitting cell S 2 . Further, as shown in FIG. 34 , the second connection section 65 n may electrically contact the slanted side surface of the lower semiconductor layer 55 while extending to both sides along the circumference of the second light emitting cell S 2 .
  • the first light emitting cell S 1 is connected to the second light emitting cell S 2 in series by the first and second connection sections 65 p , 65 n of the interconnection line 65 .
  • the interconnection line 65 may contact the transparent electrode layers 61 , 62 over an overlapping region with the transparent electrode layers 61 , 62 .
  • a portion of the insulation layer is disposed between a transparent electrode layer and an interconnection line.
  • the interconnection line 65 may directly contact the transparent electrode layers 61 , 62 without any insulation material interposed therebetween.
  • the width of a portion of the first transparent electrode layer 61 disposed on the side surface of the lower semiconductor layer 55 of the second light emitting cell S 2 may be wider than that of a portion of the interconnection line 65 disposed on the side surface of the lower semiconductor layer 55 of the second light emitting cell S 2 .
  • a current in a region in which the side surface of the second light emitting cell S 2 and the interconnection line 65 contact may be easily distributed, light emitting uniformity of the MJT LED chip may be improved.
  • the width of a portion of the first transparent electrode layer 61 disposed between the first light emitting cell S 1 and the second light emitting cell S 2 may be wider than that of a portion of the interconnection line 65 disposed between the first light emitting cell S 1 and the second light emitting cell S 2 .
  • the insulation protective layer 63 is etched using an etchant such as hydrofluoric acid
  • the insulation layer 60 b including an oxide layer may be damaged by the etchant.
  • the insulation layer 60 b does not insulate the interconnection line 65 from the first light emitting cell S 1 , a short-circuit may occur.
  • the insulation layer 60 b since the first transparent electrode layer 61 is disposed on the insulation layer 60 b , and the width of the portion of the first transparent electrode layer 61 disposed between the first light emitting cell S 1 and the second light emitting cell S 2 is wider than that of the portion of the interconnection line 65 disposed between the first light emitting cell S 1 and the second light emitting cell S 2 , the insulation layer 60 b disposed below a transparent conductive layer 62 may be protected from etching damage. Thus, the short-circuit problem by the interconnection line 65 is prevented.
  • first connection section 65 p and the second connection section 65 n of the interconnection line 65 are connected to each other through two paths.
  • first and second connection sections may be connected to each other via a single path or more than two paths.
  • the insulation layer 60 b may be disposed substantially in the same region as the region for the interconnection line 65 within a region having an area of two times or less the area of the interconnection line 65 .
  • the insulation layer 60 b blocks light emitted from the active layer 57 from being absorbed into the interconnection line 65 .
  • the insulation layer 60 b can block emission of light to the outside. Thus, there is a need for restriction of the area thereof.
  • the insulation protective layer 63 may be disposed outside the region of the interconnection line 65 .
  • the insulation protective layer 63 covers the first and second light emitting cells S 1 , S 2 outside the region of the interconnection line 65 .
  • the insulation protective layer 63 may be formed of silicon oxide (SiO 2 ) or silicon nitride.
  • the insulation protective layer 63 has an opening through which the transparent electrode layer 61 on the first light emitting cell S 1 and the lower semiconductor layer of the second light emitting cell S 2 are exposed, and the interconnection line 65 may be disposed within the opening.
  • a side surface of the insulation protective layer 63 and a side surface of the interconnection line 65 may face each other, and may also contact each other.
  • One side surface of the insulation protective layer 63 may be disposed on the exposed region R and may contact the side surface of the interconnection line 65 . Unlike this, the side surface of the insulation protective layer 63 and the side surface of the interconnection line 65 may be spaced apart from each other while facing each other.
  • the second connection section 65 n since the second connection section 65 n electrically contacts the upper surface of the lower semiconductor layer 55 , that is, a surface which is not slanted, the second connection section 65 n disposed on the upper surface of the lower semiconductor layer 55 may have a uniform thickness, Thus, reliability of the interconnection line may be improved.
  • the insulation protective layer 63 contacts the interconnection line 65 on the upper surface of the lower semiconductor layer 55 which is not slanted with the side surface of the lower semiconductor layer of the second light emitting cell S 2 , an area of an interface between the insulation protective layer 63 and the interconnection line 65 may be substantially constant. Thus, an error rate of the MJT LED may be reduced.
  • the current blocking layer 60 a and the insulation layer 60 b may be formed of the same material and have the same structure, and thus may be formed at the same time by the same process. Further, since the interconnection line 65 is disposed within the opening of the insulation protective layer 63 , the insulation protective layer 63 and the interconnection line 65 may be formed using the same mask pattern.
  • the present disclosure is not limited thereto.
  • a greater number of light emitting cells may be electrically connected to each other via the interconnection lines 65 .
  • the interconnection lines 65 may electrically connect the lower semiconductor layers 55 and the transparent electrode layers 61 of adjacent light emitting cells to each other to form a series array of light emitting cells. A plurality of such arrays may be formed and connected inversely parallel to each other to be operated by an AC power source connected thereto.
  • a bridge rectifier (not shown) may be connected to the series array of light emitting cells to allow the light emitting cells to be operated by the AC power source. The bridge rectifier may be formed by bridging the light emitting cells having the same structure as that of the light emitting cells S 1 , S 2 using the interconnection lines 65 .
  • the backlight unit capable of implementing various light emitting arrangements by the plurality of MJT LEDs while reducing a droop phenomenon by more light emitting cells may be provided.
  • FIG. 36 through FIG. 42 are cross-sectional views illustrating a method of fabricating an MJT LED chip 123 according to one exemplary embodiment of the present disclosure.
  • a semiconductor stack structure 56 including a lower semiconductor layer 55 , an active layer 57 and an upper semiconductor layer 59 is formed on a growth substrate 51 .
  • a buffer layer 53 may be formed on the growth substrate 51 before the formation of the lower semiconductor layer 55 .
  • the growth substrate 51 may be sapphire (Al 2 O 3 ), silicon carbide (SiC), zinc oxide (ZnO), silicon (Si), gallium arsenic (GaAs), gallium phosphide (GaP), lithium alumina (LiAl 2 O 3 ), boron nitride (BN), aluminum nitride (AlN), and gallium nitride (GaN) substrate, without being limited thereto.
  • the growth substrate 51 may be selected in various ways depending upon materials of semiconductor layers to be formed on the growth substrate 51 .
  • the growth substrate 51 may have a convex-concave pattern on an upper surface thereof as in a patterned sapphire substrate.
  • the buffer layer 53 is formed to alleviate lattice mismatch between the growth substrate 51 and the semiconductor layer 55 formed thereon, and may be formed of, for example, gallium nitride (GaN) or aluminum nitride (AlN).
  • GaN gallium nitride
  • AlN aluminum nitride
  • the buffer layer 53 may be formed of an insulation layer or a semi-insulating layer.
  • the buffer layer 53 may be formed of AlN or semi-insulating GaN.
  • Each of the lower semiconductor layer 55 , the active layer 57 and the upper semiconductor layer 59 may be formed of a gallium nitride-based semiconductor material, that is, (Al, In, Ga)N.
  • the lower and upper semiconductor layers 55 , 59 and the active layer 57 may be intermittently or continuously formed by metal organic chemical vapor deposition (MOCVD), molecular beam epitaxy, hydride vapor phase epitaxy (HVPE), and the like.
  • the upper and lower semiconductor layers may be an n-type semiconductor layer and a p-type semiconductor layer, respectively, or vice versa.
  • an n-type semiconductor layer may be formed by doping an n-type impurity, for example, silicon (Si), and a p-type semiconductor layer may be formed by doping a p-type impurity, for example, magnesium (Mg).
  • a plurality of light emitting cells S 1 , S 2 spaced apart from each other is formed by a photolithography and etching process.
  • Each of the light emitting cells S 1 , S 2 is formed to have a slanted side surface.
  • a photolithography and etching process of partially removing the active layer 57 and the upper semiconductor layer 59 is added.
  • an insulation layer 60 b partially covering the side surface of the first light emitting cell S 1 is formed.
  • the insulation layer 60 b may also extend to cover a region between the first light emitting cell S 1 and the second light emitting cell S 2 while partially covering a side surface of the lower semiconductor layer 55 of the second light emitting cell S 2 .
  • the insulation layer 60 b may be formed by depositing an insulation material layer, followed by patterning through the photolithography and etching process.
  • the insulation layer 60 b may be formed of an insulation material layer by a lift-off technique.
  • the insulation layer 60 b may be formed of a distributed Bragg reflector in which layers having different reflective indexes, for example, SiO 2 and TiO 2 are alternately stacked.
  • the insulation layer 60 b is formed of a distributed Bragg reflector, which is multiple layers, it is possible to suppress generation of defects such as pinholes in the insulation layer 60 b , whereby the insulation layer 60 b can be formed to have a smaller thickness than that of an insulation layer in the related art.
  • the transparent electrode layers 61 , 62 are formed on the first and second light emitting cells S 1 , S 2 .
  • the transparent electrode layers 61 , 62 may be formed of an indium tin oxide (no) layer, a conductive oxide layer such as a zinc oxide layer, or a metal layer such as Ni/Au.
  • the transparent electrode layers 61 , 62 are connected to the upper semiconductor layer 59 and are partially disposed on the insulation layer 60 b . Further, a portion of the transparent electrode layers 61 , 62 , for example, the first transparent electrode layer 61 may be disposed between the first light emitting cell S 1 and the second light emitting cell S 2 , and on the side surface of the lower semiconductor layer 55 of the second light emitting cell S 2 .
  • the transparent electrode layers 61 , 62 may be formed by a lift-off process, without being limited thereto. Alternatively, the transparent electrode layers 61 , 62 may be formed by a photolithography and etching process.
  • an insulation protective layer 63 is formed to cover the first and second light emitting cells S 1 , S 2 .
  • the insulation protective layer 63 covers the transparent electrode layers 61 , 62 and the insulation layer 60 b .
  • the insulation protective layer 63 may cover an overall area of the first and second light emitting cells S 1 , S 2 .
  • the insulation protective layer 63 may be formed of an insulation material layer, such as a silicon oxide or silicon nitride layer, by chemical vapor deposition.
  • a mask pattern 70 having an opening is formed on the insulation protective layer 63 .
  • the opening of the mask pattern 70 corresponds to a region for an interconnection line.
  • some region of the insulation protective layer 63 is removed by etching through the mask pattern 70 .
  • an opening is formed on the insulation protective layer 63 to expose some of the transparent electrode layers 61 , 62 and the insulation layer 60 b while exposing the exposed region R of the lower semiconductor layer 55 of the second light emitting cell S 2 .
  • a conductive material is deposited to form the interconnection line 65 within the opening of the mask pattern 70 .
  • some of the conductive material 65 a may be deposited on the mask pattern 70 .
  • the conductive material may be deposited by plating, e-beam evaporation, sputtering, or the like.
  • the mask pattern 70 together with some of the conductive material 65 a , is removed from the mask pattern 70 .
  • the interconnection line 65 electrically connecting the first and second light emitting cells S 1 , S 2 to each other is completed.
  • a first connection section 65 p of the interconnection line 65 is connected to the transparent electrode layer 61 of the first light emitting cell S 1 , and a second connection section 65 n thereof is connected to the upper surface of the lower semiconductor layer 55 of the second light emitting cell S 2 , specifically, the exposed region R.
  • the interconnection line 65 is spaced apart from the side surface of the first light emitting cell S 1 by the insulation layer 60 b.
  • the current blocking layer 60 a and the insulation layer 60 b are formed by the same process.
  • the insulation protective layer 63 and the interconnection line 65 may be formed using the same mask pattern 70 , whereby the MJT LED chip can be manufactured by the same number of exposure processes while adding the current blocking layer 60 a.
  • FIG. 42 is a cross-sectional view illustrating an MJT LED chip according to another exemplary embodiment of the present disclosure.
  • the MJT LED chip of FIG. 42 is similar to the MJT LED chip described with reference to FIG. 35 , but has a difference in that it further includes a current blocking layer 60 a.
  • the current blocking layer 60 a may be disposed on each of the light emitting cells S 1 , S 2 , and may be disposed between the transparent electrode layers 61 , 62 and the light emitting cells S 1 , S 2 . Specifically, the current blocking layer 60 a may be disposed between the first light emitting cell S 1 and the first transparent electrode layer 61 , thereby spacing a portion of the first transparent electrode layer 61 from the first light emitting cell S 1 . Thus, the transparent electrode layers 61 , 62 are partially disposed on the current blocking layer 60 a .
  • the current blocking layer 60 a may be disposed near an edge of each of the light emitting cells S 1 , S 2 , but is not limited thereto.
  • the current blocking layer 60 a may also be disposed in the center region of each of the light emitting cells S 1 , S 2 .
  • the current blocking layer 60 a may be formed of an insulating material, and may particularly include a distributed Bragg reflector in which layers having different reflective indexes are alternately stacked.
  • the insulation layer 60 b may have the same structure as the current blocking layer 60 a and may be formed of the same material as the current blocking layer 60 a , but is not limited thereto.
  • the insulation layer 60 b may also be formed of a material different from that of the current blocking layer 60 a by different processes.
  • the insulation layer 60 b may be connected to the current blocking layer 60 a to be continuously disposed, but the present disclosure is not necessarily limited thereto.
  • the insulation layer 60 b and the current blocking layer 60 a may be disposed to be spaced apart from each other.
  • the current blocking layer 60 a may be formed by depositing an insulation material layer, followed by patterning through the photolithography and etching process.
  • the current blocking layer 60 a may be formed of an insulation material layer by a lift-off technique.
  • the current blocking layer 60 a may be formed of a distributed Bragg reflector in which layers having different reflective indexes, for example, SiO 2 and TiO 2 are alternately stacked.
  • the current blocking layer 60 a and the insulation layer 60 b may be connected to each other as shown in FIG. 42 , but the present disclosure is not necessarily limited thereto.
  • the current blocking layer 60 a may be disposed across the entire area in which the interconnection line 65 and the transparent electrode layers 61 , 62 are overlapped with each other. Further, the current blocking layer 60 a and the insulation layer 60 b may be disposed across the entire area in which the interconnection line 65 and the first light emitting cell S 1 are overlapped with each other.
  • the current blocking layer 60 a When the current blocking layer 60 a has reflective characteristics like the distributed Bragg reflector, the current blocking layer 60 a may be disposed substantially in the same region as the region for the interconnection line 65 within a region having an area of two times or less the area of the interconnection line 65 .
  • the current blocking layer 60 a blocks light emitted from the active layer 57 from being absorbed into the interconnection line 65 .
  • the current blocking layer 60 a can block emission of light to the outside. Thus, there is a need for restriction of the area thereof.
  • the transparent electrode layers 61 , 62 are connected to the upper semiconductor layer 59 and are partially disposed on the current blocking layer 60 a and the insulation layer 60 b .
  • the first connection section 65 p of the interconnection line 65 may be connected to the first transparent electrode layer 61 within an upper region of the current blocking layer 60 a.
  • the optical member 130 may include a lower surface 131 and an upper surface 135 , and may further include a flange 137 and legs 139 .
  • the lower surface 131 includes a concave section 131 a
  • the upper surface 135 includes a concave surface 135 a and a convex surface 135 b.
  • the lower surface 131 is composed of a substantially circular disc-shaped plane, and has the concave section 131 a placed at a central portion thereof.
  • the lower surface 131 is not required to be a flat surface, and may have various convex-concave patterns.
  • an inner surface of the concave section 131 a has a surface 133 including side surface 133 a and an upper end surface 133 b .
  • the upper end surface 133 b is perpendicular to a central axis C and the side surface 133 a extends from the upper end surface 133 b to an entrance of the concave section 131 a .
  • the central axis C is defined as a central axis of the optical member 130 , which becomes a center of a beam distribution of light exiting the optical member 130 .
  • the concave section 131 a may have a shape, a width of which gradually decreases from the entrance thereof to an upper side thereof. Specifically, the side surface 133 a gradually approaches the central axis C from the entrance of the concave section 131 a to the upper end surface 133 b thereof. With this structure, a region for the upper end surface 133 b may be formed narrower than the entrance of the concave section 131 a .
  • the side surface 133 a may have a relatively gentle slope near the upper end surface 133 b.
  • the region for the upper end surface 133 b is defined within a narrower region than a region for the entrance of the concave section 131 a .
  • the region for the upper end surface 133 b may be defined within a narrower region than a region surrounded by an inflection curve at which the concave surface 135 a of the upper surface 135 meets the convex surface 135 b thereof.
  • the region for the upper end surface 133 b may be placed within a narrower region than a region for the cavity 121 a ( FIG. 4 ) of the MJT LED, that is, a light exit region.
  • the region for the upper end surface 133 b reduces variation of the beam distribution of light exiting the optical member 130 through the upper surface 135 thereof even in the case of misalignment between the optical axis L of the MJT LED and the central axis C of the optical member 130 .
  • the region for the upper end surface 133 b may be minimized in consideration of misalignment between the MJT LED 100 and the optical member 130 .
  • the upper surface 135 of the optical member 130 includes the concave surface 135 a and the convex surface 135 b continuously extending from the concave surface 135 a with reference to the central axis C.
  • a line at which the concave surface 135 a meets the convex surface 135 b becomes the inflection curve.
  • the concave surface 135 a disperses light exiting near the central axis C of the optical member 130 through refraction of the light at a relatively large angle.
  • the convex surface 135 b increases the quantity of light exiting towards an outer direction of the central axis C.
  • the upper surface 135 and the concave section 131 a have a symmetrical structure relative to the central axis C.
  • the upper surface 135 and the concave section 131 a have a mirror symmetry structure relative to a plane passing through the central axis C and may have a rotational body shape relative to the central axis C.
  • the concave section 131 a and the upper surface 135 may have various shapes according to a desired light beam distribution.
  • the flange 137 connects the upper surface 135 to the lower surface 131 and defines an outer size of the optical member.
  • a side surface of the flange 137 and the lower surface 131 may be formed with convex-concave patterns.
  • the legs 139 of the optical member 130 are coupled to the printed circuit board 110 to support the lower surface 131 while separating the lower surface 131 from the printed circuit board 110 . Coupling of the legs 139 to the printed circuit board 110 may be performed by bonding a distal end of each of the legs 139 to the printed circuit board 110 using an adhesive or by fitting each of the legs 139 into a corresponding hole formed in the printed circuit board 110 .
  • the optical member 130 is separated from the MJT LED 100 , so that an air gap is formed in the concave section 131 a .
  • the housing 121 of the MJT LED 100 is placed below the lower surface 131 , and the wavelength conversion layer 125 of the MJT LED 100 is separated from the concave section 131 a to be placed under the lower surface 131 . With this structure, light traveling in the concave section 131 a is prevented from being lost due to absorption by the housing 121 or the wavelength conversion layer 125 .
  • the concave section 131 a when a perpendicular plane relative to the central axis C is formed within the concave section 131 a , it is possible to reduce variation of the beam distribution of light exiting the optical member 130 even upon misalignment between the MJT LED 100 and the optical member 130 . Furthermore, since the concave section 131 a does not have a relatively sharp apex, the optical member can be easily manufactured.
  • FIG. 19 shows sectional views of various modifications of the optical member.
  • various modifications of the concave section 131 a shown in FIG. 3 will be described.
  • the upper end surface 133 b perpendicular to the central axis C described in FIG. 3 has a downwardly protruding surface formed at a portion thereof near the central axis C. With this downwardly protruding surface, the optical member can achieve primary control of light entering the portion of the optical member near the central axis C thereof.
  • FIG. 19B The upper end surface of FIG. 19B is similar to that of FIG. 19A except that the upper end surface of FIG. 19B has upwardly protruding surfaces formed at portions thereof perpendicular to the central axis C of the optical member. Since the upper end surface is combined with the upwardly protruding surfaces and the downwardly protruding surface, the optical member can reduce variation in light beam distribution due to misalignment between the MJT LED and the optical member.
  • the upper end surface of FIG. 19C is different from that of FIG. 3 in that the upper end surface 133 b is formed with an upwardly protruding surface at a portion thereof near the central axis C of the optical member. With this upwardly protruding surface, the optical member can achieve further dispersion of light entering the portion of the optical member near the central axis C thereof.
  • the upper end surface of FIG. 19D is similar to that of FIG. 19C except that the upper end surface has downwardly protruding surfaces at portions thereof perpendicular to the central axis C of the optical member. Since the upper end surface is combined with the upwardly protruding surfaces and the downwardly protruding surface, the optical member can reduce variation in light beam distribution due to misalignment between the MJT LED and the optical member.
  • FIG. 20 shows sectional views of an optical member, illustrating an MJT LED module according to a further exemplary embodiment of the present disclosure.
  • the upper end surface 133 b may be formed with a light scattering pattern 133 c .
  • the light scattering pattern 133 c may be a convex-concave pattern.
  • the concave surface 135 a may also be formed with a light scattering pattern 135 c .
  • the light scattering pattern 135 c may also be a convex-concave pattern.
  • a relatively large luminous flux is concentrated near the central axis C of the optical member.
  • the upper end surface 133 b is perpendicular to the central axis C, more luminous flux can be concentrated near the central axis C. Accordingly, with the structure of the upper end surface 133 b and/or the concave surface 135 a having the light scattering patterns 133 c , 135 c , it is possible to disperse luminous flux near the central axis C of the optical member.
  • a material layer 139 a having a different index of refraction than that of the optical member 130 may be placed on the upper end surface 133 b .
  • the index of refraction of the material layer 139 a may be higher than that of the optical member, thereby allowing change of an optical path of light incident on the upper end surface 133 b.
  • a material layer 139 b having a different index of refraction than that of the optical member 130 may also be placed on the concave surface 135 a .
  • the index of refraction of the material layer 139 b may be higher than that of the optical member, thereby allowing change of an optical path of light exiting through the concave surface 135 a.
  • the light scattering patterns 133 c , 135 c of FIG. 20A and the material layers 139 a , 139 b of FIG. 20B may also be applied to the various optical members of FIG. 19 .
  • FIG. 21 is a sectional view illustrating dimensions of an MJT LED module used for simulation.
  • the same reference numerals as those of FIGS. 3 and 4 are used (please also refer to FIGS. 3 and 4 for a depiction of some elements).
  • the cavity 121 a has a diameter of 2.1 mm and a height of 0.6 mm.
  • the wavelength conversion layer 125 fills the cavity 121 a and has a flat surface.
  • a distance (d) between the MJT LED 100 and the lower surface 131 of the optical member 130 is 0.18 mm and the MJT LED 100 and the optical member 130 are arranged such that the optical axis L of the MJT LED 100 is aligned with the central axis C of the optical member.
  • the optical member 130 has a height (H) of 4.7 mm and an upper surface of the optical member has a width (W 1 ) of 15 mm.
  • the concave surface 135 a has a width (W 2 ) of 4.3 mm.
  • the entrance of the concave section 131 a placed on the lower surface 131 has a width (w 1 ) of 2.3 mm
  • the upper end surface 133 b has a width (w 2 ) of 0.5 mm.
  • the concave section 131 a has a height (h) of 1.8 mm.
  • FIGS. 22A, 22B, and 22C show graphs depicting a shape of the optical member of FIG. 21 .
  • FIG. 22A is a sectional view of the optical member illustrating reference point P, distance R, angle of incidence ⁇ 1, and exit angle ⁇ 5;
  • FIG. 22B shows variation of distance R according to angle of incidence ⁇ 1;
  • FIG. 22C shows variation of ⁇ 5/ ⁇ 1 according to angle of incidence ⁇ 1.
  • FIG. 23 shows traveling directions of light beams entering the optical member 130 from reference point P at intervals of 3°.
  • reference point P indicates a light exit point of the MJT LED 100 placed on the optical axis L.
  • reference point P is set to be placed on an outer surface of the wavelength conversion layer 125 in order to exclude external factors, such as light scattering by the phosphors in the MJT LED 100 and the like.
  • ⁇ 1 indicates an angle of incidence of light entering the optical member 130 from the reference point P
  • 05 indicates an exit angle of light exiting the optical member 130 through the upper surface 135 thereof.
  • R indicates a distance from reference point P to the inner surface of the concave section 131 a.
  • R slightly increases with increasing ⁇ 1.
  • An enlarged graph in FIG. 22B shows an increasing curve of R.
  • R decreases with increasing ⁇ 1 and slightly increases near the entrance of the concave section 131 a.
  • ⁇ 5/ ⁇ 1 rapidly increases near the concave surface 135 a and relatively gently decreases near the convex surface 135 b .
  • luminous flux exiting the optical member through the concave surface 135 a thereof may overlap luminous flux exiting the optical member through the convex surface 135 b thereof. That is, among light beams entering the optical member from reference point P, light exiting the optical member through the concave surface 135 a near the inflection curve may have a higher refraction angle than light exiting the optical member through the convex surface 135 b .
  • FIGS. 24A and 24B shows graphs depicting illuminance distribution.
  • FIG. 24A is a graph depicting illuminance distribution of an MJT LED
  • FIG. 24B is a graph showing illuminance distribution of the MJT LED module using an optical member.
  • Illuminance distribution is represented as a magnitude of luminous flux density of light entering a screen separated a distance of 25 mm from a reference point.
  • the MJT LED 100 provides a bilaterally symmetric illumination distribution with reference to the optical axis (C), and has a luminous flux density which is very high at the center thereof and rapidly decreases towards the periphery thereof.
  • the optical member 130 is applied to the MJT LED 100
  • the MJT LED 100 can provide a substantially uniform luminous flux density within a radius of 40 mm, as shown in FIG. 24B .
  • FIGS. 25A and 25B show graphs depicting light beam distributions.
  • FIG. 25A is a graph depicting a light beam distribution of an MJT LED
  • FIG. 25B is a graph depicting a light beam distribution of the MJT LED module using an optical member.
  • the light beam distribution shows light intensity at a place separated a distance of 5 m from reference point P according to a beam angle, and beam distributions in orthogonal directions are shown to overlap each other in one graph.
  • the intensity of light emitted from the MJT LED 100 is high at a beam angle of 0°, that is, at the center thereof, and gradually decreases with increasing beam angle.
  • the intensity of light emitted from the MJT LED 100 is relatively low at a beam angle of 0° and is relatively high near a beam angle of 70°, as shown in FIG. 25B .
  • the optical member 130 when the optical member 130 is applied to the MJT LED 100 , it is possible to achieve uniform backlighting of a relatively wide area through change of the light beam distribution of the MJT LED, which has high light intensity at the center thereof.
  • FIG. 26 is a sectional view of an MJT LED module according to one exemplary embodiment of the present disclosure
  • FIG. 27A , FIG. 27B and FIG. 27C are sectional views of the MJT LED module taken along lines a-a, b-b and c-c of FIG. 26
  • line a-a corresponds to a line on a lower surface of the optical member
  • line c-c corresponds to a line on an upper surface of the optical member
  • line b-b corresponds to a cutting line at the middle of the height of a diffusion lens between line a-a and line c-c.
  • FIG. 28 is a detailed view of an optical member of the MJT LED module shown in FIG. 26
  • FIG. 29 shows a light beam angle distribution of the MJT LED module using the optical member of FIG. 28 .
  • the MJT LED module includes an MJT LED 100 and an optical member 230 disposed on the MJT LED 100 and formed of a resin or glass material.
  • the printed circuit board 110 is partially shown to show a single MJT LED module in this embodiment, a plurality of MJT LED modules is regularly arranged on a single printed circuit board 110 to form the backlight module 300 as described above.
  • the MJT LED 100 and the printed circuit board 110 are the same as those of the first embodiment described above with reference to FIG. 3 and FIG. 4 , and detailed descriptions thereof will be omitted.
  • the optical member 230 according to the second embodiment will be mainly described hereinafter.
  • the optical member 230 includes a lower surface 231 and a light exit face 235 at the opposite side thereof, and may further include legs 239 .
  • the lower surface 231 includes a concave light incident section 231 a .
  • the light exit face 235 is generally composed of an upwardly protruding round surface, and includes a flat surface 235 a formed at an upper center thereof.
  • the flat surface 235 a is placed corresponding to a concave section of an optical member such as aspects of the optical member shown in the first embodiment, and the optical member 230 according to the present embodiment can disperse light near the optical axis by the structure of a light incident section 231 a described in detail hereinafter even without the concave section at the upper center of the light exit face.
  • the light incident section 231 a has a substantially bell-shaped cross-section. That is, the light incident section 231 a has a shape which gradually converges from a lower entrance thereof adjacent the MJT LED 100 towards an upper apex thereof.
  • the lower surface 231 of the optical member 230 has a circular shape.
  • the light incident section 231 a has a lower portion placed at a center of the lower surface 231 , and the lower portion of the light incident section 231 a has a circular shape.
  • the light incident section 231 a maintains a circular shape from the lower entrance immediately before the upper apex thereof, and has a gradually decreasing diameter in an upward direction.
  • the upper flat surface 235 a of the optical member 230 also has a circular shape.
  • the optical member 230 includes the lower surface 231 having a circular shape, and has a gradually decreasing diameter in the upward direction.
  • the optical member 230 may have a greater variation in diameter of a circular outer circumference at an upper portion of a side surface thereof than that of the circular outer circumference at a lower portion of the side surface thereof.
  • the circular shape of the light incident section 231 a has a gradually decreasing diameter.
  • FIG. 28 an optical axis L corresponding to the central axis of the optical member 230 is shown.
  • a uniform light distribution using the optical member 230 it is necessary to have a light intensity peak at an angle of 60° or more from the optical axis L.
  • FIG. 28 shows reference line (r) at an angle of 50° or less relative to the optical axis L.
  • the shortest distance ‘b’ from a certain point (p) on the optical axis L to the apex of the light incident section 231 a is greater than the shortest distance ‘a’ from the point (p) to the side surface of the light incident section 231 a .
  • the light incident section 231 a can contribute to wide dispersion of light traveling within an angle of 50° or less from the optical axis L to an angle of 60° or more from the optical axis L.
  • the optical member 230 employs the curved structure of the light incident section 231 a satisfying the condition of b>a within an angle of 50° or less from the optical axis L and thus the concave section at the upper center of the light exit face can be omitted.
  • the light incident section 231 a preferably has a height greater than a radius R of the lower entrance of the light incident section 231 a . More preferably, the height H of the light incident section 231 a is 1.5 times or more the radius R thereof.
  • a lower portion of the light incident section 231 a adjoins air which has a lower index of refraction than the resin or glass material, and an upper portion of the light exit face also adjoins air which has a lower index of refraction than the resin or glass material.
  • FIG. 29 shows a light beam angle distribution of the MJT LED module using the optical member of FIG. 28 .
  • a light intensity peak is formed at about 72° from the optical axis L and light is widely distributed.
  • the optical member 230 according to the present disclosure can uniformly disperse light at an angle of 60° or less from the optical axis L through the curved structure of the light incident section 231 a satisfying the condition of b>a at an angle of 50° or less from the optical axis L even without the concave section at the upper center of the light exit face, thereby achieving uniform distribution of light.
  • FIG. 30 is a sectional view of an optical member according to another exemplary embodiment of the present disclosure.
  • the optical member 230 according to this embodiment has the same curved structure of the light incident section 231 a as that of the optical member shown in FIG. 28 .
  • the light incident section 231 a of the optical member according to this embodiment satisfies the condition of b>a at an angle of 50° or less from the optical axis L.
  • the optical member 230 according to this embodiment has a convexly round surface 235 b at the upper center of the light exit face.
  • FIG. 31 clearly shows a beam angle distribution curve of an MJT LED module using the optical member of FIG. 30 .
  • a light intensity peak is formed at about 72° from the optical axis L and light is widely distributed.
  • the light incident section 231 a satisfies the condition of b>a at an angle of 50° or less from the optical axis L, there is no significant difference in light beam angle distribution, regardless of whether the light exit face has the flat surface or the convex surface at the upper center thereof.
  • FIGS. 32A and 32B show an optical member according to Comparative Example 1 and a beam angle distribution curve thereof.
  • the shortest distance ‘b’ from a certain point on the optical axis to an apex of a light incident section is greater than the shortest distance ‘a’ from the same point to a side surface of the light incident section, and the light exit face has a concave section formed at an upper center thereof.
  • FIG. 32B showing a beam angle distribution curve under these conditions it can be seen that there is no substantial difference in light beam angle distribution between the above embodiments and this comparative example. This result means that, under the condition of b>a, the concave section formed at the upper center of the light exit face provides substantially no function in change of the light beam angle distribution.
  • FIGS. 33A and B show an optical member according to Comparative Example 2 and a light beam angle distribution thereof.
  • the shortest distance ‘b’ from a certain point on the optical axis to an apex of a light incident section is smaller than the shortest distance ‘a’ from the same point to a side surface of the light incident section, and the light exit face has a concave section formed at an upper center thereof.
  • FIG. 33B showing a beam angle distribution curve under these conditions it can be seen that there is no substantial difference between the light beam angle distribution of Comparative Example 1 and that of the above embodiments. This result means that, under the condition of b ⁇ a, the concave section formed at the upper center of the light exit face contributes to wide dispersion of light at an angle of 50° or less from the optical axis L.
  • FIG. 43A and FIG. 43B are schematic views comparing a backlight unit ( FIG. 43A ) in the related art with a backlight unit ( FIG. 43B ) according to one exemplary embodiment of the present disclosure.
  • the backlight unit in the related art includes a plurality of LED chips having a single light emitting cell, and the plurality of LED chips are connected to each other in series and/or in parallel to form one or more arrays 110 a , thereby enabling an operation in a unit of each array 110 a .
  • the backlight unit illustrated in FIG. 43B according to one exemplary embodiment of the present disclosure, MJT LEDs may be independently operated without being connected to each other in series, in parallel, or in series/parallel.
  • the backlight unit in the related art may have 9 arrays 110 a , while the backlight unit according to the present disclosure may include 45 blocks.
  • the backlight unit in the related art of FIG. 43A is Comparative example
  • the backlight unit according to the present disclosure of FIG. 43B is one of Inventive examples. All of the backlight units of Comparative example and the Inventive example have been operated at a DC converter voltage of 24V, and an IC operating voltage was 3V.
  • An operating voltage of an LED chip of a single light emitting cell of Comparative example was 3.6V, and a loss voltage of each array was 3V.
  • an operating voltage of one MJT LED of the Inventive example was 3.3V
  • a loss voltage of each block 110 b was 1.2V.
  • the backlight unit of Comparative example may be operated at 0.4 A, and the backlight unit of the Inventive example may be operated at 0.075 A. As a result, the droop phenomenon occurring at high current may be reduced.
  • operation power of Comparative example is 75.6 W
  • operating power of the Inventive example is 70.87 W
  • loss power of Comparative example was 10.8 W
  • loss power of Inventive example was 4.05 W
  • operating efficiency calculated based on those described above was 85.7% (Comparative example) and 94.2% (Inventive example), respectively.
  • the operating efficiency of the backlight unit according to the present disclosure is higher than that of the related art.
  • the backlight module is fabricated using the MJT LEDs having low current operation characteristics, thereby enabling low current operation of the backlight module and the backlight unit including the same.
  • one connection section of the interconnection line electrically contacts a slanted side surface of the light emitting cell, thereby increasing an effective light emitting area of each of light emitting cells in an MJT LED chip.
  • the backlight unit has improved power efficiency and luminous efficacy, and can prevent a droop phenomenon due to operation at high current.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Chemical & Material Sciences (AREA)
  • Mathematical Physics (AREA)
  • Optics & Photonics (AREA)
  • Planar Illumination Modules (AREA)
  • Circuit Arrangement For Electric Light Sources In General (AREA)

Abstract

A display device includes a display panel and a backlight unit configured to provide light towards the display panel. The backlight unit includes a backlight module including multi junction technology (MJT) light emitting diodes (LEDs) disposed on blocks disposed on a printed circuit board, an operating power generator configured to generate a DC voltage based on an input voltage, and an operation controller configured to independently control an operation of each of the blocks, the operation controller disposed in an IC of drive circuits. Each of the blocks includes at least one of the MJT LEDs, a single anode, and a single cathode. Each of the MJT LEDs includes at least two light emitting cells disposed in a single LED chip, and anodes of the blocks are connected to the operating power generator, and cathodes of the blocks are directly connected to the IC of drive circuits.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is a continuation of U.S. patent application Ser. No. 14/812,437, filed on Jul. 29, 2015, which is a continuation-in-part of U.S. patent application Ser. No. 14/339,051, filed on Jul. 23, 2014, and claims priority from and the benefit of Korean Patent Application No. 10-2014-0026574, filed on Mar. 6, 2014, and Korean Patent Application No. 10-2015-0095536, filed on Jul. 3, 2015, all of which are hereby incorporated by reference for all purposes as if fully set forth herein.
  • BACKGROUND
  • 1. Field
  • The present disclosure relates to a backlight module using a multi junction technology (MJT) light emitting diode (LED) and a backlight unit including the same. More particularly, the present disclosure relates to a backlight module which employs an MJT LED configured to increase an effective light emitting area of each of light emitting cells to allow operation at low current, and a backlight unit including the same.
  • 2. Description of the Background
  • A liquid crystal display creates an image by controlling transmittance of a backlight light source. Although a cold cathode fluorescent lamp (CCFL) has generally been used as a backlight light source in the related art, light emitting diodes (hereinafter, LEDs) are being recently used due to various advantages such as low power consumption, long lifespan, eco-friendliness, and the like.
  • Backlight units can be classified into edge type backlight units and direct type backlight units according to the locations of LEDs for backlighting a liquid crystal display. In an edge type backlight unit, with LEDs arranged as light sources on a side surface of a light guide plate, light entering the light guide plate from the light sources is used for backlighting of a liquid crystal panel. Thus, the edge type backlight unit can reduce the number of LEDs and does not require strict control of quality deviation among the LEDs, thereby enabling manufacture of low power consumption products, which is advantageous in terms of cost. However, in the edge type backlight unit it is difficult to overcome contrast between a corner area and a central area of the liquid crystal display and it is difficult to create high quality images.
  • Alternatively, a direct type backlight unit is placed under a liquid crystal panel and allows light emitted from a surface light source, which has substantially the same area as that of the liquid crystal panel, to directly illuminate a front side of the liquid crystal panel. The direct type backlight unit can overcome contrast difference between a corner area and a central area of the liquid crystal display and can achieve high quality images.
  • However, in the direct type backlight unit, if each of the LEDs does not illuminate a relatively wide area for backlighting, a number of LEDs must be densely arranged, thereby causing increase in power consumption. Moreover, deviation in quality between the LEDs can make it difficult to secure a uniform screen illumination due to uneven backlighting of a liquid crystal panel.
  • Particularly, with the increasing size of liquid crystal panels, the size of the direct type backlight unit is also increased, thereby causing deterioration in stability or reliability of the direct type backlight unit. Specifically, since the LED backlight unit controls the operating current supplied to a plurality of LED groups, that is, LED arrays, through a plurality of LED drive circuits, the number of LED drive circuits and the number of LED corresponding arrays are significantly increased as the size of the LED backlight unit increases. As a result, a disconnection can occur between the plurality of LEDs or LED arrays arranged adjacent each other, whereby the drive circuits are damaged due to overcurrent, overvoltage, or overheating, thereby deteriorating the stability and reliability of the backlight unit.
  • FIG. 1 is a configuration block diagram of a typical backlight unit using LEDs in the related art. With reference to FIG. 1, problems of the related art will be described in more detail. As shown in FIG. 1, a typical backlight unit 1 includes a backlight control module 2 and a backlight module 5.
  • The backlight control module 2 includes an operating power generator 3, which generates/outputs DC power based on input voltage Vin input from an external power source, and an operation controller 4 controlling operation of each of a plurality of LED arrays 6 a-6 n constituting the backlight module 5. The operating power generator 3 generally generates DC voltages such as 12V, 24V, 48V, and the like as operating power.
  • The backlight module 5 includes a plurality of LED arrays 6 a-6 n each formed by connecting a plurality of LEDs in series, and an optical unit (not shown) for enhancing efficacy of light emitted from the plurality of LED arrays 6 a-6 n. In FIG. 1, the backlight unit 5 includes n LED arrays 6 a-6 n connected to each other in parallel and each including five LEDs connected to each other in series. Here, since each of the LEDs used in the backlight unit generally has a forward voltage level in the range from 3V to 6.5V and is difficult to individually control/operate when connected to the operating power generator 3, plural LEDs are connected to each other in series to constitute LED arrays such that each of the LED arrays can be operated/controlled. In such a typical backlight unit 1 in the related art, the operation controller 4 is configured to control brightness of all of the LED arrays 6 a-6 n constituting the backlight module 5 through pulse width modulation (PWM) control with respect to the operating power supplied to the backlight module 5 in response to an external dimming signal (Dim). Otherwise, in such a typical backlight unit 1, the operation controller 4 adjusts the operating current flowing through a specific LED array among the n LED arrays 6 a-6 n in response to an external dimming signal (Dim) to control brightness of the specific LED array.
  • LEDs used in such a typical backlight unit 1 are generally single-cell LEDs capable of being operated at low voltage and high current. For example, such a single-cell LED has an operating voltage of 3.6V and can be operated at an operating current of 250-500 mA. Thus, in order to control operation of the backlight module 5 constituted by such single-cell LEDs, peripheral circuits including the operation controller 4 in the related art must be constituted by large capacity electronic devices capable of handling large current, thereby causing increase in manufacturing costs of the backlight unit 1. In addition, the peripheral circuits including the operation controller 4 are damaged due to the high current operation characteristics of the aforementioned typical single-cell LEDs, thereby causing deterioration in stability or reliability of the backlight unit 1. In addition, the high current operation characteristics of the single-cell LEDs cause an increase in power consumption and a droop phenomenon.
  • SUMMARY
  • The present disclosure is aimed at providing a backlight module which can be operated at low current using an MJT LED including a plurality of light emitting cells and a backlight unit including the same.
  • In addition, the present disclosure is aimed at providing an MJT LED chip, which can increase an effective light emitting area of a light emitting cell, and a method of manufacturing the same.
  • Further, the present invention is aimed at providing a backlight unit, which allows a backlight module to be operated at low current using the aforementioned MJT LED, thereby improving stability and reliability of drive circuits for controlling operation of the backlight module, and enabling reduction in manufacturing costs.
  • Further, the present disclosure is aimed at providing a backlight unit, which allows a backlight module to be operated at low current using the aforementioned MJT LED, thereby improving power efficiency and luminous efficacy while preventing a droop phenomenon due to operation at high current.
  • Further, the present disclosure is aimed at providing a backlight unit, in which a backlight module is constituted by MJT LEDs, thereby minimizing the number of LEDs while enabling individual control of the MJT LEDs.
  • The above and other objects and advantageous effects of the present disclosure can be obtained by the following features of the present disclosure.
  • According to an exemplary embodiment of the present invention, a display device includes a display panel and a backlight unit configured to provide light towards the display panel. The backlight unit includes a backlight module including multi junction technology (MJT) light emitting diodes (LEDs) disposed on blocks, the blocks disposed on a printed circuit board, an operating power generator configured to generate a direct current (DC) voltage based on an input voltage, and an operation controller configured to independently control an operation of each of the blocks, the operation controller disposed in an integrated circuit (IC) of drive circuits. Each of the blocks includes at least one of the MJT LEDs, each of the MJT LEDs includes at least two light emitting cells disposed in a single LED chip, each of the blocks includes a single anode and a single cathode, and anodes of the blocks are connected to the operating power generator, and cathodes of the blocks are directly connected to the IC of drive circuits.
  • The backlight unit may be disposed under the display panel, and the blocks may be evenly distributed under the display panel.
  • The blocks may include M×N blocks disposed in a matrix arrangement, and M and N may be natural numbers greater than 1.
  • The backlight unit may include at least one of a direct type backlight unit and an edge type backlight unit.
  • The operation controller may include a plurality of switch controllers.
  • The operating power generator may be configured to provide the DC voltage to the blocks.
  • The operating power generator may be configured to divide the DC voltage to operate the IC of drive circuits and the blocks.
  • An operating voltage of each of the blocks may be higher than an IC operating voltage supplied to the IC of drive circuits.
  • The display panel may include a liquid crystal panel.
  • An operating voltage of each of the blocks may be about 6V to about to 36V.
  • An operating voltage of each of the MJT LEDs may be about 6V to about to 36V.
  • An operating current of each of the blocks may be equal to or less than 125 mA.
  • An operating current of each of the blocks may be equal to or less than 75 mA.
  • An operating efficiency of the backlight unit may be greater than 90%.
  • Each of the light emitting cells may be configured to be operated by an operating voltage in a range of 2.5V to 4V.
  • According to embodiments of the present disclosure, the backlight module is fabricated using MJT LEDs having low current operation characteristics, thereby enabling low current operation of the backlight module and the backlight unit including the same.
  • In addition, according to the embodiments of the present disclosure, one connection section of the interconnection line electrically contacts a slanted side surface of light emitting cell, thereby increasing an effective light emitting area of each of light emitting cells in an MJT LED chip.
  • Further, according to the embodiments of the present disclosure, it is possible to enhance stability and reliability of drive circuits for controlling operation of the backlight module while reducing manufacturing costs.
  • Further, according to the embodiments of the present disclosure, the backlight unit has improved power efficiency and luminous efficacy, and can prevent a droop phenomenon due to operation at high current.
  • Further, according to the embodiments of the present disclosure, it is possible to minimize the number of LEDs constituting the backlight module and to allow individual operation of the MJT LEDs constituting the backlight module.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other aspects, features, and advantages of the present disclosure will become apparent from the detailed description of the following embodiments in conjunction with the accompanying drawings, in which:
  • FIG. 1 is a configuration block diagram of a typical backlight unit including LEDs in the related art;
  • FIG. 2 is a schematic block diagram of a backlight unit employing MJT LEDs according to one exemplary embodiment of the present disclosure;
  • FIG. 3 is a schematic sectional view of an MJT LED module according to one exemplary embodiment of the present disclosure;
  • FIG. 4 is a schematic perspective view of the MJT LED according to the one exemplary embodiment of the present disclosure;
  • FIG. 5 is a schematic plan view of an MJT LED chip according to one exemplary embodiment of the present disclosure;
  • FIG. 6 is a schematic sectional view of the MJT LED chip taken along line B-B of FIG. 5;
  • FIG. 7 to FIG. 13 are schematic sectional views illustrating a method of fabricating an MJT LED chip according to one exemplary embodiment of the present disclosure;
  • FIG. 14 is a schematic sectional view of an MJT LED chip according to another exemplary embodiment of the present disclosure;
  • FIG. 15 to FIG. 18 are schematic sectional views illustrating a method of fabricating an MJT LED chip according to another exemplary embodiment of the present disclosure;
  • FIG. 19A, FIG. 19B, FIG. 19C and FIG. 19D show sectional views of various modifications of an optical member according to the present disclosure;
  • FIG. 20A and FIG. 20B show sectional views of an optical member, illustrating an MJT LED module according to a further exemplary embodiment of the present disclosure;
  • FIG. 21 is a sectional view illustrating dimensions of an MJT LED module used for simulation;
  • FIG. 22A, FIG. 22B and FIG. 22C show graphs depicting a shape of an optical member of FIG. 21;
  • FIG. 23 shows traveling directions of light beams entering the optical member of FIG. 21;
  • FIG. 24A and FIG. 24B show graphs depicting illuminance distribution. Specifically, FIG. 24A is a graph depicting illuminance distribution of an MJT LED, and FIG. 24B is a graph showing illuminance distribution of an MJT LED module using an optical member;
  • FIG. 25A and FIG. 25B show graphs depicting light beam distributions. Specifically, FIG. 25A is a graph depicting a light beam distribution of an MJT LED and
  • FIG. 25B is a graph depicting a light beam distribution of an MJT LED module using an optical member;
  • FIG. 26 is a sectional view of an MJT LED module according to one exemplary embodiment of the present disclosure;
  • FIG. 27A, FIG. 27B and FIG. 27C illustrate sectional views of the MJT LED module taken along lines a-a, b-b and c-c of FIG. 26, respectively;
  • FIG. 28 is a detailed view of an optical member of the MJT LED module shown in FIG. 26;
  • FIG. 29 shows a light beam angle distribution of the MJT LED module using the optical member of FIG. 28;
  • FIG. 30 is a sectional view of an optical member according to another exemplary embodiment of the present disclosure;
  • FIG. 31 shows a beam angle distribution curve of an MJT LED module using the optical member of FIG. 30;
  • FIG. 32A and FIG. 32B show an optical member according to Comparative Example 1 and a beam angle distribution curve thereof;
  • FIG. 33A and FIG. 33B show an optical member according to Comparative Example 2 and a light beam angle distribution thereof;
  • FIG. 34 is a schematic plan view of an MJT LED chip according to one exemplary embodiment of the present disclosure;
  • FIG. 35 is a schematic cross-sectional view of the MJT LED chip taken along section B-B of FIG. 34;
  • FIG. 36 through FIG. 41 are schematic cross-sectional views illustrating a method of fabricating an MJT LED chip according to one exemplary embodiment of the present disclosure;
  • FIG. 42 is a schematic cross-sectional view of an MJT LED chip according to another exemplary embodiment of the present disclosure;
  • FIG. 43A and FIG. 43B are schematic views comparing a backlight unit (FIG. 43A) in the related art with a backlight unit (FIG. 43B) according to one exemplary embodiment of the present disclosure.
  • DETAILED DESCRIPTION OF THE ILLUSTRATED EMBODIMENTS
  • The present disclosure will be described more fully hereinafter with reference to the accompanying drawings, in which exemplary embodiments of the disclosure are illustrated. These embodiments will be described such that the disclosure can be easily understood by a person having ordinary knowledge in the art. Here, although various embodiments are disclosed herein, it should be understood that these embodiments are not intended to be exclusive. For example, individual structures, elements or features of a particular embodiment are not limited to that particular embodiment and can be applied to other embodiments without departing from the spirit and scope of the disclosure. In addition, it should be understood that locations or arrangement of individual components in each of the embodiments may be changed without departing from the spirit and scope of the present disclosure. Therefore, the following embodiments are not to be construed as limiting the disclosure, and the present disclosure should be limited only by the claims and equivalents thereof. Like components will be denoted by like reference numerals, and lengths, areas, thicknesses and shapes of the components are not drawn to scale throughout the accompanying drawings.
  • Now, exemplary embodiments of the disclosure will be described in detail with reference to the accompanying drawings so as to be easily realized by a person having ordinary knowledge in the art.
  • Exemplary Embodiment of the Present Disclosure
  • As used herein, the term “MJT LED chip” means a single LED chip, in which a plurality of light emitting cells is connected to each other via interconnection lines. The MJT LED chip may include N light emitting cells (N is an integer of 2 or more), in which N may be set in various ways as needed. Further, each of the light emitting cells may have a forward voltage in the range from 3V to 3.6V, but is not limited thereto. Accordingly, a forward voltage of a certain MJT LED chip (or MJT LED) is proportional to the number of light emitting cells included in the corresponding MJT LED chip. Since the number of light emitting cells included in the MJT LED chip may be set in various ways as needed, the MJT LED chip according to the present disclosure may be configured to have an operating voltage of 6V to 36V depending upon a specification of an operating power generator (for example, a DC converter) used in a backlight unit, but is not limited thereto. Further, operating current of the MJT LED chip is much smaller than a typical single-cell LED, and may range, for example, from 20 mA to 40 mA, without being limited thereto.
  • In addition, the term “MJT LED” refers to a light emitting device or an LED package, on which the MJT LED chip according to the present disclosure is mounted.
  • Further, the term “MJT LED module” refers to a component in which a single MJT LED and a single optical member corresponding to the MJT LED are coupled to each other. The corresponding optical member may be directly placed on the MJT LED, or may be placed on a printed circuit board on which the MJT LED is mounted. Regardless of displacement of the optical member, the case wherein a single MJT LED and a single optical member corresponding thereto are coupled to each other will be referred to as the MJT LED module.
  • Further, the term “backlight module” means a lighting module, in which a plurality of MJT LEDs is disposed on a printed circuit board and optical members are provided corresponding to the respective MJT LEDs. Thus, the term “backlight module” may mean a lighting module in which plural MJT LED modules are mounted on a printed circuit board in a predetermined manner. In one aspect, a backlight module according to one exemplary embodiment of the disclosure may be a direct type backlight module. However, it should be understood that the present disclosure is not limited thereto. In other embodiments, the backlight module according to the present disclosure may be used as a light source for surface lighting. Accordingly, it will be apparent to those skilled in the art that any component including the subject matter of the backlight module according to the present disclosure falls within the scope of the present disclosure, despite the name of the component.
  • Overview of Backlight Unit Using MJT LEDs
  • Before detailed descriptions of the backlight unit according to the present disclosure are given, several technical features of the present disclosure will be described. The present disclosure is based on characteristics of an MJT LED in order to solve the aforementioned problems in the related art. That is, in order to solve the problems due to low voltage and high current operation characteristics of a typical single-cell LED in the related art, the present disclosure has been created based on high voltage and low current operation characteristics of the MJT LED (for example, an operating voltage of 6 V to 36 V and an operating current of 20 mA to 40 mA), and provides a backlight module using such an MJT LED. As described above, unlike a typical single-cell LED, the MJT LED may include any number of light emitting cells and may have various forward voltages depending upon the number of light emitting cells included therein. In addition, since the MJT LED includes a plurality of light emitting cells, it is possible to illuminate a wider area than the typical single-cell LED, and since the MJT LED is constituted by a single MJT LED chip, design and application of an optical member therefor can be easily achieved. Thus, when using such an MJT LED, one divided area among a plurality of divided areas in a liquid crystal panel can be covered by one MJT LED module (that is, one MJT LED and one optical member). As a result, the number of LEDs required for the backlight module is reduced as compared with the typical single-cell LED. Consequently, according to the present disclosure, a plurality of MJT LED modules is used to constitute a backlight module and a backlight unit is configured to allow independent control of each of the MJT LEDs constituting the backlight module, thereby achieving the above and other objects of the present disclosure.
  • Now, referring to FIG. 2 through FIG. 4 and FIG. 43, a backlight unit 1000 according to one exemplary embodiment of the disclosure will be described in more detail.
  • First, FIG. 2 is a schematic block diagram of a backlight unit employing MJT LEDs according to one exemplary embodiment of the present disclosure. Referring to FIG. 2, the backlight unit 1000 according to this embodiment includes a backlight control module 400 and a backlight module 300. Further, the backlight units illustrated in the present disclosure may further include a floodlighting plate (not shown).
  • More specifically, the backlight control module 400 according to this disclosure includes an operating power generator 410, which generates/outputs DC power based on input voltage Vin input from an external power source, and an operation controller 420 controlling operation of each of a plurality of MJT LEDs 100 constituting the backlight module 300 (on/off control and dimming control). The operating power generator 410 generally generates stable DC voltage such as 12V, 24V, 48V, and the like, as operating power and supplies the DC voltage to the plurality of MJT LEDs 100 constituting the backlight module 300. Here, the input voltage Vin supplied to the operating power generator 410 may be a commercially available alternating voltage of 220V or 110V. The operating power generator 410 may have substantially the same configuration as the typical operating power generator 410 as shown in FIG. 1.
  • The backlight module 300 according to this disclosure may include a plurality of MJT LEDs 100 and optical members (not shown in FIG. 2) corresponding to the respective MJT LEDs 100 and disposed in a regular arrangement (for example, in a matrix arrangement) on a printed circuit board (not shown in FIG. 2).
  • FIG. 43B is a schematic view illustrating a configuration of the backlight unit according to the present disclosure. Referring to FIG. 43B, the printed circuit board 110 may include a plurality of blocks 110 b. The block 110 b refers to a partial area of the printed circuit board 110 including an area on which at least one of the plurality of MJT LEDs are mounted, upon mounting the plurality of MJT LEDs on the printed circuit board 110. Specifically, one block 110 b may include at least one MJT LED. In an example, one block 110 b may include only one MJT LED. However, the present disclosure is not limited thereto, but one block 110 b may include a plurality of MJT LEDs.
  • M blocks 110 b are disposed in a horizontal direction and N blocks 110 b are disposed in a vertical direction to form an M×N matrix arrangement. As shown FIG. 43B, for example, 45 blocks 110 b may constitute a 9×5 matrix arrangement. A horizontal length L1 of each of the blocks 110 b may be 60 mm or less. In addition, a vertical length L2 of each of the blocks 110 b may be 55 mm or less.
  • In the exemplary embodiment shown in FIG. 2, it is assumed that M MJT LEDs 100 are disposed in a longitudinal direction and N MJT LEDs 100 are disposed in a transverse direction to form an M×N matrix arrangement within the backlight module 300. In this case, the respective MJT LEDs may be disposed such that one MJT LED corresponds to one of the blocks (“one-to-one mapping configuration”). In addition, an MJT LED placed at a left side uppermost portion of the backlight module will be referred to as a 1-1st MJT LED (100_11) and an MJT LED placed at a right side lowermost portion thereof will be referred to as an M-Nth MJT LED (100_MN).
  • Here, it should be noted that, unlike the related art shown in FIG. 1, the MJT LEDs 100 within the backlight module 300 according to the embodiment of FIG. 2 are independently connected to the operating power generator 410 and the operation controller 420 instead of being connected to each other in series, in parallel, or in series/parallel. That is, in the embodiment shown in FIG. 2, an anode terminal of each MJT LED 100 is independently connected to the operating power generator 410 and a cathode terminal of each MJT LED 100 is independently connected to the operation controller 420. When the respective MJT LEDs and the respective blocks correspond to each other with the one-to-one mapping configuration, the blocks may be configured to be independently connected to the operating power generator 410 and the operating controller 420.
  • With this configuration, the operation controller 420 according to this disclosure may independently control operation of each of the plurality of MJT LEDs 100 constituting the backlight module 300. More specifically, the operation controller 420 according to this disclosure may control a dimming level of a specific MJT LED among the plurality of MJT LEDs 100 in response to a dimming signal (Dim). When the respective MJT LEDs and the respective blocks correspond to each other with the one-to-one mapping configuration, the operating controller 420 may independently control an operation of each of the plurality of blocks.
  • In one embodiment, the operation controller 420 according to the present disclosure includes a PWM (Pulse Width Modulation) controller (not shown) and may perform dimming control through pulse width modulation control with respect to operating power supplied to a specific MJT LED, which is a dimming control target, among the MJT LEDs 100. Particularly, unlike the typical backlight unit in the related art as shown in FIG. 1, the backlight unit 1000 according to the present disclosure as shown in FIG. 2 includes the plurality of MJT LEDs 100, each of which is connected to the operating power generator 410 to independently receive operating power, thereby enabling dimming control in such a pulse width modulation manner. Specifically, the operating controller 420 may control a duty ratio of operating power in the range of 0% to 100%. For example, when there is a need for dimming control of the 1-1st MJT LED (100_11), the operation controller 420 performs pulse width modulation of the generated operating power at a predetermined duty ratio (for example, 60%) in response to a dimming signal (Dim), and supplies the modified operating power to the 1-1st MJT LED (100_11) to perform dimming control of the 1-1st MJT LED (100_11). At this time, operating power, which is not subjected to pulse width modulation and has a duty ratio of 100%, will be supplied to other MJT LEDs except for the 1-1st MJT LED (100_11). Alternatively, operating power, which is subjected to pulse width modulation at a normal duty ratio (a duty ratio of, for example, 80% when no separate dimming control is provided), is provided to the other MJT LEDs except for the 1-1st MJT LED (100_11). Consequently, the backlight unit 1000 according to the present disclosure allows local dimming with respect to only the 1-1st MJT LED (100_11). Of course, it will be apparent to those skilled in the art that it is possible to perform simultaneous dimming control with respect to the plurality of MJT LEDs at the same dimming level and/or at different dimming levels for the respective MJT LEDs through PWM control. The operating power described above may be a DC operating voltage. The PWM controller for PWM control of the operating power is well known in the art, and thus, a detailed description thereof will be omitted.
  • In another embodiment, the operation controller 420 according to the present disclosure includes an operating current detector (not shown) and an operating current controller (not shown), and may perform dimming control by controlling the operating current supplied to a specific MJT LED, which is a dimming control target, among the MJT LEDs 100. Particularly, unlike the typical backlight unit shown in FIG. 1, in the backlight unit 1000 according to the present disclosure shown in FIG. 2, each of the plural MJT LEDs 100 is independently connected to the operation controller 420, thereby enabling dimming control by control of the operating current of each of the MJT LEDs. Here, the operating current detector and the operating current controller included in the operation controller 420 correspond one to one to each of the MJT LEDs 100. Accordingly, when the backlight module 300 is composed of M×N MJT LEDs 100 as described above, the operation controller 420 includes M×N operating current detectors and M×N operating current controllers. For example, when there is a need for dimming control with respect to an M-Nth MJT LED (100_MN), the operation controller 420 detects operating current flowing through the M-Nth MJT LED (100_MN) using the operating current detector, and changes the operating current flowing through the M-Nth MJT LED (100_MN) (for example, to 100% of a maximum operating current) in response to a dimming signal (Dim), thereby performing dimming control with respect to the M-Nth MJT LED (100_MN). For example, the operating controller 420 may control the operation current in the range of 0% to 100%. Here, since normal operating current (a preset standard operating current, for example, 80% of the maximum operating current, when there is no separate dimming control) flows through other MJT LEDs except for the M-Nth MJT LED (100_MN), local dimming can be performed with respect only to the M-Nth MJT LED (100_MN). It will be apparent to those skilled in the art that dimming control of the plurality of MJT LEDs can be performed to the same dimming level through simultaneous control of the operating current with respect to the plurality of MJT LEDs and/or to different dimming levels for the respective MJT LEDs. In such an embodiment, since there is no need for independent supply of operating power to the MJT LEDs 100, the anode terminal of each of the MJT LEDs 100 may be connected in parallel to one operating power line connected to the operating power generator 410, unlike the embodiment shown in FIG. 2. The operating current detector and the operating current controller are well known in the art and detailed descriptions thereof will thus be omitted.
  • The operating controller 420 according to the present disclosure may include a plurality of switch controllers (not shown). The switch controllers may be each disposed between the plurality of MJT LEDs. Specifically, the switch controllers may be disposed between one MJT LED and an adjacent MJT LED. More specifically, the switch controllers may be disposed between one MJT LED and the remaining MJT LEDs. That is, the switch controllers may be disposed between one MJT LED of M×N MJT LEDs and the remaining M×N−1 MJT LEDs, which may correspond to all MJT LED included in the backlight module 300 as well as one MJT LED.
  • The respective switch controllers may electrically connect two MJT LEDs connected by the switch controller, and may also electrically insulate the two MJT LEDs according to a switching operation. Thus, a plurality of MJT LEDs may be connected to each other in series and/or in parallel through the switch controllers. Consequently, a desired structure of the backlight module 300 may be easily implemented.
  • The backlight unit according to the present disclosure may further include a floodlighting plate (not shown). The floodlighting plate may be disposed over the backlight module 300. Specifically, the floodlighting plate may be disposed over the printed circuit board 110 of the backlight module 300. The floodlighting plate may serve to diffuse light emitted from the MJT LEDs of the backlight module 300. A distance between a lower surface of the floodlighting plate and an upper surface of the printed circuit board may be 18 mm or more.
  • Overview of MJT LED and MJT LED Module
  • FIG. 3 is a schematic sectional view of an MJT LED module according to one exemplary embodiment of the present disclosure, and FIG. 4 is a schematic perspective view of the MJT LED according to the one exemplary embodiment of the present disclosure. Now, detailed configurations of an MJT LED 100 and an MJT LED module according to embodiments of the present disclosure will be described with reference to FIG. 3 and FIG. 4.
  • Referring to FIG. 3, the MJT LED module includes an MJT LED 100 and an optical member 130. When the MJT LED 100 is mounted on a printed circuit board 110, the corresponding optical member 130 is mounted on the printed circuit board 110 at a place corresponding to the position of the MJT LED 100. For example, each block of the printed circuit board 110 may include one optical member. As described above, in other embodiments, the optical member 130 may be directly connected to the MJT LED 100. More specifically, the optical member 130 may be formed by molding a resin on the MJT LED. Although the printed circuit board 110 is partially shown in FIG. 3, a plurality of MJT LEDs 100 and the optical members 130 corresponding thereto are disposed on a single printed circuit board 110 in various arrangements such as a matrix arrangement or a honeycomb arrangement to form the backlight module 300 as described above.
  • The printed circuit board 110 is formed on an upper surface thereof with conductive land patterns to which terminals of the MJT LED 100 are bonded. Further, the printed circuit board 110 may include a reflective layer on the upper surface thereof. The printed circuit board 110 may be a MCPCB (Metal-Core PCB) based on a metal having good thermal conductivity. Alternatively, the printed circuit board 110 may be formed of an insulating substrate material such as FR4. Although not shown, the printed circuit board 110 may be provided at a lower side thereof with a heat sink to dissipate heat from the MJT LED 100.
  • As clearly shown in FIG. 4, the MJT LED 100 may include a housing 121, an MJT LED chip 123 mounted on the housing 121, and a wavelength conversion layer 125 covering the MJT LED chip 123. The MJT LED 100 further includes lead terminals (not shown) supported by the housing 121.
  • The housing 121 forms a package body and may be formed by injection molding of a plastic resin such as PA, PPA, and the like. In this case, the housing 121 may be formed in a state of supporting the lead terminals by an injection molding process, and may have a cavity 121 a for mounting the MJT LED chip 123 therein. The cavity 121 a defines a light exit area of the MJT LED 100.
  • The lead terminals are separated from each other within the housing 121 and extend outside of the housing 121 to be bonded to the land patterns on the printed circuit board 110.
  • The MJT LED chip 123 is mounted on the bottom of the cavity 121 a and electrically connected to the lead terminals. The MJT LED chip 123 may be a gallium nitride-based MJT LED which emits UV light or blue light. A detailed configuration of the MJT LED chip 123 according to the present disclosure and a method of manufacturing the same will be described below with reference to FIG. 5 to FIG. 18.
  • The wavelength conversion layer 125 covers the MJT LED chip 123. In one embodiment, the wavelength conversion layer 125 may be formed by filling the cavity 121 a with a molding resin containing phosphors after mounting the MJT LED chip 123 in the cavity 121 a. At this time, the wavelength conversion layer 125 may fill the cavity 121 a of the housing 121 and have a substantially flat or convex upper surface. Further, a molding resin having a shape of the optical member may be formed on the wavelength conversion layer 125.
  • In another embodiment, the MJT LED chip 123, which has a coating layer of the phosphors formed by conformal coating, may be mounted on the housing 121. Specifically, the coating layer of the phosphors may be formed on the MJT LED chip 123 by conformal coating and the MJT LED chip 123 having the conformal coating layer may be mounted on the housing 121. The MJT LED chip 123 having the conformal coating layer may be molded with a transparent resin. In addition, the molding resin may have the shape of the optical member and thus may act as a primary optical member.
  • The wavelength conversion layer 125 converts—wavelengths of light emitted from the MJT LED chip 123 to provide light of mixed colors, for example, white light.
  • The wavelength conversion layer 125 may include KSF-based and/or UCD-based phosphors. Thus, light emitted from the MJT LED chip 123 to penetrate through the wavelength conversion layer 125 may have an NTSC color reproduction ratio of 70% or more.
  • The MJT LED 100 is designed to have a light beam distribution of a mirror symmetry structure, particularly, a light beam distribution of a rotational symmetry structure. At this time, an axis of the MJT LED directed towards the center of the light beam distribution is defined as an optical axis L. That is, the MJT LED 100 is designed to have a light beam distribution which is bilaterally symmetrical with respect to the optical axis L. Generally, the cavity 121 a of the housing 121 may have a mirror symmetry structure, and the optical axis L may be defined as a straight line passing through the center of the cavity 121 a.
  • The optical member 130 includes a light incident face through which light emitted from the MJT LED 100 enters the optical member and a light exit face through which the light exits the optical member at a wider light beam distribution than that of the MJT LED 100, thereby enabling uniform distribution of the light emitted from MJT LED 100. The optical member 130 according to the present disclosure will be described below with reference to FIG. 19A to FIG. 33B.
  • Configuration of MJT LED Chip and Method of Manufacturing the Same
  • Next, the configuration of the MJT LED chip 123 mounted on the MJT LED according to the present disclosure and a method of manufacturing the same will be described in more detail with reference to FIG. 5 to FIG. 18.
  • FIG. 5 is a schematic plan view of an MJT LED chip according to one exemplary embodiment of the present disclosure, and FIG. 6 is a schematic sectional view of the MJT LED chip taken along line B-B of FIG. 5.
  • Referring to FIG. 5 and FIG. 6, the MJT LED chip 123 includes a growth substrate 51, light emitting cells S1, S2, a transparent electrode layer 61, a current blocking layer 60 a, an insulation layer 60 b, an insulation protective layer 63, and an interconnection line 65. Further, the MJT LED chip 123 may include a buffer layer 53.
  • The growth substrate 51 may be an insulation or conductive substrate, and may include, for example, a sapphire substrate, a gallium nitride substrate, a silicon carbide (SiC) substrate, or a silicon substrate. In addition, the growth substrate 51 may have a convex-concave pattern (not shown) on an upper surface thereof as in a patterned sapphire substrate.
  • A first light emitting cell S1 and a second light emitting cell S2 are separated from each other on a single growth substrate 51. Each of the first and second light emitting cells S1, S2 has a stack structure 56, which includes a lower semiconductor layer 55, an upper semiconductor layer 59 placed on a region of the lower semiconductor layer, and an active layer 57 interposed between the lower semiconductor layer and the upper semiconductor layer. Here, the upper and lower semiconductor layers may be an n-type semiconductor layer and a p-type semiconductor layer, respectively, or vice versa.
  • Each of the lower semiconductor layer 55, the active layer 57 and the upper semiconductor layer 59 may be formed of a gallium nitride-based semiconductor material, that is, (Al, In, Ga)N. The compositional elements and ratio of the active layer 57 are determined depending upon desired wavelengths of light, for example, UV light or blue light, and the lower semiconductor layer 55 and the upper semiconductor layer 59 are formed of a material having a greater band gap than the active layer 57.
  • The lower semiconductor layer 55 and/or the upper semiconductor layer 59 may have a single layer structure, as shown in FIG. 5. Alternatively, these semiconductor layers may have a multilayer structure. Further, the active layer 57 may have a single quantum-well structure or a multi-quantum well structure.
  • Each of the first and second light emitting cells S1, S2 may have a slanted side surface, an inclination of which may range, for example, from 15° to 80° relative to an upper surface of the growth substrate 51.
  • The active layer 57 and the upper semiconductor layer 59 are placed on the lower semiconductor layer 55. An upper surface of the lower semiconductor layer 55 may be completely covered by the active layer 57 such that only a side surface thereof is exposed.
  • Although portions of the first light emitting cell S1 and the second light emitting cell S2 are shown in FIG. 6, the first and second light emitting cells S1, S2 may have a similar or the same structure as that shown in FIG. 5. That is, the first light emitting cell S1 and the second light emitting cell S2 may have the same gallium nitride-based semiconductor stack structure, and may have slanted side surfaces of the same structure.
  • The buffer layer 53 may be interposed between the light emitting cells S1, S2 and the growth substrate 51. The buffer layer 53 relieves lattice mismatch between the growth substrate 51 and the lower semiconductor layer 55 formed thereon.
  • The transparent electrode layer 61 is placed on each of the light emitting cells S1, S2. That is, a first transparent electrode layer 61 is placed on the first light emitting cell S1 and a second transparent electrode layer 61 is placed on the second light emitting cell S2. The transparent electrode layer 61 may be placed on the upper semiconductor layer 59 to be connected to the upper semiconductor layer 59, and may have a narrower area than the upper semiconductor layer 59. That is, the transparent electrode layer 61 may be recessed from an edge of the upper semiconductor layer 59. With this structure, it is possible to prevent current crowding at the edge of the transparent electrode layer 61 through the side surfaces of the light emitting cells S1, S2.
  • In another aspect, the current blocking layer 60 a may be placed on each of the light emitting cells S1, S2. That is, the current blocking layer 60 a is placed between the transparent electrode layer 61 and each of the light emitting cells S1, S2. Part of the transparent electrode layer 61 is placed on the current blocking layer 60 a. The current blocking layer 60 a may be placed near an edge of each of the light emitting cells S1, S2, but is not limited thereto. Alternatively, the current blocking layer 60 a may be placed in a central region of each of the light emitting cells S1, S2. The current blocking layer 60 a is formed of an insulation material and, particularly, may include a distributed Bragg reflector in which layers having different indices of refraction are alternately stacked one above another.
  • The insulation layer 60 b covers a portion of the side surface of the first light emitting cell S1. As shown in FIG. 5 and FIG. 6, the insulation layer 60 b may extend to a region between the first light emitting cell S1 and the second light emitting cell S2, and may cover a portion of a side surface of the lower semiconductor layer 55 of the second light emitting cell S2. The insulation layer 60 b may have the same structure and the same material as those of the current blocking layer 60 a, and may include a distributed Bragg reflector, without being limited thereto. The insulation layer 60 b may be formed of a different material than that of the current blocking layer 60 a by a different process. Here, when the insulation layer 60 b is a distributed Bragg reflector formed by stacking multiple layers, it is possible to efficiently suppress generation of defects such as pinholes in the insulation layer 60 b. The insulation layer 60 b may be connected to the current blocking layer 60 a to form continuous layers, but is not limited thereto. In other embodiments, the insulation layer 60 b may be separated from the current blocking layer 60 a.
  • The interconnection line 65 electrically connects the first light emitting cell S1 to the second light emitting cell S2. The interconnection line 65 includes a first connection section 65 p and a second connection section 65 n. The first connection section 65 p is electrically connected to the transparent electrode layer 61 on the first light emitting cell S1, and the second connection section 65 n is electrically connected to the lower semiconductor layer 55 of the second light emitting cell S2. The first connection section 65 p may be placed near one edge of the first light emitting cell S1, but is not limited thereto. In other embodiments, the first connection section 65 p may be placed in the central region of the first light emitting cell S1.
  • The second connection section 65 n may contact the slanted side surface of the second light emitting cell S2, particularly, the slanted side surface of the lower semiconductor layer 55 of the second light emitting cell S2. Further, as shown in FIG. 5, the second connection section 65 n may electrically contact the slanted side surface of the lower semiconductor layer 55 while extending to both sides along the circumference of the second light emitting cell S2. The first light emitting cell S1 is connected to the second light emitting cell S2 in series by the first and second connection sections 65 p, 65 n of the interconnection line 65.
  • The interconnection line 65 may contact the transparent electrode layer 61 over an overlapping region with the transparent electrode layer 61. In the related art, a portion of the insulation layer is placed between the transparent electrode layer and the interconnection line. On the contrary, according to the present disclosure, the interconnection line 65 may directly contact the transparent electrode layer 61 without any insulation material interposed therebetween.
  • Further, the current blocking layer 60 a may be placed over the overlapping region between the interconnection line 65 and the transparent electrode layer 61, and the current blocking layer 60 a and the insulation layer 60 b may be placed over an overlapping region between the interconnection line 65 and the first light emitting cell S1. Further, the insulation layer 60 b may be placed between the second light emitting cell S2 and the interconnection line 65 in other regions excluding a connection region between the interconnection line 65 and the second light emitting cell S2.
  • In FIG. 5, the first connection section 65 p and the second connection section 65 n of the interconnection line 65 are connected to each other through two paths. However, it should be understood that the first and second connection sections may be connected to each other via a single path.
  • When the current blocking layer 60 a and the insulation layer 60 b have reflective characteristics like the distributed Bragg reflector, the current blocking layer 60 a and the insulation layer 60 b are preferably placed substantially in the same region as the region for the interconnection line 65 within a region having an area of two times or less the area of the interconnection line 65. The current blocking layer 60 a and the insulation layer 60 b block light emitted from the active layer 57 from being absorbed into the interconnection line 65. However, when occupying an excessively large area, the current blocking layer 60 a and the insulation layer 60 b can block emission of light to the outside. Thus, there is a need for restriction of the area thereof.
  • The insulation protective layer 63 may be placed outside the region of the interconnection line 65. The insulation protective layer 63 covers the first and second light emitting cells S1, S2 outside the region of the interconnection line 65. The insulation protective layer 63 may be formed of silicon oxide (SiO2) or silicon nitride. The insulation protective layer 63 has an opening through which the transparent electrode layer 61 on the first light emitting cell S1 and the lower semiconductor layer of the second light emitting cell S2 are exposed, and the interconnection line 65 may be placed within the opening.
  • A side surface of the insulation protective layer 63 and a side surface of the interconnection line 65 may face each other, and may contact each other. Alternatively, the side surface of the insulation protective layer 63 and the side surface of the interconnection line 65 may be separated from each other while facing each other.
  • According to the present embodiment, since the second connection section 65 n of the interconnection line 65 electrically contacts the slanted side surface of the second light emitting cell S2, there is no need to expose the upper surface of the lower semiconductor layer 55 of the second light emitting cell S2. Accordingly, there is no need for partial removal of the second semiconductor layer 59 and the active layer 57, thereby increasing an effective light emitting area of the MJT LED chip 123.
  • In addition, the current blocking layer 60 a and the insulation layer 60 b may be formed of the same material and have the same structure, and thus may be formed at the same time by the same process. Further, since the interconnection line 65 is placed within the opening of the insulation protective layer 63, the insulation protective layer 63 and the interconnection line 65 may be formed using the same mask pattern.
  • Although two light emitting cells including the first light emitting cell S1 and the second light emitting cell S2 are illustrated in this embodiment, it should be understood that the present disclosure is not limited thereto. That is, a greater number of light emitting cells may be electrically connected to each other via the interconnection lines 65. For example, the interconnection lines 65 may electrically connect the lower semiconductor layers 55 and the transparent electrode layers 61 of adjacent light emitting cells to each other to form a series array of light emitting cells. A plurality of such arrays may be formed and connected in inverse-parallel to each other to be operated by an AC power source connected thereto. In addition, a bridge rectifier (not shown) may be connected to the series array of light emitting cells to allow the light emitting cells to be operated by the AC power source. The bridge rectifier may be formed by bridging the light emitting cells having the same structure as that of the light emitting cells S1, S2 using the interconnection lines 65.
  • FIG. 7 to FIG. 13 are schematic sectional views illustrating a method of fabricating an MJT LED chip according to one exemplary embodiment of the present disclosure.
  • Referring to FIG. 7, a semiconductor stack structure 56 including a lower semiconductor layer 55, an active layer 57 and an upper semiconductor layer 59 is formed on a growth substrate 51. In addition, a buffer layer 53 may be formed on the growth substrate 51 before formation of the lower semiconductor layer 55.
  • The growth substrate 51 may be formed of a material selected from among sapphire (Al2O3), silicon carbide (SiC), zinc oxide (ZnO), silicon (Si), gallium arsenic (GaAs), gallium phosphide (GaP), lithium alumina (LiAl2O3), boron nitride (BN), aluminum nitride (AlN), and gallium nitride (GaN), without being limited thereto. That is, the material for the growth substrate 51 may be selected in various ways depending upon materials of semiconductor layers to be formed on the growth substrate 51. Further, the growth substrate 51 may have a convex-concave pattern on an upper surface thereof as in a patterned sapphire substrate.
  • The buffer layer 53 is formed to relieve lattice mismatch between the growth substrate 51 and the semiconductor layer 55 formed thereon, and may be formed of, for example, gallium nitride (GaN) or aluminum nitride (AlN). When the growth substrate 51 is a conductive substrate, the buffer layer 53 is preferably formed of an insulation layer or a semi-insulating layer. For example, the buffer layer 53 may be formed of AlN or semi-insulating GaN.
  • Each of the lower semiconductor layer 55, the active layer 57 and the upper semiconductor layer 59 may be formed of a gallium nitride-based semiconductor material, for example, (Al, In, Ga)N. The lower and upper semiconductor layers 55, 59 and the active layer 57 may be intermittently or continuously formed by metal organic chemical vapor deposition (MOCVD), molecular beam epitaxy, hydride vapor phase epitaxy (HVPE), and the like.
  • Here, the lower and upper semiconductor layers may be n-type and p-type semiconductor layers, or vice versa. Among the gallium nitride-based compound semiconductor layers, an n-type semiconductor layer may be formed by doping an n-type impurity, for example, silicon (Si), and a p-type semiconductor layer may be formed by doping a p-type impurity, for example, magnesium (Mg).
  • Referring to FIG. 8, a plurality of light emitting cells S1, S2 separated from each other is formed by a photolithography and etching process. Each of the light emitting cells S1, S2 is formed to have a slanted side surface. In a typical method of manufacturing an MJT LED chip, an additional photolithography and etching process is performed to partially expose an upper surface of the lower semiconductor layer 55 of each of the light emitting cells S1, S2. However, in this embodiment, the photolithography and etching process performed to partially expose the upper surface of the lower semiconductor layer 55 is omitted.
  • Referring to FIG. 9, a current blocking layer 60 a covering some region on the first light emitting cell S1 and an insulation layer 60 b partially covering the side surface of the first light emitting cell S1 are formed. The insulation layer 60 b may extend to cover a region between the first light emitting cell S1 and the second light emitting cell S2 while partially covering a side surface of the lower semiconductor layer 55 of the second light emitting cell S2.
  • The current blocking layer 60 a and the insulation layer 60 b may be formed by depositing an insulation material layer, followed by patterning through photolithography and etching. Alternatively, the current blocking layer 60 a and the insulation layer 60 b may be formed of an insulation material layer by a lift-off technique. Particularly, each of the current blocking layer 60 a and the insulation layer 60 b may be a distributed Bragg reflector formed by alternately stacking layers having different indices of refraction, for example, SiO2 and TiO2 layers. When the insulation layer 60 b is a distributed Bragg reflector formed by stacking multiple layers, it is possible to efficiently suppress generation of defects such as pinholes in the insulation layer 60 b, whereby the insulation layer 60 b can be formed to a smaller thickness than in the related art.
  • As shown in FIG. 9, the current blocking layer 60 a and the insulation layer 60 b may be connected to each other. However, it should be understood that the present disclosure is not limited thereto.
  • Then, a transparent electrode layer 61 is formed on the first and second light emitting cells S1, S2. The transparent electrode layer 61 may be formed of an indium tin oxide (ITO) layer, a conductive oxide layer such as a zinc oxide layer, or a metal layer such as Ni/Au. The transparent electrode layer 61 is connected to the upper semiconductor layer 59 and is partially placed on the current blocking layer 60 a. The transparent electrode layer 61 may be formed by a lift-off process, without being limited thereto. Alternatively, the transparent electrode layer 61 may be formed by a photolithography and etching process.
  • Referring to FIG. 10, an insulation protective layer 63 is formed to cover the first and second light emitting cells S1, S2. The insulation protective layer 63 covers the transparent electrode layer 61 and the insulation layer 60 b. In addition, the insulation protective layer 63 may cover an overall area of the first and second light emitting cells S1, S2. The insulation protective layer 63 may be formed of an insulation material layer, such as a silicon oxide or silicon nitride layer, by chemical vapor deposition.
  • Referring to FIG. 11, a mask pattern 70 having an opening is formed on the insulation protective layer 63. The opening of the mask pattern 70 corresponds to a region for an interconnection line. Then, some region of the insulation protective layer 63 is removed by etching through the mask pattern 70. As a result, an opening is formed on the insulation protective layer 63 to expose some of the transparent electrode layer 61 and the insulation layer 60 b while exposing the slanted side surface of the lower semiconductor layer 55 of the second light emitting cell S2.
  • Referring to FIG. 12, with the mask pattern 70 remaining on the insulation protective layer 63, a conductive material is deposited to form the interconnection line 65 within the opening of the mask pattern 70. Here, some of the conductive material 65 a may be deposited on the mask pattern 70. The conductive material may be deposited by plating, e-beam evaporation, sputtering, and the like.
  • Referring to FIG. 11, the mask pattern 70, together with some of the conductive material 65 a, is removed from the mask pattern 70. As a result, the interconnection line 65 electrically connecting the first and second light emitting cells S1, S2 to each other is completed.
  • Here, a first connection section 65 p of the interconnection line 65 is connected to the transparent electrode layer 61 of the first light emitting cell S1, and a second connection section 65 n thereof is connected to the slanted side surface of the lower semiconductor layer 55 of the second light emitting cell S2. The first connection section 65 p of the interconnection line 65 may be connected to the transparent electrode layer 61 within an upper region of the current blocking layer 60 a. The interconnection line 65 is separated from the side surface of the first light emitting cell S1 by the insulation layer 60 b.
  • In this embodiment, the current blocking layer 60 a and the insulation layer 60 b are formed by the same process. As a result, the insulation protective layer 63 and the interconnection line 65 may be formed using the same mask pattern 70, whereby the MJT LED chip can be manufactured by the same number of exposure processes while adding the current blocking layer 60 a.
  • FIG. 14 is a schematic sectional view of an MJT LED chip according to another exemplary embodiment of the present disclosure.
  • Referring to FIG. 14, the MJT LED chip according to this embodiment is generally similar to the MJT LED chip described with reference to FIGS. 5 and 6, and further includes a transparent conductive layer 62.
  • The growth substrate 51, the light emitting cells S1, S2, the buffer layer 53, the transparent electrode layer 61, the current blocking layer 60 a, the insulation layer 60 b, the insulation protective layer 63 and the interconnection line 65 are similar to those of the light emitting diode described with reference to FIGS. 5 and 6, and thus detailed descriptions thereof will be omitted.
  • The transparent conductive layer 62 is placed between the insulation layer 60 b and the interconnection line 65. The transparent conductive layer 62 has a narrower width than the insulation layer 60 b, thereby preventing a short circuit of the upper semiconductor layer 59 and the lower semiconductor layer 55 due to the transparent conductive layer 62.
  • On the other hand, the transparent conductive layer 62 is connected to a first transparent electrode layer 61, and may electrically connect the first transparent electrode layer 61 to the second light emitting cell S2. For example, the transparent conductive layer 62 may be connected at one end thereof to the lower semiconductor layer 55 of the second light emitting cell. In addition, when two or more light emitting cells are connected thereto, a second transparent conductive layer 62 may extend from a second transparent electrode layer 61 on the second light emitting cell S2.
  • In this embodiment, since the transparent conductive layer 62 is placed between the interconnection line 65 and the insulation layer 60 b, current can flow through the transparent conductive layer 62 even in the case where the interconnection line 65 is disconnected, thereby improving electric stability of the MJT LED chip.
  • FIG. 15 to FIG. 18 are schematic sectional views illustrating a method of fabricating an MJT LED chip according to another exemplary embodiment of the present disclosure.
  • Referring to FIG. 15, first, as described with reference to FIGS. 7 and 8, a semiconductor stack structure 56 is formed on a growth substrate 51, and a plurality of light emitting cells S1, S2 separated from each other is formed by a photolithography and etching process. Then, as described with reference to FIG. 9, a current blocking layer 60 a covering a region on the first light emitting cell S1 and an insulation layer 60 b partially covering a side surface of the first light emitting cell S1 are formed.
  • As described with reference to FIG. 9, each of the current blocking layer 60 a and the insulation layer 60 b may include a distributed Bragg reflector formed by alternately stacking layers having different indices of refraction, for example, SiO2 and TiO2 layers. When the insulation layer 60 b include the distributed Bragg reflector formed by stacking multiple layers, it is possible to efficiently suppress generation of defects such as pinholes in the insulation layer 60 b, whereby the insulation layer 60 b can be formed to a smaller thickness than in the related art.
  • Then, a transparent electrode layer 61 is formed on the first and second light emitting cells S1, S2. As described with reference to FIG. 9, the transparent electrode layer 61 may be formed of an indium tin oxide (ITO) layer, a conductive oxide layer such as a zinc oxide layer, or a metal layer such as Ni/Au. The transparent electrode layer 61 is connected to the upper semiconductor layer 59 and is partially placed on the current blocking layer 60 a. The transparent electrode layer 61 may be formed by a lift-off process, without being limited thereto. Alternatively, the transparent electrode layer 61 may be formed by a photolithography and etching process.
  • During formation of the transparent electrode layer 61, a transparent conductive layer 62 is formed. The transparent conductive layer 62 may be formed together with the transparent electrode layer 61 using the same material and the same process. The transparent conductive layer 62 is formed on the insulation layer 60 b and may be connected to the transparent electrode layer 61. Further, the transparent conductive layer 62 may be electrically connected at one end thereof to the slanted side surface of the lower semiconductor layer 55 of the second light emitting cell S2.
  • Referring to FIG. 16, an insulation protective layer 63 is formed to cover the first and second light emitting cells S1, S2. The insulation protective layer 63 covers the transparent electrode layer 61, the transparent conductive layer 62, and the insulation layer 60 b. In addition, the insulation protective layer 63 may cover an overall area of the first and second light emitting cells S1, S2. The insulation protective layer 63 may be formed of an insulation material layer, such as silicon oxide or silicon nitride, by chemical vapor deposition.
  • Referring to FIG. 17, as described with reference to FIG. 11, a mask pattern 70 having an opening is formed on the insulation protective layer 63. The opening of the mask pattern 70 corresponds to a region for an interconnection line. Then, a portion of the insulation protective layer 63 is removed by etching through the mask pattern 70. As a result, an opening is formed on the insulation protective layer 63 to expose some of the transparent electrode layer 61 and the transparent conductive layer 62, while exposing the slanted side surface of the lower semiconductor layer 55 of the second light emitting cell S2. Further, the insulation layer 60 b is partially exposed through the opening.
  • Referring to FIG. 18, as described with reference to FIG. 12, with the mask pattern 70 remaining on the insulation protective layer 63, a conductive material is deposited to form an interconnection line 65 within the opening of the mask pattern 70.
  • Then, referring to FIG. 13, the mask pattern 70, together with some of the conductive material 65 a, is removed from the mask pattern 70. As a result, the interconnection line 65 electrically connecting the first and second light emitting cells S1, S2 to each other is completed.
  • In the embodiments described with reference to FIG. 7 to FIG. 13, the insulation layer 60 b can be damaged during etching of the insulation protective layer 63. For example, when the insulation protective layer 63 is subjected to etching using an etchant, which contains, for example, hydrofluoric acid, the insulation layer 60 b including an oxide layer can be damaged by the etchant. In this case, the insulation layer 60 b can fail to insulate the interconnection line 65 from the first light emitting cell S1, thereby causing a short circuit.
  • However, in the present embodiment, since the transparent conductive layer 62 is placed on the insulation layer 60 b, the insulation layer 60 b under the transparent conductive layer 62 can be protected from etching damage. As a result, it is possible to prevent a short circuit due to the interconnection line 65.
  • In this embodiment, the transparent electrode layer 61 and the transparent conductive layer 62 may be formed by the same process. Accordingly, the MJT LED chip can be manufactured by the same number of exposing processes while adding the transparent conductive layer 62.
  • FIG. 34 is a schematic sectional view of an MJT LED chip according to another exemplary embodiment of the present disclosure, and FIG. 35 is a cross-sectional view of the MJT LED chip taken along section B-B of FIG. 34.
  • Referring to FIG. 34 and FIG. 35, the MJT LED chip 123 includes a growth substrate 51, light emitting cells S1, S2, transparent electrode layers 61, 62, an insulation layer 60 b, an insulation protective layer 63, and an interconnection line 65. Further, the MJT LED chip 123 may include a buffer layer 53. Further, the MJT LED chip 123 may include a current blocking layer 60 a.
  • The growth substrate 51 may be an insulation or conductive substrate, and may be, for example, a sapphire substrate, a gallium nitride substrate, a silicon carbide (SiC) substrate, or a silicon substrate. In addition, the growth substrate 51 may have a convex-concave pattern (not shown) on an upper surface thereof as in a patterned sapphire substrate. The convex-concave pattern may serve to effectively reflect light toward the growth substrate among lights emitted from the light emitting cells to improve light extraction efficiency.
  • A first light emitting cell S1 and a second light emitting cell S2 are disposed on a single growth substrate 51 to be spaced apart from each other. Each of the first and second light emitting cells S1, S2 has a stack structure 56, which includes a lower semiconductor layer 55, an upper semiconductor layer 59 disposed on a region of the lower semiconductor layer 55, and an active layer 57 interposed between the lower semiconductor layer 55 and the upper semiconductor layer 59. Here, the upper and lower semiconductor layers may be an n-type semiconductor layer and a p-type semiconductor layer, respectively, or vice versa.
  • Each of the lower semiconductor layer 55, the active layer 57 and the upper semiconductor layer 59 may be formed of a gallium nitride-based semiconductor material, that is, (Al, In, Ga)N. The compositional elements and ratio of the active layer 57 are determined depending upon desired wavelengths of light, for example, UV light or blue light, and the lower semiconductor layer 55 and the upper semiconductor layer 59 are formed of a material having a greater band gap than the active layer 57.
  • The lower semiconductor layer 55 and/or the upper semiconductor layer 59 may have a single layer structure, as illustrated. Alternatively, these semiconductor layers may have a multilayer structure. Further, the active layer 57 may have a single quantum-well structure or a multi-quantum well structure.
  • Each of the first and second light emitting cells S1, S2 may have a slanted side surface having an inclination of which may range, for example, from 15° to 80° relative to an upper surface of the growth substrate 51.
  • The active layer 57 and the upper semiconductor layer 59 are disposed on the lower semiconductor layer 55. At least a portion of an upper surface of the lower semiconductor layer 55 may be covered by the active layer 57, and the remaining portions thereof may not be covered by the active layer 57, but be exposed. For example, as shown in FIG. 6 and FIG. 35, the upper surface of the lower semiconductor layer 55 may include an exposed region R. The exposed region R is a region, which is not covered by the active layer 57 and the upper semiconductor layer 59, but in which a portion of the lower semiconductor layer 55, specifically, the upper surface of the lower semiconductor layer 55 is exposed. The exposed region R may be disposed to be in parallel to a side surface which is directed to an adjacent light emitting cell, among side surfaces of the lower semiconductor layer 55. However, the position of the exposed region R is not limited thereto, but may also be disposed to surround at least a portion of the active layer 57 and the upper semiconductor layer 59.
  • Although portions of the first light emitting cell S1 and the second light emitting cell S2 are shown in FIG. 35, the first and second light emitting cells S1, S2 may have a similar or the same structure as the first and second light emitting cells S1, S2 shown in FIG. 34. That is, the first light emitting cell S1 and the second light emitting cell S2 may have the same gallium nitride-based semiconductor stack structure, and may have slanted side surfaces of the same structure.
  • The buffer layer 53 may be interposed between the light emitting cells S1, S2 and the growth substrate 51. The buffer layer 53 is adopted to alleviate lattice mismatch between the growth substrate 51 and the lower semiconductor layer 55 formed thereon.
  • The transparent electrode layers 61, 62 are disposed on each of the light emitting cells S1, S2. More specifically, a first transparent electrode layer 61 is disposed on the first light emitting cell S1 and a second transparent electrode layer 62 is disposed on the second light emitting cell S2. The transparent electrode layers 61, 62 may be disposed on the upper surface of the upper semiconductor layer 59 to be connected to the upper semiconductor layer 59, and may have a narrower area than the upper semiconductor layer 59. That is, the transparent electrode layers 61, 62 may be recessed from an edge of the upper semiconductor layer 59. With this structure, it is possible to prevent or reduce current crowding at the edges of the transparent electrode layers 61, 62 through the side surfaces of the light emitting cells S1, S2.
  • A portion of the first transparent electrode layer 61 may be connected to the second light emitting cell S2. Specifically, the portion of the first transparent electrode layer 61 may be disposed on the first light emitting cell S1, between the first light emitting cell S1 and the second light emitting cell S2, and on the side surface of the lower semiconductor layer 55 of the second light emitting cell S2. Thus, also in the case in which the interconnection line 65 is short-circuited, the current may flow through the first transparent electrode layer 61, thereby improving electrical stability of the MJT LED chip. Further, the first transparent electrode layer 61 may be further extended to be disposed on the exposed region R of the upper surface of the lower semiconductor layer 55. The first transparent electrode layer 61 may be spaced apart from the active layer 57 and the upper semiconductor layer 59 of the second light emitting cell S2.
  • The insulation layer 60 b covers a portion of the side surface of the first light emitting cell S1. As shown in FIG. 34 and FIG. 35, the insulation layer 60 b may extend to a region between the first light emitting cell S1 and the second light emitting cell S2, and may cover a portion of a side surface of the lower semiconductor layer 55 of the second light emitting cell S2. The insulation layer 60 b may be formed of an insulating material, and may particularly include a distributed Bragg reflector in which layers having different reflective indexes are alternately stacked. However, the insulation layer 60 b is not limited thereto. When the insulation layer 60 b includes a distributed Bragg reflector, which is multiple layers, it is possible to efficiently suppress generation of defects such as pinholes in the insulation layer 60 b.
  • The interconnection line 65 electrically connects the first light emitting cell S1 to the second light emitting cell S2. The interconnection line 65 includes a first connection section 65 p and a second connection section 65 n. The first connection section 65 p is electrically connected to the transparent electrode layer 61 on the first light emitting cell S1, and the second connection section 65 n is electrically connected to the lower semiconductor layer 55 of the second light emitting cell S2. The first connection section 65 p may be disposed near one edge of the first light emitting cell S1, but is not limited thereto. In other embodiments, the first connection section 65 p may be disposed in the central region of the first light emitting cell S1.
  • The second connection section 65 n may be electrically connected to the lower semiconductor layer 55 of the second light emitting cell S2. Specifically, the second connection section 65 n may be electrically connected to the upper surface of the lower semiconductor layer 55 of the second light emitting cell S2 through the exposed region R. Further, the first transparent electrode layer 61 may be disposed between the second connection section 65 n and the lower semiconductor layer 55 of the second light emitting cell S2. In this case, the first transparent electrode layer 61 may be disposed on a side surface of the lower semiconductor layer 55 of the second light emitting cell S2, and may also be disposed on the exposed region R of the lower semiconductor layer 55.
  • The second connection section 65 n may contact the slanted side surface of the second light emitting cell S2, more particularly, the slanted side surface of the lower semiconductor layer 55 of the second light emitting cell S2. Further, as shown in FIG. 34, the second connection section 65 n may electrically contact the slanted side surface of the lower semiconductor layer 55 while extending to both sides along the circumference of the second light emitting cell S2. The first light emitting cell S1 is connected to the second light emitting cell S2 in series by the first and second connection sections 65 p, 65 n of the interconnection line 65.
  • The interconnection line 65 may contact the transparent electrode layers 61, 62 over an overlapping region with the transparent electrode layers 61, 62. In the related art, a portion of the insulation layer is disposed between a transparent electrode layer and an interconnection line. However, according to an exemplary embodiment of the present disclosure, the interconnection line 65 may directly contact the transparent electrode layers 61, 62 without any insulation material interposed therebetween.
  • With respect to the width of the interconnection line 65, the width of a portion of the first transparent electrode layer 61 disposed on the side surface of the lower semiconductor layer 55 of the second light emitting cell S2 may be wider than that of a portion of the interconnection line 65 disposed on the side surface of the lower semiconductor layer 55 of the second light emitting cell S2. Thus, since a current in a region in which the side surface of the second light emitting cell S2 and the interconnection line 65 contact may be easily distributed, light emitting uniformity of the MJT LED chip may be improved.
  • Further, the width of a portion of the first transparent electrode layer 61 disposed between the first light emitting cell S1 and the second light emitting cell S2 may be wider than that of a portion of the interconnection line 65 disposed between the first light emitting cell S1 and the second light emitting cell S2. In general, when the insulation protective layer 63 is etched using an etchant such as hydrofluoric acid, the insulation layer 60 b including an oxide layer may be damaged by the etchant. In this case, since the insulation layer 60 b does not insulate the interconnection line 65 from the first light emitting cell S1, a short-circuit may occur. On the other hand, according to an exemplary embodiment of the present disclosure, since the first transparent electrode layer 61 is disposed on the insulation layer 60 b, and the width of the portion of the first transparent electrode layer 61 disposed between the first light emitting cell S1 and the second light emitting cell S2 is wider than that of the portion of the interconnection line 65 disposed between the first light emitting cell S1 and the second light emitting cell S2, the insulation layer 60 b disposed below a transparent conductive layer 62 may be protected from etching damage. Thus, the short-circuit problem by the interconnection line 65 is prevented.
  • In FIG. 34, the first connection section 65 p and the second connection section 65 n of the interconnection line 65 are connected to each other through two paths. However, it should be understood that the first and second connection sections may be connected to each other via a single path or more than two paths.
  • When the insulation layer 60 b has reflective characteristics like the distributed Bragg reflector, the insulation layer 60 b may be disposed substantially in the same region as the region for the interconnection line 65 within a region having an area of two times or less the area of the interconnection line 65. The insulation layer 60 b blocks light emitted from the active layer 57 from being absorbed into the interconnection line 65. However, when occupying an excessively large area, the insulation layer 60 b can block emission of light to the outside. Thus, there is a need for restriction of the area thereof.
  • The insulation protective layer 63 may be disposed outside the region of the interconnection line 65. The insulation protective layer 63 covers the first and second light emitting cells S1, S2 outside the region of the interconnection line 65. The insulation protective layer 63 may be formed of silicon oxide (SiO2) or silicon nitride. The insulation protective layer 63 has an opening through which the transparent electrode layer 61 on the first light emitting cell S1 and the lower semiconductor layer of the second light emitting cell S2 are exposed, and the interconnection line 65 may be disposed within the opening.
  • A side surface of the insulation protective layer 63 and a side surface of the interconnection line 65 may face each other, and may also contact each other. One side surface of the insulation protective layer 63 may be disposed on the exposed region R and may contact the side surface of the interconnection line 65. Unlike this, the side surface of the insulation protective layer 63 and the side surface of the interconnection line 65 may be spaced apart from each other while facing each other.
  • According to the present embodiment, since the second connection section 65 n electrically contacts the upper surface of the lower semiconductor layer 55, that is, a surface which is not slanted, the second connection section 65 n disposed on the upper surface of the lower semiconductor layer 55 may have a uniform thickness, Thus, reliability of the interconnection line may be improved. In addition, since the insulation protective layer 63 contacts the interconnection line 65 on the upper surface of the lower semiconductor layer 55 which is not slanted with the side surface of the lower semiconductor layer of the second light emitting cell S2, an area of an interface between the insulation protective layer 63 and the interconnection line 65 may be substantially constant. Thus, an error rate of the MJT LED may be reduced.
  • In addition, the current blocking layer 60 a and the insulation layer 60 b may be formed of the same material and have the same structure, and thus may be formed at the same time by the same process. Further, since the interconnection line 65 is disposed within the opening of the insulation protective layer 63, the insulation protective layer 63 and the interconnection line 65 may be formed using the same mask pattern.
  • Although two light emitting cells including the first light emitting cell S1 and the second light emitting cell S2 are illustrated in this exemplary embodiment, it should be understood that the present disclosure is not limited thereto. Specifically, a greater number of light emitting cells may be electrically connected to each other via the interconnection lines 65. For example, the interconnection lines 65 may electrically connect the lower semiconductor layers 55 and the transparent electrode layers 61 of adjacent light emitting cells to each other to form a series array of light emitting cells. A plurality of such arrays may be formed and connected inversely parallel to each other to be operated by an AC power source connected thereto. In addition, a bridge rectifier (not shown) may be connected to the series array of light emitting cells to allow the light emitting cells to be operated by the AC power source. The bridge rectifier may be formed by bridging the light emitting cells having the same structure as that of the light emitting cells S1, S2 using the interconnection lines 65.
  • As the number of light emitting cells within each of the MJT LEDs is increased, an area of each of blocks of the printed circuit board may be decreased. Thus, the backlight unit capable of implementing various light emitting arrangements by the plurality of MJT LEDs while reducing a droop phenomenon by more light emitting cells may be provided.
  • FIG. 36 through FIG. 42 are cross-sectional views illustrating a method of fabricating an MJT LED chip 123 according to one exemplary embodiment of the present disclosure.
  • Referring to FIG. 36, a semiconductor stack structure 56 including a lower semiconductor layer 55, an active layer 57 and an upper semiconductor layer 59 is formed on a growth substrate 51. In addition, a buffer layer 53 may be formed on the growth substrate 51 before the formation of the lower semiconductor layer 55.
  • The growth substrate 51 may be sapphire (Al2O3), silicon carbide (SiC), zinc oxide (ZnO), silicon (Si), gallium arsenic (GaAs), gallium phosphide (GaP), lithium alumina (LiAl2O3), boron nitride (BN), aluminum nitride (AlN), and gallium nitride (GaN) substrate, without being limited thereto. The growth substrate 51 may be selected in various ways depending upon materials of semiconductor layers to be formed on the growth substrate 51. In addition, as shown in FIG. 36, the growth substrate 51 may have a convex-concave pattern on an upper surface thereof as in a patterned sapphire substrate.
  • The buffer layer 53 is formed to alleviate lattice mismatch between the growth substrate 51 and the semiconductor layer 55 formed thereon, and may be formed of, for example, gallium nitride (GaN) or aluminum nitride (AlN). When the growth substrate 51 is a conductive substrate, the buffer layer 53 may be formed of an insulation layer or a semi-insulating layer. For example, the buffer layer 53 may be formed of AlN or semi-insulating GaN.
  • Each of the lower semiconductor layer 55, the active layer 57 and the upper semiconductor layer 59 may be formed of a gallium nitride-based semiconductor material, that is, (Al, In, Ga)N. The lower and upper semiconductor layers 55, 59 and the active layer 57 may be intermittently or continuously formed by metal organic chemical vapor deposition (MOCVD), molecular beam epitaxy, hydride vapor phase epitaxy (HVPE), and the like.
  • Here, the upper and lower semiconductor layers may be an n-type semiconductor layer and a p-type semiconductor layer, respectively, or vice versa. Among the gallium nitride-based compound semiconductor layers, an n-type semiconductor layer may be formed by doping an n-type impurity, for example, silicon (Si), and a p-type semiconductor layer may be formed by doping a p-type impurity, for example, magnesium (Mg).
  • Referring to FIG. 37, a plurality of light emitting cells S1, S2 spaced apart from each other is formed by a photolithography and etching process. Each of the light emitting cells S1, S2 is formed to have a slanted side surface. Further, in order to partially expose an upper surface of the lower semiconductor layer 55 of each of the light emitting cells S1, S2, a photolithography and etching process of partially removing the active layer 57 and the upper semiconductor layer 59 is added.
  • Referring to FIG. 38, an insulation layer 60 b partially covering the side surface of the first light emitting cell S1 is formed. The insulation layer 60 b may also extend to cover a region between the first light emitting cell S1 and the second light emitting cell S2 while partially covering a side surface of the lower semiconductor layer 55 of the second light emitting cell S2.
  • The insulation layer 60 b may be formed by depositing an insulation material layer, followed by patterning through the photolithography and etching process. Alternatively, the insulation layer 60 b may be formed of an insulation material layer by a lift-off technique. Particularly, the insulation layer 60 b may be formed of a distributed Bragg reflector in which layers having different reflective indexes, for example, SiO2 and TiO2 are alternately stacked. When the insulation layer 60 b is formed of a distributed Bragg reflector, which is multiple layers, it is possible to suppress generation of defects such as pinholes in the insulation layer 60 b, whereby the insulation layer 60 b can be formed to have a smaller thickness than that of an insulation layer in the related art.
  • Then, the transparent electrode layers 61, 62 are formed on the first and second light emitting cells S1, S2. The transparent electrode layers 61, 62 may be formed of an indium tin oxide (no) layer, a conductive oxide layer such as a zinc oxide layer, or a metal layer such as Ni/Au. The transparent electrode layers 61, 62 are connected to the upper semiconductor layer 59 and are partially disposed on the insulation layer 60 b. Further, a portion of the transparent electrode layers 61, 62, for example, the first transparent electrode layer 61 may be disposed between the first light emitting cell S1 and the second light emitting cell S2, and on the side surface of the lower semiconductor layer 55 of the second light emitting cell S2. The transparent electrode layers 61, 62 may be formed by a lift-off process, without being limited thereto. Alternatively, the transparent electrode layers 61, 62 may be formed by a photolithography and etching process.
  • Referring to FIG. 10, an insulation protective layer 63 is formed to cover the first and second light emitting cells S1, S2. The insulation protective layer 63 covers the transparent electrode layers 61, 62 and the insulation layer 60 b. In addition, the insulation protective layer 63 may cover an overall area of the first and second light emitting cells S1, S2. The insulation protective layer 63 may be formed of an insulation material layer, such as a silicon oxide or silicon nitride layer, by chemical vapor deposition.
  • Referring to FIG. 11, a mask pattern 70 having an opening is formed on the insulation protective layer 63. The opening of the mask pattern 70 corresponds to a region for an interconnection line. Then, some region of the insulation protective layer 63 is removed by etching through the mask pattern 70. As a result, an opening is formed on the insulation protective layer 63 to expose some of the transparent electrode layers 61, 62 and the insulation layer 60 b while exposing the exposed region R of the lower semiconductor layer 55 of the second light emitting cell S2.
  • Referring to FIG. 41, with the mask pattern 70 remaining on the insulation protective layer 63, a conductive material is deposited to form the interconnection line 65 within the opening of the mask pattern 70. Here, some of the conductive material 65 a may be deposited on the mask pattern 70. The conductive material may be deposited by plating, e-beam evaporation, sputtering, or the like.
  • Referring to FIG. 40, the mask pattern 70, together with some of the conductive material 65 a, is removed from the mask pattern 70. As a result, the interconnection line 65 electrically connecting the first and second light emitting cells S1, S2 to each other is completed.
  • Here, a first connection section 65 p of the interconnection line 65 is connected to the transparent electrode layer 61 of the first light emitting cell S1, and a second connection section 65 n thereof is connected to the upper surface of the lower semiconductor layer 55 of the second light emitting cell S2, specifically, the exposed region R. The interconnection line 65 is spaced apart from the side surface of the first light emitting cell S1 by the insulation layer 60 b.
  • In this exemplary embodiment, the current blocking layer 60 a and the insulation layer 60 b are formed by the same process. As a result, the insulation protective layer 63 and the interconnection line 65 may be formed using the same mask pattern 70, whereby the MJT LED chip can be manufactured by the same number of exposure processes while adding the current blocking layer 60 a.
  • FIG. 42 is a cross-sectional view illustrating an MJT LED chip according to another exemplary embodiment of the present disclosure. The MJT LED chip of FIG. 42 is similar to the MJT LED chip described with reference to FIG. 35, but has a difference in that it further includes a current blocking layer 60 a.
  • The current blocking layer 60 a may be disposed on each of the light emitting cells S1, S2, and may be disposed between the transparent electrode layers 61, 62 and the light emitting cells S1, S2. Specifically, the current blocking layer 60 a may be disposed between the first light emitting cell S1 and the first transparent electrode layer 61, thereby spacing a portion of the first transparent electrode layer 61 from the first light emitting cell S1. Thus, the transparent electrode layers 61, 62 are partially disposed on the current blocking layer 60 a. The current blocking layer 60 a may be disposed near an edge of each of the light emitting cells S1, S2, but is not limited thereto. The current blocking layer 60 a may also be disposed in the center region of each of the light emitting cells S1, S2.
  • Since a phenomenon in which the current is concentrated around the interconnection line 65 may be alleviated by the current blocking layer 60 a, current distribution efficiency of the MJT LED chip may be improved.
  • The current blocking layer 60 a may be formed of an insulating material, and may particularly include a distributed Bragg reflector in which layers having different reflective indexes are alternately stacked. The insulation layer 60 b may have the same structure as the current blocking layer 60 a and may be formed of the same material as the current blocking layer 60 a, but is not limited thereto. The insulation layer 60 b may also be formed of a material different from that of the current blocking layer 60 a by different processes.
  • The insulation layer 60 b may be connected to the current blocking layer 60 a to be continuously disposed, but the present disclosure is not necessarily limited thereto. The insulation layer 60 b and the current blocking layer 60 a may be disposed to be spaced apart from each other.
  • The current blocking layer 60 a may be formed by depositing an insulation material layer, followed by patterning through the photolithography and etching process. Alternatively, the current blocking layer 60 a may be formed of an insulation material layer by a lift-off technique. Particularly, the current blocking layer 60 a may be formed of a distributed Bragg reflector in which layers having different reflective indexes, for example, SiO2 and TiO2 are alternately stacked. The current blocking layer 60 a and the insulation layer 60 b may be connected to each other as shown in FIG. 42, but the present disclosure is not necessarily limited thereto.
  • The current blocking layer 60 a may be disposed across the entire area in which the interconnection line 65 and the transparent electrode layers 61, 62 are overlapped with each other. Further, the current blocking layer 60 a and the insulation layer 60 b may be disposed across the entire area in which the interconnection line 65 and the first light emitting cell S1 are overlapped with each other.
  • When the current blocking layer 60 a has reflective characteristics like the distributed Bragg reflector, the current blocking layer 60 a may be disposed substantially in the same region as the region for the interconnection line 65 within a region having an area of two times or less the area of the interconnection line 65. The current blocking layer 60 a blocks light emitted from the active layer 57 from being absorbed into the interconnection line 65. However, when occupying an excessively large area, the current blocking layer 60 a can block emission of light to the outside. Thus, there is a need for restriction of the area thereof.
  • Referring to FIG. 42, the transparent electrode layers 61, 62 are connected to the upper semiconductor layer 59 and are partially disposed on the current blocking layer 60 a and the insulation layer 60 b. In addition, the first connection section 65 p of the interconnection line 65 may be connected to the first transparent electrode layer 61 within an upper region of the current blocking layer 60 a.
  • Structure of Optical Member According to First Embodiment and MJT LED Module Including the Same
  • Next, referring to FIG. 3, FIG. 4, and FIG. 19 to FIG. 25, detailed structures and functions of an optical member according to a first embodiment and an MJT LED module including the same will be described.
  • Referring to FIG. 3 again, the optical member 130 according to the first embodiment may include a lower surface 131 and an upper surface 135, and may further include a flange 137 and legs 139. The lower surface 131 includes a concave section 131 a, and the upper surface 135 includes a concave surface 135 a and a convex surface 135 b.
  • The lower surface 131 is composed of a substantially circular disc-shaped plane, and has the concave section 131 a placed at a central portion thereof. The lower surface 131 is not required to be a flat surface, and may have various convex-concave patterns.
  • Further, an inner surface of the concave section 131 a has a surface 133 including side surface 133 a and an upper end surface 133 b. Here, the upper end surface 133 b is perpendicular to a central axis C and the side surface 133 a extends from the upper end surface 133 b to an entrance of the concave section 131 a. Herein, when aligned to coincide with the optical axis L of the MJT LED 100, the central axis C is defined as a central axis of the optical member 130, which becomes a center of a beam distribution of light exiting the optical member 130.
  • The concave section 131 a may have a shape, a width of which gradually decreases from the entrance thereof to an upper side thereof. Specifically, the side surface 133 a gradually approaches the central axis C from the entrance of the concave section 131 a to the upper end surface 133 b thereof. With this structure, a region for the upper end surface 133 b may be formed narrower than the entrance of the concave section 131 a. The side surface 133 a may have a relatively gentle slope near the upper end surface 133 b.
  • The region for the upper end surface 133 b is defined within a narrower region than a region for the entrance of the concave section 131 a. In addition, the region for the upper end surface 133 b may be defined within a narrower region than a region surrounded by an inflection curve at which the concave surface 135 a of the upper surface 135 meets the convex surface 135 b thereof. Further, the region for the upper end surface 133 b may be placed within a narrower region than a region for the cavity 121 a (FIG. 4) of the MJT LED, that is, a light exit region.
  • The region for the upper end surface 133 b reduces variation of the beam distribution of light exiting the optical member 130 through the upper surface 135 thereof even in the case of misalignment between the optical axis L of the MJT LED and the central axis C of the optical member 130. Thus, the region for the upper end surface 133 b may be minimized in consideration of misalignment between the MJT LED 100 and the optical member 130.
  • Further, the upper surface 135 of the optical member 130 includes the concave surface 135 a and the convex surface 135 b continuously extending from the concave surface 135 a with reference to the central axis C. A line at which the concave surface 135 a meets the convex surface 135 b becomes the inflection curve. The concave surface 135 a disperses light exiting near the central axis C of the optical member 130 through refraction of the light at a relatively large angle. Further, the convex surface 135 b increases the quantity of light exiting towards an outer direction of the central axis C.
  • The upper surface 135 and the concave section 131 a have a symmetrical structure relative to the central axis C. For example, the upper surface 135 and the concave section 131 a have a mirror symmetry structure relative to a plane passing through the central axis C and may have a rotational body shape relative to the central axis C. In addition, the concave section 131 a and the upper surface 135 may have various shapes according to a desired light beam distribution.
  • In another aspect, the flange 137 connects the upper surface 135 to the lower surface 131 and defines an outer size of the optical member. A side surface of the flange 137 and the lower surface 131 may be formed with convex-concave patterns. The legs 139 of the optical member 130 are coupled to the printed circuit board 110 to support the lower surface 131 while separating the lower surface 131 from the printed circuit board 110. Coupling of the legs 139 to the printed circuit board 110 may be performed by bonding a distal end of each of the legs 139 to the printed circuit board 110 using an adhesive or by fitting each of the legs 139 into a corresponding hole formed in the printed circuit board 110.
  • The optical member 130 is separated from the MJT LED 100, so that an air gap is formed in the concave section 131 a. The housing 121 of the MJT LED 100 is placed below the lower surface 131, and the wavelength conversion layer 125 of the MJT LED 100 is separated from the concave section 131 a to be placed under the lower surface 131. With this structure, light traveling in the concave section 131 a is prevented from being lost due to absorption by the housing 121 or the wavelength conversion layer 125.
  • According to this embodiment, when a perpendicular plane relative to the central axis C is formed within the concave section 131 a, it is possible to reduce variation of the beam distribution of light exiting the optical member 130 even upon misalignment between the MJT LED 100 and the optical member 130. Furthermore, since the concave section 131 a does not have a relatively sharp apex, the optical member can be easily manufactured.
  • FIG. 19 shows sectional views of various modifications of the optical member. Herein, various modifications of the concave section 131 a shown in FIG. 3 will be described.
  • In FIG. 19A, the upper end surface 133 b perpendicular to the central axis C described in FIG. 3 has a downwardly protruding surface formed at a portion thereof near the central axis C. With this downwardly protruding surface, the optical member can achieve primary control of light entering the portion of the optical member near the central axis C thereof.
  • The upper end surface of FIG. 19B is similar to that of FIG. 19A except that the upper end surface of FIG. 19B has upwardly protruding surfaces formed at portions thereof perpendicular to the central axis C of the optical member. Since the upper end surface is combined with the upwardly protruding surfaces and the downwardly protruding surface, the optical member can reduce variation in light beam distribution due to misalignment between the MJT LED and the optical member.
  • The upper end surface of FIG. 19C is different from that of FIG. 3 in that the upper end surface 133 b is formed with an upwardly protruding surface at a portion thereof near the central axis C of the optical member. With this upwardly protruding surface, the optical member can achieve further dispersion of light entering the portion of the optical member near the central axis C thereof.
  • The upper end surface of FIG. 19D is similar to that of FIG. 19C except that the upper end surface has downwardly protruding surfaces at portions thereof perpendicular to the central axis C of the optical member. Since the upper end surface is combined with the upwardly protruding surfaces and the downwardly protruding surface, the optical member can reduce variation in light beam distribution due to misalignment between the MJT LED and the optical member.
  • FIG. 20 shows sectional views of an optical member, illustrating an MJT LED module according to a further exemplary embodiment of the present disclosure.
  • Referring to FIG. 20A, the upper end surface 133 b may be formed with a light scattering pattern 133 c. The light scattering pattern 133 c may be a convex-concave pattern. In addition, the concave surface 135 a may also be formed with a light scattering pattern 135 c. The light scattering pattern 135 c may also be a convex-concave pattern.
  • Generally, a relatively large luminous flux is concentrated near the central axis C of the optical member. Furthermore, according to embodiments of the present disclosure, since the upper end surface 133 b is perpendicular to the central axis C, more luminous flux can be concentrated near the central axis C. Accordingly, with the structure of the upper end surface 133 b and/or the concave surface 135 a having the light scattering patterns 133 c, 135 c, it is possible to disperse luminous flux near the central axis C of the optical member.
  • Referring to FIG. 20B, a material layer 139 a having a different index of refraction than that of the optical member 130 may be placed on the upper end surface 133 b. The index of refraction of the material layer 139 a may be higher than that of the optical member, thereby allowing change of an optical path of light incident on the upper end surface 133 b.
  • Further, a material layer 139 b having a different index of refraction than that of the optical member 130 may also be placed on the concave surface 135 a. The index of refraction of the material layer 139 b may be higher than that of the optical member, thereby allowing change of an optical path of light exiting through the concave surface 135 a.
  • The light scattering patterns 133 c, 135 c of FIG. 20A and the material layers 139 a, 139 b of FIG. 20B may also be applied to the various optical members of FIG. 19.
  • FIG. 21 is a sectional view illustrating dimensions of an MJT LED module used for simulation. Here, the same reference numerals as those of FIGS. 3 and 4 are used (please also refer to FIGS. 3 and 4 for a depiction of some elements).
  • In the MJT LED 100, the cavity 121 a has a diameter of 2.1 mm and a height of 0.6 mm. The wavelength conversion layer 125 fills the cavity 121 a and has a flat surface. A distance (d) between the MJT LED 100 and the lower surface 131 of the optical member 130 is 0.18 mm and the MJT LED 100 and the optical member 130 are arranged such that the optical axis L of the MJT LED 100 is aligned with the central axis C of the optical member.
  • The optical member 130 has a height (H) of 4.7 mm and an upper surface of the optical member has a width (W1) of 15 mm. The concave surface 135 a has a width (W2) of 4.3 mm. Further, the entrance of the concave section 131 a placed on the lower surface 131 has a width (w1) of 2.3 mm, and the upper end surface 133 b has a width (w2) of 0.5 mm. The concave section 131 a has a height (h) of 1.8 mm.
  • FIGS. 22A, 22B, and 22C show graphs depicting a shape of the optical member of FIG. 21. Here, FIG. 22A is a sectional view of the optical member illustrating reference point P, distance R, angle of incidence θ1, and exit angle θ5; FIG. 22B shows variation of distance R according to angle of incidence θ1; and FIG. 22C shows variation of θ5/θ1 according to angle of incidence θ1. FIG. 23 shows traveling directions of light beams entering the optical member 130 from reference point P at intervals of 3°.
  • Referring to FIG. 22A, reference point P indicates a light exit point of the MJT LED 100 placed on the optical axis L. Properly, reference point P is set to be placed on an outer surface of the wavelength conversion layer 125 in order to exclude external factors, such as light scattering by the phosphors in the MJT LED 100 and the like.
  • θ1 indicates an angle of incidence of light entering the optical member 130 from the reference point P, and 05 indicates an exit angle of light exiting the optical member 130 through the upper surface 135 thereof. R indicates a distance from reference point P to the inner surface of the concave section 131 a.
  • Referring to FIG. 22B, since the upper end surface 133 b of the concave section 131 a is perpendicular to the central axis C, R slightly increases with increasing θ1. An enlarged graph in FIG. 22B shows an increasing curve of R. On the side surface 133 a of the concave section 131 a, R decreases with increasing θ1 and slightly increases near the entrance of the concave section 131 a.
  • Referring to FIG. 22C, as θ1 increases, θ5/θ1 rapidly increases near the concave surface 135 a and relatively gently decreases near the convex surface 135 b. In this embodiment, as shown in FIG. 23, luminous flux exiting the optical member through the concave surface 135 a thereof may overlap luminous flux exiting the optical member through the convex surface 135 b thereof. That is, among light beams entering the optical member from reference point P, light exiting the optical member through the concave surface 135 a near the inflection curve may have a higher refraction angle than light exiting the optical member through the convex surface 135 b. Thus, it is possible to reduce concentration of luminous flux near the central axis C by forming the upper end surface 133 b of the concave section 131 a to have a planar shape and adjusting the shapes of the concave surface 135 a and the convex surface 135 b.
  • FIGS. 24A and 24B shows graphs depicting illuminance distribution. Specifically, FIG. 24A is a graph depicting illuminance distribution of an MJT LED, and FIG. 24B is a graph showing illuminance distribution of the MJT LED module using an optical member. Illuminance distribution is represented as a magnitude of luminous flux density of light entering a screen separated a distance of 25 mm from a reference point.
  • As shown in FIG. 24A, the MJT LED 100 provides a bilaterally symmetric illumination distribution with reference to the optical axis (C), and has a luminous flux density which is very high at the center thereof and rapidly decreases towards the periphery thereof. When the optical member 130 is applied to the MJT LED 100, the MJT LED 100 can provide a substantially uniform luminous flux density within a radius of 40 mm, as shown in FIG. 24B.
  • FIGS. 25A and 25B show graphs depicting light beam distributions. Specifically, FIG. 25A is a graph depicting a light beam distribution of an MJT LED, and FIG. 25B is a graph depicting a light beam distribution of the MJT LED module using an optical member. The light beam distribution shows light intensity at a place separated a distance of 5 m from reference point P according to a beam angle, and beam distributions in orthogonal directions are shown to overlap each other in one graph.
  • As shown in FIG. 25A, the intensity of light emitted from the MJT LED 100 is high at a beam angle of 0°, that is, at the center thereof, and gradually decreases with increasing beam angle. When the optical member is applied to the MJT LED 100, the intensity of light emitted from the MJT LED 100 is relatively low at a beam angle of 0° and is relatively high near a beam angle of 70°, as shown in FIG. 25B.
  • Accordingly, when the optical member 130 is applied to the MJT LED 100, it is possible to achieve uniform backlighting of a relatively wide area through change of the light beam distribution of the MJT LED, which has high light intensity at the center thereof.
  • Structure of Optical Member According to Second Embodiment and MJT LED Module Including the Same
  • Next, referring to FIG. 26 to FIG. 33B, detailed structures and functions of an optical member according to a second embodiment and an MJT LED module including the same will be described.
  • FIG. 26 is a sectional view of an MJT LED module according to one exemplary embodiment of the present disclosure, and FIG. 27A, FIG. 27B and FIG. 27C are sectional views of the MJT LED module taken along lines a-a, b-b and c-c of FIG. 26. Here, line a-a corresponds to a line on a lower surface of the optical member, line c-c corresponds to a line on an upper surface of the optical member, and line b-b corresponds to a cutting line at the middle of the height of a diffusion lens between line a-a and line c-c. Further, FIG. 28 is a detailed view of an optical member of the MJT LED module shown in FIG. 26, and FIG. 29 shows a light beam angle distribution of the MJT LED module using the optical member of FIG. 28.
  • Referring to FIG. 26, the MJT LED module includes an MJT LED 100 and an optical member 230 disposed on the MJT LED 100 and formed of a resin or glass material. Although the printed circuit board 110 is partially shown to show a single MJT LED module in this embodiment, a plurality of MJT LED modules is regularly arranged on a single printed circuit board 110 to form the backlight module 300 as described above.
  • First, the MJT LED 100 and the printed circuit board 110 are the same as those of the first embodiment described above with reference to FIG. 3 and FIG. 4, and detailed descriptions thereof will be omitted. Thus, the optical member 230 according to the second embodiment will be mainly described hereinafter.
  • Referring to FIG. 26, the optical member 230 includes a lower surface 231 and a light exit face 235 at the opposite side thereof, and may further include legs 239. The lower surface 231 includes a concave light incident section 231 a. The light exit face 235 is generally composed of an upwardly protruding round surface, and includes a flat surface 235 a formed at an upper center thereof. The flat surface 235 a is placed corresponding to a concave section of an optical member such as aspects of the optical member shown in the first embodiment, and the optical member 230 according to the present embodiment can disperse light near the optical axis by the structure of a light incident section 231 a described in detail hereinafter even without the concave section at the upper center of the light exit face. The light incident section 231 a has a substantially bell-shaped cross-section. That is, the light incident section 231 a has a shape which gradually converges from a lower entrance thereof adjacent the MJT LED 100 towards an upper apex thereof.
  • Referring to FIG. 27A, the lower surface 231 of the optical member 230 has a circular shape. In addition, the light incident section 231 a has a lower portion placed at a center of the lower surface 231, and the lower portion of the light incident section 231 a has a circular shape. The light incident section 231 a maintains a circular shape from the lower entrance immediately before the upper apex thereof, and has a gradually decreasing diameter in an upward direction. Referring to FIG. 27C, the upper flat surface 235 a of the optical member 230 also has a circular shape.
  • Referring to FIG. 27A, FIG. 27B and FIG. 27C in order, the optical member 230 includes the lower surface 231 having a circular shape, and has a gradually decreasing diameter in the upward direction. The optical member 230 may have a greater variation in diameter of a circular outer circumference at an upper portion of a side surface thereof than that of the circular outer circumference at a lower portion of the side surface thereof. The circular shape of the light incident section 231 a has a gradually decreasing diameter.
  • Referring to FIG. 28, an optical axis L corresponding to the central axis of the optical member 230 is shown. To obtain a uniform light distribution using the optical member 230, it is necessary to have a light intensity peak at an angle of 60° or more from the optical axis L. To obtain such optical characteristics, it is important to achieve effective dispersion of light at an angle of 50° or less from the optical axis L. FIG. 28 shows reference line (r) at an angle of 50° or less relative to the optical axis L.
  • To achieve effective dispersion of light at an angle of 50° or less from the optical axis L, within the range between the optical axis L and the reference line (r), that is, at an angle of 50° or less from the optical axis L, the shortest distance ‘b’ from a certain point (p) on the optical axis L to the apex of the light incident section 231 a is greater than the shortest distance ‘a’ from the point (p) to the side surface of the light incident section 231 a. As above, when b>a, the light incident section 231 a can contribute to wide dispersion of light traveling within an angle of 50° or less from the optical axis L to an angle of 60° or more from the optical axis L. In contrast, when b<a, the light incident section 231 a fails to contribution to wide dispersion of light traveling within an angle of 50° or less from the optical axis L. As such, it is necessary to form a separate concave section for wide dispersion of light at the upper center of the light exit face in the related art. In other words, the optical member 230 according to the present disclosure employs the curved structure of the light incident section 231 a satisfying the condition of b>a within an angle of 50° or less from the optical axis L and thus the concave section at the upper center of the light exit face can be omitted.
  • Here, the light incident section 231 a preferably has a height greater than a radius R of the lower entrance of the light incident section 231 a. More preferably, the height H of the light incident section 231 a is 1.5 times or more the radius R thereof. In addition, a lower portion of the light incident section 231 a adjoins air which has a lower index of refraction than the resin or glass material, and an upper portion of the light exit face also adjoins air which has a lower index of refraction than the resin or glass material.
  • FIG. 29 shows a light beam angle distribution of the MJT LED module using the optical member of FIG. 28. Referring to FIG. 29, it can be seen that a light intensity peak is formed at about 72° from the optical axis L and light is widely distributed. From the result of FIG. 29, it can be seen that the optical member 230 according to the present disclosure can uniformly disperse light at an angle of 60° or less from the optical axis L through the curved structure of the light incident section 231 a satisfying the condition of b>a at an angle of 50° or less from the optical axis L even without the concave section at the upper center of the light exit face, thereby achieving uniform distribution of light.
  • FIG. 30 is a sectional view of an optical member according to another exemplary embodiment of the present disclosure. As clearly shown in FIG. 30, the optical member 230 according to this embodiment has the same curved structure of the light incident section 231 a as that of the optical member shown in FIG. 28. Thus, the light incident section 231 a of the optical member according to this embodiment satisfies the condition of b>a at an angle of 50° or less from the optical axis L. Here, unlike the optical member according to the above embodiment, which has the flat surface formed at the upper center of the light exit face, the optical member 230 according to this embodiment has a convexly round surface 235 b at the upper center of the light exit face.
  • FIG. 31 clearly shows a beam angle distribution curve of an MJT LED module using the optical member of FIG. 30. Referring to FIG. 31, it can be seen that a light intensity peak is formed at about 72° from the optical axis L and light is widely distributed. In addition, there is no significant difference between the light beam angle distribution of FIG. 31 and the light beam angle distribution of FIG. 29. Thus, it can be seen that, when the light incident section 231 a satisfies the condition of b>a at an angle of 50° or less from the optical axis L, there is no significant difference in light beam angle distribution, regardless of whether the light exit face has the flat surface or the convex surface at the upper center thereof.
  • FIGS. 32A and 32B show an optical member according to Comparative Example 1 and a beam angle distribution curve thereof.
  • In the optical member of FIG. 32A, at an angle of 50° or less from the optical axis L, the shortest distance ‘b’ from a certain point on the optical axis to an apex of a light incident section is greater than the shortest distance ‘a’ from the same point to a side surface of the light incident section, and the light exit face has a concave section formed at an upper center thereof. In FIG. 32B showing a beam angle distribution curve under these conditions, it can be seen that there is no substantial difference in light beam angle distribution between the above embodiments and this comparative example. This result means that, under the condition of b>a, the concave section formed at the upper center of the light exit face provides substantially no function in change of the light beam angle distribution.
  • FIGS. 33A and B show an optical member according to Comparative Example 2 and a light beam angle distribution thereof.
  • In the optical member of FIG. 33A, at an angle of 50° or less from the optical axis L, the shortest distance ‘b’ from a certain point on the optical axis to an apex of a light incident section is smaller than the shortest distance ‘a’ from the same point to a side surface of the light incident section, and the light exit face has a concave section formed at an upper center thereof. In FIG. 33B showing a beam angle distribution curve under these conditions, it can be seen that there is no substantial difference between the light beam angle distribution of Comparative Example 1 and that of the above embodiments. This result means that, under the condition of b<a, the concave section formed at the upper center of the light exit face contributes to wide dispersion of light at an angle of 50° or less from the optical axis L.
  • Although the present disclosure has been illustrated with reference to some exemplary embodiments in conjunction with the drawings, it should be understood that some features of a certain embodiment may also be applied to other embodiments without departing from the spirit and scope of the disclosure. Further, it should be understood that these embodiments are provided by way of illustration only, and that various modifications and changes can be made without departing from the spirit and scope of the present disclosure.
  • FIG. 43A and FIG. 43B are schematic views comparing a backlight unit (FIG. 43A) in the related art with a backlight unit (FIG. 43B) according to one exemplary embodiment of the present disclosure.
  • Referring to FIG. 43A, the backlight unit in the related art includes a plurality of LED chips having a single light emitting cell, and the plurality of LED chips are connected to each other in series and/or in parallel to form one or more arrays 110 a, thereby enabling an operation in a unit of each array 110 a. On the other hand, in the backlight unit illustrated in FIG. 43B according to one exemplary embodiment of the present disclosure, MJT LEDs may be independently operated without being connected to each other in series, in parallel, or in series/parallel. As a result, for example, the backlight unit in the related art may have 9 arrays 110 a, while the backlight unit according to the present disclosure may include 45 blocks.
  • Depending on the configuration difference as described above, the following effect difference exhibits. It is assumed that the backlight unit in the related art of FIG. 43A is Comparative example, and the backlight unit according to the present disclosure of FIG. 43B is one of Inventive examples. All of the backlight units of Comparative example and the Inventive example have been operated at a DC converter voltage of 24V, and an IC operating voltage was 3V. An operating voltage of an LED chip of a single light emitting cell of Comparative example was 3.6V, and a loss voltage of each array was 3V. In addition, an operating voltage of one MJT LED of the Inventive example was 3.3V, and a loss voltage of each block 110 b was 1.2V.
  • The backlight unit of Comparative example may be operated at 0.4 A, and the backlight unit of the Inventive example may be operated at 0.075 A. As a result, the droop phenomenon occurring at high current may be reduced. In addition, since operation power of Comparative example is 75.6 W, and operating power of the Inventive example is 70.87 W, loss power of Comparative example was 10.8 W and loss power of Inventive example was 4.05 W, and operating efficiency calculated based on those described above was 85.7% (Comparative example) and 94.2% (Inventive example), respectively. Thus, it may be confirmed that the operating efficiency of the backlight unit according to the present disclosure is higher than that of the related art.
  • According to one or more exemplary embodiments of the present disclosure, the backlight module is fabricated using the MJT LEDs having low current operation characteristics, thereby enabling low current operation of the backlight module and the backlight unit including the same.
  • In addition, according to one or more exemplary embodiments of the present disclosure, one connection section of the interconnection line electrically contacts a slanted side surface of the light emitting cell, thereby increasing an effective light emitting area of each of light emitting cells in an MJT LED chip.
  • Further, according to one or more exemplary embodiments of the present disclosure, it is possible to enhance stability and reliability of drive circuits for controlling operation of the backlight module while reducing manufacturing costs.
  • Further, according to one or more exemplary embodiments of the present disclosure, the backlight unit has improved power efficiency and luminous efficacy, and can prevent a droop phenomenon due to operation at high current.
  • Further, according to one or more exemplary embodiments of the present disclosure, it is possible to minimize or reduce the number of LEDs constituting the backlight module and to allow an individual operation of the MJT LEDs constituting the backlight module.

Claims (16)

What is claimed is:
1. A display device, comprising:
a display panel; and
a backlight unit configured to provide light towards the display panel, the backlight unit comprising:
a backlight module comprising multi junction technology (MJT) light emitting diodes (LEDs) disposed on blocks, the blocks disposed on a printed circuit board;
an operating power generator configured to generate a direct current (DC) voltage based on an input voltage; and
an operation controller configured to independently control an operation of each of the blocks, the operation controller disposed in an integrated circuit (IC) of drive circuits,
wherein:
each of the blocks comprises at least one of the MJT LEDs;
each of the MJT LEDs comprises at least two light emitting cells disposed in a single LED chip;
each of the blocks comprises a single anode and a single cathode; and
anodes of the blocks are connected to the operating power generator, and cathodes of the blocks are directly connected to the IC of drive circuits.
2. The display device of claim 1, wherein:
the backlight unit is disposed under the display panel; and
the blocks are evenly distributed under the display panel.
3. The display device of claim 2, wherein:
the blocks comprise M×N blocks disposed in a matrix arrangement; and
M and N are natural numbers greater than 1.
4. The display device of claim 2, wherein the backlight unit comprises at least one of a direct type backlight unit and an edge type backlight unit.
5. The display device of claim 1, wherein the operation controller comprises a plurality of switch controllers.
6. The display device of claim 1, wherein the operating power generator is configured to provide the DC voltage to the blocks.
7. The display device of claim 1, wherein the operating power generator is configured to divide the DC voltage to operate the IC of drive circuits and the blocks.
8. The display device of claim 7, wherein an operating voltage of each of the blocks is higher than an IC operating voltage supplied to the IC of drive circuits.
9. The display device of claim 1, wherein the display panel comprises a liquid crystal panel.
10. The display device of claim 1, wherein an operating voltage of each of the blocks is about 6V to about to 36V.
11. The display device of claim 1, wherein an operating voltage of each of the MJT LEDs is about 6V to about to 36V.
12. The display device of claim 1, wherein an operating current of each of the blocks is equal to or less than 125 mA.
13. The display device of claim 1, wherein an operating current of each of the blocks is equal to or less than 75 mA.
14. The display device of claim 12, wherein an operating efficiency of the backlight unit is greater than 90%.
15. The display device of claim 1, wherein each of the light emitting cells are configured to be operated by an operating voltage in a range of 2.5V to 4V.
16. The display device of claim 1, further comprising lenses disposed on the MJT LEDs, respectively.
US15/223,780 2014-03-06 2016-07-29 Backlight module with mjt led and backlight unit including the same Abandoned US20160338161A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/223,780 US20160338161A1 (en) 2014-03-06 2016-07-29 Backlight module with mjt led and backlight unit including the same

Applications Claiming Priority (7)

Application Number Priority Date Filing Date Title
KR1020140026574A KR102364160B1 (en) 2014-03-06 2014-03-06 Backlight module with mjt led and backlight unit having the same
KR10-2014-0026574 2014-03-06
US14/339,051 US9853189B2 (en) 2014-03-06 2014-07-23 Backlight module with MJT LED and backlight unit including the same
KR10-2015-0095536 2015-07-03
KR20150095536 2015-07-03
US14/812,437 US10278243B2 (en) 2014-03-06 2015-07-29 Backlight module with MJT LED and backlight unit including the same
US15/223,780 US20160338161A1 (en) 2014-03-06 2016-07-29 Backlight module with mjt led and backlight unit including the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/812,437 Continuation US10278243B2 (en) 2014-03-06 2015-07-29 Backlight module with MJT LED and backlight unit including the same

Publications (1)

Publication Number Publication Date
US20160338161A1 true US20160338161A1 (en) 2016-11-17

Family

ID=54770700

Family Applications (5)

Application Number Title Priority Date Filing Date
US14/812,437 Active US10278243B2 (en) 2014-03-06 2015-07-29 Backlight module with MJT LED and backlight unit including the same
US15/223,780 Abandoned US20160338161A1 (en) 2014-03-06 2016-07-29 Backlight module with mjt led and backlight unit including the same
US15/279,998 Active US10264632B2 (en) 2014-03-06 2016-09-29 Backlight module with MJT LED and backlight unit including the same
US15/338,673 Active US10292216B2 (en) 2014-03-06 2016-10-31 Backlight module with MJT LED and backlight unit including the same
US15/338,644 Abandoned US20170048939A1 (en) 2014-03-06 2016-10-31 Backlight module with mjt led and backlight unit incluing the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US14/812,437 Active US10278243B2 (en) 2014-03-06 2015-07-29 Backlight module with MJT LED and backlight unit including the same

Family Applications After (3)

Application Number Title Priority Date Filing Date
US15/279,998 Active US10264632B2 (en) 2014-03-06 2016-09-29 Backlight module with MJT LED and backlight unit including the same
US15/338,673 Active US10292216B2 (en) 2014-03-06 2016-10-31 Backlight module with MJT LED and backlight unit including the same
US15/338,644 Abandoned US20170048939A1 (en) 2014-03-06 2016-10-31 Backlight module with mjt led and backlight unit incluing the same

Country Status (1)

Country Link
US (5) US10278243B2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11244930B2 (en) 2018-08-10 2022-02-08 Innolux Corporation Electronic device with light emitting units with reduced power consumption
TWI844107B (en) 2022-07-07 2024-06-01 群創光電股份有限公司 Backlight module and electronic device

Families Citing this family (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104813489B (en) * 2012-11-23 2018-01-02 首尔伟傲世有限公司 Light emitting diode and its manufacture method
US9691944B2 (en) * 2012-12-04 2017-06-27 Semicon Light Co., Ltd. Semiconductor light-emitting device and method for manufacturing the same
TWI543395B (en) * 2013-04-01 2016-07-21 中國砂輪企業股份有限公司 Patterned opto-electrical substrate and method for manufacturing the same
US9847457B2 (en) * 2013-07-29 2017-12-19 Seoul Viosys Co., Ltd. Light emitting diode, method of fabricating the same and LED module having the same
US9412906B2 (en) * 2014-02-20 2016-08-09 Epistar Corporation Light-emitting device
KR102323686B1 (en) * 2014-10-21 2021-11-11 서울바이오시스 주식회사 Light emitting device and method of fabricating the same
EP3316244B1 (en) * 2015-06-26 2020-09-23 Seoul Semiconductor Co., Ltd. Backlight unit using multi-cell light emitting diode
KR102534245B1 (en) * 2016-05-04 2023-05-18 삼성전자주식회사 light emitting device comprising a chip-scale lens
KR20180007025A (en) * 2016-07-11 2018-01-22 삼성디스플레이 주식회사 Pixel structure, display apparatus including the pixel structure and method of manufacturing the same
JP6805888B2 (en) * 2017-02-28 2020-12-23 東芝ライテック株式会社 Lighting system
JP6823262B2 (en) * 2017-03-15 2021-02-03 ミツミ電機株式会社 Optical module manufacturing method and optical module
JP2019079979A (en) * 2017-10-26 2019-05-23 豊田合成株式会社 Semiconductor light-emitting element and method of manufacturing the same
KR102506441B1 (en) * 2017-12-04 2023-03-06 삼성전자주식회사 Fabrication method of semiconductor light emitting array and semiconductor light emitting array
US11355549B2 (en) 2017-12-29 2022-06-07 Lumileds Llc High density interconnect for segmented LEDs
US11282984B2 (en) * 2018-10-05 2022-03-22 Seoul Viosys Co., Ltd. Light emitting device
KR102592685B1 (en) 2019-03-05 2023-10-23 삼성디스플레이 주식회사 Backlight unit and display device comprising the same

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100059768A1 (en) * 2008-09-11 2010-03-11 Ghulam Hasnain Series Connected Segmented LED
US20120176037A1 (en) * 2011-01-10 2012-07-12 Dong-Won Lee Led lighting apparatus equipped with high-efficiency power supply
US20130329163A1 (en) * 2012-06-08 2013-12-12 Unity Opto Technology Co., Ltd. High-contrast direct type backlight module
US20140139499A1 (en) * 2012-11-16 2014-05-22 Apple Inc. Redundant operation of a backlight unit of a display device under a shorted led condition
US20150077644A1 (en) * 2013-09-19 2015-03-19 University Of Utah Research Foundation Display backlight
US20150130371A1 (en) * 2013-11-12 2015-05-14 Samsung Display Co., Ltd. Backlight unit and a display device having the same

Family Cites Families (29)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6896381B2 (en) 2002-10-11 2005-05-24 Light Prescriptions Innovators, Llc Compact folded-optics illumination lens
KR101494320B1 (en) 2007-10-05 2015-02-23 삼성디스플레이 주식회사 Backlight assembly and display device having the same
US20100045190A1 (en) 2008-08-20 2010-02-25 White Electronic Designs Corporation Led backlight
KR20100074740A (en) 2008-12-24 2010-07-02 삼성전자주식회사 Electronic apparatus and backlight unit for electronic apparatus
US8384114B2 (en) * 2009-06-27 2013-02-26 Cooledge Lighting Inc. High efficiency LEDs and LED lamps
US8907884B2 (en) 2010-01-06 2014-12-09 Apple Inc. LED backlight system
KR101091304B1 (en) 2010-01-20 2011-12-07 엘지이노텍 주식회사 Light emitting device package and fabricating method thereof
JP5684524B2 (en) 2010-09-29 2015-03-11 トッパン・フォームズ株式会社 Luminescent display medium
CN102884365B (en) 2010-12-16 2015-11-25 松下电器产业株式会社 Back lighting device and liquid crystal indicator
US20120236532A1 (en) * 2011-03-14 2012-09-20 Koo Won-Hoe Led engine for illumination
EP2697837A4 (en) 2011-04-11 2015-03-11 Cree Inc Solid state lighting device including green shifted red component
WO2012157547A1 (en) 2011-05-18 2012-11-22 シャープ株式会社 Display device
JP5903672B2 (en) 2011-05-20 2016-04-13 パナソニックIpマネジメント株式会社 LIGHT EMITTING DEVICE AND LIGHTING DEVICE USING THE SAME
US8686429B2 (en) * 2011-06-24 2014-04-01 Cree, Inc. LED structure with enhanced mirror reflectivity
US9728676B2 (en) * 2011-06-24 2017-08-08 Cree, Inc. High voltage monolithic LED chip
US8604491B2 (en) 2011-07-21 2013-12-10 Tsmc Solid State Lighting Ltd. Wafer level photonic device die structure and method of making the same
KR101957184B1 (en) 2011-12-02 2019-03-13 엘지전자 주식회사 Backlight unit and display apparatus having the same
US9383496B2 (en) 2012-06-05 2016-07-05 Rambus Delaware Llc Edge lit lighting assembly with spectrum adjuster
JP6021485B2 (en) 2012-07-17 2016-11-09 株式会社朝日ラバー Semiconductor light emitting device with optical member
JP5950198B2 (en) 2012-07-30 2016-07-13 パナソニックIpマネジメント株式会社 lighting equipment
KR102001666B1 (en) * 2012-08-20 2019-07-19 삼성디스플레이 주식회사 Display apparatus
US20140247295A1 (en) * 2012-11-16 2014-09-04 Apple Inc. Redundant operation of a backlight unit of a display device under open circuit or short circuit led string conditions and including dynamic phase shifting between led strings
CN107768399B (en) * 2012-12-21 2022-02-18 首尔伟傲世有限公司 Light emitting diode
TWI626395B (en) 2013-06-11 2018-06-11 晶元光電股份有限公司 Light emitting device
US9010951B2 (en) 2013-07-05 2015-04-21 Lg Innotek Co., Ltd. Optical lens, light emitting device, and display
US20150061988A1 (en) * 2013-09-05 2015-03-05 Texas Instruments Incorporated Adaptive Power Savings on a Device Display
US10410187B2 (en) * 2013-09-25 2019-09-10 Patientpay, Inc. Managing installment payments in a healthcare system
KR102364160B1 (en) 2014-03-06 2022-02-21 서울반도체 주식회사 Backlight module with mjt led and backlight unit having the same
EP3316244B1 (en) 2015-06-26 2020-09-23 Seoul Semiconductor Co., Ltd. Backlight unit using multi-cell light emitting diode

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100059768A1 (en) * 2008-09-11 2010-03-11 Ghulam Hasnain Series Connected Segmented LED
US20120176037A1 (en) * 2011-01-10 2012-07-12 Dong-Won Lee Led lighting apparatus equipped with high-efficiency power supply
US20130329163A1 (en) * 2012-06-08 2013-12-12 Unity Opto Technology Co., Ltd. High-contrast direct type backlight module
US20140139499A1 (en) * 2012-11-16 2014-05-22 Apple Inc. Redundant operation of a backlight unit of a display device under a shorted led condition
US20150077644A1 (en) * 2013-09-19 2015-03-19 University Of Utah Research Foundation Display backlight
US20150130371A1 (en) * 2013-11-12 2015-05-14 Samsung Display Co., Ltd. Backlight unit and a display device having the same

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11244930B2 (en) 2018-08-10 2022-02-08 Innolux Corporation Electronic device with light emitting units with reduced power consumption
TWI844107B (en) 2022-07-07 2024-06-01 群創光電股份有限公司 Backlight module and electronic device

Also Published As

Publication number Publication date
US20150359056A1 (en) 2015-12-10
US20170048940A1 (en) 2017-02-16
US20170019968A1 (en) 2017-01-19
US20170048939A1 (en) 2017-02-16
US10264632B2 (en) 2019-04-16
US10278243B2 (en) 2019-04-30
US10292216B2 (en) 2019-05-14

Similar Documents

Publication Publication Date Title
US10292216B2 (en) Backlight module with MJT LED and backlight unit including the same
US9853189B2 (en) Backlight module with MJT LED and backlight unit including the same
US10051705B2 (en) Backlight unit using multi-cell light emitting diode
US11705480B2 (en) Optoelectronic device with electrodes forming an outer boundary beyond an outer boundary of an epitaxial stack
US9202973B2 (en) Light emitting diode
KR20220113894A (en) Backlight module with mjt led and backlight unit having the same
KR102454170B1 (en) Backlight unit having backlight module with mjt led
KR102451722B1 (en) Backlight module with mjt led and backlight unit having the same
KR102607401B1 (en) Light emitting device package
KR20160133836A (en) Light emitting device
KR20140081638A (en) Light emitting diode and method of fabricating the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: SEOUL SEMICONDUCTOR CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SUH, IL KYUNG;REEL/FRAME:039951/0960

Effective date: 20161006

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION