US20160300921A1 - Semiconductor element, method for fabricating the same, and semiconductor device including the same - Google Patents
Semiconductor element, method for fabricating the same, and semiconductor device including the same Download PDFInfo
- Publication number
- US20160300921A1 US20160300921A1 US14/828,168 US201514828168A US2016300921A1 US 20160300921 A1 US20160300921 A1 US 20160300921A1 US 201514828168 A US201514828168 A US 201514828168A US 2016300921 A1 US2016300921 A1 US 2016300921A1
- Authority
- US
- United States
- Prior art keywords
- band voltage
- flat band
- layer
- gate dielectric
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 64
- 238000000034 method Methods 0.000 title claims description 40
- 239000000758 substrate Substances 0.000 claims abstract description 71
- 239000002243 precursor Substances 0.000 claims description 53
- 229910052691 Erbium Inorganic materials 0.000 claims description 44
- UYAHIZSMUZPPFV-UHFFFAOYSA-N erbium Chemical compound [Er] UYAHIZSMUZPPFV-UHFFFAOYSA-N 0.000 claims description 42
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 claims description 20
- 229910052799 carbon Inorganic materials 0.000 claims description 20
- 229910052751 metal Inorganic materials 0.000 claims description 16
- 239000002184 metal Substances 0.000 claims description 16
- 239000000463 material Substances 0.000 claims description 15
- 229910052747 lanthanoid Inorganic materials 0.000 claims description 13
- 150000002602 lanthanoids Chemical class 0.000 claims description 13
- 239000010410 layer Substances 0.000 description 188
- 238000005229 chemical vapour deposition Methods 0.000 description 19
- 238000000151 deposition Methods 0.000 description 13
- 239000006227 byproduct Substances 0.000 description 9
- 238000002955 isolation Methods 0.000 description 8
- VTNSPDGNTYHOFK-UHFFFAOYSA-N erbium(3+);2-propan-2-ylcyclopenta-1,3-diene Chemical compound [Er+3].CC(C)C1=[C-]CC=C1.CC(C)C1=[C-]CC=C1.CC(C)C1=[C-]CC=C1 VTNSPDGNTYHOFK-UHFFFAOYSA-N 0.000 description 7
- 239000012535 impurity Substances 0.000 description 7
- 239000010409 thin film Substances 0.000 description 7
- -1 hafnium oxide hafnium silicon oxide Chemical compound 0.000 description 6
- 238000000277 atomic layer chemical vapour deposition Methods 0.000 description 5
- 230000008021 deposition Effects 0.000 description 5
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 4
- 239000011261 inert gas Substances 0.000 description 4
- 239000011229 interlayer Substances 0.000 description 4
- MRELNEQAGSRDBK-UHFFFAOYSA-N lanthanum(3+);oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[La+3].[La+3] MRELNEQAGSRDBK-UHFFFAOYSA-N 0.000 description 4
- 238000010926 purge Methods 0.000 description 4
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 3
- 229910052782 aluminium Inorganic materials 0.000 description 3
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 3
- 238000005137 deposition process Methods 0.000 description 3
- 239000007789 gas Substances 0.000 description 3
- 229920002120 photoresistant polymer Polymers 0.000 description 3
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 3
- 239000000376 reactant Substances 0.000 description 3
- 239000010936 titanium Substances 0.000 description 3
- 229910052719 titanium Inorganic materials 0.000 description 3
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 2
- UDSHMBDKYWELLP-UHFFFAOYSA-K [Cl-].[Cl-].[Cl-].Cl.[Er+3] Chemical compound [Cl-].[Cl-].[Cl-].Cl.[Er+3] UDSHMBDKYWELLP-UHFFFAOYSA-K 0.000 description 2
- XWCMFHPRATWWFO-UHFFFAOYSA-N [O-2].[Ta+5].[Sc+3].[O-2].[O-2].[O-2] Chemical compound [O-2].[Ta+5].[Sc+3].[O-2].[O-2].[O-2] XWCMFHPRATWWFO-UHFFFAOYSA-N 0.000 description 2
- VKJLWXGJGDEGSO-UHFFFAOYSA-N barium(2+);oxygen(2-);titanium(4+) Chemical compound [O-2].[O-2].[O-2].[Ti+4].[Ba+2] VKJLWXGJGDEGSO-UHFFFAOYSA-N 0.000 description 2
- 229910017052 cobalt Inorganic materials 0.000 description 2
- 239000010941 cobalt Substances 0.000 description 2
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 125000000058 cyclopentadienyl group Chemical group C1(=CC=CC1)* 0.000 description 2
- 230000009977 dual effect Effects 0.000 description 2
- ZSWFCLXCOIISFI-UHFFFAOYSA-N endo-cyclopentadiene Natural products C1C=CC=C1 ZSWFCLXCOIISFI-UHFFFAOYSA-N 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 239000010408 film Substances 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- JQJCSZOEVBFDKO-UHFFFAOYSA-N lead zinc Chemical compound [Zn].[Pb] JQJCSZOEVBFDKO-UHFFFAOYSA-N 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 2
- SIWVEOZUMHYXCS-UHFFFAOYSA-N oxo(oxoyttriooxy)yttrium Chemical compound O=[Y]O[Y]=O SIWVEOZUMHYXCS-UHFFFAOYSA-N 0.000 description 2
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 2
- 238000005240 physical vapour deposition Methods 0.000 description 2
- 238000009832 plasma treatment Methods 0.000 description 2
- VEALVRVVWBQVSL-UHFFFAOYSA-N strontium titanate Chemical compound [Sr+2].[O-][Ti]([O-])=O VEALVRVVWBQVSL-UHFFFAOYSA-N 0.000 description 2
- CZXRMHUWVGPWRM-UHFFFAOYSA-N strontium;barium(2+);oxygen(2-);titanium(4+) Chemical compound [O-2].[O-2].[O-2].[O-2].[Ti+4].[Sr+2].[Ba+2] CZXRMHUWVGPWRM-UHFFFAOYSA-N 0.000 description 2
- 229910052715 tantalum Inorganic materials 0.000 description 2
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 2
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 2
- 229910001936 tantalum oxide Inorganic materials 0.000 description 2
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium oxide Inorganic materials [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 description 2
- JLTRXTDYQLMHGR-UHFFFAOYSA-N trimethylaluminium Chemical compound C[Al](C)C JLTRXTDYQLMHGR-UHFFFAOYSA-N 0.000 description 2
- WXRGABKACDFXMG-UHFFFAOYSA-N trimethylborane Chemical compound CB(C)C WXRGABKACDFXMG-UHFFFAOYSA-N 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- GFQYVLUOOAAOGM-UHFFFAOYSA-N zirconium(iv) silicate Chemical compound [Zr+4].[O-][Si]([O-])([O-])[O-] GFQYVLUOOAAOGM-UHFFFAOYSA-N 0.000 description 2
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 1
- 239000007983 Tris buffer Substances 0.000 description 1
- ILCYGSITMBHYNK-UHFFFAOYSA-N [Si]=O.[Hf] Chemical compound [Si]=O.[Hf] ILCYGSITMBHYNK-UHFFFAOYSA-N 0.000 description 1
- JRCMYZNYPKTOPG-UHFFFAOYSA-N butylcyclopentane;erbium Chemical compound [Er].CCCC[C]1[CH][CH][CH][CH]1.CCCC[C]1[CH][CH][CH][CH]1.CCCC[C]1[CH][CH][CH][CH]1 JRCMYZNYPKTOPG-UHFFFAOYSA-N 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 229910000449 hafnium oxide Inorganic materials 0.000 description 1
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 229910052746 lanthanum Inorganic materials 0.000 description 1
- FZLIPJUXYLNCLC-UHFFFAOYSA-N lanthanum atom Chemical group [La] FZLIPJUXYLNCLC-UHFFFAOYSA-N 0.000 description 1
- 229910001510 metal chloride Inorganic materials 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 239000012702 metal oxide precursor Substances 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- KJXBRHIPHIVJCS-UHFFFAOYSA-N oxo(oxoalumanyloxy)lanthanum Chemical compound O=[Al]O[La]=O KJXBRHIPHIVJCS-UHFFFAOYSA-N 0.000 description 1
- RVTZCBVAJQQJTK-UHFFFAOYSA-N oxygen(2-);zirconium(4+) Chemical compound [O-2].[O-2].[Zr+4] RVTZCBVAJQQJTK-UHFFFAOYSA-N 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- OFIYHXOOOISSDN-UHFFFAOYSA-N tellanylidenegallium Chemical compound [Te]=[Ga] OFIYHXOOOISSDN-UHFFFAOYSA-N 0.000 description 1
- 229910001928 zirconium oxide Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28088—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being a composite, e.g. TiN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/51—Insulating materials associated therewith
- H01L29/511—Insulating materials associated therewith with a compositional variation, e.g. multilayer structures
- H01L29/512—Insulating materials associated therewith with a compositional variation, e.g. multilayer structures the variation being parallel to the channel plane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02118—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer carbon based polymeric organic or inorganic material, e.g. polyimides, poly cyclobutene or PVC
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28194—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation by deposition, e.g. evaporation, ALD, CVD, sputtering, laser deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0603—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
- H01L29/0607—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
- H01L29/0611—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
- H01L29/0615—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/4966—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a composite material, e.g. organic material, TiN, MoSi2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/51—Insulating materials associated therewith
- H01L29/517—Insulating materials associated therewith the insulating material comprising a metallic compound, e.g. metal oxide, metal silicate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66575—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
- H01L29/66583—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate with initial gate mask or masking layer complementary to the prospective gate location, e.g. with dummy source and drain contacts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7833—Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's
Definitions
- Exemplary embodiments relate to a semiconductor device, and more particularly, to an MOS (Metal Oxide Semiconductor)-type semiconductor element, a method for fabricating the same, and a semiconductor device including the same.
- MOS Metal Oxide Semiconductor
- a gate thin film needs to be uniformly deposited in a region having a high aspect ratio.
- an existing CVD (Chemical Vapor Deposition) or PVD (Physical Vapor Deposition) method has a limitation in depositing a uniform thin film at a sub-20 nm-size node.
- a new technology has been developed, which is capable of uniformly depositing various gate-electrode metals in a region having a high aspect ratio through an Atomic Layer Chemical Vapor Deposition (ALCVD) method.
- ACVD Atomic Layer Chemical Vapor Deposition
- Korean Patent Laid-open Publication No. 2011-0089872 discloses a technology for forming a gate electrode in a semiconductor device, but does not propose a method capable of solving the above-described problem.
- Exemplary embodiments are directed to a semiconductor element having a stable and uniform gate layer deposited in a region having a high aspect ratio, a method for fabricating the same, and a semiconductor device including the same.
- a semiconductor element includes: a substrate; a gate dielectric layer formed over the substrate; a flat band voltage adjusting layer formed over the gate dielectric layer; and an intermediate layer formed between the gate dielectric layer and the flat band voltage adjusting layer.
- a negative flat band voltage generated at the intermediate layer and a positive flat band voltage generated between the substrate and the gate dielectric layer may offset each other.
- a semiconductor element in another embodiment, includes: a substrate; a gate dielectric layer formed over the substrate, and having a concave portion formed in a part thereof; a flat band voltage adjusting layer formed outside the gate dielectric layer positioned at the concave portion; an intermediate layer formed between the gate dielectric layer and the flat band voltage adjusting layer; and a metal layer formed outside the flat band voltage adjusting layer so as to fill the concave portion.
- a negative flat band voltage generated at the intermediate layer and a positive flat band voltage generated between the substrate and the gate dielectric layer may offset each other.
- a method for fabricating a semiconductor to element includes: forming a gate electric layer over a substrate; and sequentially forming an intermediate layer and a flat band voltage adjusting layer over the gate dielectric layer.
- the flat band voltage adjusting layer may be formed of a material having a negative flat band voltage shifting characteristic.
- a method for fabricating a semiconductor element includes: forming a gate dielectric layer over a substrate; forming a concave portion iii a part of the gate dielectric layer; sequentially forming an intermediate layer and a flat band voltage adjusting layer outside the gate dielectric layer positioned at the concave portion; and forming a metal layer to fill the concave portion formed outside the fiat band voltage adjusting layer,
- the flat band voltage adjusting layer may be formed of a material having a negative flat band voltage shifting characteristic.
- FIG. 1 is a cross-sectional view of a semiconductor device in which a semiconductor element in accordance with an embodiment is formed.
- FIG. 2 is an expanded cross-sectional view of a gate layer formed over a substrate illustrated in FIG. 1 .
- FIG. 3 is a cross-sectional view of a semiconductor device in which semiconductor elements in accordance with another embodiment are formed.
- FIG. 4 is an expanded cross-sectional view of a gate layer formed over a substrate illustrated in FIG. 3 .
- FIGS. 5 and 6 are cross-sectional views of the semiconductor device, sequentially illustrating a method for fabricating the gate layer of FIG. 2 .
- FIGS. 7 to 10 are cross-sectional views of the semiconductor device, sequentially illustrating a method for fabricating the gate layer of FIG. 4 .
- FIG. 1 is a cross-sectional view of a semiconductor device 100 having a semiconductor element in accordance with an embodiment.
- the semiconductor device 100 includes a substrate 105 , a semiconductor element 111 to 151 , element isolation layers 161 , and an interlayer dielectric layer 171 .
- the substrate 105 is formed of a semiconductor, for example, a high-concentration N-type (N+) semiconductor.
- the substrate 105 may be formed of an arbitrary material which can function as a base in which the semiconductor element 111 to 151 is formed, for example, silicon or germanium.
- the substrate 105 is formed in a plate shape.
- the substrate 105 may include a low-concentration N-type (N ⁇ ) epitaxial layer (not illustrated) formed therein in order to prevent electrons or holes generated in the semiconductor element 111 to 151 from moving to the bottom of the substrate 105 .
- the element isolation layers 161 surround the semiconductor element 111 to 151 . That is, the element isolation layers 161 are formed adjacent to a source region 111 and a drain region 121 . The element isolation layers 161 electrically isolate adjacent semiconductor elements from each other. The element isolation layer 161 is formed between adjacent semiconductor elements in the substrate 105 .
- the element isolation layers 161 may be formed as wells to which P-type impurities are injected.
- the element isolation layers 161 can reduce a leakage current and secure a break-down voltage.
- the element isolation layers 161 have a function of electrically isolating the semiconductor element 111 to 151 from the surroundings.
- the interlayer dielectric layer 171 is formed over the substrate 105 .
- the interlayer dielectric layer 171 electrically insulates layers from each other which are arranged in a vertical direction and electrically insulates elements, for example, semiconductor elements from each other in a horizontal view.
- the semiconductor element 111 to 151 includes channels 131 , a source region 111 , a source electrode 113 , a drain region 121 , a drain electrode 123 , a gate layer 140 , and a gate electrode 143 .
- the channels 131 are formed between the source region 111 . and the drain region 121 .
- the channels 131 have the same conductivity type as the source region 111 and the drain region 121 .
- the channels 131 also have the N-type impurities
- the channels 131 also have the P-type impurities.
- the channels 131 form current paths of the semiconductor element 111 to 151 , that is, transfer paths of electrons or holes from the source region 111 to the drain region 121 or from the drain region 121 to the source region 111 .
- the source region 111 and the drain region 121 serve as the source and drain of the semiconductor element 111 to 151 , respectively.
- the impurities which are injected into the source region 111 and the drain region 121 are the same as each other.
- the source region 111 is coupled to the source electrode 113 and electrically coupled to an external device through the source electrode 113 .
- the drain region 121 is coupled to the drain electrode 123 and electrically coupled to an external device through the drain electrode 123 .
- the source electrode 113 and the drain electrode 123 are coupled to the source region 111 and the drain region 121 through a source junction 112 and a drain junction 122 respectively.
- the gate layer 140 is formed over the substrate 105 so as to cover the region between the channels 131 .
- the gate layer 140 will be described in more detail with reference to FIG. 2 .
- a side wall 151 is formed on a side surface of the gate layer 140 .
- the side wall 151 protects the gate layer 140 .
- the side wall 151 prevents electric charges from flowing into or flowing out from the gate layer 140 through the interlayer dielectric layer 171 .
- the side wall 151 fixes the gate layer 140 at a predetermined position.
- the gate electrode 143 is coupled to the gate layer 140 , and the gate layer 140 is electrically coupled to an external device through the gate electrode 143 .
- the source electrode 113 , the drain electrode 123 , and the gate electrode 143 are formed of a conductive metal such as aluminum.
- FIG. 2 is an expanded cross-sectional view of the gate layer 140 formed over the substrate 105 illustrated in FIG. 1 .
- the gate layer 140 includes a gate dielectric layer 145 , an intermediate layer 147 , and a flat band voltage adjusting layer 146 .
- the gate dielectric layer 145 is formed over the substrate 105 .
- the gate dielectric layer 145 may be formed of an oxide.
- the oxide may include an oxide having a high dielectric constant (high-k).
- the high-k oxide includes hafnium oxide hafnium silicon oxide, lanthanum oxide, lanthanum aluminum oxide zirconium oxide, zirconium silicon oxide, titanium oxide, tantalum oxide, barium strontium titanium oxide, barium titanium oxide, strontium titanium oxide, yttrium oxide, aluminum oxide, lead scandium tantalum oxide, lead zinc niobate, or the like.
- the gate dielectric layer 145 is not limited to the high dielectric constant (high-k) material and may be formed of another material capable of reducing a gate leakage current.
- the intermediate layer 147 is formed over the gate dielectric layer 145 , and the flat band voltage adjusting layer 145 is formed over the intermediate layer 147 .
- the flat band voltage adjusting layer 146 is formed of lanthanide series-based material, for example, erbium carbide.
- the flat band voltage adjusting layer 146 has a low work function, for example, a work function of 3.9[eV] to 4.3[eV]. That is, the flat band voltage adjusting layer 146 formed of erbium carbide may have a low work function even over the high-k gate dielectric layer 145 .
- the flat band voltage adjusting layer 146 has a to thickness enough to have a low work function suitable for a gate electrode of an NMOS transistor.
- the intermediate layer 147 is formed by the same process as that forming the flat band voltage adjusting layer 146 .
- the intermediate layer 147 is also formed of lanthanide-based oxide. Since the intermediate layer 147 is formed of lanthanide-based oxide, the intermediate layer 147 has a negative flat band voltage shifting characteristic.
- the intermediate layer 147 between the gate dielectric layer 145 and the flat band voltage adjusting layer 146 has a negative flat band voltage shifting characteristic. Due to a dipole between the substrate 105 and the high-k gate dielectric layer 145 , a dual-band voltage is generated between the substrate 105 and the gate dielectric layer 145 . Therefore, the negative flat band voltage and the dual band voltage offset each other to lower the work function of the negative flat band voltage adjusting layer 146 . As a result, the semiconductor element 111 to 115 stably operates.
- FIG. 3 is a cross-sectional view of a semiconductor device 200 in which semiconductor element 111 to 151 in accordance with another embodiment is formed
- FIG. 4 is an expanded cross-sectional view of a gate layer 240 formed over the substrate 105 illustrated in FIG. 3 .
- the gate layer 240 includes a first gate dielectric layer 241 , a second gate dielectric layer 242 , an intermediate layer 244 , a flat band voltage adjusting layer 243 , and a metal layer 245 .
- the first gate dielectric layer 241 is formed over the substrate 105
- the second gate dielectric layer 242 is formed in the first gate dielectric layer 241 .
- the first and second gate dielectric layers 241 and 242 may be formed of oxide.
- the first and second gate dielectric layers 241 and 242 may be formed of a high-k oxide.
- the high-k oxide includes hafnium oxide, hafnium silicon oxide, lanthanum oxide, lanthanum aluminum oxide, zirconium oxide, zirconium silicon oxide, titanium oxide, tantalum oxide, barium strontium titanium oxide, barium titanium oxide, strontium titanium oxide, yttrium oxide, aluminum oxide, lead scandium tantalum oxide, lead zinc niobate, or the like.
- the high-k materials are taken as examples for the material of the first and second gate dielectric layers 241 and 242
- the first and second gate dielectric layers 241 and 242 may be formed of another material capable of reducing a gate leakage current.
- the first and second gate dielectric layers 241 and 242 may be combined together to ford a single insulating layer.
- the intermediate layer 244 is formed in the second gate dielectric layer 242 , and the flat band voltage adjusting layer 243 is formed in the intermediate layer 244 .
- the flat band voltage adjusting layer 243 is formed of lanthanide series-based material, for example, erbium carbide.
- the flat band voltage adjusting layer 243 has a low work function, for example, a work function of 3.9 eV to 4.3 eV. That is the flat band voltage adjusting layer 243 formed of erbium carbide may have a low work function even over the high-k gate dielectric layer 242 .
- the flat band voltage adjusting layer 243 has a thickness enough to have a low work function suitable for a gate electrode of an NMOS transistor.
- the intermediate layer 244 is formed by the same process as that forming the flat band voltage adjusting layer 243 .
- the intermediate layer 244 is also formed of lanthanide-based oxide.
- the intermediate layer 147 Since the intermediate layer 244 is formed of lanthanide-based oxide, the intermediate layer 147 has a negative flat band voltage shifting characteristic.
- the metal layer 245 is formed in the flat band voltage adjusting layer 243 .
- the metal layer 245 is formed of a conductive metal having a low resistance, for example, titanium nit de, tungsten, titanium, aluminum, tantalum, tantalum nitride, cobalt, copper, or nickel.
- the intermediate layer 244 between the second gate dielectric layer 242 and the flat band voltage adjusting layer 243 has a negative flat band voltage shifting characteristic. Due to a dipole between the substrate 105 and the high-k second gate dielectric layer 242 , a dual-band voltage is generated between the substrate 105 and the second gate dielectric layer 242 . Therefore, the negative flat band voltage and the dual band voltage offset each other so as to lower the work function of the flat band voltage adjusting layer 243 . As a result, the semiconductor element stably operates.
- FIGS. 5 and 6 are cross-sectional views of the semiconductor device 100 , sequentially illustrating a method for fabricating the gate layer 140 of FIG. 2 .
- the gate dielectric layer 145 is formed over the substrate 105 .
- the gate dielectric layer 145 may be formed of a high-k oxide.
- the gate dielectric layer 145 may be formed over the substrate 105 through the ALCVD method.
- a metal oxide precursor for example, metal chloride and steam are alternately supplied at a predetermined flow rate to a CVD reactor which operates at a predetermined pressure while the substrate 105 is maintained at a predetermined temperature.
- the CVD reactor may operate for a sufficiently long time to form the gate dielectric layer 145 to a predetermined thickness.
- the gate dielectric layer 145 may be stably and uniformly deposited through the ALCVD method.
- the flat band voltage adjusting layer 146 is formed over the gate dielectric layer 145 .
- the flat band voltage adjusting layer 146 may be formed by depositing lanthanide series-based material, for example, erbium carbide on the gate dielectric layer 145 .
- the method for depositing erbium carbide is performed as follows.
- the substrate 105 is mounted in a chamber (not illustrated), and a precursor containing erbium and a precursor containing carbon are alternately provided into the CVD reactor for a predetermined pulse time.
- a precursor including erbium and carbon is used to perform a deposition process through the CVD reactor while the chamber is maintained at a predetermined temperature.
- the operation time of the CVD reactor and the pulse time of the precursor containing carbon and the precursor containing erbium (lanthanum group) may vary depending on a desired work function, a desired thickness, or a composition ratio of the flat band voltage adjusting layer 146 which is formed over the substrate 105 .
- the exposure time of the erbium containing precursor and the carbon containing precursor and the operation time of the CVD reactor are set to such values that the erbium carbide has a desired thickness and work function.
- the carbon containing precursor may include to trimethylaluminum, trimethylboron, or a combination thereof.
- the erbium containing precursor may include erbium halide, for example, erbium tetrachloride.
- the precursor containing both an erbium source and a carbon source may include a cyclopentadienyl-based precursor such as tris-(isopropyl-cyclopentadienyl) erbium, tris-(butylcyclopentadienyl) erbium tris-(cyclopentadienyl) erbium, or the like.
- the exposure time of the substrate 105 including the gate dielectric layer 145 to the precursor varies depending on a vapor pressure and a temperature in the reactor or at a surface of the substrate 105 including the gate dielectric layer 145 .
- the substrate 105 including the gate dielectric layer 145 needs to be exposed to the precursor for a sufficient time period so that the precursor can react with the surface of the substrate 105 including the gate dielectric layer 145 .
- the temperature of the substrate 105 may be maintained between approximately 200° C. and 600° C.
- the optimal temperature of the substrate 105 may vary depending on what kind of precursor is used and/or a pulse time of the precursor containing erbium or carbon.
- deposition is performed within a steady process temperature, for example, at a temperature equal to or higher than thermal energy at which the precursor is condensed or deposited on the surface of the substrate 105 or at a temperature at which the precursor is decomposed or desorbed on the surface of the substrate 105 .
- the substrate 105 may be deposited at a relatively lower temperature by using a plasma—CVD method which utilizes plasma energy for deposition, compared with a non-plasma CVD method.
- the precursor is injected into the CVD reactor during a sufficient time period in which a uniform thin film can be deposited in a state in which the precursor is sufficiently heated to deposit on the substrate and form the thin film.
- the precursor may include, for example, tris-(isopropylcyclopentadienyl) erbium which contains both an erbium source and a carbon source,
- the flat band voltage adjusting layer 146 requires enough thickness to have a work function suitable for an NMOS gate electrode. At this time, a minimum number of deposition cycles for depositing the flat band voltage adjusting layer 146 having a sufficient thickness, are performed, Each cycle includes injecting tris (isopropyl-cyclopentadienyl) erbium, removing by-products using inert gas, performing a plasma treatment, and removing by-products using inert gas.
- the CVD reactor is emptied by purging by-products during a time in which the by-products can be sufficiently purged to obtain a stable thin film by purging the by-products formed before the precursor or reactant is injected.
- the intermediate layer 147 is formed between the gate dielectric layer 145 and the flat band voltage adjusting layer 146 by a process in which erbium carbide is deposited over the gate dielectric layer 145 .
- a heat treatment may be performed to form the intermediate layer 147 .
- FIGS. 7 to 10 are cross-sectional views of the semiconductor device, sequentially illustrating a method for fabricating the gate layer of FIG. 4 .
- an insulating layer is formed over the substrate 105 , and then patterned and etched to form a concave portion 230 .
- a first gate dielectric layer 241 having the concave portion 230 formed in the center thereof is formed.
- a photoresist film (not illustrated) is formed over an insulating layer, and then patterned.
- the patterning process is performed by forming a specific pattern, for example, a mask over the photoresist film and sequentially performing an exposure process and a development process using the mask (not illustrated). Then, the insulating layer is etched according to the specific pattern, and the photoresist layer is removed. As a result, the concave portion 230 is formed as illustrated in FIG. 8 .
- a second gate dielectric layer 242 is formed over the first gate dielectric layer 241 .
- a flat band voltage adjusting layer 243 is formed over the second gate dielectric layer 242 .
- the flat band voltage adjusting layer 243 may be formed by depositing erbium carbide over the second gate dielectric layer 242 .
- the method for depositing erbium carbide is performed as follows.
- the substrate 105 is mounted in a chamber (not illustrated), and a precursor containing erbium and a precursor containing carbon are alternately injected into the CVD reactor during a predetermined pulse time period.
- a precursor including both erbium and carbon is injected as a source gas to the CVD reactor to perform a deposition process.
- the chamber is maintained at a predetermined temperature while the deposition process is performed.
- the operation time of the CVD reactor and the pulse time of the precursor containing carbon and the precursor containing erbium may vary depending on a desired work function, a desired thickness, and a composition ratio of layers, for example, the first and the second gate dielectric layers 241 , 242 , which are formed over the substrate 105 .
- the exposure time of the erbium-containing precursor and the carbon-containing precursor and the operation time of the CVD reactor are set so that the erbium carbide layer has a desired thickness and a work function.
- the carbon-containing precursor may include a precursor containing trimethylaluminum or trimethylboron or a combination thereof.
- the erbium -containing precursor may include erbium halide, for example, erbium tetrachloride.
- the precursor containing both erbium and carbon may include a cyclopentadienyl-based precursor such as tris-(isopropyl-cyclopentadienyl) erbium, tris-(butylcyclopentadienyl) erbium and tris-(cyclopentadienyi) erbium.
- the exposure time of the precursor may vary depending on a vapor pressure and a temperature in the CVD reactor. The precursor needs to be injected during a sufficient time so that the precursor can react with the surface of the substrate.
- the temperature of the substrate 105 needs to be maintained between approximately 200° C. and 600° C. .
- the optimal temperature of the substrate 105 may vary depending on the type of the precursor.
- deposition is performed within a uniform process temperature, for example, at a temperature equal to or higher than thermal energy at which the precursor is condensed or deposited on the surface of the substrate 105 or at a temperature at which the precursor is decomposed or desorbed on the surface of the substrate 105 .
- the substrate 105 may be deposited at a relatively lower temperature using plasma CVD which utilizes plasma energy generated within the CVD reactor.
- the precursor is to injected into the CVD reactor during a sufficient time period so that a uniform thin film can be deposited.
- the precursor is sufficiently heated and has enough vapor pressure to deposit on the substrate and form a thin film.
- the temperature condition may vary in consideration of the vapor pressure of the precursor. For example, when tris-(isopropylcyclopentadienyl) erbium, containing both erbium and carbon is used, the temperature condition may be set differently from the case in which the erbium source gas and the carbon source gas are separately injected into the CVD reactor
- the flat band voltage adjusting layer 146 needs to have a thickness at which an NMOS gate electrode may have a suitable work function, At this time, a minimum number of deposition cycles for depositing the flat band voltage adjusting layer 146 having a sufficient thickness are performed. Each cycle includes injecting tris isopropyl-cyclopentadienyl) erbium, removing by-products using inert gas, performing a plasma treatment and removing by-products using inert gas.
- the CVD reactor is emptied by purging by-products to obtain a uniform thin film by purging the by-products formed prior to a next injection process.
- the intermediate layer 244 is formed between the second gate dielectric layer 242 and the flat band voltage adjusting layer 243 by a process in which the erbium carbide is deposited on the second gate dielectric layer 242 . However, when the intermediate layer 244 is not formed even after the flat band voltage adjusting layer 243 is formed, a heat treatment is performed to form the intermediate layer 244 .
- a metal layer 245 a is formed on the flat band voltage adjusting layer 243 . At this time, the metal layer 245 a is formed to completely fill the concave portion 230 .
- the metal layer 245 a may be formed of a metal having a low resistance, for example, titanium nitride, tungsten, titanium, aluminum, tantalum, tantalum nitride, cobalt, copper, or nickel.
- an upper portion 245 b of the metal layer 245 a which is located at a higher level than an upper surface of the first gate dielectric layer 241 a is removed to form the gate layer 240 as illustrated in FIG. 4 .
- the flat band voltage adjusting layer having a low work function is formed evenly over the high-k gate dielectric layer in the semiconductor element using the characteristic of lanthanide-containing material, for example, lanthanide carbide.
- lanthanide carbide may be stably and uniformly deposited in a region having a high aspect ratio through the ALCVD method. Therefore, the semiconductor element and the semiconductor device including the same stably operate.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Composite Materials (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Crystallography & Structural Chemistry (AREA)
- General Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- The present application claims priority of Korean Patent Application No. 10-2015-0049375, filed on Apr. 8, 2015, which is herein incorporated by reference in its entirety.
- 1. Field
- Exemplary embodiments relate to a semiconductor device, and more particularly, to an MOS (Metal Oxide Semiconductor)-type semiconductor element, a method for fabricating the same, and a semiconductor device including the same.
- 2. Description of the Related Art
- In a MOS field effect transistor, the number of nodes in a semiconductor element has decreased due to continuous down-scaling of the semiconductor element. Thus, when a gate is deposited during an RMC (replacement metal gate) process, a gate thin film needs to be uniformly deposited in a region having a high aspect ratio. However, an existing CVD (Chemical Vapor Deposition) or PVD (Physical Vapor Deposition) method has a limitation in depositing a uniform thin film at a sub-20 nm-size node. To solve such a problem, a new technology has been developed, which is capable of uniformly depositing various gate-electrode metals in a region having a high aspect ratio through an Atomic Layer Chemical Vapor Deposition (ALCVD) method.
- Korean Patent Laid-open Publication No. 2011-0089872 discloses a technology for forming a gate electrode in a semiconductor device, but does not propose a method capable of solving the above-described problem.
- Exemplary embodiments are directed to a semiconductor element having a stable and uniform gate layer deposited in a region having a high aspect ratio, a method for fabricating the same, and a semiconductor device including the same.
- In an embodiment, a semiconductor element includes: a substrate; a gate dielectric layer formed over the substrate; a flat band voltage adjusting layer formed over the gate dielectric layer; and an intermediate layer formed between the gate dielectric layer and the flat band voltage adjusting layer. A negative flat band voltage generated at the intermediate layer and a positive flat band voltage generated between the substrate and the gate dielectric layer may offset each other.
- In another embodiment, a semiconductor element includes: a substrate; a gate dielectric layer formed over the substrate, and having a concave portion formed in a part thereof; a flat band voltage adjusting layer formed outside the gate dielectric layer positioned at the concave portion; an intermediate layer formed between the gate dielectric layer and the flat band voltage adjusting layer; and a metal layer formed outside the flat band voltage adjusting layer so as to fill the concave portion. A negative flat band voltage generated at the intermediate layer and a positive flat band voltage generated between the substrate and the gate dielectric layer may offset each other.
- In an embodiment, a method for fabricating a semiconductor to element includes: forming a gate electric layer over a substrate; and sequentially forming an intermediate layer and a flat band voltage adjusting layer over the gate dielectric layer. The flat band voltage adjusting layer may be formed of a material having a negative flat band voltage shifting characteristic.
- In an embodiment, a method for fabricating a semiconductor element includes: forming a gate dielectric layer over a substrate; forming a concave portion iii a part of the gate dielectric layer; sequentially forming an intermediate layer and a flat band voltage adjusting layer outside the gate dielectric layer positioned at the concave portion; and forming a metal layer to fill the concave portion formed outside the fiat band voltage adjusting layer, The flat band voltage adjusting layer may be formed of a material having a negative flat band voltage shifting characteristic.
-
FIG. 1 is a cross-sectional view of a semiconductor device in which a semiconductor element in accordance with an embodiment is formed. -
FIG. 2 is an expanded cross-sectional view of a gate layer formed over a substrate illustrated inFIG. 1 . -
FIG. 3 is a cross-sectional view of a semiconductor device in which semiconductor elements in accordance with another embodiment are formed. -
FIG. 4 is an expanded cross-sectional view of a gate layer formed over a substrate illustrated inFIG. 3 . -
FIGS. 5 and 6 are cross-sectional views of the semiconductor device, sequentially illustrating a method for fabricating the gate layer ofFIG. 2 . -
FIGS. 7 to 10 are cross-sectional views of the semiconductor device, sequentially illustrating a method for fabricating the gate layer ofFIG. 4 . - Exemplary embodiments will be described below in more detail with reference to the accompanying drawings. The disclosure may, however, be embodied in different forms and should not be construed as limited to the embodiments set forth herein.
- Moreover, detailed descriptions related to well-known functions or configurations will be omitted for conciseness.
- Although the terms first and second are used herein to describe various elements, these elements should not be limited by these terms, and are used only for distinguishing one element from another element.
-
FIG. 1 is a cross-sectional view of asemiconductor device 100 having a semiconductor element in accordance with an embodiment. Referring toFIG. 1 , thesemiconductor device 100 includes asubstrate 105, asemiconductor element 111 to 151,element isolation layers 161, and an interlayerdielectric layer 171. - The
substrate 105 is formed of a semiconductor, for example, a high-concentration N-type (N+) semiconductor. Thesubstrate 105 may be formed of an arbitrary material which can function as a base in which thesemiconductor element 111 to 151 is formed, for example, silicon or germanium. Thesubstrate 105 is formed in a plate shape. Thesubstrate 105 may include a low-concentration N-type (N−) epitaxial layer (not illustrated) formed therein in order to prevent electrons or holes generated in thesemiconductor element 111 to 151 from moving to the bottom of thesubstrate 105. - The
element isolation layers 161 surround thesemiconductor element 111 to 151. That is, theelement isolation layers 161 are formed adjacent to asource region 111 and adrain region 121. Theelement isolation layers 161 electrically isolate adjacent semiconductor elements from each other. Theelement isolation layer 161 is formed between adjacent semiconductor elements in thesubstrate 105. - The
element isolation layers 161 may be formed as wells to which P-type impurities are injected. Theelement isolation layers 161 can reduce a leakage current and secure a break-down voltage. Theelement isolation layers 161 have a function of electrically isolating thesemiconductor element 111 to 151 from the surroundings. - The interlayer
dielectric layer 171 is formed over thesubstrate 105. The interlayerdielectric layer 171 electrically insulates layers from each other which are arranged in a vertical direction and electrically insulates elements, for example, semiconductor elements from each other in a horizontal view. - The
semiconductor element 111 to 151 includeschannels 131, asource region 111, asource electrode 113, adrain region 121, adrain electrode 123, agate layer 140, and agate electrode 143. - The
channels 131 are formed between thesource region 111. and the drainregion 121. Thechannels 131 have the same conductivity type as thesource region 111 and thedrain region 121. For example, when thesource region 111 and thedrain region 121 have N-type impurities, thechannels 131 also have the N-type impurities, and when thesource region 111 and thedrain region 121 have P-type impurities, thechannels 131 also have the P-type impurities. Thechannels 131 form current paths of thesemiconductor element 111 to 151, that is, transfer paths of electrons or holes from thesource region 111 to thedrain region 121 or from thedrain region 121 to thesource region 111. - As N-type or P-type impurities are injected into the
source region 111 and thedrain region 121, thesource region 111 and thedrain region 121 serve as the source and drain of thesemiconductor element 111 to 151, respectively. At this time, the impurities which are injected into thesource region 111 and thedrain region 121 are the same as each other. - The
source region 111 is coupled to thesource electrode 113 and electrically coupled to an external device through thesource electrode 113. - The
drain region 121 is coupled to thedrain electrode 123 and electrically coupled to an external device through thedrain electrode 123. - The
source electrode 113 and thedrain electrode 123 are coupled to thesource region 111 and thedrain region 121 through asource junction 112 and adrain junction 122 respectively. - The
gate layer 140 is formed over thesubstrate 105 so as to cover the region between thechannels 131. Thegate layer 140 will be described in more detail with reference toFIG. 2 . - On a side surface of the
gate layer 140, aside wall 151 is formed. Theside wall 151 protects thegate layer 140. For example, theside wall 151 prevents electric charges from flowing into or flowing out from thegate layer 140 through the interlayerdielectric layer 171. Theside wall 151 fixes thegate layer 140 at a predetermined position. - The
gate electrode 143 is coupled to thegate layer 140, and thegate layer 140 is electrically coupled to an external device through thegate electrode 143. - The
source electrode 113, thedrain electrode 123, and thegate electrode 143 are formed of a conductive metal such as aluminum. -
FIG. 2 is an expanded cross-sectional view of thegate layer 140 formed over thesubstrate 105 illustrated inFIG. 1 . Referring toFIG. 2 , thegate layer 140 includes agate dielectric layer 145, anintermediate layer 147, and a flat bandvoltage adjusting layer 146. - The
gate dielectric layer 145 is formed over thesubstrate 105. Thegate dielectric layer 145 may be formed of an oxide. The oxide may include an oxide having a high dielectric constant (high-k). The high-k oxide includes hafnium oxide hafnium silicon oxide, lanthanum oxide, lanthanum aluminum oxide zirconium oxide, zirconium silicon oxide, titanium oxide, tantalum oxide, barium strontium titanium oxide, barium titanium oxide, strontium titanium oxide, yttrium oxide, aluminum oxide, lead scandium tantalum oxide, lead zinc niobate, or the like. However, thegate dielectric layer 145 is not limited to the high dielectric constant (high-k) material and may be formed of another material capable of reducing a gate leakage current. - The
intermediate layer 147 is formed over thegate dielectric layer 145, and the flat bandvoltage adjusting layer 145 is formed over theintermediate layer 147. The flat bandvoltage adjusting layer 146 is formed of lanthanide series-based material, for example, erbium carbide. Thus, the flat bandvoltage adjusting layer 146 has a low work function, for example, a work function of 3.9[eV] to 4.3[eV]. That is, the flat bandvoltage adjusting layer 146 formed of erbium carbide may have a low work function even over the high-kgate dielectric layer 145. The flat bandvoltage adjusting layer 146 has a to thickness enough to have a low work function suitable for a gate electrode of an NMOS transistor. - The
intermediate layer 147 is formed by the same process as that forming the flat bandvoltage adjusting layer 146. Thus, theintermediate layer 147 is also formed of lanthanide-based oxide. Since theintermediate layer 147 is formed of lanthanide-based oxide, theintermediate layer 147 has a negative flat band voltage shifting characteristic. - As the flat band
voltage adjusting layer 146 having a low work function is formed over the high-kgate dielectric layer 145, theintermediate layer 147 between thegate dielectric layer 145 and the flat bandvoltage adjusting layer 146 has a negative flat band voltage shifting characteristic. Due to a dipole between thesubstrate 105 and the high-kgate dielectric layer 145, a dual-band voltage is generated between thesubstrate 105 and thegate dielectric layer 145. Therefore, the negative flat band voltage and the dual band voltage offset each other to lower the work function of the negative flat bandvoltage adjusting layer 146. As a result, thesemiconductor element 111 to 115 stably operates. -
FIG. 3 is a cross-sectional view of asemiconductor device 200 in whichsemiconductor element 111 to 151 in accordance with another embodiment is formed, andFIG. 4 is an expanded cross-sectional view of agate layer 240 formed over thesubstrate 105 illustrated inFIG. 3 . - In the
semiconductor device 200 illustrated inFIGS. 3 and 4 , the same components as those of thesemiconductor device 100 illustrated inFIGS. 1 and 2 are represented by like reference numerals, and the duplicated descriptions thereof are omitted herein. - Referring to
FIG. 4 , thegate layer 240 includes a firstgate dielectric layer 241, a secondgate dielectric layer 242, anintermediate layer 244, a flat bandvoltage adjusting layer 243, and ametal layer 245. - The first
gate dielectric layer 241 is formed over thesubstrate 105, and the secondgate dielectric layer 242 is formed in the firstgate dielectric layer 241. The first and second gate dielectric layers 241 and 242 may be formed of oxide. The first and second gate dielectric layers 241 and 242 may be formed of a high-k oxide. The high-k oxide includes hafnium oxide, hafnium silicon oxide, lanthanum oxide, lanthanum aluminum oxide, zirconium oxide, zirconium silicon oxide, titanium oxide, tantalum oxide, barium strontium titanium oxide, barium titanium oxide, strontium titanium oxide, yttrium oxide, aluminum oxide, lead scandium tantalum oxide, lead zinc niobate, or the like. In the present embodiment, although the high-k materials are taken as examples for the material of the first and second gate dielectric layers 241 and 242, the first and second gate dielectric layers 241 and 242 may be formed of another material capable of reducing a gate leakage current. The first and second gate dielectric layers 241 and 242 may be combined together to ford a single insulating layer. - The
intermediate layer 244 is formed in the secondgate dielectric layer 242, and the flat bandvoltage adjusting layer 243 is formed in theintermediate layer 244. The flat bandvoltage adjusting layer 243 is formed of lanthanide series-based material, for example, erbium carbide. Thus, the flat bandvoltage adjusting layer 243 has a low work function, for example, a work function of 3.9 eV to 4.3 eV. That is the flat bandvoltage adjusting layer 243 formed of erbium carbide may have a low work function even over the high-kgate dielectric layer 242. The flat bandvoltage adjusting layer 243 has a thickness enough to have a low work function suitable for a gate electrode of an NMOS transistor. - The
intermediate layer 244 is formed by the same process as that forming the flat bandvoltage adjusting layer 243. Thus, theintermediate layer 244 is also formed of lanthanide-based oxide. - Since the
intermediate layer 244 is formed of lanthanide-based oxide, theintermediate layer 147 has a negative flat band voltage shifting characteristic. - The
metal layer 245 is formed in the flat bandvoltage adjusting layer 243. Themetal layer 245 is formed of a conductive metal having a low resistance, for example, titanium nit de, tungsten, titanium, aluminum, tantalum, tantalum nitride, cobalt, copper, or nickel. - As the flat band
voltage adjusting layer 243 having a low work function is formed in the high-k secondgate dielectric layer 242, theintermediate layer 244 between the secondgate dielectric layer 242 and the flat bandvoltage adjusting layer 243 has a negative flat band voltage shifting characteristic. Due to a dipole between thesubstrate 105 and the high-k secondgate dielectric layer 242, a dual-band voltage is generated between thesubstrate 105 and the secondgate dielectric layer 242. Therefore, the negative flat band voltage and the dual band voltage offset each other so as to lower the work function of the flat bandvoltage adjusting layer 243. As a result, the semiconductor element stably operates. -
FIGS. 5 and 6 are cross-sectional views of thesemiconductor device 100, sequentially illustrating a method for fabricating thegate layer 140 ofFIG. 2 . - Referring to
FIG. 5 , thegate dielectric layer 145 is formed over thesubstrate 105. Thegate dielectric layer 145 may be formed of a high-k oxide. Thegate dielectric layer 145 may be formed over thesubstrate 105 through the ALCVD method, To form thegate dielectric layer 145, a metal oxide precursor, for example, metal chloride and steam are alternately supplied at a predetermined flow rate to a CVD reactor which operates at a predetermined pressure while thesubstrate 105 is maintained at a predetermined temperature. The CVD reactor may operate for a sufficiently long time to form thegate dielectric layer 145 to a predetermined thickness. - As such, the
gate dielectric layer 145 may be stably and uniformly deposited through the ALCVD method. - Referring to
FIG. 6 , the flat bandvoltage adjusting layer 146 is formed over thegate dielectric layer 145. The flat bandvoltage adjusting layer 146 may be formed by depositing lanthanide series-based material, for example, erbium carbide on thegate dielectric layer 145. The method for depositing erbium carbide is performed as follows. - The
substrate 105 is mounted in a chamber (not illustrated), and a precursor containing erbium and a precursor containing carbon are alternately provided into the CVD reactor for a predetermined pulse time. In another embodiment, a precursor including erbium and carbon is used to perform a deposition process through the CVD reactor while the chamber is maintained at a predetermined temperature. The operation time of the CVD reactor and the pulse time of the precursor containing carbon and the precursor containing erbium (lanthanum group) may vary depending on a desired work function, a desired thickness, or a composition ratio of the flat bandvoltage adjusting layer 146 which is formed over thesubstrate 105. The exposure time of the erbium containing precursor and the carbon containing precursor and the operation time of the CVD reactor are set to such values that the erbium carbide has a desired thickness and work function. - The carbon containing precursor may include to trimethylaluminum, trimethylboron, or a combination thereof. The erbium containing precursor may include erbium halide, for example, erbium tetrachloride. Furthermore, the precursor containing both an erbium source and a carbon source may include a cyclopentadienyl-based precursor such as tris-(isopropyl-cyclopentadienyl) erbium, tris-(butylcyclopentadienyl) erbium tris-(cyclopentadienyl) erbium, or the like.
- The exposure time of the
substrate 105 including thegate dielectric layer 145 to the precursor varies depending on a vapor pressure and a temperature in the reactor or at a surface of thesubstrate 105 including thegate dielectric layer 145. Thesubstrate 105 including thegate dielectric layer 145 needs to be exposed to the precursor for a sufficient time period so that the precursor can react with the surface of thesubstrate 105 including thegate dielectric layer 145. The temperature of thesubstrate 105 may be maintained between approximately 200° C. and 600° C. The optimal temperature of thesubstrate 105 may vary depending on what kind of precursor is used and/or a pulse time of the precursor containing erbium or carbon. - In an embodiment, deposition is performed within a steady process temperature, for example, at a temperature equal to or higher than thermal energy at which the precursor is condensed or deposited on the surface of the
substrate 105 or at a temperature at which the precursor is decomposed or desorbed on the surface of thesubstrate 105. Thesubstrate 105 may be deposited at a relatively lower temperature by using a plasma—CVD method which utilizes plasma energy for deposition, compared with a non-plasma CVD method. - To deposit erbium carbide having a lower work function using a tris-(isopropylcyclopentadienyl) erbium precursor, the precursor is injected into the CVD reactor during a sufficient time period in which a uniform thin film can be deposited in a state in which the precursor is sufficiently heated to deposit on the substrate and form the thin film. The precursor may include, for example, tris-(isopropylcyclopentadienyl) erbium which contains both an erbium source and a carbon source,
- The flat band
voltage adjusting layer 146 requires enough thickness to have a work function suitable for an NMOS gate electrode. At this time, a minimum number of deposition cycles for depositing the flat bandvoltage adjusting layer 146 having a sufficient thickness, are performed, Each cycle includes injecting tris (isopropyl-cyclopentadienyl) erbium, removing by-products using inert gas, performing a plasma treatment, and removing by-products using inert gas. - After the precursor or reactant is injected into the chamber, the CVD reactor is emptied by purging by-products during a time in which the by-products can be sufficiently purged to obtain a stable thin film by purging the by-products formed before the precursor or reactant is injected.
- The
intermediate layer 147 is formed between thegate dielectric layer 145 and the flat bandvoltage adjusting layer 146 by a process in which erbium carbide is deposited over thegate dielectric layer 145. - However, when the
intermediate layer 147 is not formed even after the flat bandvoltage adjusting layer 146 is formed, a heat treatment may be performed to form theintermediate layer 147. -
FIGS. 7 to 10 are cross-sectional views of the semiconductor device, sequentially illustrating a method for fabricating the gate layer ofFIG. 4 . - Referring to
FIG. 7 , an insulating layer is formed over thesubstrate 105, and then patterned and etched to form aconcave portion 230. Thus, as illustrated inFIG. 7 , a firstgate dielectric layer 241 having theconcave portion 230 formed in the center thereof is formed. Specifically, a photoresist film (not illustrated) is formed over an insulating layer, and then patterned. - The patterning process is performed by forming a specific pattern, for example, a mask over the photoresist film and sequentially performing an exposure process and a development process using the mask (not illustrated). Then, the insulating layer is etched according to the specific pattern, and the photoresist layer is removed. As a result, the
concave portion 230 is formed as illustrated inFIG. 8 . - Referring to
FIG. 8 , a secondgate dielectric layer 242 is formed over the firstgate dielectric layer 241. - Referring to FIG, 9, a flat band
voltage adjusting layer 243 is formed over the secondgate dielectric layer 242. The flat bandvoltage adjusting layer 243 may be formed by depositing erbium carbide over the secondgate dielectric layer 242. The method for depositing erbium carbide is performed as follows. - The
substrate 105 is mounted in a chamber (not illustrated), and a precursor containing erbium and a precursor containing carbon are alternately injected into the CVD reactor during a predetermined pulse time period. In another embodiment, a precursor including both erbium and carbon is injected as a source gas to the CVD reactor to perform a deposition process. The chamber is maintained at a predetermined temperature while the deposition process is performed, The operation time of the CVD reactor and the pulse time of the precursor containing carbon and the precursor containing erbium may vary depending on a desired work function, a desired thickness, and a composition ratio of layers, for example, the first and the second gate dielectric layers 241, 242, which are formed over thesubstrate 105. The exposure time of the erbium-containing precursor and the carbon-containing precursor and the operation time of the CVD reactor are set so that the erbium carbide layer has a desired thickness and a work function. - The carbon-containing precursor may include a precursor containing trimethylaluminum or trimethylboron or a combination thereof. The erbium -containing precursor may include erbium halide, for example, erbium tetrachloride. Furthermore, the precursor containing both erbium and carbon may include a cyclopentadienyl-based precursor such as tris-(isopropyl-cyclopentadienyl) erbium, tris-(butylcyclopentadienyl) erbium and tris-(cyclopentadienyi) erbium. The exposure time of the precursor may vary depending on a vapor pressure and a temperature in the CVD reactor. The precursor needs to be injected during a sufficient time so that the precursor can react with the surface of the substrate.
- The temperature of the
substrate 105 needs to be maintained between approximately 200° C. and 600° C. . The optimal temperature of thesubstrate 105 may vary depending on the type of the precursor. - In an embodiment, deposition is performed within a uniform process temperature, for example, at a temperature equal to or higher than thermal energy at which the precursor is condensed or deposited on the surface of the
substrate 105 or at a temperature at which the precursor is decomposed or desorbed on the surface of thesubstrate 105. Thesubstrate 105 may be deposited at a relatively lower temperature using plasma CVD which utilizes plasma energy generated within the CVD reactor. - To deposit erbium carbide having a lower work function using tris-(isopropylcyclopentadienyl) erbium precursor, the precursor is to injected into the CVD reactor during a sufficient time period so that a uniform thin film can be deposited. The precursor is sufficiently heated and has enough vapor pressure to deposit on the substrate and form a thin film. The temperature condition may vary in consideration of the vapor pressure of the precursor. For example, when tris-(isopropylcyclopentadienyl) erbium, containing both erbium and carbon is used, the temperature condition may be set differently from the case in which the erbium source gas and the carbon source gas are separately injected into the CVD reactor
- The flat band
voltage adjusting layer 146 needs to have a thickness at which an NMOS gate electrode may have a suitable work function, At this time, a minimum number of deposition cycles for depositing the flat bandvoltage adjusting layer 146 having a sufficient thickness are performed. Each cycle includes injecting tris isopropyl-cyclopentadienyl) erbium, removing by-products using inert gas, performing a plasma treatment and removing by-products using inert gas. - After the precursor or reactant is injected into the chamber, the CVD reactor is emptied by purging by-products to obtain a uniform thin film by purging the by-products formed prior to a next injection process.
- The
intermediate layer 244 is formed between the secondgate dielectric layer 242 and the flat bandvoltage adjusting layer 243 by a process in which the erbium carbide is deposited on the secondgate dielectric layer 242. However, when theintermediate layer 244 is not formed even after the flat bandvoltage adjusting layer 243 is formed, a heat treatment is performed to form theintermediate layer 244. - Referring to
FIG. 10 , ametal layer 245 a is formed on the flat bandvoltage adjusting layer 243. At this time, themetal layer 245 a is formed to completely fill theconcave portion 230. Themetal layer 245 a may be formed of a metal having a low resistance, for example, titanium nitride, tungsten, titanium, aluminum, tantalum, tantalum nitride, cobalt, copper, or nickel. - Then, an upper portion 245 b of the
metal layer 245 a which is located at a higher level than an upper surface of the first gate dielectric layer 241 a is removed to form thegate layer 240 as illustrated inFIG. 4 . - According to the embodiments, the flat band voltage adjusting layer having a low work function is formed evenly over the high-k gate dielectric layer in the semiconductor element using the characteristic of lanthanide-containing material, for example, lanthanide carbide. Furthermore, lanthanide carbide may be stably and uniformly deposited in a region having a high aspect ratio through the ALCVD method. Therefore, the semiconductor element and the semiconductor device including the same stably operate.
Claims (20)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020150049375A KR102263765B1 (en) | 2015-04-08 | 2015-04-08 | semiconductor element, method of fabricating the semiconductor, and semiconductor device including the same |
KR10-2015-0049375 | 2015-04-08 |
Publications (2)
Publication Number | Publication Date |
---|---|
US9450064B1 US9450064B1 (en) | 2016-09-20 |
US20160300921A1 true US20160300921A1 (en) | 2016-10-13 |
Family
ID=56896161
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/828,168 Active US9450064B1 (en) | 2015-04-08 | 2015-08-17 | Semiconductor element, method for fabricating the same, and semiconductor device including the same |
Country Status (2)
Country | Link |
---|---|
US (1) | US9450064B1 (en) |
KR (1) | KR102263765B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2019132903A1 (en) * | 2017-12-27 | 2019-07-04 | Intel Corporation | Stable gate dielectrics on high mobility channel devices |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5442332B2 (en) * | 2009-06-26 | 2014-03-12 | ルネサスエレクトロニクス株式会社 | Semiconductor device and manufacturing method thereof |
WO2011013374A1 (en) | 2009-07-29 | 2011-02-03 | キヤノンアネルバ株式会社 | Semiconductor device and manufacturing method therefor |
KR20120088058A (en) | 2010-11-15 | 2012-08-08 | 삼성전자주식회사 | Fabrication method for semiconductor device using metal aluminum nitride |
KR20140121634A (en) | 2013-04-08 | 2014-10-16 | 삼성전자주식회사 | Semiconductor device and fabricating method thereof |
US8912085B1 (en) * | 2013-09-04 | 2014-12-16 | Globalfoundries Inc. | Method and apparatus for adjusting threshold voltage in a replacement metal gate integration |
US9012319B1 (en) * | 2013-11-01 | 2015-04-21 | Globalfoundries Inc. | Methods of forming gate structures with multiple work functions and the resulting products |
-
2015
- 2015-04-08 KR KR1020150049375A patent/KR102263765B1/en active IP Right Grant
- 2015-08-17 US US14/828,168 patent/US9450064B1/en active Active
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2019132903A1 (en) * | 2017-12-27 | 2019-07-04 | Intel Corporation | Stable gate dielectrics on high mobility channel devices |
Also Published As
Publication number | Publication date |
---|---|
US9450064B1 (en) | 2016-09-20 |
KR20160120419A (en) | 2016-10-18 |
KR102263765B1 (en) | 2021-06-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW202349473A (en) | Methods for forming a doped metal carbide film on a substrate and related semiconductor device structures | |
US10153201B2 (en) | Method for making a dipole-based contact structure to reduce the metal-semiconductor contact resistance in MOSFETs | |
US10109534B2 (en) | Multi-threshold voltage (Vt) workfunction metal by selective atomic layer deposition (ALD) | |
US8900999B1 (en) | Low temperature high pressure high H2/WF6 ratio W process for 3D NAND application | |
TWI574321B (en) | Conformal thin film deposition of electropositive metal alloy films | |
JP6218384B2 (en) | Manufacturing method of semiconductor device having tungsten gate electrode | |
US10259836B2 (en) | Methods of forming thin film and fabricating integrated circuit device using niobium compound | |
CN106328536B (en) | Semiconductor devices and its manufacturing method | |
US20170053837A1 (en) | Forming cmosfet structures with different contact liners | |
US11854895B2 (en) | Transistors with channels formed of low-dimensional materials and method forming same | |
KR20180007815A (en) | Aluminum compound and methods of forming thin film and integrated circuit device | |
US9450064B1 (en) | Semiconductor element, method for fabricating the same, and semiconductor device including the same | |
KR20170023229A (en) | Thin film deposition apparutus | |
CN108122742A (en) | The manufacturing method of semiconductor device structure | |
CN106298506A (en) | A kind of semiconductor device and forming method | |
CN116153864A (en) | Semiconductor device and method for manufacturing the same | |
US20190355829A1 (en) | Interface-less contacts to source/drain regions and gate electrode over active portion of device | |
US11417729B2 (en) | Transistors with channels formed of low-dimensional materials and method forming same | |
CN103943485B (en) | The method forming the variable grid of horizontal direction work function | |
US20170323938A1 (en) | Semiconductor device and method for manufacturing the same | |
US10559669B2 (en) | Indium gallium arsenide metal oxide semiconductor field effect transistor having a low contact resistance to metal electrode | |
TW201403718A (en) | Methods for manufacturing metal gates | |
US20230378179A1 (en) | Semiconductor Device and Method of Manufacturing the Same | |
US20210159086A1 (en) | Methods of manufacturing semiconductor devices and apparatuses for manufacturing the same | |
TWI618128B (en) | Semiconductor devices and methods for manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: KOREA ADVANCED INSTUTE OF SCIENCE AND TECHNOLOGY, Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHO, BYUNG JIN;AHN, HYUN JUN;MOON, JUNG MIN;SIGNING DATES FROM 20150708 TO 20150710;REEL/FRAME:036341/0892 Owner name: SK HYNIX INC., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHO, BYUNG JIN;AHN, HYUN JUN;MOON, JUNG MIN;SIGNING DATES FROM 20150708 TO 20150710;REEL/FRAME:036341/0892 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |