US20160252688A1 - Three dimensional self-alignment of flip chip assembly using solder surface tension during solder reflow - Google Patents
Three dimensional self-alignment of flip chip assembly using solder surface tension during solder reflow Download PDFInfo
- Publication number
- US20160252688A1 US20160252688A1 US14/634,189 US201514634189A US2016252688A1 US 20160252688 A1 US20160252688 A1 US 20160252688A1 US 201514634189 A US201514634189 A US 201514634189A US 2016252688 A1 US2016252688 A1 US 2016252688A1
- Authority
- US
- United States
- Prior art keywords
- chip
- bonding pads
- alignment
- array
- circuit components
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 229910000679 solder Inorganic materials 0.000 title claims abstract description 87
- 238000000034 method Methods 0.000 claims abstract description 81
- 230000008569 process Effects 0.000 claims abstract description 51
- 239000004065 semiconductor Substances 0.000 claims description 23
- 230000004907 flux Effects 0.000 claims description 14
- 239000012808 vapor phase Substances 0.000 claims description 5
- 230000000284 resting effect Effects 0.000 claims description 3
- 238000004377 microelectronic Methods 0.000 abstract description 3
- 230000005693 optoelectronics Effects 0.000 abstract description 3
- 238000004806 packaging method and process Methods 0.000 abstract description 3
- 239000000758 substrate Substances 0.000 description 14
- 230000033001 locomotion Effects 0.000 description 9
- BDAGIHXWWSANSR-UHFFFAOYSA-N methanoic acid Natural products OC=O BDAGIHXWWSANSR-UHFFFAOYSA-N 0.000 description 6
- 230000003287 optical effect Effects 0.000 description 5
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 4
- 238000001020 plasma etching Methods 0.000 description 4
- 229910052710 silicon Inorganic materials 0.000 description 4
- 239000010703 silicon Substances 0.000 description 4
- OSWFIVFLDKOXQC-UHFFFAOYSA-N 4-(3-methoxyphenyl)aniline Chemical compound COC1=CC=CC(C=2C=CC(N)=CC=2)=C1 OSWFIVFLDKOXQC-UHFFFAOYSA-N 0.000 description 3
- 238000004364 calculation method Methods 0.000 description 3
- 238000005520 cutting process Methods 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 235000019253 formic acid Nutrition 0.000 description 3
- 239000007788 liquid Substances 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 230000008018 melting Effects 0.000 description 3
- 238000002844 melting Methods 0.000 description 3
- 238000004140 cleaning Methods 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 230000007423 decrease Effects 0.000 description 2
- 238000009713 electroplating Methods 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- 239000012071 phase Substances 0.000 description 2
- 229910052709 silver Inorganic materials 0.000 description 2
- 238000009736 wetting Methods 0.000 description 2
- 239000004642 Polyimide Substances 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- 238000000429 assembly Methods 0.000 description 1
- 230000000712 assembly Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 229910003460 diamond Inorganic materials 0.000 description 1
- 239000010432 diamond Substances 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 239000007789 gas Substances 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000003909 pattern recognition Methods 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 238000003892 spreading Methods 0.000 description 1
- 230000007480 spreading Effects 0.000 description 1
- 229910052718 tin Inorganic materials 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G02—OPTICS
- G02B—OPTICAL ELEMENTS, SYSTEMS OR APPARATUS
- G02B6/00—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
- G02B6/24—Coupling light guides
- G02B6/42—Coupling light guides with opto-electronic elements
- G02B6/4201—Packages, e.g. shape, construction, internal or external details
- G02B6/4219—Mechanical fixtures for holding or positioning the elements relative to each other in the couplings; Alignment methods for the elements, e.g. measuring or observing methods especially used therefor
- G02B6/4236—Fixing or mounting methods of the aligned elements
- G02B6/4238—Soldering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
-
- G—PHYSICS
- G02—OPTICS
- G02B—OPTICAL ELEMENTS, SYSTEMS OR APPARATUS
- G02B6/00—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
- G02B6/24—Coupling light guides
- G02B6/42—Coupling light guides with opto-electronic elements
- G02B6/4201—Packages, e.g. shape, construction, internal or external details
- G02B6/4219—Mechanical fixtures for holding or positioning the elements relative to each other in the couplings; Alignment methods for the elements, e.g. measuring or observing methods especially used therefor
- G02B6/4228—Passive alignment, i.e. without a detection of the degree of coupling or the position of the elements
- G02B6/4232—Passive alignment, i.e. without a detection of the degree of coupling or the position of the elements using the surface tension of fluid solder to align the elements, e.g. solder bump techniques
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B23—MACHINE TOOLS; METAL-WORKING NOT OTHERWISE PROVIDED FOR
- B23K—SOLDERING OR UNSOLDERING; WELDING; CLADDING OR PLATING BY SOLDERING OR WELDING; CUTTING BY APPLYING HEAT LOCALLY, e.g. FLAME CUTTING; WORKING BY LASER BEAM
- B23K1/00—Soldering, e.g. brazing, or unsoldering
- B23K1/0008—Soldering, e.g. brazing, or unsoldering specially adapted for particular articles or work
-
- G—PHYSICS
- G02—OPTICS
- G02B—OPTICAL ELEMENTS, SYSTEMS OR APPARATUS
- G02B6/00—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
- G02B6/10—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type
- G02B6/12—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type of the integrated circuit kind
- G02B6/122—Basic optical elements, e.g. light-guiding paths
- G02B6/1225—Basic optical elements, e.g. light-guiding paths comprising photonic band-gap structures or photonic lattices
-
- G—PHYSICS
- G02—OPTICS
- G02B—OPTICAL ELEMENTS, SYSTEMS OR APPARATUS
- G02B6/00—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
- G02B6/10—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type
- G02B6/12—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type of the integrated circuit kind
- G02B6/13—Integrated optical circuits characterised by the manufacturing method
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/12—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof structurally associated with, e.g. formed in or on a common substrate with, one or more electric light sources, e.g. electroluminescent light sources, and electrically or optically coupled thereto
- H01L31/16—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof structurally associated with, e.g. formed in or on a common substrate with, one or more electric light sources, e.g. electroluminescent light sources, and electrically or optically coupled thereto the semiconductor device sensitive to radiation being controlled by the light source or sources
- H01L31/167—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof structurally associated with, e.g. formed in or on a common substrate with, one or more electric light sources, e.g. electroluminescent light sources, and electrically or optically coupled thereto the semiconductor device sensitive to radiation being controlled by the light source or sources the light sources and the devices sensitive to radiation all being semiconductor devices characterised by potential barriers
- H01L31/173—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof structurally associated with, e.g. formed in or on a common substrate with, one or more electric light sources, e.g. electroluminescent light sources, and electrically or optically coupled thereto the semiconductor device sensitive to radiation being controlled by the light source or sources the light sources and the devices sensitive to radiation all being semiconductor devices characterised by potential barriers formed in, or on, a common substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01S—DEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
- H01S5/00—Semiconductor lasers
- H01S5/02—Structural details or components not essential to laser action
- H01S5/022—Mountings; Housings
- H01S5/023—Mount members, e.g. sub-mount members
- H01S5/02325—Mechanically integrated components on mount members or optical micro-benches
- H01S5/02326—Arrangements for relative positioning of laser diodes and optical components, e.g. grooves in the mount to fix optical fibres or lenses
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01S—DEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
- H01S5/00—Semiconductor lasers
- H01S5/02—Structural details or components not essential to laser action
- H01S5/022—Mountings; Housings
- H01S5/0233—Mounting configuration of laser chips
- H01S5/0234—Up-side down mountings, e.g. Flip-chip, epi-side down mountings or junction down mountings
-
- G—PHYSICS
- G02—OPTICS
- G02B—OPTICAL ELEMENTS, SYSTEMS OR APPARATUS
- G02B6/00—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
- G02B6/10—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type
- G02B6/12—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type of the integrated circuit kind
- G02B6/12004—Combinations of two or more optical elements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/60—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
- H01L2021/60007—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation involving a soldering or an alloying process
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/60—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
- H01L2021/60007—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation involving a soldering or an alloying process
- H01L2021/60022—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation involving a soldering or an alloying process using bump connectors, e.g. for flip chip mounting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/60—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
- H01L2021/60007—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation involving a soldering or an alloying process
- H01L2021/60022—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation involving a soldering or an alloying process using bump connectors, e.g. for flip chip mounting
- H01L2021/60067—Aligning the bump connectors with the mounting substrate
- H01L2021/60082—Aligning the bump connectors with the mounting substrate involving passive alignment, e.g. using surface energy, chemical reactions, thermal equilibrium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/60—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
- H01L2021/60007—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation involving a soldering or an alloying process
- H01L2021/60022—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation involving a soldering or an alloying process using bump connectors, e.g. for flip chip mounting
- H01L2021/60067—Aligning the bump connectors with the mounting substrate
- H01L2021/6009—Aligning the bump connectors with the mounting substrate involving guiding structures, e.g. structures that are left at least partly in the bonded product, spacers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L21/6836—Wafer tapes, e.g. grinding or dicing support tapes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68327—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used during dicing or grinding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
- H01L2224/05082—Two-layer arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05644—Gold [Au] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05647—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05655—Nickel [Ni] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13021—Disposition the bump connector being disposed in a recess of the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/13111—Tin [Sn] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13139—Silver [Ag] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/74—Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
- H01L2224/75—Apparatus for connecting with bump connectors or layer connectors
- H01L2224/757—Means for aligning
- H01L2224/75702—Means for aligning in the upper part of the bonding apparatus, e.g. in the bonding head
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/81053—Bonding environment
- H01L2224/81054—Composition of the atmosphere
- H01L2224/81065—Composition of the atmosphere being reducing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8112—Aligning
- H01L2224/81136—Aligning involving guiding structures, e.g. spacers or supporting members
- H01L2224/81138—Aligning involving guiding structures, e.g. spacers or supporting members the guiding structures being at least partially left in the finished device
- H01L2224/81139—Guiding structures on the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8112—Aligning
- H01L2224/81136—Aligning involving guiding structures, e.g. spacers or supporting members
- H01L2224/81138—Aligning involving guiding structures, e.g. spacers or supporting members the guiding structures being at least partially left in the finished device
- H01L2224/8114—Guiding structures outside the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8112—Aligning
- H01L2224/81136—Aligning involving guiding structures, e.g. spacers or supporting members
- H01L2224/81138—Aligning involving guiding structures, e.g. spacers or supporting members the guiding structures being at least partially left in the finished device
- H01L2224/81141—Guiding structures both on and outside the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8112—Aligning
- H01L2224/81143—Passive alignment, i.e. self alignment, e.g. using surface energy, chemical reactions, thermal equilibrium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8119—Arrangement of the bump connectors prior to mounting
- H01L2224/81192—Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8138—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/81399—Material
- H01L2224/814—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/81438—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/81444—Gold [Au] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
- H01L2224/81815—Reflow soldering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/831—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus
- H01L2224/83101—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus as prepeg comprising a layer connector, e.g. provided in an insulating plate member
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/921—Connecting a surface with connectors of different types
- H01L2224/9212—Sequential connecting processes
- H01L2224/92122—Sequential connecting processes the first connecting process involving a bump connector
- H01L2224/92125—Sequential connecting processes the first connecting process involving a bump connector the second connecting process involving a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/74—Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies
- H01L24/75—Apparatus for connecting with bump connectors or layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/1015—Shape
- H01L2924/10155—Shape being other than a cuboid
- H01L2924/10157—Shape being other than a cuboid at the active surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15153—Shape the die mounting substrate comprising a recess for hosting the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01S—DEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
- H01S5/00—Semiconductor lasers
- H01S5/005—Optical components external to the laser cavity, specially adapted therefor, e.g. for homogenisation or merging of the beams or for manipulating laser pulses, e.g. pulse shaping
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01S—DEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
- H01S5/00—Semiconductor lasers
- H01S5/02—Structural details or components not essential to laser action
- H01S5/022—Mountings; Housings
- H01S5/0233—Mounting configuration of laser chips
- H01S5/02345—Wire-bonding
Definitions
- This disclosure generally relates to the assembly of microelectronic, photonic and optoelectronic devices.
- conventional techniques for assembling flip-chip package structures typically utilize lithographically defined mechanical stops in conjunction with a solder reflow process to align components in one or two dimensions.
- alignment and packaging techniques can be ineffective to accurately align package components due to various tolerances that exist in certain fabrication and assembly processes. For example, when dicing a wafer into a plurality of similar chips, there can be variations in the size of the diced chips (dies) in a range of +/ ⁇ 15 ⁇ m.
- the initial chip (die) placement in a range of +/ ⁇ 10 ⁇ m.
- Such variations in chip sizes and placement can result in misalignment of assembled components when using mechanical stops and solder reflow techniques for alignment.
- embodiments of the invention include devices and methods that enable flip chip assembly of package components using solder surface tension during a solder reflow process to move one or more package components and achieve alignment of the components in multiple dimensions using chip butting and mechanical stops.
- a method for assembling a semiconductor device having a first and second chip.
- the first chip comprises a cavity region defined by a recessed surface and a sidewall surface, wherein the first chip comprises an array of first bonding pads formed on the recessed surface of the first chip, wherein solder is disposed on the first bonding pads, wherein the first chip comprises a plurality of vertical standoff structures disposed on the recessed surface of the first chip, and wherein the first chip comprises first circuit components disposed on the sidewall surface.
- the second chip comprises an array of second bonding pads and an alignment stop formed on a surface of the second chip, wherein the array of second bonding pads corresponds to the array of first bonding pads, and wherein the second chip comprise second circuit components disposed on a side surface of the second chip.
- the assembly method includes placing the second chip into an initial position in the cavity of the first chip with the array of second bonding pads facing the array of first bonding pads, and with the second chip resting on top of the plurality of vertical standoff structures. In the initial position, the first and second array of bonding pads are misaligned in lateral X and Y directions, and the first and second circuit components are aligned in a vertical Z direction.
- a solder reflow process is performed to cause the solder on the first bonding pads to contact corresponding ones of the second bonding pads of the second chip and cause the second chip to move in the X and Y directions while sliding along the top surfaces of the vertical standoff structures to thereby align the second circuit components of the second chip with the first circuit components of the first chip in the X, Y and Z directions.
- the alignment is obtained in the X direction by contact between the alignment stop and at least one of the vertical standoff structures, and the alignment is obtained in the Y direction by contact between the sidewall surface of the first chip and the side surface of the second chip.
- the first chip comprises a photonics chip and the second chip comprises a semiconductor laser chip.
- the first circuit components comprise a plurality of semiconductor waveguide structures having inputs exposed on the sidewall surface of the first chip, and wherein the second circuit components comprise semiconductor laser waveguides having outputs exposed on the side surface of the second chip.
- FIGS. 1A, 1B, and 1C schematically illustrate a photonics chip according to an embodiment of the invention, wherein FIG. 1A is a schematic top plan view of the photonics chip, FIG. 1B is a schematic cross-sectional side view of the photonics chip along line 1 B- 1 B shown in FIG. 1A , and wherein FIG. 1C is a partial cross-sectional side schematic view of the photonics chip along line 1 C- 1 C shown in FIG. 1A .
- FIGS. 2A and 2B schematically illustrate a laser chip according to an embodiment of the invention, wherein FIG. 2A is a schematic top plan view of the laser chip, and FIG. 2B is a schematic cross-sectional side view of the laser chip along line 2 B- 2 B shown in FIG. 2A .
- FIG. 3 is a perspective view showing a waveguide input interface for waveguides formed on the photonics chip of FIG. 1A .
- FIGS. 4A and 4B schematically illustrate a method for flip-chip assembling a laser chip and a photonics chip according to an embodiment of the invention
- FIG. 4A is a schematic plan view of an assembly comprising the laser chip and the photonics chip when the laser chip is initially placed within a recessed cavity of the photonics chip prior to a solder reflow process
- FIG. 4B is a schematic plan view of the assembly following a solder reflow process in which the laser chip and photonics chip are self-aligned in the X, Y and Z directions.
- FIGS. 5A, 5B, and 5C schematically illustrate a process for aligning a laser chip and a photonics chip in Y and Z directions according to an embodiment of the invention
- FIGS. 5A and 5B are schematic cross-sectional side views along line L 1 -L 1 shown in FIG. 4A at an initial stage of placement and solder melting/reflow, respectively
- FIG. 5C is a schematic cross-sectional side view along line L 2 -L 2 shown in FIG. 4B which illustrates alignment of the photonics chip and the laser chip in the Y and Z directions at completion of the solder reflow stage.
- FIGS. 6A and 6B schematically illustrate a process for aligning a laser chip and a photonics chip in Y and Z directions according to an embodiment of the invention, wherein FIG. 6A is a partial cross-sectional schematic side view along line L 3 -L 3 shown in FIG. 4A at an initial placement stage, and wherein FIG. 6B is a partial cross-sectional schematic side view along line L 4 -L 4 shown in FIG. 4B which illustrates alignment of the photonics chip and the laser chip in the X and Z directions at completion of the solder reflow stage.
- Embodiments of the invention will now be discussed in further detail with regard to the assembly of microelectronic, photonic and optoelectronic devices using flip-chip packaging techniques in which three-dimensional alignment of package components is achieved using solder surface tension during a solder reflow process to move one or more package components and align such components in X, Y and Z directions using mechanical stops and chip butting techniques.
- alignment in a Y (lateral) direction is obtained by contacting an emitting facet of a laser chip with receiving waveguides of a photonics chip.
- a plurality of vertical standoff structures are integrated in a substrate of the photonics chip to provide support and alignment of the laser chip and photonics chip in the Z (vertical) direction.
- alignment in an X (lateral) direction is obtained by contacting a protruding lithographically defined alignment stop (which is integrated on a surface of the laser chip) with at least one of the vertical standoff structures of the substrate during the solder reflow process.
- Exemplary embodiments of the invention can be implemented in conjunction with standard high-speed pick and place tooling followed by standard solder reflow for high-accuracy flip chip assembly. Again, while example embodiments are described with reference to aligning an InP laser flip-chip assembly to a Si nanophotonic chip, the techniques described herein can be applied to any flip-chip assembly requiring high alignment accuracy.
- FIGS. 1A, 1B, and 1C schematically illustrate a photonics chip 100 (e.g., nanophotonics chip) according to an embodiment of the invention.
- FIG. 1A is a schematic top plan view of the photonics chip 100
- FIG. 1B is a schematic cross-sectional side view of the photonics chip 100 along line 1 B- 1 B shown in FIG. 1A
- FIG. 1C is a partial cross-sectional side schematic view of the photonics chip along line 1 C- 1 C shown in FIG. 1A
- FIGS. 2A and 2B schematically illustrate a laser chip 200 according to an embodiment of the invention.
- FIG. 2A is a schematic top plan view of the laser chip 200
- FIG. 2B is a schematic cross-sectional side view of the laser chip 200 along line 2 B- 2 B shown in FIG. 2A .
- the photonics chip 100 comprises a substrate 102 (e.g., silicon substrate) having a recessed surface 102 - 1 within an etched cavity region 104 of the photonics chip 100 .
- a plurality of vertical standoff structures 106 - 1 , 106 - 2 , 106 - 3 , 106 - 4 , and 108 are disposed on the recessed surface 102 - 1 of the cavity region 104 . As shown in FIGS.
- the vertical standoff structures 106 - 1 , 106 - 2 , 106 - 3 , 106 - 4 , and 108 are formed with a height H 1 above the recessed surface 102 - 1 of the substrate 102 .
- the vertical standoff structures 106 - 1 , 106 - 2 , 106 - 3 , 106 - 4 , and 108 are formed using standard lithographic and etching techniques during formation of the recessed cavity region 104 .
- the vertical standoff structures 106 - 1 , 106 - 2 , 106 - 3 , 106 - 4 , and 108 are configured to make contact with a surface of the laser chip 200 during assembly and, therefore, serve as vertical standoffs (or posts) for Z-direction alignment during flip-chip assembly of the laser chip 200 and photonics chip 100 .
- the vertical standoff structure 108 further serves as a mechanical stop for X-direction alignment during flip-chip assembly of the laser chip 200 and photonics chip 100 .
- the vertical standoff structure 108 (which is used for X-direction alignment) is made larger (in cross-sectional contact area) than the other vertical standoff structures 106 - 1 , 106 - 2 , 106 - 3 , and 106 - 4 , so as to effectively withstand a lateral force that is applied to the vertical standoff structure 108 during X-direction alignment.
- the other vertical standoff structures 106 - 1 , 106 - 2 , 106 - 3 , and 106 - 4 are made relatively smaller (in cross-sectional contact area) to minimize resistance as the surface of the laser chip 200 slidably moves in X and Y lateral directions on top of the vertical standoff structures 106 - 1 , 106 - 2 , 106 - 3 , and 106 - 4 .
- the vertical standoff structure 108 can have a cross-sectional area of 50 ⁇ m ⁇ 50 ⁇ m, while the other vertical standoff structures 106 - 1 , 106 - 2 , 106 - 3 , and 106 - 4 can be formed with a cross-sectional area of 30 ⁇ m ⁇ 30 ⁇ m.
- a first array of bonding pads 110 is formed on the recessed surface 102 - 1 of the substrate 102 .
- the first array of bonding pads 110 comprises a plurality of metallic bonding pads (such as metallic bonding pads 110 - 1 , 110 - 2 , 110 - 3 , and 110 - 4 as specifically labeled for purposes of discussion).
- the first array of bonding pads 110 is formed using standard UBM (under bump metallization) techniques, wherein the metallic bonding pads can be formed of Ni, Cu, or Au, or a combination thereof (e.g., 1 ⁇ m Ni/0.2 ⁇ m Cu/0.1 ⁇ m Au).
- the photonics chip 100 further comprises a first insulating layer 112 (e.g., silicon oxide layer), a plurality of waveguides 120 , a BEOL (back end of line) structure 114 , and a second insulating layer 116 (e.g., polyimide layer) formed on an upper surface of the substrate 102 outside of the recessed cavity region 104 .
- the plurality of waveguides 120 include separate waveguides 120 - 1 , 120 - 2 , 120 - 3 , 120 - 4 , 120 - 5 , 120 - 6 , 120 - 7 , and 120 - 8 .
- the waveguides 120 - 1 , 120 - 2 , 120 - 3 , 120 - 4 , 120 - 5 , 120 - 6 , 120 - 7 , and 120 - 8 are single-mode silicon waveguide structures. As shown in FIG. 1B , the waveguides 120 are disposed at a vertical height H 3 above a top surface of the vertical standoff structures (e.g., vertical standoff 106 - 3 ).
- each waveguide 120 - 1 , 120 - 2 , 120 - 3 , 120 - 4 , 120 - 5 , 120 - 6 , 120 - 7 , and 120 - 8 has a waveguide input that is located at an edge of a corresponding one of a plurality of protruding waveguide portions 122 .
- These protruding portions 122 are formed by etching/patterning the layers 112 , 120 , and 114 along one edge region of the recessed cavity 104 .
- the protruding waveguide portions 122 provide a waveguide input interface.
- FIG. 3 is a perspective view showing a plurality of protruding waveguide portions 122 providing a waveguide input interface for the waveguides 120 of the photonics chip 100 .
- the protruding waveguide portions 122 are formed by RIE (reactive ion etching) the first insulating layer 112 , the silicon waveguide layer 120 and the BEOL layer 114 to form the pattern of protruding waveguide portions 122 , each aligned to an input of a corresponding one of the waveguides 120 .
- the protruding waveguide portions 122 form a waveguide input interface.
- the protruding waveguide portions 122 serve as mechanical stops for Y-direction alignment in which a cleaved edge (side surface) of the laser chip 200 is butted up against the protruding waveguide portions 122 during flip-chip assembly and alignment of the laser chip 200 and the photonics chip 100 .
- solder 130 is formed on at least some or all of the metallic bonding pads (e.g., bonding pads 110 - 1 , 110 - 2 , 110 - 3 , and 110 - 4 , as specifically shown) of the first array of bonding pads 110 .
- solder 130 is deposited on the bonding pads 110 using, e.g., an electroplating process.
- the solder 130 is formed of Sn and Ag, e.g., Sn-0.6 wt % Ag.
- the laser chip 200 comprises a substrate 202 (e.g., silicon substrate) having a first side edge 202 - 1 , and second side edge 202 - 2 and a bottom surface 202 - 3 .
- An alignment stop 208 is lithographically formed on the bottom surface 202 - 3 of the substrate 202 .
- the alignment stop 208 serves as a mechanical stop against which the vertical standoff structure 108 makes contact for X-direction alignment during flip-chip assembly of the laser chip 200 and the photonics chip 100 .
- the alignment stop 208 is formed with a width of about 50 ⁇ m and a length of about 200 ⁇ m.
- a second array of bonding pads 210 are formed on the bottom surface 202 - 3 of the substrate 202 of the laser chip 200 .
- the second array of bonding pads 210 comprise a plurality of metallic bonding pads (such as metallic bonding pads 210 - 1 , 210 - 2 , 210 - 3 , and 210 - 4 as specifically labeled for purposes of discussion), which are matched to corresponding ones of the metallic bonding pads of the first array of bonding pads 110 formed on the recessed surface 102 - 1 of the substrate 102 of the photonics chip 100 .
- the second array of bonding pads 210 are formed using standard UBM techniques, wherein the metallic bonding pads can be formed of Ni, Cu, or Au, or a combination thereof (e.g., 1 ⁇ m Ni/0.2 ⁇ m Cu/0.1 ⁇ m Au).
- bonding pad refers to corresponding bonding pads 110 and 210 that are used for flip-chip bonding a first chip (e.g., laser chip 200 ) to a second chip (e.g., photonics chip 100 ) using solder 130 connections.
- a soldered pair of corresponding bonding pads 110 / 210 can be a passive structure that simply serves as a structural flip-chip bond between the chips.
- a soldered pair of corresponding bonding pads 110 / 210 can serve not only as a structural bond, but also serve as an electrical connection (power, ground, I/O signals, etc.) between the chips.
- other metallic pads may exist on the surfaces of the chips that are not actually used for flip-chip bonding.
- a critical parameter in the flip-chip assembly process is the amount of solder 130 that is deposited on the metallic bonding pads 110 .
- the solder 130 is formed on the metallic bonding pads (e.g., bonding pads 110 - 1 , 110 - 2 , 110 - 3 , and 110 - 4 ) so that an overall height H 2 of the solder 130 and associated bonding pad 110 is less than the height H 1 of the vertical standoff structures 106 , 108 .
- This relative height differential H 1 ⁇ H 2
- this gap is critical to generate self-alignment forces in each of the X, Y and Z directions due to solder surface tensions during a solder reflow process in which the laser chip 200 is flip-chip assembled to the photonics chip 100 .
- the laser chip 200 further comprises a plurality of laser waveguides 220 , e.g., laser waveguides 220 - 1 , 220 - 2 , 220 - 3 , 220 - 4 , 220 - 5 , 220 - 6 , 220 - 7 , and 220 - 8 .
- the laser waveguides 220 are formed within the substrate 202 of the laser chip 200 and extend from the first side edge 202 - 1 to the second side edge 202 - 2 of the laser chip 200 .
- the light emitting ends of the laser waveguides 220 are located at the first side edge 202 - 1 of the laser chip 200 , and the non-emitting ends of the laser waveguides 220 are located at the second side edge 202 - 1 of the laser chip 200 .
- the laser chip 200 comprises edge-emitting lasers, wherein laser light propagates in a direction along the waveguides 220 of the semiconductor laser chip 200 and is reflected or coupled out from the cleaved edge (e.g., the first side edge 202 - 1 ) at the light-emitting ends of the waveguides 220 .
- FIG. 4A is a schematic plan view of an assembly 300 comprising the laser chip 200 and the photonics chip 100 , wherein the laser chip 200 is initially placed within the recessed cavity 104 of the photonics chip 100 prior to a solder reflow process.
- FIG. 4B is a schematic plan view of the assembly 300 following a solder reflow process in which the laser chip 200 and photonics chip 100 are self-aligned in the X, Y and Z directions.
- FIGS. 5A, 5B, and 5C schematically illustrate positions of the laser chip 200 in the Y and Z directions relative to the photonics chip 100 at different stages in the assembly process.
- FIG. 5A is a schematic cross-sectional side view of the assembly 300 along line L 1 -L 1 shown in FIG. 4A , which illustrates the initial position of the laser chip 200 in the Y and Z directions relative to the photonics chip 100 following an initial placement stage in which the laser chip 200 is initially placed within the recessed cavity 104 of the photonics chip 100 .
- FIG. 5B is a schematic cross-sectional side view of the assembly 300 along line L 1 -L 1 shown in FIG.
- FIG. 4A which illustrates a position of the laser chip 200 in the Y and Z directions relative to the photonics chip 100 at an initial stage of a solder melting and reflow process.
- FIG. 5C is a schematic cross-sectional side view of the assembly 300 along line L 2 -L 2 shown in FIG. 4B following completion of the solder reflow process in which the photonics chip 100 and laser chip 200 are self-aligned to each other at target positions in the Y and Z directions.
- FIGS. 6A and 6B schematically illustrate positions of the laser chip 200 in the X and Z directions relative to the photonics chip 100 at different stages in the assembly process.
- FIG. 6A is a partial cross-sectional schematic side view of the assembly 300 along line L 3 -L 3 shown in FIG. 4A , which illustrates the initial position of the laser chip 200 in the X and Z directions relative to the photonics chip 100 following an initial placement stage in which the laser chip 200 is initially placed within the recessed cavity 104 of the photonics chip 100 .
- FIG. 6B is a partial cross-sectional schematic side view the assembly 300 along line L 4 -L 4 shown in FIG. 4B following completion of the solder reflow process in which the photonics chip 100 and the laser chip 200 are self-aligned to each other at target positions in the X and Z directions.
- an initial step of a flip-chip assembly process includes placing the laser chip 200 within the recessed cavity 104 of the photonics chip 100 .
- this step is performed using any standard pick and place tool/process for flip-chip technologies following a wafer dicing process.
- wafer dicing involves mounting a wafer (which comprises a plurality of the laser chips 200 formed thereon, for example) on a cutting ring, stretching wafer tape over back of the wafer, mounting the wafer on a dicing chuck, and cutting the wafer into individual dies (e.g., individual laser chips) using a diamond blade.
- the wafer is cut into individual dies without cutting through the wafer tape so that the individual dies remain attached to the wafer tape after the dicing process.
- a pick and place machine (semi-automated or fully automated) is used to lift an individual die (e.g., laser chip 200 ) from the wafer tape (via a vacuum collet), and place the die onto a substrate, package, or other die stack, for example (e.g., place a laser chip 200 on the photonics chip 100 ).
- the X and Y positioning is performed automatically using a pattern recognition system.
- the laser chip 200 is initially placed within the recessed cavity 104 of the photonics chip 100 with the first side edge 202 - 1 (laser light emitting edge) of the laser chip 200 is disposed at some distance away from the protruding waveguide portions 122 (waveguide interface) which contain the waveguide inputs of the waveguides 120 of the photonics chip 100 .
- This initial distance is based, in part, on the tolerances of the chip dicing (or chip cleaving) process and the tolerance of the chip placement of the pick and place tool used to initially position the laser chip 200 on the photonics chip 100 .
- a chip dicing process can have a tolerance of about +/ ⁇ 15 ⁇ m in the size of the diced chip, and a pick and place tool can have an alignment accuracy tolerance of +/ ⁇ 10 ⁇ m.
- a tolerance of +/ ⁇ 25 micron could exist because of the dicing and alignment tolerances. Therefore, in one embodiment of the invention, as schematically shown in FIGS.
- the bonding pads 210 e.g., bonding pads 210 - 3 and 210 - 4
- the bonding pads 210 can be intentionally misaligned at a distance D 1 of 25 ⁇ m or more from the edges of the corresponding bonding pads 110 (e.g., respective bonding pads 110 - 3 and 110 - 4 ) of the photonics chip 100 in the Y direction.
- the bonding pads 210 e.g., bonding pads 210 - 1 and 210 - 2
- the bonding pads 210 can be intentionally misaligned at a distance D 2 of 10 ⁇ m or more from the edges of the corresponding bonding pads 110 (e.g., respective bonding pads 110 - 1 and 110 - 2 ) of the photonics chip 100 in the X direction.
- the maximum amount of misalignment (for the initial placement) between the bonding pads 210 of the laser chip 200 and the corresponding bonding pads 110 of the photonics chip 100 can vary depending on the pitch and/or size of the bonding pads 110 and 210 in the X and Y directions.
- the misalignment of corresponding bonding pads 110 and 210 should not be too large so as to prevent solder wetting of the bonding pads 210 on the laser chip 200 with the solder 130 on the corresponding bonding pads 110 of the photonics chip 100 , or otherwise allow solder 130 on a given bonding pad 110 to wet the corresponding bonding pad 210 and a neighboring one of the bonding pads 210 on the laser chip 200 .
- FIGS. 5A and 6A show that the bottom surface 202 - 3 of the laser chip 200 makes contact to the top surface of the vertical standoff structures 106 - 1 , 106 - 3 , and 108 .
- the laser chip 200 rests on top of the vertical standoff structures.
- This vertical positioning is possible because the overall height H 2 of the each solder 130 /bonding pad 110 structure is less than the height H 1 of the vertical standoff structures 106 - 1 , 106 - 3 , and 108 , thereby providing a gap G between the solder 130 and the corresponding bonding pads 210 on the bottom surface 202 - 3 of the laser chip 200 .
- the laser waveguides 220 of the laser chip 200 are aligned (in the vertical Z direction) to the waveguides 120 of the photonics chip 100 . This is because the distance H 3 between the laser waveguides 220 and the bottom surface 202 - 3 of the laser chip 200 is equal to the vertical height H 3 from the top of the vertical standoff structures 106 - 1 , 106 - 3 , and 108 to the waveguides 120 of the photonics chip 100 .
- a solder reflow process is initiated. As depicted in FIG. 5B , when the flat electroplated solders 130 begin to melt during the initial phase of the solder reflow process, the flat electroplated solders 130 become ball-shaped, which causes the solders 130 to make contact to corresponding ones of the bonding pads (e.g., bonding pads 210 - 3 , 210 - 4 ) on the bottom surface 202 - 3 of the laser chip 200 .
- the bonding pads e.g., bonding pads 210 - 3 , 210 - 4
- the molten solders 130 touch the bonding pads 210 of the laser chip 200 , the molten solders 130 start wetting and spreading on the bonding pads 210 .
- the surface tension forces of the melted solder 130 on the bonding pads 210 of the laser chip 200 are effective to induce movement of the laser chip 200 in the X and Y directions to minimize the surface energy of the molten solder 130 .
- the laser chip 200 is moved in the Y direction until the first side edge 202 - 1 of the laser chip 200 is butted against the protruding waveguide portions 122 of the photonics chip 100 .
- the laser chip 200 is moved in the X direction until the alignment stop 208 on the bottom surface 202 - 3 of the laser chip 200 is butted against the vertical standoff structure 108 .
- the laser chip 200 will be aligned to the photonics chip 100 in both the X and Y directions. In this state of XY alignment, as depicted in FIG.
- the outputs of the laser waveguides 220 - 1 , 220 - 2 , 220 - 3 , 220 - 4 , 220 - 5 , 220 - 6 , 220 - 7 , and 220 - 8 of the laser chip 200 are aligned to, and in contact with, the inputs to the corresponding waveguides 120 - 1 , 120 - 2 , 120 - 3 , 120 - 4 , 120 - 5 , 120 - 6 , 120 - 7 , and 120 - 8 in the protruding waveguide portions 122 of the photonics chip 100 .
- the surface tension forces of the melted solder 130 on the bonding pads 210 of the laser chip 200 are effective to maintain the bottom surface 202 - 3 of the laser chip 200 in slidable contact with the top surfaces of the vertical standoff structures 106 - 1 , 106 - 2 , 106 - 3 , 106 - 4 and 108 while the laser chip 200 laterally moves in the X and Y directions and slides on top of the vertical standoff structures 106 - 1 , 106 - 2 , 106 - 3 , 106 - 4 and 108 . Therefore, Z alignment is effectively maintained during the entire assembly process from placement to solder reflow and final self-alignment.
- the laser waveguides 220 - 1 , 220 - 2 , 220 - 3 , 220 - 4 , 220 - 5 , 220 - 6 , 220 - 7 , and 220 - 8 of the laser chip 200 are vertically aligned to the corresponding waveguides 120 - 1 , 120 - 2 , 120 - 3 , 120 - 4 , 120 - 5 , 120 - 6 , 120 - 7 , and 120 - 8 .
- the movement of the laser chip 200 in the X and Y directions during solder reflow and the XY alignment results can depend on frictional forces between the bottom surface 202 - 3 of the laser chip 200 and the top surface of the vertical standoff structures 106 - 1 , 106 - 2 , 106 - 3 , 106 - 4 and 108 .
- known semiconductor fabrication techniques can be utilized to clean the surfaces of the vertical standoff structures 106 - 1 , 106 - 2 , 106 - 3 , 106 - 4 and 108 following certain fabrication steps, such as, e.g., the deep RIE (Reactive Ion Etching) process used to form the recessed cavity 104 and vertical standoff structures, and the solder electroplating process which includes deposition of seed layers and etching steps.
- the deep RIE Reactive Ion Etching
- a vapor phase flux such as formic acid
- a vapor phase flux such as formic acid
- a vapor phase flux enables removal of Sn oxide during the solder reflow process, while eliminating the creation of flux residues that would otherwise be generated with a liquid type flux.
- flux residues could increase the friction between the bottom surface 202 - 3 of the laser chip 200 and the top surfaces of the vertical standoff structures 106 - 1 , 106 - 2 , 106 - 3 , 106 - 4 and 108 during the solder reflow process, and impede movement of the laser chip 200 and, thus, prevent proper XY alignment.
- the flux residues and outgoing gases that are created using a liquid type flux are not compatible with good optical performance.
- a vapor phase flux such as formic acid
- no flux residues are generated and no cleaning of flux residue is required. Therefore, after solder reflow, a next phase in the assembly process, e.g., dispensing of optical under-fill material between the aligned laser chip 200 and photonics chip 100 , can be performed without having to perform a flux residue cleaning process.
- a critical parameter in the flip-chip assembly process is the amount of solder 130 that is deposited on the metallic bonding pads 110 and the gap G (see FIG. 5A, 6A ) between the solder 130 and the metallic bonding pad 210 on the bottom surface 202 - 3 of the laser chip 200 .
- a 3D (XYZ direction) self-alignment process according to an embodiment of the invention has a more narrow process window and various parameters must be considered.
- the overall height H 2 of the electroplated solder 130 /bonding pad 100 structure should be smaller than the height H 1 of the vertical standoff structures such that when the solders 130 melt and wet the bonding pads 210 of the laser chip 200 , the surface tension of the melting solders will exert a pulling force on the laser chip 200 in the X, Y and Z directions.
- the size of the gap G (which is related to the amount of solder 130 ) is critical to generate the correct amount of lateral and vertical forces to enable effective slidable movement of a chip in the X and Y directions as it slides over the vertical standoff structures and to maintain the chip against the top surface of the vertical standoff structures.
- the lateral force in X and Y direction
- small gap G sizes or large amount of solder
- an ideal gap G size is a function of the height H 1 of the vertical standoff structures as follows: 0.15 ⁇ H 1 ⁇ G ⁇ 0.25 ⁇ H 1 .
- the height H 1 of the vertical standoff structures e.g., vertical standoff structure 106 - 3
- XYZ alignment methods according to embodiments of the invention as described herein advantageously provide alignment accuracy below 1.0 micron in the X, Y and Z directions.
- the exemplary flip-chip assembly alignment methods take into account cleaving or dicing tolerance of a chip, e.g., laser chip 200 , wherein alignment between critical edges of chips (e.g., waveguide alignment) is achieved using chip butting, for example.
- the alignment methods discussed herein enable accurate alignment between laser chips and Si nanophotonic chips, commensurate with single-mode optics, despite the low alignment accuracy (+/ ⁇ 10 ⁇ m) provided by standard high speed pick and place tools.
Landscapes
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Optics & Photonics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Electromagnetism (AREA)
- Mechanical Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Wire Bonding (AREA)
- Semiconductor Lasers (AREA)
- Optical Couplings Of Light Guides (AREA)
Abstract
Description
- This disclosure generally relates to the assembly of microelectronic, photonic and optoelectronic devices.
- In general, conventional techniques for assembling flip-chip package structures typically utilize lithographically defined mechanical stops in conjunction with a solder reflow process to align components in one or two dimensions. However, such alignment and packaging techniques can be ineffective to accurately align package components due to various tolerances that exist in certain fabrication and assembly processes. For example, when dicing a wafer into a plurality of similar chips, there can be variations in the size of the diced chips (dies) in a range of +/−15 μm. Moreover, when using high speed pick and place tools for flip-chip assembling, there can be variations in the initial chip (die) placement in a range of +/−10 μm. Such variations in chip sizes and placement can result in misalignment of assembled components when using mechanical stops and solder reflow techniques for alignment.
- In general, embodiments of the invention include devices and methods that enable flip chip assembly of package components using solder surface tension during a solder reflow process to move one or more package components and achieve alignment of the components in multiple dimensions using chip butting and mechanical stops.
- In one embodiment of the invention, a method is provided for assembling a semiconductor device having a first and second chip. The first chip comprises a cavity region defined by a recessed surface and a sidewall surface, wherein the first chip comprises an array of first bonding pads formed on the recessed surface of the first chip, wherein solder is disposed on the first bonding pads, wherein the first chip comprises a plurality of vertical standoff structures disposed on the recessed surface of the first chip, and wherein the first chip comprises first circuit components disposed on the sidewall surface. The second chip comprises an array of second bonding pads and an alignment stop formed on a surface of the second chip, wherein the array of second bonding pads corresponds to the array of first bonding pads, and wherein the second chip comprise second circuit components disposed on a side surface of the second chip. The assembly method includes placing the second chip into an initial position in the cavity of the first chip with the array of second bonding pads facing the array of first bonding pads, and with the second chip resting on top of the plurality of vertical standoff structures. In the initial position, the first and second array of bonding pads are misaligned in lateral X and Y directions, and the first and second circuit components are aligned in a vertical Z direction. A solder reflow process is performed to cause the solder on the first bonding pads to contact corresponding ones of the second bonding pads of the second chip and cause the second chip to move in the X and Y directions while sliding along the top surfaces of the vertical standoff structures to thereby align the second circuit components of the second chip with the first circuit components of the first chip in the X, Y and Z directions. The alignment is obtained in the X direction by contact between the alignment stop and at least one of the vertical standoff structures, and the alignment is obtained in the Y direction by contact between the sidewall surface of the first chip and the side surface of the second chip.
- In another embodiment of the invention, the first chip comprises a photonics chip and the second chip comprises a semiconductor laser chip. The first circuit components comprise a plurality of semiconductor waveguide structures having inputs exposed on the sidewall surface of the first chip, and wherein the second circuit components comprise semiconductor laser waveguides having outputs exposed on the side surface of the second chip.
- These and other embodiments of the invention will be described or become apparent from the following detailed description of embodiments, which is to be read in conjunction with the accompanying drawings.
-
FIGS. 1A, 1B, and 1C schematically illustrate a photonics chip according to an embodiment of the invention, whereinFIG. 1A is a schematic top plan view of the photonics chip,FIG. 1B is a schematic cross-sectional side view of the photonics chip alongline 1B-1B shown inFIG. 1A , and whereinFIG. 1C is a partial cross-sectional side schematic view of the photonics chip alongline 1C-1C shown inFIG. 1A . -
FIGS. 2A and 2B schematically illustrate a laser chip according to an embodiment of the invention, whereinFIG. 2A is a schematic top plan view of the laser chip, andFIG. 2B is a schematic cross-sectional side view of the laser chip alongline 2B-2B shown inFIG. 2A . -
FIG. 3 is a perspective view showing a waveguide input interface for waveguides formed on the photonics chip ofFIG. 1A . -
FIGS. 4A and 4B schematically illustrate a method for flip-chip assembling a laser chip and a photonics chip according to an embodiment of the invention, whereinFIG. 4A is a schematic plan view of an assembly comprising the laser chip and the photonics chip when the laser chip is initially placed within a recessed cavity of the photonics chip prior to a solder reflow process, and whereinFIG. 4B is a schematic plan view of the assembly following a solder reflow process in which the laser chip and photonics chip are self-aligned in the X, Y and Z directions. -
FIGS. 5A, 5B, and 5C schematically illustrate a process for aligning a laser chip and a photonics chip in Y and Z directions according to an embodiment of the invention, whereinFIGS. 5A and 5B are schematic cross-sectional side views along line L1-L1 shown inFIG. 4A at an initial stage of placement and solder melting/reflow, respectively, and whereinFIG. 5C is a schematic cross-sectional side view along line L2-L2 shown inFIG. 4B which illustrates alignment of the photonics chip and the laser chip in the Y and Z directions at completion of the solder reflow stage. -
FIGS. 6A and 6B schematically illustrate a process for aligning a laser chip and a photonics chip in Y and Z directions according to an embodiment of the invention, whereinFIG. 6A is a partial cross-sectional schematic side view along line L3-L3 shown inFIG. 4A at an initial placement stage, and whereinFIG. 6B is a partial cross-sectional schematic side view along line L4-L4 shown inFIG. 4B which illustrates alignment of the photonics chip and the laser chip in the X and Z directions at completion of the solder reflow stage. - Embodiments of the invention will now be discussed in further detail with regard to the assembly of microelectronic, photonic and optoelectronic devices using flip-chip packaging techniques in which three-dimensional alignment of package components is achieved using solder surface tension during a solder reflow process to move one or more package components and align such components in X, Y and Z directions using mechanical stops and chip butting techniques.
- While embodiments of the invention can be utilized in various applications in which flip-chip assemblies are constructed, for purposes of illustration, exemplary embodiments of the invention will be discussed in the context of optical applications in which three-dimensional alignment is achieved to align waveguide structures of a laser chip and a photonics chip using solder surface tension during solder reflow to move the laser chip into alignment with the photonics chip using chip butting and mechanical stops.
- As explained in detail below, during solder reflow, surface tension forces of a melted solder can move a chip by more than one hundred μm. We use these motions to obtain self-alignment by constraining the motions to lithographically defined mechanical stops and chip surface/edge butting. For example, in one embodiment of the invention, alignment in a Y (lateral) direction is obtained by contacting an emitting facet of a laser chip with receiving waveguides of a photonics chip. A plurality of vertical standoff structures are integrated in a substrate of the photonics chip to provide support and alignment of the laser chip and photonics chip in the Z (vertical) direction. Moreover, alignment in an X (lateral) direction is obtained by contacting a protruding lithographically defined alignment stop (which is integrated on a surface of the laser chip) with at least one of the vertical standoff structures of the substrate during the solder reflow process.
- Exemplary embodiments of the invention can be implemented in conjunction with standard high-speed pick and place tooling followed by standard solder reflow for high-accuracy flip chip assembly. Again, while example embodiments are described with reference to aligning an InP laser flip-chip assembly to a Si nanophotonic chip, the techniques described herein can be applied to any flip-chip assembly requiring high alignment accuracy.
-
FIGS. 1A, 1B, and 1C schematically illustrate a photonics chip 100 (e.g., nanophotonics chip) according to an embodiment of the invention. In particular,FIG. 1A is a schematic top plan view of thephotonics chip 100,FIG. 1B is a schematic cross-sectional side view of thephotonics chip 100 alongline 1B-1B shown inFIG. 1A , andFIG. 1C is a partial cross-sectional side schematic view of the photonics chip alongline 1C-1C shown inFIG. 1A .FIGS. 2A and 2B schematically illustrate alaser chip 200 according to an embodiment of the invention. In particular,FIG. 2A is a schematic top plan view of thelaser chip 200, andFIG. 2B is a schematic cross-sectional side view of thelaser chip 200 alongline 2B-2B shown inFIG. 2A . - Referring collectively to
FIGS. 1A, 1B and 1C , thephotonics chip 100 comprises a substrate 102 (e.g., silicon substrate) having a recessed surface 102-1 within an etchedcavity region 104 of thephotonics chip 100. A plurality of vertical standoff structures 106-1, 106-2, 106-3, 106-4, and 108 are disposed on the recessed surface 102-1 of thecavity region 104. As shown inFIGS. 1B and 1C , the vertical standoff structures 106-1, 106-2, 106-3, 106-4, and 108 are formed with a height H1 above the recessed surface 102-1 of thesubstrate 102. In one embodiment of the invention, the vertical standoff structures 106-1, 106-2, 106-3, 106-4, and 108 are formed using standard lithographic and etching techniques during formation of the recessedcavity region 104. - As discussed in further detail below, the vertical standoff structures 106-1, 106-2, 106-3, 106-4, and 108 are configured to make contact with a surface of the
laser chip 200 during assembly and, therefore, serve as vertical standoffs (or posts) for Z-direction alignment during flip-chip assembly of thelaser chip 200 andphotonics chip 100. Moreover, as explained below, thevertical standoff structure 108 further serves as a mechanical stop for X-direction alignment during flip-chip assembly of thelaser chip 200 andphotonics chip 100. - In one embodiment of the invention, the vertical standoff structure 108 (which is used for X-direction alignment) is made larger (in cross-sectional contact area) than the other vertical standoff structures 106-1, 106-2, 106-3, and 106-4, so as to effectively withstand a lateral force that is applied to the
vertical standoff structure 108 during X-direction alignment. The other vertical standoff structures 106-1, 106-2, 106-3, and 106-4 are made relatively smaller (in cross-sectional contact area) to minimize resistance as the surface of thelaser chip 200 slidably moves in X and Y lateral directions on top of the vertical standoff structures 106-1, 106-2, 106-3, and 106-4. For example, thevertical standoff structure 108 can have a cross-sectional area of 50 μm×50 μm, while the other vertical standoff structures 106-1, 106-2, 106-3, and 106-4 can be formed with a cross-sectional area of 30 μm×30 μm. - As further shown in
FIGS. 1A, 1B, and 1C , a first array ofbonding pads 110 is formed on the recessed surface 102-1 of thesubstrate 102. The first array ofbonding pads 110 comprises a plurality of metallic bonding pads (such as metallic bonding pads 110-1, 110-2, 110-3, and 110-4 as specifically labeled for purposes of discussion). In one embodiment of the invention, the first array ofbonding pads 110 is formed using standard UBM (under bump metallization) techniques, wherein the metallic bonding pads can be formed of Ni, Cu, or Au, or a combination thereof (e.g., 1 μm Ni/0.2 μm Cu/0.1 μm Au). - The
photonics chip 100 further comprises a first insulating layer 112 (e.g., silicon oxide layer), a plurality ofwaveguides 120, a BEOL (back end of line)structure 114, and a second insulating layer 116 (e.g., polyimide layer) formed on an upper surface of thesubstrate 102 outside of the recessedcavity region 104. As shown inFIG. 1A , the plurality ofwaveguides 120 include separate waveguides 120-1, 120-2, 120-3, 120-4, 120-5, 120-6, 120-7, and 120-8. In one embodiment of the invention, the waveguides 120-1, 120-2, 120-3, 120-4, 120-5, 120-6, 120-7, and 120-8 are single-mode silicon waveguide structures. As shown inFIG. 1B , thewaveguides 120 are disposed at a vertical height H3 above a top surface of the vertical standoff structures (e.g., vertical standoff 106-3). - As further shown in
FIG. 1A , each waveguide 120-1, 120-2, 120-3, 120-4, 120-5, 120-6, 120-7, and 120-8 has a waveguide input that is located at an edge of a corresponding one of a plurality of protrudingwaveguide portions 122. These protrudingportions 122 are formed by etching/patterning thelayers cavity 104. The protrudingwaveguide portions 122 provide a waveguide input interface. - In particular,
FIG. 3 is a perspective view showing a plurality of protrudingwaveguide portions 122 providing a waveguide input interface for thewaveguides 120 of thephotonics chip 100. In one embodiment of the invention, the protrudingwaveguide portions 122 are formed by RIE (reactive ion etching) the first insulatinglayer 112, thesilicon waveguide layer 120 and theBEOL layer 114 to form the pattern of protrudingwaveguide portions 122, each aligned to an input of a corresponding one of thewaveguides 120. The protrudingwaveguide portions 122 form a waveguide input interface. Moreover, as explained below, the protrudingwaveguide portions 122 serve as mechanical stops for Y-direction alignment in which a cleaved edge (side surface) of thelaser chip 200 is butted up against the protrudingwaveguide portions 122 during flip-chip assembly and alignment of thelaser chip 200 and thephotonics chip 100. - As further shown in
FIGS. 1B and 1C , to enable flip-chip bonding of thelaser chip 200 to thephotonics chip 100,solder 130 is formed on at least some or all of the metallic bonding pads (e.g., bonding pads 110-1, 110-2, 110-3, and 110-4, as specifically shown) of the first array ofbonding pads 110. In one embodiment of the invention,solder 130 is deposited on thebonding pads 110 using, e.g., an electroplating process. In one embodiment of the invention, thesolder 130 is formed of Sn and Ag, e.g., Sn-0.6 wt % Ag. - Next, as collectively shown in
FIGS. 2A and 2B , thelaser chip 200 comprises a substrate 202 (e.g., silicon substrate) having a first side edge 202-1, and second side edge 202-2 and a bottom surface 202-3. Analignment stop 208 is lithographically formed on the bottom surface 202-3 of thesubstrate 202. As explained in further detail below, thealignment stop 208 serves as a mechanical stop against which thevertical standoff structure 108 makes contact for X-direction alignment during flip-chip assembly of thelaser chip 200 and thephotonics chip 100. In one embodiment of the invention, thealignment stop 208 is formed with a width of about 50 μm and a length of about 200 μm. - As further shown in
FIGS. 2A and 2B , a second array ofbonding pads 210 are formed on the bottom surface 202-3 of thesubstrate 202 of thelaser chip 200. The second array ofbonding pads 210 comprise a plurality of metallic bonding pads (such as metallic bonding pads 210-1, 210-2, 210-3, and 210-4 as specifically labeled for purposes of discussion), which are matched to corresponding ones of the metallic bonding pads of the first array ofbonding pads 110 formed on the recessed surface 102-1 of thesubstrate 102 of thephotonics chip 100. In one embodiment of the invention, the second array ofbonding pads 210 are formed using standard UBM techniques, wherein the metallic bonding pads can be formed of Ni, Cu, or Au, or a combination thereof (e.g., 1 μm Ni/0.2 μm Cu/0.1 μm Au). - It is to be noted that the term “bonding pad” as used herein refers to corresponding
bonding pads solder 130 connections. A soldered pair ofcorresponding bonding pads 110/210 can be a passive structure that simply serves as a structural flip-chip bond between the chips. In addition, a soldered pair ofcorresponding bonding pads 110/210 can serve not only as a structural bond, but also serve as an electrical connection (power, ground, I/O signals, etc.) between the chips. Moreover, depending on the application, other metallic pads may exist on the surfaces of the chips that are not actually used for flip-chip bonding. - As explained in further detail below, a critical parameter in the flip-chip assembly process is the amount of
solder 130 that is deposited on themetallic bonding pads 110. In one embodiment of the invention, thesolder 130 is formed on the metallic bonding pads (e.g., bonding pads 110-1, 110-2, 110-3, and 110-4) so that an overall height H2 of thesolder 130 and associatedbonding pad 110 is less than the height H1 of thevertical standoff structures 106, 108. This relative height differential (H1−H2) provides a gap G between the top of thesolder 130 andmetallic bonding pads 210 formed on thelaser chip 200. As explained below, this gap is critical to generate self-alignment forces in each of the X, Y and Z directions due to solder surface tensions during a solder reflow process in which thelaser chip 200 is flip-chip assembled to thephotonics chip 100. - Referring again to
FIGS. 2A and 2B , thelaser chip 200 further comprises a plurality oflaser waveguides 220, e.g., laser waveguides 220-1, 220-2, 220-3, 220-4, 220-5, 220-6, 220-7, and 220-8. Thelaser waveguides 220 are formed within thesubstrate 202 of thelaser chip 200 and extend from the first side edge 202-1 to the second side edge 202-2 of thelaser chip 200. The light emitting ends of thelaser waveguides 220 are located at the first side edge 202-1 of thelaser chip 200, and the non-emitting ends of thelaser waveguides 220 are located at the second side edge 202-1 of thelaser chip 200. In one embodiment of the invention, thelaser chip 200 comprises edge-emitting lasers, wherein laser light propagates in a direction along thewaveguides 220 of thesemiconductor laser chip 200 and is reflected or coupled out from the cleaved edge (e.g., the first side edge 202-1) at the light-emitting ends of thewaveguides 220. - Exemplary methods for flip-chip assembling the
laser chip 200 to thephotonics chip 100 according to embodiments of the invention will now be discussed in further detail with reference toFIGS. 4A, 4B, 5A, 5B, 5C, 6A and 6B .FIG. 4A is a schematic plan view of anassembly 300 comprising thelaser chip 200 and thephotonics chip 100, wherein thelaser chip 200 is initially placed within the recessedcavity 104 of thephotonics chip 100 prior to a solder reflow process.FIG. 4B is a schematic plan view of theassembly 300 following a solder reflow process in which thelaser chip 200 andphotonics chip 100 are self-aligned in the X, Y and Z directions. - Moreover,
FIGS. 5A, 5B, and 5C schematically illustrate positions of thelaser chip 200 in the Y and Z directions relative to thephotonics chip 100 at different stages in the assembly process. In particular,FIG. 5A is a schematic cross-sectional side view of theassembly 300 along line L1-L1 shown inFIG. 4A , which illustrates the initial position of thelaser chip 200 in the Y and Z directions relative to thephotonics chip 100 following an initial placement stage in which thelaser chip 200 is initially placed within the recessedcavity 104 of thephotonics chip 100.FIG. 5B is a schematic cross-sectional side view of theassembly 300 along line L1-L1 shown inFIG. 4A , which illustrates a position of thelaser chip 200 in the Y and Z directions relative to thephotonics chip 100 at an initial stage of a solder melting and reflow process.FIG. 5C is a schematic cross-sectional side view of theassembly 300 along line L2-L2 shown inFIG. 4B following completion of the solder reflow process in which thephotonics chip 100 andlaser chip 200 are self-aligned to each other at target positions in the Y and Z directions. - Furthermore,
FIGS. 6A and 6B schematically illustrate positions of thelaser chip 200 in the X and Z directions relative to thephotonics chip 100 at different stages in the assembly process. In particular,FIG. 6A is a partial cross-sectional schematic side view of theassembly 300 along line L3-L3 shown inFIG. 4A , which illustrates the initial position of thelaser chip 200 in the X and Z directions relative to thephotonics chip 100 following an initial placement stage in which thelaser chip 200 is initially placed within the recessedcavity 104 of thephotonics chip 100.FIG. 6B is a partial cross-sectional schematic side view theassembly 300 along line L4-L4 shown inFIG. 4B following completion of the solder reflow process in which thephotonics chip 100 and thelaser chip 200 are self-aligned to each other at target positions in the X and Z directions. - Referring collectively to
FIGS. 4A, 5A and 6A , an initial step of a flip-chip assembly process according to an embodiment of the invention includes placing thelaser chip 200 within the recessedcavity 104 of thephotonics chip 100. In one embodiment of the invention, this step is performed using any standard pick and place tool/process for flip-chip technologies following a wafer dicing process. In general, wafer dicing involves mounting a wafer (which comprises a plurality of thelaser chips 200 formed thereon, for example) on a cutting ring, stretching wafer tape over back of the wafer, mounting the wafer on a dicing chuck, and cutting the wafer into individual dies (e.g., individual laser chips) using a diamond blade. With the wafer dicing process, the wafer is cut into individual dies without cutting through the wafer tape so that the individual dies remain attached to the wafer tape after the dicing process. Following wafer dicing, a pick and place machine (semi-automated or fully automated) is used to lift an individual die (e.g., laser chip 200) from the wafer tape (via a vacuum collet), and place the die onto a substrate, package, or other die stack, for example (e.g., place alaser chip 200 on the photonics chip 100). With an automated pick and place tool, the X and Y positioning is performed automatically using a pattern recognition system. - As shown in
FIGS. 4A andFIG. 5A , for example, thelaser chip 200 is initially placed within the recessedcavity 104 of thephotonics chip 100 with the first side edge 202-1 (laser light emitting edge) of thelaser chip 200 is disposed at some distance away from the protruding waveguide portions 122 (waveguide interface) which contain the waveguide inputs of thewaveguides 120 of thephotonics chip 100. This initial distance is based, in part, on the tolerances of the chip dicing (or chip cleaving) process and the tolerance of the chip placement of the pick and place tool used to initially position thelaser chip 200 on thephotonics chip 100. - For example, as mentioned above, a chip dicing process can have a tolerance of about +/−15 μm in the size of the diced chip, and a pick and place tool can have an alignment accuracy tolerance of +/−10 μm. In this regard, for a worst-case scenario, a tolerance of +/−25 micron could exist because of the dicing and alignment tolerances. Therefore, in one embodiment of the invention, as schematically shown in
FIGS. 4A and 5A , for the initial placement of thelaser chip 200, the bonding pads 210 (e.g., bonding pads 210-3 and 210-4) of thelaser chip 200 can be intentionally misaligned at a distance D1 of 25 μm or more from the edges of the corresponding bonding pads 110 (e.g., respective bonding pads 110-3 and 110-4) of thephotonics chip 100 in the Y direction. - Moreover, based on an alignment accuracy tolerance of +/−10 μm for the placement process, in one embodiment of the invention, as schematically shown in
FIGS. 4A and 6A , the bonding pads 210 (e.g., bonding pads 210-1 and 210-2) of thelaser chip 200 can be intentionally misaligned at a distance D2 of 10 μm or more from the edges of the corresponding bonding pads 110 (e.g., respective bonding pads 110-1 and 110-2) of thephotonics chip 100 in the X direction. - The maximum amount of misalignment (for the initial placement) between the
bonding pads 210 of thelaser chip 200 and thecorresponding bonding pads 110 of thephotonics chip 100 can vary depending on the pitch and/or size of thebonding pads corresponding bonding pads bonding pads 210 on thelaser chip 200 with thesolder 130 on thecorresponding bonding pads 110 of thephotonics chip 100, or otherwise allowsolder 130 on a givenbonding pad 110 to wet thecorresponding bonding pad 210 and a neighboring one of thebonding pads 210 on thelaser chip 200. - With regard to alignment in the Z direction,
FIGS. 5A and 6A , for example, show that the bottom surface 202-3 of thelaser chip 200 makes contact to the top surface of the vertical standoff structures 106-1, 106-3, and 108. As such, after the pick and placement process, thelaser chip 200 rests on top of the vertical standoff structures. This vertical positioning is possible because the overall height H2 of the eachsolder 130/bonding pad 110 structure is less than the height H1 of the vertical standoff structures 106-1, 106-3, and 108, thereby providing a gap G between thesolder 130 and thecorresponding bonding pads 210 on the bottom surface 202-3 of thelaser chip 200. - In the vertical positioning shown in
FIG. 5A , thelaser waveguides 220 of thelaser chip 200 are aligned (in the vertical Z direction) to thewaveguides 120 of thephotonics chip 100. This is because the distance H3 between thelaser waveguides 220 and the bottom surface 202-3 of thelaser chip 200 is equal to the vertical height H3 from the top of the vertical standoff structures 106-1, 106-3, and 108 to thewaveguides 120 of thephotonics chip 100. - After the pick and placement process is completed, a solder reflow process is initiated. As depicted in
FIG. 5B , when the flat electroplatedsolders 130 begin to melt during the initial phase of the solder reflow process, the flat electroplatedsolders 130 become ball-shaped, which causes thesolders 130 to make contact to corresponding ones of the bonding pads (e.g., bonding pads 210-3, 210-4) on the bottom surface 202-3 of thelaser chip 200. - Once the
molten solders 130 touch thebonding pads 210 of thelaser chip 200, themolten solders 130 start wetting and spreading on thebonding pads 210. During reflow, the surface tension forces of the meltedsolder 130 on thebonding pads 210 of thelaser chip 200 are effective to induce movement of thelaser chip 200 in the X and Y directions to minimize the surface energy of themolten solder 130. In particular, as shown inFIG. 5C , thelaser chip 200 is moved in the Y direction until the first side edge 202-1 of thelaser chip 200 is butted against the protrudingwaveguide portions 122 of thephotonics chip 100. Moreover, as shown inFIG. 6B , thelaser chip 200 is moved in the X direction until thealignment stop 208 on the bottom surface 202-3 of thelaser chip 200 is butted against thevertical standoff structure 108. - Once the first side edge 202-1 of the
laser chip 200 is butted against the protruding waveguide portions 122 (FIG. 5C ) and thealignment stop 208 is butted against the vertical standoff structure 108 (FIG. 6B ), thelaser chip 200 will be aligned to thephotonics chip 100 in both the X and Y directions. In this state of XY alignment, as depicted inFIG. 4B , the outputs of the laser waveguides 220-1, 220-2, 220-3, 220-4, 220-5, 220-6, 220-7, and 220-8 of thelaser chip 200 are aligned to, and in contact with, the inputs to the corresponding waveguides 120-1,120-2, 120-3, 120-4, 120-5, 120-6, 120-7, and 120-8 in the protrudingwaveguide portions 122 of thephotonics chip 100. - As shown in
FIGS. 4B, 5C and 6B , after solder reflow and alignment of thelaser chip 200 andphotonics chip 100, there remains some misalignment of thebonding pads 110 of thephotonics chip 100 andcorresponding bonding pads 210 of thelaser chip 200 in both the X and Y directions. This resulting misalignment between thecorresponding bonding pads laser chip 200 will continue movement in the X and Y directions until contact is made between the first side edge 202-1 of thelaser chip 200 and the protruding waveguide portions 122 (Y direction alignment) and thealignment stop 208 is butted against the vertical standoff structure 108 (X direction alignment). Indeed, based on the pulling surface tension forces, movement in either the X or Y direction would essentially stop in the X or Y direction if the edges of thecorresponding bonding pads corresponding bonding pads laser chip 200 in the X and Y directions is ensured to continue until mechanically stopped by the contact mechanism described above. - With regard to alignment in the Z direction, during the solder reflow process, the surface tension forces of the melted
solder 130 on thebonding pads 210 of thelaser chip 200 are effective to maintain the bottom surface 202-3 of thelaser chip 200 in slidable contact with the top surfaces of the vertical standoff structures 106-1, 106-2, 106-3, 106-4 and 108 while thelaser chip 200 laterally moves in the X and Y directions and slides on top of the vertical standoff structures 106-1, 106-2, 106-3, 106-4 and 108. Therefore, Z alignment is effectively maintained during the entire assembly process from placement to solder reflow and final self-alignment. For example, as shown inFIGS. 5C and 6B , after solder reflow, the laser waveguides 220-1, 220-2, 220-3, 220-4, 220-5, 220-6, 220-7, and 220-8 of thelaser chip 200 are vertically aligned to the corresponding waveguides 120-1,120-2, 120-3, 120-4, 120-5, 120-6, 120-7, and 120-8. - The movement of the
laser chip 200 in the X and Y directions during solder reflow and the XY alignment results can depend on frictional forces between the bottom surface 202-3 of thelaser chip 200 and the top surface of the vertical standoff structures 106-1, 106-2, 106-3, 106-4 and 108. Therefore, to minimize frictional forces between the bottom surface 202-3 of thelaser chip 200 and the top surfaces of the vertical standoff structures 106-1, 106-2, 106-3, 106-4 and 108 during solder reflow, known semiconductor fabrication techniques can be utilized to clean the surfaces of the vertical standoff structures 106-1, 106-2, 106-3, 106-4 and 108 following certain fabrication steps, such as, e.g., the deep RIE (Reactive Ion Etching) process used to form the recessedcavity 104 and vertical standoff structures, and the solder electroplating process which includes deposition of seed layers and etching steps. - In one embodiment of the invention, a vapor phase flux, such as formic acid, is used during the solder reflow process (as opposed to a liquid type flux). The use of a vapor phase flux such as formic acid enables removal of Sn oxide during the solder reflow process, while eliminating the creation of flux residues that would otherwise be generated with a liquid type flux. Such flux residues could increase the friction between the bottom surface 202-3 of the
laser chip 200 and the top surfaces of the vertical standoff structures 106-1, 106-2, 106-3, 106-4 and 108 during the solder reflow process, and impede movement of thelaser chip 200 and, thus, prevent proper XY alignment. - Moreover, for optical applications, the flux residues and outgoing gases that are created using a liquid type flux are not compatible with good optical performance. By using a vapor phase flux such as formic acid, no flux residues are generated and no cleaning of flux residue is required. Therefore, after solder reflow, a next phase in the assembly process, e.g., dispensing of optical under-fill material between the aligned
laser chip 200 andphotonics chip 100, can be performed without having to perform a flux residue cleaning process. - As explained in further detail below, a critical parameter in the flip-chip assembly process is the amount of
solder 130 that is deposited on themetallic bonding pads 110 and the gap G (seeFIG. 5A, 6A ) between thesolder 130 and themetallic bonding pad 210 on the bottom surface 202-3 of thelaser chip 200. Compared to 1D (Y direction only) and 2D (YZ direction) self-alignment, a 3D (XYZ direction) self-alignment process according to an embodiment of the invention has a more narrow process window and various parameters must be considered. Through experimentation and calculations, we have determined lateral and vertical surface tension forces of the solder as a function of the amount of the solder between thebonding pads solder 130/bonding pad 100 structure should be smaller than the height H1 of the vertical standoff structures such that when thesolders 130 melt and wet thebonding pads 210 of thelaser chip 200, the surface tension of the melting solders will exert a pulling force on thelaser chip 200 in the X, Y and Z directions. - We have found through experimentation and calculation that the size of the gap G (which is related to the amount of solder 130) is critical to generate the correct amount of lateral and vertical forces to enable effective slidable movement of a chip in the X and Y directions as it slides over the vertical standoff structures and to maintain the chip against the top surface of the vertical standoff structures. With large gap G sizes (or small amount of solder), the lateral force (in X and Y direction) decreases to zero and at small gap G sizes (or large amount of solder), the vertical force (in Z direction) decreases to zero. Based on these calculations and models, we have determined that an ideal gap G size is a function of the height H1 of the vertical standoff structures as follows: 0.15×H1<G<0.25×H1. For example, in the embodiment shown in
FIG. 5A , assuming that the height H1 of the vertical standoff structures (e.g., vertical standoff structure 106-3) is 10 μm, then an ideal gap G would be in a range of about 1.50 μm to about 2.50 μm. This ideal gap G would be sufficient to provide the desired lateral and vertical forces that enable proper alignment in the X, Y and Z directions for H1=10 μm. - Through experimentation we have determined that XYZ alignment methods according to embodiments of the invention as described herein advantageously provide alignment accuracy below 1.0 micron in the X, Y and Z directions. The exemplary flip-chip assembly alignment methods take into account cleaving or dicing tolerance of a chip, e.g.,
laser chip 200, wherein alignment between critical edges of chips (e.g., waveguide alignment) is achieved using chip butting, for example. For optical applications, the alignment methods discussed herein enable accurate alignment between laser chips and Si nanophotonic chips, commensurate with single-mode optics, despite the low alignment accuracy (+/−10 μm) provided by standard high speed pick and place tools. - Although embodiments have been described herein with reference to the accompanying drawings for purposes of illustration, it is to be understood that the present invention is not limited to those precise embodiments, and that various other changes and modifications may be affected herein by one skilled in the art without departing from the scope of the invention.
Claims (20)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/634,189 US9606308B2 (en) | 2015-02-27 | 2015-02-27 | Three dimensional self-alignment of flip chip assembly using solder surface tension during solder reflow |
CN201610104175.6A CN105931973B (en) | 2015-02-27 | 2016-02-25 | Semiconductor device and its assemble method |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/634,189 US9606308B2 (en) | 2015-02-27 | 2015-02-27 | Three dimensional self-alignment of flip chip assembly using solder surface tension during solder reflow |
Publications (2)
Publication Number | Publication Date |
---|---|
US20160252688A1 true US20160252688A1 (en) | 2016-09-01 |
US9606308B2 US9606308B2 (en) | 2017-03-28 |
Family
ID=56798199
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/634,189 Expired - Fee Related US9606308B2 (en) | 2015-02-27 | 2015-02-27 | Three dimensional self-alignment of flip chip assembly using solder surface tension during solder reflow |
Country Status (2)
Country | Link |
---|---|
US (1) | US9606308B2 (en) |
CN (1) | CN105931973B (en) |
Cited By (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170141072A1 (en) * | 2015-11-13 | 2017-05-18 | International Business Machines Corporation | Optimized solder pads for microelectronic components |
US20180190614A1 (en) * | 2016-12-05 | 2018-07-05 | Ananda H. Kumar | Massively parallel transfer of microLED devices |
US10168497B2 (en) * | 2015-06-15 | 2019-01-01 | Rwth Aachen | Self-alignment for apparatus comprising photonic device |
US20190179091A1 (en) * | 2015-04-01 | 2019-06-13 | Elenion Technologies, Llc | Optically aligned hybrid semiconductor device and method |
US10393962B2 (en) * | 2017-11-30 | 2019-08-27 | International Business Machines Corporation | Optimized stand-offs and mechanical stops for precise three dimensional self-alignment |
US10490971B2 (en) | 2017-06-09 | 2019-11-26 | International Business Machines Corporation | Self-alignment features for III-V ridge process and angled facet die |
US20210013115A1 (en) * | 2019-07-08 | 2021-01-14 | Intel Corporation | Microelectronic package with underfilled sealant |
US10964870B2 (en) * | 2018-01-22 | 2021-03-30 | Rohm Co., Ltd. | LED package |
CN112789535A (en) * | 2019-04-01 | 2021-05-11 | 谷歌有限责任公司 | Integrated heater structure in photonic integrated circuits for solder attach applications |
US11079539B2 (en) | 2018-04-16 | 2021-08-03 | Renesas Electronics Corporation | Semiconductor device and manufacturing method of the same |
WO2021158500A1 (en) * | 2020-02-03 | 2021-08-12 | Lightmatter, Inc. | Photonic wafer communication systems and related packages |
WO2021247994A1 (en) * | 2020-06-05 | 2021-12-09 | Siphox, Inc. | Systems and methods for photonic chip coupling |
US11462497B2 (en) * | 2020-10-14 | 2022-10-04 | Western Digital Technologies, Inc. | Semiconductor device including coupled bond pads having differing numbers of pad legs |
EP4152063A1 (en) * | 2021-09-20 | 2023-03-22 | INTEL Corporation | Optical circuit with optical port in sidewall |
US20230131908A1 (en) * | 2019-10-22 | 2023-04-27 | University Of Maryland, College Park | High power, narrow linewidth semiconductor laser system and method of fabrication |
US11754783B2 (en) | 2019-03-06 | 2023-09-12 | Lightmatter, Inc. | Photonic communication platform |
DE102022121857A1 (en) | 2022-08-30 | 2024-02-29 | Ams-Osram International Gmbh | EDGE EMMITTING SEMICONDUCTOR LASER DIODE; METHOD FOR PRODUCING A SEMICONDUCTOR LASER COMPONENT AND SEMICONDUCTOR LASER COMPONENT |
US11953724B2 (en) | 2021-10-13 | 2024-04-09 | Lightmatter, Inc. | Multi-tenant isolation on a multi-reticle photonic communication platform |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9830937B1 (en) * | 2016-01-22 | 2017-11-28 | Seagate Technology Llc | Horizontal cavity surface emitting laser assembly features for heat assisted magnetic recording |
JP6933794B2 (en) * | 2016-12-01 | 2021-09-08 | 富士通株式会社 | Optical module and manufacturing method of optical module |
US10156688B1 (en) * | 2017-08-17 | 2018-12-18 | Avago Technologies International Sales Pte. Limited | Passive alignment system and an optical communications module that incorporates the passive alignment system |
US10302859B1 (en) | 2018-06-22 | 2019-05-28 | International Business Machines Corporation | Single edge coupling of chips with integrated waveguides |
US10998480B2 (en) * | 2018-09-19 | 2021-05-04 | Facebook Technologies, Llc | Light-emitting structure alignment preservation in display fabrication |
US11166381B2 (en) | 2018-09-25 | 2021-11-02 | International Business Machines Corporation | Solder-pinning metal pads for electronic components |
KR102541564B1 (en) | 2018-10-04 | 2023-06-08 | 삼성전자주식회사 | Semiconductor package |
CN110571159A (en) * | 2019-08-01 | 2019-12-13 | 广东芯华微电子技术有限公司 | instant self-compensation method for improving large-scale chipset positioning accuracy |
CN113555449B (en) * | 2020-04-03 | 2024-03-15 | 华为技术有限公司 | Semiconductor device, method of manufacturing the same, and communication apparatus |
US11651973B2 (en) | 2020-05-08 | 2023-05-16 | International Business Machines Corporation | Method and apparatus of processor wafer bonding for wafer-scale integrated supercomputer |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5077878A (en) | 1990-07-11 | 1992-01-07 | Gte Laboratories Incorporated | Method and device for passive alignment of diode lasers and optical fibers |
US5745631A (en) | 1996-01-26 | 1998-04-28 | Irvine Sensors Corporation | Self-aligning optical beam system |
EP1122567A1 (en) | 2000-02-02 | 2001-08-08 | Corning Incorporated | Passive alignement using slanted wall pedestal |
TW449797B (en) | 2000-09-22 | 2001-08-11 | Ind Tech Res Inst | Integrated surface-emitting type electro-optical module and the fabrication method thereof |
US6793407B2 (en) | 2002-09-25 | 2004-09-21 | International Business Machines Corporation | Manufacturable optical connection assemblies |
FR2919757A1 (en) | 2007-07-31 | 2009-02-06 | Intexys Sa | TECHNICAL ASSEMBLY OF OPTOELECTRONIC SUBASSEMBLY |
US8035221B2 (en) * | 2007-11-08 | 2011-10-11 | Intersil Americas, Inc. | Clip mount for integrated circuit leadframes |
KR101199302B1 (en) * | 2009-10-13 | 2012-11-09 | 한국전자통신연구원 | Optical Device and Method of Fabricating the Same |
US8278748B2 (en) * | 2010-02-17 | 2012-10-02 | Maxim Integrated Products, Inc. | Wafer-level packaged device having self-assembled resilient leads |
US8345517B2 (en) * | 2010-04-30 | 2013-01-01 | Seagate Technology Llc | Method and apparatus for aligning a laser diode on a slider |
DE102010048003B4 (en) | 2010-05-05 | 2016-01-14 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | Method for the production of mechanical stops for self-adjustment and device with stops for self-adjustment |
SG10201605065QA (en) | 2011-12-22 | 2016-08-30 | Heptagon Micro Optics Pte Ltd | Opto-electronic modules, in particular flash modules, and method for manufacturing the same |
US9227257B2 (en) * | 2012-04-24 | 2016-01-05 | Seagate Technology Llc | Laser subassembly metallization for heat assisted magnetic recording |
CN103500716A (en) * | 2013-10-08 | 2014-01-08 | 华进半导体封装先导技术研发中心有限公司 | Chip bonding alignment method |
-
2015
- 2015-02-27 US US14/634,189 patent/US9606308B2/en not_active Expired - Fee Related
-
2016
- 2016-02-25 CN CN201610104175.6A patent/CN105931973B/en not_active Expired - Fee Related
Cited By (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10678005B2 (en) * | 2015-04-01 | 2020-06-09 | Elenion Technologies, Llc | Optically aligned hybrid semiconductor device and method |
US20190179091A1 (en) * | 2015-04-01 | 2019-06-13 | Elenion Technologies, Llc | Optically aligned hybrid semiconductor device and method |
US10168497B2 (en) * | 2015-06-15 | 2019-01-01 | Rwth Aachen | Self-alignment for apparatus comprising photonic device |
US10014274B2 (en) * | 2015-11-13 | 2018-07-03 | International Business Machines Corporation | Optimized solder pads for microelectronic components |
US20170141072A1 (en) * | 2015-11-13 | 2017-05-18 | International Business Machines Corporation | Optimized solder pads for microelectronic components |
US20180190614A1 (en) * | 2016-12-05 | 2018-07-05 | Ananda H. Kumar | Massively parallel transfer of microLED devices |
US10490971B2 (en) | 2017-06-09 | 2019-11-26 | International Business Machines Corporation | Self-alignment features for III-V ridge process and angled facet die |
US11239631B2 (en) | 2017-06-09 | 2022-02-01 | International Business Machines Corporation | Self-alignment features for III-V ridge process and angled facet die |
US10393962B2 (en) * | 2017-11-30 | 2019-08-27 | International Business Machines Corporation | Optimized stand-offs and mechanical stops for precise three dimensional self-alignment |
US10964870B2 (en) * | 2018-01-22 | 2021-03-30 | Rohm Co., Ltd. | LED package |
US11079539B2 (en) | 2018-04-16 | 2021-08-03 | Renesas Electronics Corporation | Semiconductor device and manufacturing method of the same |
US11860413B2 (en) | 2019-03-06 | 2024-01-02 | Lightmatter, Inc. | Photonic communication platform |
US11754783B2 (en) | 2019-03-06 | 2023-09-12 | Lightmatter, Inc. | Photonic communication platform |
CN112789535A (en) * | 2019-04-01 | 2021-05-11 | 谷歌有限责任公司 | Integrated heater structure in photonic integrated circuits for solder attach applications |
US11710672B2 (en) * | 2019-07-08 | 2023-07-25 | Intel Corporation | Microelectronic package with underfilled sealant |
US20210013115A1 (en) * | 2019-07-08 | 2021-01-14 | Intel Corporation | Microelectronic package with underfilled sealant |
US20230131908A1 (en) * | 2019-10-22 | 2023-04-27 | University Of Maryland, College Park | High power, narrow linewidth semiconductor laser system and method of fabrication |
WO2021158500A1 (en) * | 2020-02-03 | 2021-08-12 | Lightmatter, Inc. | Photonic wafer communication systems and related packages |
US11947164B2 (en) | 2020-02-03 | 2024-04-02 | Lightmatter, Inc. | Photonic wafer communication systems and related packages |
WO2021247994A1 (en) * | 2020-06-05 | 2021-12-09 | Siphox, Inc. | Systems and methods for photonic chip coupling |
US11462497B2 (en) * | 2020-10-14 | 2022-10-04 | Western Digital Technologies, Inc. | Semiconductor device including coupled bond pads having differing numbers of pad legs |
EP4152063A1 (en) * | 2021-09-20 | 2023-03-22 | INTEL Corporation | Optical circuit with optical port in sidewall |
US11953724B2 (en) | 2021-10-13 | 2024-04-09 | Lightmatter, Inc. | Multi-tenant isolation on a multi-reticle photonic communication platform |
DE102022121857A1 (en) | 2022-08-30 | 2024-02-29 | Ams-Osram International Gmbh | EDGE EMMITTING SEMICONDUCTOR LASER DIODE; METHOD FOR PRODUCING A SEMICONDUCTOR LASER COMPONENT AND SEMICONDUCTOR LASER COMPONENT |
Also Published As
Publication number | Publication date |
---|---|
US9606308B2 (en) | 2017-03-28 |
CN105931973A (en) | 2016-09-07 |
CN105931973B (en) | 2018-08-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9606308B2 (en) | Three dimensional self-alignment of flip chip assembly using solder surface tension during solder reflow | |
US9704822B2 (en) | Bonding substrates using solder surface tension during solder reflow for three dimensional self-alignment of substrates | |
Nah et al. | Flip chip assembly with sub-micron 3D re-alignment via solder surface tension | |
US20230261432A1 (en) | Techniques for laser alignment in photonic integrated circuits | |
US11239631B2 (en) | Self-alignment features for III-V ridge process and angled facet die | |
US8383949B2 (en) | Method to form lateral pad on edge of wafer | |
Baets et al. | 4 Ways to Put Lasers on Silicon: You Can Make Many Things with Silicon Photonics, But a Laser is not One of Them | |
Kapulainen et al. | Hybrid integration of InP lasers with SOI waveguides using thermocompression bonding | |
US10217718B1 (en) | Method for wafer-level semiconductor die attachment | |
US10393962B2 (en) | Optimized stand-offs and mechanical stops for precise three dimensional self-alignment | |
Mourier et al. | Self-assembly and mass reflow of copper bumps for flip-chip hybridization in photonic applications | |
Choi et al. | Self-aligning silicon groove technology platform for the low cost optical module | |
US6459158B1 (en) | Vertically-tolerant alignment using slanted wall pedestal | |
US11480745B2 (en) | Companion and host chip photonic integration | |
KR100524672B1 (en) | Method of flip chip bonding utilizing slanted groove for optical passive alignment and optical module | |
Song et al. | Micromachined silicon optical bench for the low-cost optical module | |
US20230148361A1 (en) | On-chip integration of optical components with photonic wire bonds and/or lenses | |
KR102610835B1 (en) | Optical module and method of manufacturing thereof | |
Li et al. | Photolithography of 3D topology in Si optical bench for self-aligned placement of laser dies | |
Tan et al. | 5 Soldering Technology | |
JP6322059B2 (en) | Manufacturing method of optical device | |
Park | Micromachined silicon optical bench for the low-cost optical module | |
JP2001523584A (en) | Method for assembling two structures using solder beads and assembly obtained by the method | |
JPH11298197A (en) | Method and apparatus for mounting chip components |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BARWICZ, TYMON;MARTIN, YVES C.;NAH, JAE-WOONG;REEL/FRAME:035061/0786 Effective date: 20150227 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20210328 |