US20160118101A1 - Apparatuses and methods for setting a signal in variable resistance memory - Google Patents

Apparatuses and methods for setting a signal in variable resistance memory Download PDF

Info

Publication number
US20160118101A1
US20160118101A1 US14/524,567 US201414524567A US2016118101A1 US 20160118101 A1 US20160118101 A1 US 20160118101A1 US 201414524567 A US201414524567 A US 201414524567A US 2016118101 A1 US2016118101 A1 US 2016118101A1
Authority
US
United States
Prior art keywords
cell
data line
current
reference current
read
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US14/524,567
Other versions
US9343133B1 (en
Inventor
Alessandro Sanasi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Bank NA
Original Assignee
US Bank NA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by US Bank NA filed Critical US Bank NA
Priority to US14/524,567 priority Critical patent/US9343133B1/en
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SANASI, ALESSANDRO
Publication of US20160118101A1 publication Critical patent/US20160118101A1/en
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Priority to US15/155,880 priority patent/US9530477B2/en
Application granted granted Critical
Publication of US9343133B1 publication Critical patent/US9343133B1/en
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Priority to US15/388,971 priority patent/US9672888B2/en
Priority to US15/613,757 priority patent/US10037791B2/en
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: MICRON TECHNOLOGY, INC.
Assigned to JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC.
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Assigned to MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC. reassignment MICRON SEMICONDUCTOR PRODUCTS, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/16Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
    • G11C11/165Auxiliary circuits
    • G11C11/1675Writing or programming circuits or methods
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/16Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
    • G11C11/165Auxiliary circuits
    • G11C11/1673Reading or sensing circuits or methods
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/16Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
    • G11C11/165Auxiliary circuits
    • G11C11/1697Power supply circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/14Dummy cell management; Sense reference voltage generators

Abstract

An example of a method reads a spin torque transfer (STT) memory cell, and writes the STT memory cell using information obtained during the reading of the STT memory cell to set a pulse to write the STT memory cell. An example of an apparatus includes a STT memory cell and read/write circuitry coupled to the STT memory cell to determine a read current (IREAD) through the STT memory cell and to set a pulse to write the STT memory cell using IREAD. Additional embodiments are disclosed.

Description

    BACKGROUND
  • Magnetic Random Access Memory (MRAM) is a non-volatile computer memory technology based on magnetoresistance. Unlike typical volatile Random Access Memory (RAM) technologies which store data as electric charge, data in MRAM is stored by magnetoresistive elements. Generally, the magnetoresistive elements are made from two magnetic layers, each of which holds a magnetization. The magnetization of one layer (the “pinned layer”) is fixed in its magnetic orientation, and the magnetization of the other layer (the “free layer”) can be changed by an external magnetic field generated by a programming current. Thus, the magnetic field of the programming current can cause the magnetic orientations of the two magnetic layers to be either parallel, giving a lower electrical resistance across the layers, or antiparallel, giving a higher electrical resistance across the layers. The switching of the magnetic orientation of the free layer and the resulting high or low resistance states across the magnetic layers controls the state of a typical MRAM cell.
  • A type of MRAM cell is a spin torque transfer (STT) cell. A conventional STT cell includes a magnetic tunnel junction (MTJ) that functions as a magnetoresistive data storing element with a pinned magnetic layer and a free magnetic layer, and an insulating layer between the pinned and the free magnetic layers. An example of an insulating layer is magnesium oxide (MgO). The STT cell is coupled between an access device and a data line. The MTJ can be viewed as a multi-state resistor due to different relative orientations (e.g., parallel and antiparallel) of the magnetic moments, which can change the magnitude of a current flowing (e.g., passing) through the cell. Magnetic fields caused by currents flowing through the MTJ can be used to switch a magnetic moment direction of the free magnetic layer of the MTJ, which can place the device in a high or low resistance state. The pinned layer polarizes the electron spin of the programming current, and torque is created as the spin-polarized current flows through the MTJ. The spin-polarized electron current interacts with the free layer by exerting a torque on the free layer. When the spin-polarized electron current flowing through the MTJ is greater than a critical switching current density (JC) for writing the cell, the torque exerted by the spin-polarized electron current is sufficient to switch the magnetization of the free layer and thus change the resistance state across the MTJ. A read process can then be used to determine the state of cell, using a read pulse that causes a current to flow through the MTJ that has a sufficiently small magnitude to not disturb the state of the MTJ.
  • STT technology has some advantageous characteristics compared to other MRAM technology. The STT cell does not need an external magnetic field to switch the free layer but rather uses the spin-polarized electron current to switch the free layer. Further, scalability is improved with STT technology as the programming current decreases with decreasing cell sizes. Additionally, STT technology can provide a larger ratio between high and low resistance states, which improves read operations.
  • In writing a STT cell, the amplitude of a programming signal, such as a current or voltage pulse (referred to herein as a write pulse), is selected to be high enough to reduce or minimize the bit error rate (BER). However, this write pulse may cause some over stress of the tunnel barrier between the free and pinned magnetic layers of the MTJ. The tunnel barrier may be a tunnel oxide such as magnesium oxide (MgO). This stress may be attributable to the array topology, or to process spreads that reflect variability in the manufacturing process that may affect the MTJ and/or the access device. This stress may reduce the endurance of the memory cell as the stress may cause writing and reading failures after fewer write cycles.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Embodiments of the invention are illustrated by way of example and not limitation in the figures of the accompanying drawings in which:
  • FIG. 1 illustrates a portion of a memory with a STT cell coupled to an access device.
  • FIG. 2 illustrates in more detail an example of a STT cell.
  • FIG. 3 illustrates an example of a portion of a memory array in which STT cells are arranged in column and rows.
  • FIG. 4 illustrates an example of read/write circuitry, such as may be implemented in the read/write circuitry illustrated FIGS. 1 and 3.
  • FIG. 5 illustrates an example of a method for setting a signal to write a STT cell.
  • FIG. 6 illustrates a more detailed example of a method for setting a signal to write a STT cell.
  • FIG. 7 illustrates an example of a ramped-up write pulse limited by a reference current.
  • FIG. 8 illustrates, by way of example, an embodiment of circuitry used in setting a signal to write a STT cell.
  • FIG. 9 illustrates, by way of example, a more specific embodiment of circuitry used in setting a signal to write a STT cell.
  • FIG. 10 illustrates, by way of example, an embodiment of circuitry used in setting a signal to write a STT cell that is similar to the circuitry used in FIG. 8, but that also compensates for data line capacitance.
  • FIG. 11 illustrates, by way of example, a more specific embodiment of circuitry used in setting a signal to write a STT cell that also compensates for data line capacitance.
  • DETAILED DESCRIPTION
  • The following detailed description refers to the accompanying drawings that show, by way of illustration, and not limitation, various embodiments of the invention. These embodiments are described in sufficient detail to enable those of ordinary skill in the art to practice these and other embodiments. Other embodiments may be utilized, and structural, logical, and electrical changes may be made to these embodiments. The various embodiments are not necessarily mutually exclusive, as some embodiments can be combined with one or more other embodiments to form new embodiments. The following detailed description is, therefore, not to be taken in a limiting sense.
  • A STT cell can be written by switching the magnetization of the free layer in the cell's MTJ. Switching occurs when the programming current density flowing through the memory cell is greater than the critical switching current density (JC). Thus, to write the cell, the programming current density need only be slightly greater than JC. An embodiment of the present subject matter can determine the appropriate programming current density to use based on a cell current sensed in relation to (e.g., during) reading of the cell. This can be used to ensure that the programming current density is greater than JC and thus improves the BER and reliability of the write pulse. This can further be used to ensure that the programming current density is not unnecessarily greater than JC, thereby reducing oxide interface stress. This programming scheme should be insensitive to process spread (e.g. variability induced by the manufacturing process) that impacts the access device.
  • A STT cell is conventionally read by applying a low-amplitude current or voltage pulse (e.g. read pulse) to the cell. The amplitude is sufficiently low to not disturb the data in the cell. The voltage or current developed on a data line during the pulse (VREAD/IREAD) may be sampled to obtain (e.g., receive) useful information for a subsequent write cycle. The subsequent write cycle may be, but is not necessarily, the next write cycle. The useful information may be, for example, the resistance of the cell (RREAD) (which is dependent from cross-sectional pillar area (A) of the cell) or may be dependent on the resistance of the cell. For example, the current flowing through a data line coupled to the cell (IREAD) is proportional to RREAD, which is proportional to the cross-sectional pillar area (A) of the cell. A critical switching current (ISW) value is also dependent from pillar area (A) and the critical switching current density (JC) (ISW≈A*Jc). Thus, IREAD can be used to indirectly provide information about the critical switching current (ISW) value of that cell. By way of example, a subsequent write operation may apply (e.g., force) a ramp voltage on the selected access line and the resultant current flowing through a data line coupled to the cell may be sensed. The data line may be deselected responsive to (e.g., when) the value of the current flowing through the data line being greater than the ISW value. In an example, this can be implemented by setting a value of a reference current to be a sum of IREAD and a ΔI value, where the ΔI value is a function of other information that may be contained in a look-up table. Examples of such other information include information such as data to be written, temperature, process corner, power supply voltages, topological location of the cell (access line and data line addresses) etc., in order to obtain a suitable reference current. After determining the reference current based on the useful information obtained during the read of a STT cell, a subsequent write operation to the STT cell may cause current flow through the cell to ramp up until the current flowing through the data line reaches the reference current, at which point the current flow through the cell can be stopped.
  • FIG. 1 illustrates a portion of a memory 100 with a STT cell 101 coupled to an access device 102. The access device 102 can be, for example, a transistor, diode or other structure used to select a STT cell. In an embodiment, the access device 102 can be a vertical FET. The memory 100 can include an array of STT cells, and the array can include a data line 103, an access line 104, a source 105, read/write circuitry 106, a reference 107, and a sense amplifier 108. In operation, the STT cell 101 can be selected to be written. The read/write circuitry may generate and control application of a write pulse to a selected STT cell 101. The current flowing through the cell 101 can be spin-polarized by the pinned ferromagnetic materials of the cell structure such that a torque is exerted which can switch the magnetization to write (e.g. program) the cell 101. To read the STT cell, the read/write circuitry generates and controls application of a read pulse to the cell 101. The programmed state of the STT cell depends on the resistance across the cell 101, which may be determined by the voltage on the data line 103. In one or more embodiments, the voltage may be compared to the reference 107 and amplified by a sense amplifier 108. FIG. 2 illustrates in more detail an example of a STT cell. The STT cell may include an MTJ 209 with a pinned layer 210 and a free layer 211 separated by a tunnel barrier 212. An example of a tunnel barrier is MgO.
  • FIG. 3 illustrates an example of a portion of a memory array in which STT cells 101 are arranged in column and rows. A data line 103 is coupled to each STT cell 101 in a column of cells, and an access line 104 is coupled to each access device corresponding to each STT cell 101 in a row of cells. The read/write circuitry 106 may be coupled (e.g., operably connected, whether directly or indirectly, such as by an ohmic connection) to data line selection circuitry 313 and to access line selection circuitry 314 to select a data line and an access line corresponding to a selected STT cell 101 to be written or read. The read/write circuitry 106 may also be coupled to a source 105 that may be below the STT cells 101. Thus, the read/write circuitry 106 controls the current that flows through a selected STT cell 101. A selected STT cell 101 may be read by causing a read current (IREAD) to flow through a data line coupled to the selected STT cell 101 and sensing a voltage on a corresponding data line 103. A sense amplifier 108 may be used to compare the sensed voltage to a reference 107.
  • FIG. 4 illustrates an example of read/write circuitry, such as may be implemented in the read/write circuitry 106 illustrated FIGS. 1 and 3. The illustrated read/write circuitry 106 includes selection control circuitry 415 for controlling the data line selection circuitry 313 illustrated in FIG. 3 to select a data line, and for controlling the access line selection circuitry 314 illustrated in FIG. 3 to select an access line. A selected data line and a selected access line enables the read/write circuitry to access a selected STT cell for writing or reading. The illustrated read/write circuitry 106 also includes a pulse generator 416 configured to generate an appropriate read pulse to read a selected STT cell, and to generate an appropriate write pulse to write a selected STT cell. The read/write circuitry 106 may further include sampler circuitry 417 configured to sample current or to sample voltage during a read pulse when a selected STT cell is read. These samples may be used by a reference current calculator 418 to determine (e.g., calculate) a value of a generated reference current to use when writing the selected STT cell. In some embodiments, the read/write circuitry 106 includes or otherwise is capable of accessing a ΔI look-up table 419 to find a value to be added to a value of IREAD to calculate the generated reference current value. The ΔI value is a function of other information such as data to be written. For example, some data may require a lower BER, which may correspond to larger ΔI value to provide a larger reference current to be used when writing the STT cell. Other examples of information that may be used to select a ΔI value may include temperature, power supply voltages, access line and data line address, and process corners. A process corner refers to variations in an integrated circuit as applied to a semiconductor wafer. Process corners represent the extremes of these parameter variations within which a circuit that has been formed on or in the wafer must function correctly.
  • FIG. 5 illustrates an example of a method for setting a signal in variable resistance memory, such as a signal used to write a STT cell. The illustrated method sets a reference current used when writing a cell based on a parameter sensed during a previous read of the cell. The reference current can be set to limit a programming current flowing through the cell to a magnitude that is effective for that cell, thus reducing BER, while also avoiding an excessively large magnitude that could contribute to degradation of the tunnel barrier. At 520, the memory cell is read to obtain cell-specific information. For example, an IREAD may be sampled when a voltage is applied across the memory cell. At 521 the memory cell may be written using a write pulse limited in accordance with cell-specific information obtained during the previous read. For example, if the cell-specific information obtained during a read process is IREAD, then the reference current used to limit the write pulse may be set as a function of IREAD or otherwise based on IREAD.
  • FIG. 6 illustrates a more detailed example of a method for setting a signal in a variable resistance memory. At 622 the voltage across the cell or the current flowing through a data coupled to the cell (IREAD) is sampled during the read process. For example, if the read process involves placing a read voltage across the cell to measure a resulting current (IREAD) to measure a resistive state of the cell, then IREAD may be sampled. If the read process involves delivering a read current through the cell to measure a resulting voltage across the cell to measure a resistive state of the cell, then the read voltage (VREAD) may be sampled. IREAD is used in this discussion as an example, and the reference current may be set as a function of IREAD or otherwise based on IREAD. Some embodiments use additional information to set the reference current. At 623 a ΔI value may be looked up, where the ΔI value is based on this additional information. The ΔI value may be looked up before, after, or contemporaneously with the sampling 622. A generated reference current value may be calculated at 624 as the sum of IREAD and the ΔI value. The STT cell may then be written using the reference current as illustrated at 625. The write pulse that programs the cell may be implemented as a ramped-up current pulse, where the ramped current pulse is limited by the reference current, such as is generally illustrated by the ramped pulse signal in FIG. 7.
  • FIG. 8 illustrates, by way of example, an embodiment of circuitry used in setting a reference current used to write the STT cell. FIG. 8 illustrates a data line 103, an access line 104 and a MTJ 209. FIG. 8 further illustrates a regulator 826 for providing a regulated potential on line 827, an access device 102 that functions as a switch as labeled in FIG. 8, and a data line deselect switch 828 (which can correspond to the data line selection circuitry 313 of FIG. 3). If the data line is selected, such that both 102 and 828 conduct, current can flow from line 827 through the MTJ to the source 105. This current flowing through the variable resistance memory cell 209 may be referred to as cell current (ICELL). A ramped potential may be applied on the access line 104 to cause the ICELL through the cell 209 to be a ramped current pulse. The ICELL can be sensed as the potential on the access line ramps up. The voltage on the data line may be common for all data lines coupled to cells that will be programmed, but the ramp-up of ICELL for a particular cell can be limited to the reference current specifically set for that cell. For example, FIG. 8 also illustrates current sources, including a generated reference current source 829 to provide the generated reference current, a first mirrored current source 830, and a second mirrored current source 831. A comparator 832 is configured to compare the mirrored reference current and the mirrored ICELL from the mirrored current sources 830 and 831, respectively, and to cause the data line 103 to be deselected via switch 828 when ICELL is greater than or equal to the reference current. The deselected data line 103 limits the ramped ICELL pulse to the reference current, as generally illustrated by the ramped pulse signal in FIG. 7.
  • FIG. 9 illustrates, by way of example, a more specific embodiment of circuitry used in setting a reference current used to write a STT cell. FIG. 9 illustrates a data line 103, and access line 104 and a MTJ 209. FIG. 9 further illustrates a regulator 826 for providing a regulated potential on line 827, an access device 102, and a source 105. Transistor 928 functions as the deselect switch 828 in FIG. 8. Transistors 931A and 931B function to provide the mirrored ICELL current source 831 in FIG. 8, and transistors 930A and 930B function to provide the mirrored reference current source 830 in FIG. 8. Transistors 932A-D and a logic gate 933 can function together to provide the comparator 832 illustrated in FIG. 8 to cause the data line 103 to be deselected via transistor 928 when ICELL is greater than or equal to the reference current. The cross gate connection of transistors 932B and 932C increases the gain. Initially, the reference current is greater than ICELL, such that node 934 will be low. When ICELL increases, switching takes place when the drain-source voltage of transistor 932B is equal to the threshold voltage of transistor 932C. Transistor 932C begins to take current away from transistor 932D, decreasing the drain-source voltage of transistor 932D, which starts to turn transistor 932B off. Transistor 932B shuts off and transistor 932C turns on, such that node 934 is high. The data line address is high when the data line is selected. When node 934 is also high, the logic gate 933 has an output to turn off transistor 928. If transistor 928 is an NFET, then a NAND type logic gate may be used to provide a low potential to turn off the NFET when both the data line address and node 934 are high.
  • Some embodiments may compensate for the parasitic capacitance present on the data line. The charge stored by the parasitic capacitance can cause the actual current flowing through the data line to vary slightly from the nominal ICELL. Some embodiments determine the contribution to the current from the parasitic capacitance and provide a corresponding current offset to the generated reference current to compensate for the parasitic capacitance.
  • FIG. 10 illustrates, by way of example, an embodiment of circuitry used in setting a reference current used to write a STT cell that is similar to the circuitry used in FIG. 8, but that also compensates for data line capacitance. Similar to FIG. 8, FIG. 10 illustrates a data line 103, an access line 104, a MTJ 209, a regulator 826 for providing a regulated potential on line 827, an access device 102 that functions as a switch as labeled in FIG. 10, and a data line deselect switch 828. If the data line is selected, such that both 102 and 828 conduct, current can flow from line 827 through the MTJ to the source 105. This current through the MTJ may be referred to as the cell current, ICELL. A ramped potential may be applied on the access line 104 to cause ICELL to be a ramped pulse. The current on the data line can be sensed as the potential on the access line ramps up. The write pulse (e.g., voltage) may be common for all data lines corresponding to cells to be written, but the ramp-up of ICELL through each cell can be limited to the reference current set for that cell. Similar to FIG. 8, FIG. 10 also illustrates current sources, including a reference current source 829 to provide a generated reference current, a first mirrored current source 830, and a second mirrored current source 831, and further illustrates a comparator 832 configured to compare the mirrored reference current and the mirrored ICELL from the mirrored current sources 830 and 831, and to deselect the data line 103 via a deselect switch 828 when ICELL is greater than or equal to the reference current. In addition to the circuitry illustrated in FIG. 8, FIG. 10 also illustrates a dummy data line 1044 that mimics the data line 103 with a dummy access device 1045 and a dummy deselect switch 1046, but without a STT cell. An IDummy current caused by parasitic capacitance may flow on the dummy data line 1044, and a mirrored IDummy current source 1047 may add this current the generated reference current, such that the mirrored reference current is adjusted by the mirrored IDummy current. As a result the ramped ICELL current through the MTJ can be limited by the sum of the generated reference current and the IDummy current.
  • FIG. 11 illustrates, by way of example, a more specific embodiment of circuitry used in setting a reference current for the STT cell that also compensates for data line capacitance. FIG. 11 illustrates, by way of example, an embodiment of circuitry used in setting switching current for the STT cell that is similar to the circuitry used in FIG. 9, but that also compensates for data line capacitance. In addition to the circuitry illustrated in FIG. 9, FIG. 11 also illustrates a dummy data line 1044 with a dummy access device 1045 and a dummy deselect switch 1046, but without a STT cell. Parasitic capacitance 1148 may cause an IDummy current to flow on the dummy data line 1044 when the access line 104 is first selected. The dummy data line 1044 may be selected to allow the regulated potential to charge the parasitic capacitance, and then deselected. Subsequently, when the access line 104 is selected, then the charge associated with the parasitic capacitance can flow on the dummy data line 1044. Transistors 1149A and 1149B function to provide the mirrored IDummy current source 1047 illustrated in FIG. 10.
  • Some advantages of the above-described STT technology is that it provides a self-referencing programming pulse which can be effectively high to reduce BER and which can improve reliability by avoiding excessively high programming pulses, thus improving the ability to better withstand numerous write cycles. Further, the above-described STT technology that use a self-referencing programming pulse is insensitive to process spread reflected by variations in the manufacturing process that may affect access devices.
  • Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. Various embodiments use permutations and/or combinations of embodiments described herein. It is to be understood that the above description is intended to be illustrative, and not restrictive, and that the phraseology or terminology employed herein is for the purpose of description.

Claims (20)

1. A method, comprising:
reading a variable resistance memory cell; and
writing the memory cell using information obtained in relation to the reading of the memory cell to set a signal to write the memory cell.
2. The method of claim 1, further comprising determining a reference current, wherein writing the memory cell using information obtained in relation to the reading of the memory cell to set a signal to write the memory cell comprises using the determined reference current to limit the signal.
3. The method of claim 2, wherein reading the memory cell includes determining a read current (IREAD) flowing through a data line coupled to a spin torque transfer memory cell, wherein determining the reference current includes using the IREAD to determine the reference current.
4. The method of claim 3, further comprising looking up a value from a look-up table, wherein determining the reference current includes summing the IREAD and the looked up value to determine the reference current.
5. The method of claim 4, wherein the looked up value is a function of information that includes at least one type of information selected from the group of information types consisting of:
data to be written into the memory cell;
a temperature;
a process corner;
a power supply voltage; and
a topological location of the memory cell.
6. The method of claim 2, wherein writing the memory cell includes applying a current ramp up to the reference current.
7. The method of claim 6, wherein applying the current ramp includes applying a ramp potential on an access line coupled to a gate of an access line transistor, comparing a current flowing through a data line coupled to the cell (ICELL) to the reference current, and deselecting the data line responsive to the ICELL being equal to or greater than the reference current.
8. The method of claim 7, wherein comparing the ICELL to the reference current includes using a current mirror to compare the ICELL to the reference current.
9. The method of claim 7, further comprising compensating the reference current for data line capacitance.
10. The method of claim 9, further comprising using a dummy data line to compensate the reference current for the data line capacitance.
11. An apparatus, comprising:
a variable resistance memory cell; and
read/write circuitry coupled to the memory cell to determine a read current (IREAD) through the memory cell and to set a pulse to write the memory cell using the IREAD.
12. The apparatus of claim 11, further including an access device, wherein the memory cell includes a magnetic tunnel junction (MTJ) coupled in series with the access device, wherein the access device is configured to control a cell current (ICELL) through the MTJ.
13. The apparatus of claim 11, wherein the read/write circuitry is configured to sum the IREAD and a ΔI value from a look-up table to provide a reference current, and is configured to set the pulse to write the memory cell using the ISW.
14. An apparatus, comprising:
a data line;
an access device;
a magnetic tunnel junction (MTJ) cell coupled between the data line and the access device, wherein the access device is configured to control a cell current (ICELL) flowing through the MTJ; and
a comparator configured to compare current flowing through the data line to a reference current set specifically for the cell, and to cause the data line to be deselected responsive to the current flowing through the data line being greater than or equal to the reference current.
15. The apparatus of claim 14, further comprising a reference current calculator configured to calculate a generated reference current value using a sensed value of a current flowing through the MTJ during a read pulse.
16. The apparatus of claim 15, further comprising a look-up table, wherein the reference current calculator is configured to calculate the generated reference current value using the sensed value and a value looked up in the look-up table.
17. The apparatus of claim 16, wherein the access device comprises a transistor and wherein the apparatus is configured to apply a ramped potential on an access line coupled to a gate of the transistor, wherein the ramped potential increases the current flowing through the data line until the data line is deselected responsive to the current flowing through the data line being greater than or equal to the reference current.
18. The apparatus of claim 17, further comprising a dummy data line configured to conduct current attributable to parasitic capacitance (IDUMMY) on the dummy data line, and an IDummy current mirror coupled to the dummy line to mirror the IDummy, wherein a value of the reference current comprises the generated reference value offset by the value of IDUMMY.
19. The apparatus of claim 18, further comprising:
a regulator coupled to the data line and to the dummy data line and configured to provide a regulated potential to the data line;
a source, wherein the access device is coupled between the MTJ and the source;
20. The apparatus of claim 18, further comprising read/write circuitry coupled to the data line and the access line, the read/write circuitry including:
a read/write pulse generator;
a sampler to sample a signal on the data line during the read pulse; and
the reference current calculator, wherein the reference current calculator is configured to calculate the generated reference current value based on the sampled signal on the data line.
US14/524,567 2014-10-27 2014-10-27 Apparatuses and methods for setting a signal in variable resistance memory Active US9343133B1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US14/524,567 US9343133B1 (en) 2014-10-27 2014-10-27 Apparatuses and methods for setting a signal in variable resistance memory
US15/155,880 US9530477B2 (en) 2014-10-27 2016-05-16 Apparatuses and methods for setting a signal in variable resistance memory
US15/388,971 US9672888B2 (en) 2014-10-27 2016-12-22 Apparatuses and methods for setting a signal in variable resistance memory
US15/613,757 US10037791B2 (en) 2014-10-27 2017-06-05 Apparatuses and methods for setting a signal in variable resistance memory

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US14/524,567 US9343133B1 (en) 2014-10-27 2014-10-27 Apparatuses and methods for setting a signal in variable resistance memory

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US15/155,880 Division US9530477B2 (en) 2014-10-27 2016-05-16 Apparatuses and methods for setting a signal in variable resistance memory

Publications (2)

Publication Number Publication Date
US20160118101A1 true US20160118101A1 (en) 2016-04-28
US9343133B1 US9343133B1 (en) 2016-05-17

Family

ID=55792493

Family Applications (4)

Application Number Title Priority Date Filing Date
US14/524,567 Active US9343133B1 (en) 2014-10-27 2014-10-27 Apparatuses and methods for setting a signal in variable resistance memory
US15/155,880 Active US9530477B2 (en) 2014-10-27 2016-05-16 Apparatuses and methods for setting a signal in variable resistance memory
US15/388,971 Active US9672888B2 (en) 2014-10-27 2016-12-22 Apparatuses and methods for setting a signal in variable resistance memory
US15/613,757 Active US10037791B2 (en) 2014-10-27 2017-06-05 Apparatuses and methods for setting a signal in variable resistance memory

Family Applications After (3)

Application Number Title Priority Date Filing Date
US15/155,880 Active US9530477B2 (en) 2014-10-27 2016-05-16 Apparatuses and methods for setting a signal in variable resistance memory
US15/388,971 Active US9672888B2 (en) 2014-10-27 2016-12-22 Apparatuses and methods for setting a signal in variable resistance memory
US15/613,757 Active US10037791B2 (en) 2014-10-27 2017-06-05 Apparatuses and methods for setting a signal in variable resistance memory

Country Status (1)

Country Link
US (4) US9343133B1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9530477B2 (en) 2014-10-27 2016-12-27 Micron Technology, Inc. Apparatuses and methods for setting a signal in variable resistance memory
US20180190353A1 (en) * 2016-12-30 2018-07-05 Intel Corporation Method and apparatus for multi-level setback read for three dimensional crosspoint memory
WO2022197307A1 (en) * 2021-03-19 2022-09-22 Crossbar, Inc. Methods and apparatus for facilitated program and erase of two-terminal memory devices

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9972387B2 (en) * 2014-10-31 2018-05-15 Hewlett Packard Enterprise Development Lp Sensing circuit for resistive memory

Family Cites Families (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4283011B2 (en) * 2003-03-13 2009-06-24 Tdk株式会社 Magnetic memory device and reading method thereof
JP4499740B2 (en) * 2003-12-26 2010-07-07 パナソニック株式会社 Memory element, memory circuit, semiconductor integrated circuit
JP4189395B2 (en) * 2004-07-28 2008-12-03 シャープ株式会社 Nonvolatile semiconductor memory device and reading method
US8143653B2 (en) * 2005-08-10 2012-03-27 Samsung Electronics Co., Ltd. Variable resistance memory device and system thereof
JP2008085196A (en) * 2006-09-28 2008-04-10 Oki Electric Ind Co Ltd Semiconductor nonvolatile memory, data writing method, method of manufacturing semiconductor nonvolatile memory, and data writing program
US7778063B2 (en) * 2006-11-08 2010-08-17 Symetrix Corporation Non-volatile resistance switching memories and methods of making same
JP4088323B1 (en) * 2006-12-06 2008-05-21 シャープ株式会社 Nonvolatile semiconductor memory device
JP5159224B2 (en) * 2007-09-21 2013-03-06 株式会社東芝 Resistance change memory device
KR20090123244A (en) * 2008-05-27 2009-12-02 삼성전자주식회사 Phase change memory device and write method thereof
KR101802448B1 (en) * 2010-10-12 2017-11-28 삼성전자주식회사 Phase change material memory device and method of performing re-write of the same
JP5346354B2 (en) * 2011-05-17 2013-11-20 シャープ株式会社 Nonvolatile semiconductor memory device
JP5209150B1 (en) * 2011-07-21 2013-06-12 パナソニック株式会社 Nonvolatile semiconductor memory device and reading method thereof
US20130083048A1 (en) * 2011-09-29 2013-04-04 Advanced Micro Devices, Inc. Integrated circuit with active memory and passive variable resistive memory with shared memory control logic and method of making same
KR102003861B1 (en) * 2013-02-28 2019-10-01 에스케이하이닉스 주식회사 Semiconductor device, processor and system
US20160012884A1 (en) * 2014-07-11 2016-01-14 Kabushiki Kaisha Toshiba Memory system and method of operation of the same
KR20160029540A (en) * 2014-09-05 2016-03-15 에스케이하이닉스 주식회사 Current comparator and electronic device including the same
US9343133B1 (en) 2014-10-27 2016-05-17 Micron Technology, Inc. Apparatuses and methods for setting a signal in variable resistance memory
KR102265464B1 (en) * 2014-12-12 2021-06-16 삼성전자주식회사 Semiconductor memory device having separate sensing type of sensing circuit and therefore sensing method
KR102204389B1 (en) * 2015-01-06 2021-01-18 삼성전자주식회사 Resistive Memory Device and Operating Method thereof

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9530477B2 (en) 2014-10-27 2016-12-27 Micron Technology, Inc. Apparatuses and methods for setting a signal in variable resistance memory
US9672888B2 (en) 2014-10-27 2017-06-06 Micron Technology, Inc. Apparatuses and methods for setting a signal in variable resistance memory
US20170270989A1 (en) * 2014-10-27 2017-09-21 Micron Technology, Inc. Apparatuses and methods for setting a signal in variable resistance memory
US10037791B2 (en) * 2014-10-27 2018-07-31 Micron Technology, Inc. Apparatuses and methods for setting a signal in variable resistance memory
US20180190353A1 (en) * 2016-12-30 2018-07-05 Intel Corporation Method and apparatus for multi-level setback read for three dimensional crosspoint memory
US10032508B1 (en) * 2016-12-30 2018-07-24 Intel Corporation Method and apparatus for multi-level setback read for three dimensional crosspoint memory
US10438659B2 (en) 2016-12-30 2019-10-08 Intel Corporation Method and apparatus for multi-level setback read for three dimensional crosspoint memory
WO2022197307A1 (en) * 2021-03-19 2022-09-22 Crossbar, Inc. Methods and apparatus for facilitated program and erase of two-terminal memory devices

Also Published As

Publication number Publication date
US9530477B2 (en) 2016-12-27
US9672888B2 (en) 2017-06-06
US20170270989A1 (en) 2017-09-21
US20160260468A1 (en) 2016-09-08
US20170103794A1 (en) 2017-04-13
US10037791B2 (en) 2018-07-31
US9343133B1 (en) 2016-05-17

Similar Documents

Publication Publication Date Title
US9847116B2 (en) Circuit and method for controlling MRAM cell bias voltages
US6891768B2 (en) Power-saving reading of magnetic memory devices
US7916515B2 (en) Non-volatile memory read/write verify
US9548095B2 (en) Redundant magnetic tunnel junctions in magnetoresistive memory
US10037791B2 (en) Apparatuses and methods for setting a signal in variable resistance memory
US8867260B2 (en) Reading circuit for a resistive memory cell
US9355700B2 (en) Read circuit for memory
US20160078915A1 (en) Resistance change memory
US20230326507A1 (en) Current steering in reading magnetic tunnel junction
US8947922B2 (en) Method and apparatus for reading a magnetic tunnel junction using a sequence of short pulses
CN113129953B (en) Read circuit of magnetic random access memory
US20160365132A1 (en) Magnetoresistive memory device
US7903454B2 (en) Integrated circuit, memory cell array, memory module, and method of operating an integrated circuit
CN112086113A (en) Reading circuit for reading the resistance state of a memory cell
KR20150144208A (en) Magnetoresistive random access memory using negative resistance

Legal Events

Date Code Title Description
AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SANASI, ALESSANDRO;REEL/FRAME:034097/0754

Effective date: 20141025

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date: 20180629

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date: 20190731

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8