US20160064341A1 - Microelectronic packages having texturized solder pads and methods for the fabrication thereof - Google Patents
Microelectronic packages having texturized solder pads and methods for the fabrication thereof Download PDFInfo
- Publication number
- US20160064341A1 US20160064341A1 US14/470,679 US201414470679A US2016064341A1 US 20160064341 A1 US20160064341 A1 US 20160064341A1 US 201414470679 A US201414470679 A US 201414470679A US 2016064341 A1 US2016064341 A1 US 2016064341A1
- Authority
- US
- United States
- Prior art keywords
- texturized
- solder
- dielectric layer
- pad
- photoimagable
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 229910000679 solder Inorganic materials 0.000 title claims abstract description 219
- 238000000034 method Methods 0.000 title claims abstract description 62
- 238000004377 microelectronic Methods 0.000 title claims abstract description 53
- 238000004519 manufacturing process Methods 0.000 title description 27
- 239000010410 layer Substances 0.000 claims description 150
- 239000004065 semiconductor Substances 0.000 claims description 45
- 239000002184 metal Substances 0.000 claims description 40
- 229910052751 metal Inorganic materials 0.000 claims description 40
- 238000000059 patterning Methods 0.000 claims description 17
- 238000000151 deposition Methods 0.000 claims description 16
- 239000011229 interlayer Substances 0.000 claims description 11
- 230000008878 coupling Effects 0.000 claims description 7
- 238000010168 coupling process Methods 0.000 claims description 7
- 238000005859 coupling reaction Methods 0.000 claims description 7
- 230000015572 biosynthetic process Effects 0.000 description 5
- 239000010949 copper Substances 0.000 description 5
- 230000008021 deposition Effects 0.000 description 5
- 239000000758 substrate Substances 0.000 description 5
- 239000000463 material Substances 0.000 description 4
- 238000005530 etching Methods 0.000 description 3
- 229920002120 photoresistant polymer Polymers 0.000 description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 239000011248 coating agent Substances 0.000 description 2
- 238000000576 coating method Methods 0.000 description 2
- 239000008393 encapsulating agent Substances 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- 230000003287 optical effect Effects 0.000 description 2
- 238000004806 packaging method and process Methods 0.000 description 2
- 241001522301 Apogonichthyoides nigripinnis Species 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 239000004593 Epoxy Substances 0.000 description 1
- 239000002390 adhesive tape Substances 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 238000000748 compression moulding Methods 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000002708 enhancing effect Effects 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 238000003475 lamination Methods 0.000 description 1
- 238000003698 laser cutting Methods 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000000149 penetrating effect Effects 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 238000005476 soldering Methods 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- MAKDTFFYCIMFQP-UHFFFAOYSA-N titanium tungsten Chemical compound [Ti].[W] MAKDTFFYCIMFQP-UHFFFAOYSA-N 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/20—Structure, shape, material or disposition of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/96—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/561—Batch processing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/568—Temporary substrate used as encapsulation process aid
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
- H01L2224/03466—Conformal deposition, i.e. blanket deposition of a conformal layer on a patterned surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/036—Manufacturing methods by patterning a pre-deposited material
- H01L2224/03618—Manufacturing methods by patterning a pre-deposited material with selective exposure, development and removal of a photosensitive material, e.g. of a photosensitive conductive resin
- H01L2224/0362—Photolithography
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04105—Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/05105—Gallium [Ga] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05541—Structure
- H01L2224/05548—Bonding area integrally formed with a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05556—Shape in side view
- H01L2224/05557—Shape in side view comprising protrusions or indentations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05556—Shape in side view
- H01L2224/05558—Shape in side view conformal layer on a patterned surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05647—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/113—Manufacturing methods by local deposition of the material of the bump connector
- H01L2224/1131—Manufacturing methods by local deposition of the material of the bump connector in liquid form
- H01L2224/1132—Screen printing, i.e. using a stencil
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/113—Manufacturing methods by local deposition of the material of the bump connector
- H01L2224/1133—Manufacturing methods by local deposition of the material of the bump connector in solid form
- H01L2224/11334—Manufacturing methods by local deposition of the material of the bump connector in solid form using preformed bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/118—Post-treatment of the bump connector
- H01L2224/11848—Thermal treatments, e.g. annealing, controlled cooling
- H01L2224/11849—Reflowing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13022—Disposition the bump connector being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/20—Structure, shape, material or disposition of high density interconnect preforms
- H01L2224/21—Structure, shape, material or disposition of high density interconnect preforms of an individual HDI interconnect
- H01L2224/2105—Shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/20—Structure, shape, material or disposition of high density interconnect preforms
- H01L2224/21—Structure, shape, material or disposition of high density interconnect preforms of an individual HDI interconnect
- H01L2224/215—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/96—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
Definitions
- Embodiments of the present invention relate generally to microelectronic packaging and, more particularly, to microelectronic packages and methods for fabricating microelectronic packages having texturized solder pads, which can enhance solder joint reliability.
- a microelectronic package commonly includes one or more Redistribution Layers (RDLs) over which a Ball Grid Array (BGA) is produced.
- RDLs Redistribution Layers
- BGA Ball Grid Array
- the RDLs contain electrically-conductive interconnect lines, which electrically couple the BGA solder balls to the microelectronic device or devices (e.g., semiconductor die) contained within the package.
- the interconnect lines are defined by patterning one or metal levels, which are interspersed with alternating dielectric layers.
- a microelectronic package can contain a single patterned metal level or, possibly, five or more metal levels depending upon the wiring complexity of the package. The final or outermost metal level is typically patterned to include flat solder pads joined to the interconnect lines.
- a solder mask layer is deposited over the last metal level, and openings are formed in the solder mask layer to expose the solder pads.
- the BGA solder balls are then deposited in the solder mask openings and contact the solder pads.
- Heat treatment is carried-out to reflow the BGA solder balls such that solder joints are formed between the solder balls and the underlying solder pads.
- Fabrication of the microelectronic package can then be completed by, for example, singulation of a panel or wafer containing the microelectronic package.
- a secondary solder reflow process may also be carried-out when the microelectronic package is mounted to a larger system or device, such as a Printed Circuit Board (PCB).
- PCB Printed Circuit Board
- solder joints of at least moderate mechanical strength typically produce solder joints of at least moderate mechanical strength, which is adequate for most applications.
- the mechanical strength of the solder joints formed between the solder pads and the BGA solder balls can be undesirably limited in certain instances, such as when a microelectronic package is subject to high impact loads or to significant vibratory forces during usage. Considering this, it is desirable to provide microelectronic packages and methods for fabricating microelectronic packages having enhanced solder joint strength and reliability.
- FI-WLPs Fan-In Wafer Level Packages
- FO-WLPs Fan-Out Wafer Level Packages
- FIG. 1 is a top-down view of an exemplary molded panel in which a plurality of semiconductor die has been embedded and which may undergo further processing to produce a plurality of microelectronic devices having texturized solder pads, in accordance with embodiments of the present invention
- FIGS. 2-5 are cross-sectional views of a microelectronic package shown at various stages of completion, which can be produced utilizing the molded panel shown in FIG. 1 and which is illustrated in accordance with a first exemplary embodiment of the microelectronic package fabrication method;
- FIG. 6 is a top-down view of a region of the microelectronic package shown in FIGS. 2-5 illustrating two texturized solder pads, which are formed to have different hatch patterns in their respective upper surfaces;
- FIGS. 7-9 are cross-sectional views of the microelectronic package shown in FIGS. 2-6 (again shown at various stages of completion) and further illustrating the first exemplary embodiment of the microelectronic package fabrication method;
- FIGS. 10-13 are cross-sectional views of a microelectronic package shown at various stages of completion and produced to include texturized solder pads, as illustrated in accordance with a further exemplary embodiment of the microelectronic package fabrication method.
- the following describes exemplary embodiments of microelectronic packages and methods for producing microelectronic packages having texturized solder pads.
- the solder pads are “texturized” in the sense that a pattern of relatively small grooves, cavities, or depressions is created in the upper surfaces of the pads, which are contacted by solder when a BGA solder ball or other solder contact is bonded thereto. This increases the surface area of the solder pads available for bonding during solder reflow; and, in effect, creates a mechanical locking feature, enhancing the strength and reliability of the solder joint created between the texturized solder pads and the solder contacts.
- the desired texture pattern is imparted to the solder pads by first texturizing selected regions of an under-pad dielectric layer, which underlie the solder pads.
- the texturized solder pads can then be produced by the conformal deposition and patterning of a solder-wettable, electrically-conductive layer, such as the outermost or final metal level of the RDLs included within the microelectronic package.
- selected regions of the under-pad dielectric layer are texturized by photolithographical patterning.
- texturing of the under-pad dielectric layer can be carried-out in conjunction with formation of the RDLs to enable the texturized solder pads to produced with relatively few additional processing steps.
- an exemplary embodiment of the fabrication method will now be described in conjunction with the manufacture of an exemplary FO-WLP, as shown at various stages of completion in FIGS. 2-9 and produced by processing the molded panel shown in FIG. 1 .
- the following description notwithstanding, embodiments of the fabrication method can be utilized to produce different types of microelectronic packages having texturized solder pads including, but not limited to, FI-WLPs or Chip Scale Packages (CSPs).
- CSPs Chip Scale Packages
- processing steps similar to those described below can be performed to produce a plurality of FI-WLPs containing texturized solder pads; however, in this alternative case, the processing steps would be carried-out utilizing a semiconductor wafer containing an array of non-singulated semiconductor die as opposed to a molded panel in which a number of singulated die have been embedded.
- the semiconductor wafer can then be singulated to yield a plurality of discrete FI-WLPs each having a number of texturized solder pads.
- solder balls or other solder contacts can then be bonded to the texturized solder pads in the manner described below to impart the completed FI-WLPs with enhanced-strength solder joints.
- processing can be carried-out utilizing a molded panel in which an array of semiconductor die has been embedded.
- a molded panel 20 containing a number of semiconductor die 22 is shown from a top-down view in FIG. 1 .
- molded panel 20 is shown as containing a relatively small array of microelectronic devices consisting only of substantially identical semiconductor die 22 .
- the semiconductor die embedded within molded panel 20 need not be identical and may vary in shape, dimensions, and/or layout in further embodiments.
- Molded panel 20 includes a panel body having an upper principal surface 24 (referred to herein as “frontside 24 ”) at which the respective frontsides of semiconductor die 22 are exposed.
- frontside 24 an upper principal surface 24
- semiconductor die 22 have undergone wafer level processing and each carry one or more Integrated Circuits (ICs). Bond pads (e.g., bond pads 32 shown in FIGS.
- RDLs are subsequently built-up over the frontside of molded panel 20 and contain electrically-conductive interconnect lines, which are electrically coupled to the bond pads of the embedded die 22 .
- one process suitable for producing molded panel 20 is performed as follows. First, semiconductor die 22 are distributed in a desired spatial arrangement over the upper surface of a temporary substrate, such as a layer of adhesive tape (not shown). If desired, one more release layers may also be applied or otherwise formed over the carrier's supper surface prior to positioning of the die.
- a mold frame which has a central cavity or opening therethrough, is positioned over the temporary substrate and around the array of semiconductor die 22 utilizing a pick-and-place tool.
- a dielectric mold compound or encapsulant, such as a silica-filled epoxy, is dispensed into the cavity of the mold frame and flows over semiconductor die 22 .
- Molded panel 20 can be produced as a relatively thin, disc-shaped body or mass having a generally circular planform geometry; however, panel 20 can be fabricated to have any desired dimensions and planform shape.
- the panel body is then released from the temporary substrate to reveal frontside 24 of panel 20 through which die 22 are exposed.
- the backside of the panel body may be ground or polished to bring molded panel 20 to a desired thickness prior to release of the panel body from the carrier.
- molded panel 20 can be produced utilizing other known fabrication techniques, such as compression molding and lamination processes.
- FIGS. 2-5 and 7 - 9 are cross-sectional views taken through a portion of the molded panel 20 containing a single semiconductor die 22 (generally demarcated in FIG. 1 by dashed box 26 ), which illustrate one manner in which a number of RDLs 28 (identified in FIGS. 3-9 ) and texturized solder pads 50 (identified in FIGS. 5-9 ) can be produced over molded panel 20 .
- the FO-WLP is identified by reference numeral “ 30 ” and is shown in a partially-completed state in FIGS. 2-8 and in a completed state in FIG. 9 . While the following description focuses on the processing of the region of molded panel 20 from which FO-WLP 30 is produced, it will be understood that the below-described process steps will typically be performed globally across molded panel 20 and for all die 22 to produce a plurality of completed FO-WLPs in parallel with FO-WLP 30 . Each FO-WLP produced form panel 20 will typically contain one or more of semiconductor die 22 shown in FIG. 1 , as well as the other structural features (e.g., texturized bonds pads) described below.
- FO-WLP 30 is shown prior to build-up of RDLs 28 (identified in FIGS. 3-9 ).
- Semiconductor die 22 includes a frontside over which a plurality of bond pads 32 are disposed (only two of which are visible in FIG. 2 ). The frontside of die 22 and, therefore, bond pads 32 are exposed at frontside 24 of molded panel 20 .
- Molded panel 20 is attached to a non-illustrated support structure in a face-up orientation to facilitate build-up of RDLs 28 .
- RDL build-up can commence with the deposition of a first photoimagable dielectric layer 34 (shown in FIG. 3 ). In one embodiment, dielectric layer 34 is deposited over molded panel 20 by spin-on application.
- Dielectric layer 34 can be deposited to a thickness between about 5 microns ( ⁇ m) and about 20 ⁇ m in an embodiment; the term “about,” as appearing herein, denoting a disparity of less than 10%. However, layer 34 can be thicker or thinner in further embodiments. As indicated in FIG. 3 , dielectric layer 34 is formed over semiconductor die 22 and covers bond pads 32 . To again reveal bond pads 32 , via openings 36 are formed in dielectric layer 34 by, for example, lithographic patterning. The term “via opening” is defined herein as an opening or tunnel formed through one or more dielectric layers and in which an electrically-conductive feature is later produced to provide electrically-conductive path through the dielectric layers. FIG. 4 illustrates FO-WLP 30 after patterning of dielectric layer 34 and the formation of via openings 36 , which extend through layer 34 to expose bond pads 32 of semiconductor die 22 .
- a metal level is next formed over patterned dielectric layer 34 .
- RDLs 28 can be produced to include multiple metal levels, which are interspersed with alternating dielectric layers.
- the texturized solder pads are usefully produced in conjunction with the outermost or last metal level by texturing selected regions of the dielectric layer underlying the last metal level (referred to herein as the “under-pad dielectric layer”).
- FO-WLP 30 is produced to include a single metal level overlying dielectric layer 34 .
- dielectric layer 34 is the “under-pad dielectric layer” in the context of the present example. Accordingly, the regions of dielectric layer 34 over which solder pads will subsequently formed are first texturized prior to formation of the last metal level. Etching or another process can be employed to texturize selected regions of dielectric layer 34 . However, in a preferred embodiment, selected regions of dielectric layer 34 are texturized by photolithographical patterning. FIG. 4 further illustrates FO-WLP 30 as including two texturized dielectric regions 38 , which are formed in dielectric layer 34 by lithographical patterning.
- Texturized dielectric regions 38 are defined by relatively small cavities, openings, or channels 40 (referred to herein as “texturize features 40 ”). Texturizing features 40 are formed in the upper surface of dielectric layer 34 and can be repeated across regions 38 in a predetermined pattern, as discussed more fully below in conjunction with FIG. 6 .
- a photolithographical patterning process is utilized to produce via openings 36 and texturized dielectric regions 38 in under-pad dielectric layer 28 .
- a photolithographical patterning process is utilized to produce via openings 36 and texturized dielectric regions 38 in under-pad dielectric layer 28 .
- texturizing features 40 do not fully penetrate dielectric layer 28 .
- texturize features 40 can be formed to have a maximum feature depth less than the average thickness of dielectric layer 28 .
- texturize features 40 can be formed to have a maximum feature depth between about 1 and about 4 ⁇ m, while dielectric layer 28 can have a thickness exceeding 5 ⁇ m in an embodiment.
- those areas of dielectric layer 34 in which via openings 36 are formed can be exposed to a higher dosage of ultraviolet (UV) light than are those areas of layer 34 in which texturizing features 40 are formed.
- UV ultraviolet
- the regions of dielectric layer 34 in which the texture pattern is formed can be treated with a first predetermined UV dosage, while the regions of layer 34 in which the via openings are formed are treated with a second predetermined UV dosage greater than the first predetermined dosage.
- a common developing step can then be carried-out to simultaneously form via openings 36 and texturizing features 40 , while imparting features 40 with an average depth shallower than the depths of via openings 36 .
- texturize features 40 can extend fully through under-pad dielectric layer 28 .
- a patterned metal level 42 is next produced over under-pad dielectric layer 28 .
- patterned metal level 42 is produced by first depositing a seed layer, applying a photoresist coating over the seed layer, developing the photoresist coating to expose selected regions of the seed layer, plating the exposed regions of the seed layer, stripping the photoresist, and then etching away the non-plated portions of the seed layer to leave only the desired metal features.
- the seed layer can be composed of, for example, titanium tungsten (TiW) over which a thin layer of copper (Cu) is sputtered prior to deposition of a thicker Cu platting.
- metal level 42 is patterned to include a number of texturized solder pads 50 and a number of electrically-conductive interconnect lines 52 .
- Interconnect lines 52 extend from texturized solder pads 50 into via openings 36 to electrically couple solder pads 50 to bond pads 32 of die 22 .
- interconnect lines 52 can electrically couple solder pads 50 to other electrically-conductive routing features, such as other interconnect lines or metal plugs formed in underlying RDLs.
- Metal level 48 is generally conformal with patterned dielectric layer 28 such that the texture pattern of texturized dielectric regions 38 ( FIG. 4 ) is transferred to solder pads 50 and, specifically, to the respective upper or “solder contact” surfaces 54 of pads 50 .
- texturized solder pads 50 are imparted with relatively small grooves, openings, or cavities 56 defining a texture pattern (referred to herein as “texturize features 56 ”).
- texturize features 56 To avoid filling or “pinching-off” of texturize features 56 , it is preferred that the minimum width of texturize features 40 of texturized dielectric regions 38 ( FIG. 4 ) is at least twice the average thickness of metal level 48 and, therefore, of interconnect lines 52 .
- texturize features 40 have a minimum width of about 5 ⁇ m.
- Texturized solder pads 50 and underlying texturized dielectric regions 38 can be formed at any desired location across FO-WLP 30 .
- texturized solder pads 50 and underlying texturized dielectric regions 38 are located laterally outboard of semiconductor die 22 .
- texturized solder pads 50 and texturized dielectric regions 38 are located over the fan-out region of the molded package body, as defined by subsequent singulation of molded panel 20 (described below in conjunction with FIG. 9 ).
- the particular texture pattern formed in texturized dielectric regions 38 ( FIG. 4 ) and transferred to texturized solder pads 50 can and will vary amongst embodiments.
- a stippling, checkerboard, bulls-eye, or other pattern can be created in dielectric regions 38 and transferred to texturized solder pads 50 .
- a hatch pattern is formed in texturized dielectric regions 38 ( FIG. 4 ) and transferred to texturized solder pads 50 .
- hatch pattern is defined herein as a pattern of closely-spaced lines, grooves, or trenches, whether or not such lines, grooves, or trenches intersect or extend parallel to one another.
- FIG. 6 is a top-down view of relatively small region of FO-WLP 30 on which two texturized solder pads 50 have been formed.
- the leftmost solder pad 50 has been imparted with a hatch pattern such that texturizing features 56 assume the form of series of substantially parallel grooves or lines, which extend at least partially across solder contact surface 54 of the leftmost pad 50 .
- the rightmost solder pad 50 shown in FIG. 6 has been imparted with a cross-hatch pattern such that texturizing features 56 assume the form of intersecting grooves or lines, which form a grid or lattice across the solder contact surface 54 of the rightmost pad 50 .
- texturized solder pads 50 can be imparted with any pattern of grooves, cavities, or openings able to permit the inflow of solder when texturized solder pads 50 are bonded to a solder ball or other solder contact, as described below.
- any texture pattern can be crated within texturized dielectric regions 38 ( FIG. 4 ) suitable for transferring such a pattern to solder pads 50 .
- solder mask layer 58 is next deposited over patterned metal level 48 and, therefore, over texturized solder pads 50 and interconnect lines 52 .
- Solder mask layer 58 is then patterned to create solder mask openings 60 through which texturized solder pads 50 are exposed.
- Solder contacts 62 such as BGA solder balls or discrete bodies of solder paste, are then deposited in or over solder mask openings 60 (shown in FIG. 8 ). Afterwards, heat treatment is carried-out to reflow solder contacts 62 and form a solder joint between contacts 62 and solder contact surface 54 of texturized solder pads 50 .
- solder wettable nature of the material (e.g., Cu) from which texturized solder pads 50 are formed promotes the flow of solder into texturize features 56 provided in solder pad contact surfaces 54 . After the soldering process, the solder may fill or substantially fill texturizing features 56 with little to no voiding. Due to the texturized nature of solder pads 50 , the surface area of each solder pad 50 bonded to its respective solder contact 62 is increased relative to a non-texturized solder pad of equivalent dimensions. Solder joint strength and reliability is improved as a result.
- Molded panel 20 is singulated to complete fabrication of FO-WLP 30 and the other FO-WLPs produced in parallel therewith. Singulation is preferably carried-out utilizing a dicing saw; however, other singulation processes can also be utilized including, for example, laser cutting and water jetting.
- the resultant structure is shown in FIG. 9 wherein the singulated piece of panel 20 forms a molded package body 64 having substantially vertical sidewalls 66 .
- molded package body 64 has a fan-out region 68 over which texturized solder pads 50 are located.
- FO-WLP 30 Due to the increased solder joint reliability between solder contacts 62 and the underlying texturized solder pads 54 , FO-WLP 30 is well-suited for usage in an environment characterized by high impact forces or significant vibratory loads; however, it will be appreciated that FO-WLP 30 and the other microelectronic packages produced pursuant to the methods described herein are not limited to any particular application or usage. It should also be appreciated that, in further embodiments, FO-WLP 30 can be initially produced and distributed without solder contacts, in which case the solder joints may be created between the texturized solder pads and the solder contacts when FO-WLP 30 is installed on a larger system or device, such as a PCB.
- the texturized topology of the solder pads is created via the conformal deposition of one or more electrically-conductive layers over hatched dielectric regions.
- the dielectric regions are preferably imparted with a desired hatch (or other texture) pattern utilizing a photoimagable patterning process, although the usage of etching or other selective material removal process to create the hatched dielectric regions is not precluded.
- the texturize features are preferably produced to have a maximum feature depth less than the thickness of the dielectric layer in which the features are formed and less than the depths of any via openings formed through the dielectric layer.
- the texturize features and via openings can be formed in a photoimagable, under-pad dielectric layer utilizing a common development step by varying the dosage of UV light to which different regions of the dielectric layer are exposed.
- the regions of the under-pad dielectric layer in which the via openings are formed can be exposed to higher dosages of UV light as compared to the regions of the dielectric layer in which the texturize features are formed.
- the number of processing steps utilized to produce the FO-WLPs can be reduced by employing a common development process to form both the via openings and the texturize features of the texturized dielectric regions in a single photoimagable layer.
- slight variations in the texturing feature depth will be acceptable as the under-pad dielectric layer will be sufficiently thick to accommodate such variances.
- FIGS. 10-13 are cross-sectional views of a FO-WLP 70 , as shown at various stages of completion and illustrated in accordance with a second exemplary embodiment of the fabrication method.
- FO-WLP 70 can be produced in parallel with a number of other FO-WLPs by processing a molded panel 72 (partially shown in FIGS. 10-13 ).
- a number of semiconductor die 74 are embedded in panel 72 and exposed through the frontside 76 thereof.
- a first or base photoimagable dielectric layer 76 is deposited over frontside 74 of panel 72 .
- base dielectric layer 76 is photolitographically patterned to produce via openings 78 exposing a number of bond pads 80 , which are located on the frontside of die 74 .
- a second or under-pad dielectric layer 82 is deposited over base dielectric layer 76 (shown in FIG. 11 ).
- Under-pad dielectric layer 82 is then lithographically patterned to produce via openings 84 , which align with the previously-formed via openings 78 ( FIG. 10 ) and expose bond pads 80 through the two layer stack. Additionally, under-pad dielectric layer 82 is further patterned to include texturized dielectric regions 86 at selected locations across layer 82 .
- texturize features 88 are formed in selected dielectric regions 86 to create the desired surface topology, such as a hatch pattern.
- Texturized dielectric regions 86 are similar to texturized dielectric regions 38 described above in conjunction with FO-WLP 30 ( FIGS. 2-9 ); thus, additional detailed description of these regions is not provided to avoid redundancy. It should be noted, however, that texturizing features 86 penetrate through under-pad dielectric layer 82 and terminate at the interlayer interface formed between layers 76 and 82 (represented in FIG. 11 by dashed line 90 ). Texturizing features 88 of texturized dielectric regions 86 and via openings 84 can be produced utilizing a single UV exposure and UV development steps. Thus, the depth of texturize features 88 is determined by the thickness of under-pad dielectric layer 82 , which can be controlled within relatively tight tolerances.
- a patterned metal level 92 is next produced over under-pad dielectric layer 82 .
- Metal level 92 can be produced in the same manner as was metal level 42 described above in conjunction with FIG. 5 .
- Patterned metal level 92 is composed of or includes an upper layer composed of a solder-wettable, electrically-conductive metal, such as Cu.
- metal level 92 is patterned to include texturized solder pads 94 and interconnect lines 96 , which electrically couple solder pads 92 to bond pads 98 of packaged die 74 . Texturized solder pads 94 overlie and are conformal with texturized dielectric regions 86 (identified in FIG. 11 ).
- the hatch or other texture pattern imparted to texturized dielectric regions 86 is transferred to solder pads 94 , which include texturizing features 100 formed in the respective upper or solder-contact surfaces 102 thereof.
- Texturized solder pads 86 are located laterally outboard of die 74 and over the fan-out region of molded package body 110 ; however, one or more of solder pads 86 can be located over die 22 in further embodiments. Steps similar to those described above in conjunction with FO-WLP 30 ( FIGS. 2-9 ) can now be carried-out to complete fabrication of FO-LWP 70 . For example, as shown in FIG.
- a solder mask layer 104 can deposited over patterned metal level 92 , patterned to create solder mask openings 106 therein, and then solder balls or other solder contacts 108 can be deposited into solder mask openings 106 . Afterwards, solder reflow is performed to melt or soften solder contacts 108 such that solder flows into texturizing features 100 of texturized solder pads 94 and structurally robust solder joints are produced. Molded panel 72 ( FIGS. 10-12 ) is then singulated to separate FO-WLP 70 from the other FO-WLPs produced in parallel therewith. As indicated in FIG.
- the texturized solder pads can increase the strength and reliability of solder joints created between the solder pads and subsequently-formed solder contacts.
- the desired texture pattern is imparted to the solder pads by first texturizing selected regions of an under-pad dielectric layer, which underlie the solder pads. Texturing of the under-pad dielectric layer can be carried-out in conjunction with formation of the RDLs to enable the formation of the texturized solder pads with relatively few additional processing steps. While primarily described above in conjunction with the fabrication of FO-WLPs, embodiments of the fabrication method can be utilized to produce FI-WLPs and other microelectronic packages having texturized solder pads.
- the fabrication method includes the step or process of forming a texturized dielectric region having a texture pattern, such as a hatch pattern, in an under-pad dielectric layer.
- a texturized solder pad is then produced over the texturized dielectric region.
- the texturized solder pad has a solder contact surface to which the texture pattern is transferred such that the area of the solder contact surface is increased relative to a non-texturized solder pad of equivalent dimensions.
- the method includes the steps or processes of depositing a photoimagable dielectric layer over a semiconductor die, photolitographically patterning the photoimagable dielectric layer to define texturized dielectric regions at selected locations across the first photoimagable dielectric layer, and producing a patterned metal level over the photoimagable dielectric layer.
- the patterned metal level is produced to include: (i) texturized solder pads formed over the texturized dielectric regions, and (ii) interconnect lines electrically coupling the solder pads to the semiconductor die.
- a solder mask layer is formed, which has solder mask openings through which the texturized solder pads are exposed. BGA solder balls or other solder contacts are then formed in the solder mask openings and bonded to the texturized solder pads.
- the fabrication method includes the step or process of depositing a photoimagable dielectric layer over an array of semiconductor die such that the photoimagable dielectric layer covers bond pads located on the semiconductor die.
- the photoimagable dielectric layer is then photolitographically patterned to define: (i) texturized dielectric regions at selected locations across the first photoimagable dielectric layer, and (ii) via openings extending through the first photoimagable dielectric layer.
- a patterned metal level is then produced over the texturized dielectric regions and the via openings.
- the patterned metal level includes texturized solder pads overlying the texturized dielectric regions, as well as interconnect lines electrically coupling the texturized solder pads to the bond pads of the semiconductor die.
- a solder mask layer is then formed having solder mask openings through which the texturized solder pads are exposed, and BGA solder balls or other solder contacts are formed in the solder mask openings and bonded to the texturized solder pads.
- the microelectronic package includes a texturized dielectric region having a texture pattern thereon.
- a texturized solder pad overlies the texturized dielectric region and having a solder contact surface.
- the texturized solder pad is substantially conformal with the texturized dielectric region such that the texture pattern is transferred to the solder contact surface.
- a solder ball overlies the texturized solder pad and is bonded to the solder contact surface.
- the microelectronic package can further include a first photoimagable dielectric layer in which the texturized dielectric region is formed, the first photoimagable dielectric layer having a thickness greater than the feature depth of the texture pattern.
- the microelectronic package can further include a semiconductor die and a molded package body having a fan-out region extending around the semiconductor die, the texturized dielectric region located over the fan-out region.
- the microelectronic package can further include semiconductor die having a bond pad, a first photoimagable dielectric layer in which the texturized dielectric region is formed; and an interconnect line overlying the first photoimagable dielectric layer and electrically coupling the bond pad to the texturized solder pad.
- interconnect the texturized dielectric region can have a minimum feature width greater than twice the average thickness of the interconnect line.
- the microelectronic package can include an under-pad photoimagable dielectric layer in which the texturized dielectric region is formed, as well as a base photoimagable dielectric layer underlying the under-pad photoimagable dielectric layer and forming an interlayer juncture therewith.
- the texture pattern of the texturized dielectric region may extend to and terminate substantially at the interlayer juncture.
- a first structure or layer can be described as fabricated “over” or “on” a second structure, layer, or substrate without indicating that the first structure or layer necessarily contacts the second structure, layer, or substrate due to, for example, presence of one or more intervening layers.
- the term “microelectronic device” or “microelectronic component” is utilized in a broad sense to refer to an electronic device, element, or structure produced on a relatively small scale and amenable to packaging in the above-described manner.
- Microelectronic devices or components include, but are not limited to, integrated circuits formed on semiconductor die, Microelectromechanical Systems (MEMS) devices, passive electronic components, optical devices, and other small scale electronic devices capable of providing processing, memory, sensing, radiofrequency, optical, and actuator functionalities, to list but a few examples.
- MEMS Microelectromechanical Systems
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- Embodiments of the present invention relate generally to microelectronic packaging and, more particularly, to microelectronic packages and methods for fabricating microelectronic packages having texturized solder pads, which can enhance solder joint reliability.
- A microelectronic package commonly includes one or more Redistribution Layers (RDLs) over which a Ball Grid Array (BGA) is produced. The RDLs contain electrically-conductive interconnect lines, which electrically couple the BGA solder balls to the microelectronic device or devices (e.g., semiconductor die) contained within the package. The interconnect lines are defined by patterning one or metal levels, which are interspersed with alternating dielectric layers. A microelectronic package can contain a single patterned metal level or, possibly, five or more metal levels depending upon the wiring complexity of the package. The final or outermost metal level is typically patterned to include flat solder pads joined to the interconnect lines. A solder mask layer is deposited over the last metal level, and openings are formed in the solder mask layer to expose the solder pads. The BGA solder balls are then deposited in the solder mask openings and contact the solder pads. Heat treatment is carried-out to reflow the BGA solder balls such that solder joints are formed between the solder balls and the underlying solder pads. Fabrication of the microelectronic package can then be completed by, for example, singulation of a panel or wafer containing the microelectronic package. A secondary solder reflow process may also be carried-out when the microelectronic package is mounted to a larger system or device, such as a Printed Circuit Board (PCB).
- Fabrication processes of the type described above typically produce solder joints of at least moderate mechanical strength, which is adequate for most applications. However, the mechanical strength of the solder joints formed between the solder pads and the BGA solder balls can be undesirably limited in certain instances, such as when a microelectronic package is subject to high impact loads or to significant vibratory forces during usage. Considering this, it is desirable to provide microelectronic packages and methods for fabricating microelectronic packages having enhanced solder joint strength and reliability. Ideally, embodiments of such a fabrication method could be utilized to produce various different types of microelectronic packages, such as Fan-In Wafer Level Packages (FI-WLPs) and Fan-Out Wafer Level Packages (FO-WLPs), with relatively few additional processing steps to minimize manufacturing time, cost, and complexity. Other desirable features and characteristics of the present invention will become apparent from the subsequent Detailed Description and the appended Claims, taken in conjunction with the accompanying Drawings and the foregoing Background.
- At least one example of the present invention will hereinafter be described in conjunction with the following figures, wherein like numerals denote like elements, and:
-
FIG. 1 is a top-down view of an exemplary molded panel in which a plurality of semiconductor die has been embedded and which may undergo further processing to produce a plurality of microelectronic devices having texturized solder pads, in accordance with embodiments of the present invention; -
FIGS. 2-5 are cross-sectional views of a microelectronic package shown at various stages of completion, which can be produced utilizing the molded panel shown inFIG. 1 and which is illustrated in accordance with a first exemplary embodiment of the microelectronic package fabrication method; -
FIG. 6 is a top-down view of a region of the microelectronic package shown inFIGS. 2-5 illustrating two texturized solder pads, which are formed to have different hatch patterns in their respective upper surfaces; -
FIGS. 7-9 are cross-sectional views of the microelectronic package shown inFIGS. 2-6 (again shown at various stages of completion) and further illustrating the first exemplary embodiment of the microelectronic package fabrication method; and -
FIGS. 10-13 are cross-sectional views of a microelectronic package shown at various stages of completion and produced to include texturized solder pads, as illustrated in accordance with a further exemplary embodiment of the microelectronic package fabrication method. - For simplicity and clarity of illustration, the drawing figures illustrate the general manner of construction, and descriptions and details of well-known features and techniques may be omitted to avoid unnecessarily obscuring the exemplary and non-limiting embodiments of the invention described in the subsequent Detailed Description. It should further be understood that features or elements appearing in the accompanying figures are not necessarily drawn to scale unless otherwise stated. For example, the dimensions of certain elements or regions in the figures may be exaggerated relative to other elements or regions to improve understanding of embodiments of the invention.
- The following describes exemplary embodiments of microelectronic packages and methods for producing microelectronic packages having texturized solder pads. The solder pads are “texturized” in the sense that a pattern of relatively small grooves, cavities, or depressions is created in the upper surfaces of the pads, which are contacted by solder when a BGA solder ball or other solder contact is bonded thereto. This increases the surface area of the solder pads available for bonding during solder reflow; and, in effect, creates a mechanical locking feature, enhancing the strength and reliability of the solder joint created between the texturized solder pads and the solder contacts. In accordance with embodiments of the present invention, the desired texture pattern is imparted to the solder pads by first texturizing selected regions of an under-pad dielectric layer, which underlie the solder pads. The texturized solder pads can then be produced by the conformal deposition and patterning of a solder-wettable, electrically-conductive layer, such as the outermost or final metal level of the RDLs included within the microelectronic package. In preferred embodiments, selected regions of the under-pad dielectric layer are texturized by photolithographical patterning. In such embodiments, texturing of the under-pad dielectric layer can be carried-out in conjunction with formation of the RDLs to enable the texturized solder pads to produced with relatively few additional processing steps.
- By way of non-limiting illustration, an exemplary embodiment of the fabrication method will now be described in conjunction with the manufacture of an exemplary FO-WLP, as shown at various stages of completion in
FIGS. 2-9 and produced by processing the molded panel shown inFIG. 1 . The following description notwithstanding, embodiments of the fabrication method can be utilized to produce different types of microelectronic packages having texturized solder pads including, but not limited to, FI-WLPs or Chip Scale Packages (CSPs). For example, processing steps similar to those described below can be performed to produce a plurality of FI-WLPs containing texturized solder pads; however, in this alternative case, the processing steps would be carried-out utilizing a semiconductor wafer containing an array of non-singulated semiconductor die as opposed to a molded panel in which a number of singulated die have been embedded. After wafer level processing, the semiconductor wafer can then be singulated to yield a plurality of discrete FI-WLPs each having a number of texturized solder pads. Prior to singulation of the semiconductor wafer, solder balls or other solder contacts can then be bonded to the texturized solder pads in the manner described below to impart the completed FI-WLPs with enhanced-strength solder joints. - In embodiments wherein the fabrication method is utilized to produce FO-WLPs, processing can be carried-out utilizing a molded panel in which an array of semiconductor die has been embedded. An example of a molded
panel 20 containing a number ofsemiconductor die 22 is shown from a top-down view inFIG. 1 . For the purposes of explanation, moldedpanel 20 is shown as containing a relatively small array of microelectronic devices consisting only of substantially identical semiconductor die 22. This example notwithstanding, it will be appreciated that the semiconductor die embedded within moldedpanel 20 need not be identical and may vary in shape, dimensions, and/or layout in further embodiments. Additionally, various other types of microelectronic devices (e.g., passive components, such as inductors, resistors, capacitors, and the like) can be embedded within moldedpanel 20 along with semiconductor die 22 when it is desired to produce System-in-Package (SiP) FO-WLPs. Moldedpanel 20 includes a panel body having an upper principal surface 24 (referred to herein as “frontside 24”) at which the respective frontsides ofsemiconductor die 22 are exposed. At this juncture in the fabrication process, semiconductor die 22 have undergone wafer level processing and each carry one or more Integrated Circuits (ICs). Bond pads (e.g.,bond pads 32 shown inFIGS. 2-5 and 7-9) are disposed on the frontsides of die 22 to provide points-of-contact to the circuits carried thereby. As explained below, one or more RDLs are subsequently built-up over the frontside of moldedpanel 20 and contain electrically-conductive interconnect lines, which are electrically coupled to the bond pads of the embeddeddie 22. - By way of non-limiting example, one process suitable for producing molded
panel 20 is performed as follows. First, semiconductor die 22 are distributed in a desired spatial arrangement over the upper surface of a temporary substrate, such as a layer of adhesive tape (not shown). If desired, one more release layers may also be applied or otherwise formed over the carrier's supper surface prior to positioning of the die. A mold frame, which has a central cavity or opening therethrough, is positioned over the temporary substrate and around the array of semiconductor die 22 utilizing a pick-and-place tool. A dielectric mold compound or encapsulant, such as a silica-filled epoxy, is dispensed into the cavity of the mold frame and flows over semiconductor die 22. The encapsulant is then solidified by, for example, an oven cure to yield a solid panel body in whichsemiconductor die 22 are embedded. Moldedpanel 20 can be produced as a relatively thin, disc-shaped body or mass having a generally circular planform geometry; however,panel 20 can be fabricated to have any desired dimensions and planform shape. The panel body is then released from the temporary substrate to revealfrontside 24 ofpanel 20 through which die 22 are exposed. If desired, the backside of the panel body may be ground or polished to bring moldedpanel 20 to a desired thickness prior to release of the panel body from the carrier. In further embodiments, moldedpanel 20 can be produced utilizing other known fabrication techniques, such as compression molding and lamination processes. - One or more RDLs are next produced over
frontside 24 of moldedpanel 20 and the semiconductor die 22 embedded therein. In accordance with embodiments of the present invention, texturized solder pads are produced in conjunction with build-up of the RDLs such.FIGS. 2-5 and 7-9 are cross-sectional views taken through a portion of the moldedpanel 20 containing a single semiconductor die 22 (generally demarcated inFIG. 1 by dashed box 26), which illustrate one manner in which a number of RDLs 28 (identified inFIGS. 3-9 ) and texturized solder pads 50 (identified inFIGS. 5-9 ) can be produced over moldedpanel 20. Hereafter, the following description and the accompanying figures will focus primarily on the processing of the portion of moldedpanel 20 shown inFIGS. 2-5 and 7-9; and the production of a single FO-WLP. The FO-WLP is identified by reference numeral “30” and is shown in a partially-completed state inFIGS. 2-8 and in a completed state inFIG. 9 . While the following description focuses on the processing of the region of moldedpanel 20 from which FO-WLP 30 is produced, it will be understood that the below-described process steps will typically be performed globally across moldedpanel 20 and for all die 22 to produce a plurality of completed FO-WLPs in parallel with FO-WLP 30. Each FO-WLP producedform panel 20 will typically contain one or more of semiconductor die 22 shown inFIG. 1 , as well as the other structural features (e.g., texturized bonds pads) described below. - Referring initially to
FIG. 2 , FO-WLP 30 is shown prior to build-up of RDLs 28 (identified inFIGS. 3-9 ). Semiconductor die 22 includes a frontside over which a plurality ofbond pads 32 are disposed (only two of which are visible inFIG. 2 ). The frontside ofdie 22 and, therefore,bond pads 32 are exposed at frontside 24 of moldedpanel 20. Moldedpanel 20 is attached to a non-illustrated support structure in a face-up orientation to facilitate build-up ofRDLs 28. RDL build-up can commence with the deposition of a first photoimagable dielectric layer 34 (shown inFIG. 3 ). In one embodiment,dielectric layer 34 is deposited over moldedpanel 20 by spin-on application.Dielectric layer 34 can be deposited to a thickness between about 5 microns (μm) and about 20 μm in an embodiment; the term “about,” as appearing herein, denoting a disparity of less than 10%. However,layer 34 can be thicker or thinner in further embodiments. As indicated inFIG. 3 ,dielectric layer 34 is formed over semiconductor die 22 and coversbond pads 32. To again revealbond pads 32, viaopenings 36 are formed indielectric layer 34 by, for example, lithographic patterning. The term “via opening” is defined herein as an opening or tunnel formed through one or more dielectric layers and in which an electrically-conductive feature is later produced to provide electrically-conductive path through the dielectric layers.FIG. 4 illustrates FO-WLP 30 after patterning ofdielectric layer 34 and the formation of viaopenings 36, which extend throughlayer 34 to exposebond pads 32 of semiconductor die 22. - A metal level is next formed over patterned
dielectric layer 34. Depending upon the wiring complexity of FO-WLP 30 (and the other FO-WLPs produced frompanel 20 shown inFIG. 1 ),RDLs 28 can be produced to include multiple metal levels, which are interspersed with alternating dielectric layers. As briefly noted above, the texturized solder pads are usefully produced in conjunction with the outermost or last metal level by texturing selected regions of the dielectric layer underlying the last metal level (referred to herein as the “under-pad dielectric layer”). In the relatively simple embodiment shown inFIGS. 2-9 , FO-WLP 30 is produced to include a single metal level overlyingdielectric layer 34. This metal level is therefore the “last” or “outermost” metal level, anddielectric layer 34 is the “under-pad dielectric layer” in the context of the present example. Accordingly, the regions ofdielectric layer 34 over which solder pads will subsequently formed are first texturized prior to formation of the last metal level. Etching or another process can be employed to texturize selected regions ofdielectric layer 34. However, in a preferred embodiment, selected regions ofdielectric layer 34 are texturized by photolithographical patterning.FIG. 4 further illustrates FO-WLP 30 as including two texturizeddielectric regions 38, which are formed indielectric layer 34 by lithographical patterning. Texturizeddielectric regions 38 are defined by relatively small cavities, openings, or channels 40 (referred to herein as “texturize features 40”). Texturizing features 40 are formed in the upper surface ofdielectric layer 34 and can be repeated acrossregions 38 in a predetermined pattern, as discussed more fully below in conjunction withFIG. 6 . - In the illustrated embodiment, a photolithographical patterning process is utilized to produce via
openings 36 and texturizeddielectric regions 38 in under-pad dielectric layer 28. For manufacturing efficiency, it may be desirable to produce viaopenings 36 and texturizeddielectric regions 38 simultaneously utilizing a single or common developing process. At the same time, it may be desirable to impart viaopenings 36 and texturizing features 40 with different depths. In particular, while viaopenings 36 are formed to extend through under-pad dielectric layer 28, it may be preferred that texturizing features 40 do not fully penetratedielectric layer 28. In this case, texturize features 40 can be formed to have a maximum feature depth less than the average thickness ofdielectric layer 28. For example, texturize features 40 can be formed to have a maximum feature depth between about 1 and about 4 μm, whiledielectric layer 28 can have a thickness exceeding 5 μm in an embodiment. Prior to development of under-pad dielectric layer 34, those areas ofdielectric layer 34 in which viaopenings 36 are formed can be exposed to a higher dosage of ultraviolet (UV) light than are those areas oflayer 34 in which texturizing features 40 are formed. Stated differently, the regions ofdielectric layer 34 in which the texture pattern is formed can be treated with a first predetermined UV dosage, while the regions oflayer 34 in which the via openings are formed are treated with a second predetermined UV dosage greater than the first predetermined dosage. A common developing step can then be carried-out to simultaneously form viaopenings 36 and texturizing features 40, while impartingfeatures 40 with an average depth shallower than the depths of viaopenings 36. By preventing texturize features 40 from fully penetratingdielectric layer 28, undesired electrical contact or coupling between the solder pad formed over texturizeddielectric regions 38 and any electrically-conductive features located beneath layer 28 (e.g., interconnect lines contained within an underlying metal level) is avoided. In further embodiments, such as in embodiments wherein electrically-conductive features are not present under texturizeddielectric regions 38, texturize features 40 can extend fully through under-pad dielectric layer 28. - Advancing to
FIG. 5 , a patternedmetal level 42 is next produced over under-pad dielectric layer 28. In one embodiment, patternedmetal level 42 is produced by first depositing a seed layer, applying a photoresist coating over the seed layer, developing the photoresist coating to expose selected regions of the seed layer, plating the exposed regions of the seed layer, stripping the photoresist, and then etching away the non-plated portions of the seed layer to leave only the desired metal features. The seed layer can be composed of, for example, titanium tungsten (TiW) over which a thin layer of copper (Cu) is sputtered prior to deposition of a thicker Cu platting. Other materials can be utilized in further embodiments (providing that the texturized solder pads are formed from an electrically-conductive, solder wettable material), as can other fabrication processes suitable for producing patternedmetal level 42. In the embodiment shown inFIG. 5 ,metal level 42 is patterned to include a number of texturizedsolder pads 50 and a number of electrically-conductive interconnect lines 52.Interconnect lines 52 extend from texturizedsolder pads 50 into viaopenings 36 to electrically couplesolder pads 50 tobond pads 32 ofdie 22. In further embodiments wherein FO-WLP 30 is produced to include multiple metal levels,interconnect lines 52 can electrically couplesolder pads 50 to other electrically-conductive routing features, such as other interconnect lines or metal plugs formed in underlying RDLs. - Metal level 48 is generally conformal with patterned
dielectric layer 28 such that the texture pattern of texturized dielectric regions 38 (FIG. 4 ) is transferred tosolder pads 50 and, specifically, to the respective upper or “solder contact” surfaces 54 ofpads 50. Thus, as are texturized dielectric regions 38 (FIG. 4 ), texturizedsolder pads 50 are imparted with relatively small grooves, openings, orcavities 56 defining a texture pattern (referred to herein as “texturize features 56”). To avoid filling or “pinching-off” of texturize features 56, it is preferred that the minimum width of texturize features 40 of texturized dielectric regions 38 (FIG. 4 ) is at least twice the average thickness of metal level 48 and, therefore, of interconnect lines 52. In one embodiment, and by way of example only, texturize features 40 (FIG. 4 ) have a minimum width of about 5 μm.Texturized solder pads 50 and underlying texturized dielectric regions 38 (FIG. 4 ) can be formed at any desired location across FO-WLP 30. In the illustrated embodiment, texturizedsolder pads 50 and underlying texturized dielectric regions 38 (FIG. 4 ) are located laterally outboard of semiconductor die 22. Stated differently, texturizedsolder pads 50 and texturized dielectric regions 38 (FIG. 4 ) are located over the fan-out region of the molded package body, as defined by subsequent singulation of molded panel 20 (described below in conjunction withFIG. 9 ). - The particular texture pattern formed in texturized dielectric regions 38 (
FIG. 4 ) and transferred to texturizedsolder pads 50 can and will vary amongst embodiments. In certain embodiments, a stippling, checkerboard, bulls-eye, or other pattern can be created indielectric regions 38 and transferred to texturizedsolder pads 50. However, in preferred embodiments, a hatch pattern is formed in texturized dielectric regions 38 (FIG. 4 ) and transferred to texturizedsolder pads 50. The term “hatch pattern” is defined herein as a pattern of closely-spaced lines, grooves, or trenches, whether or not such lines, grooves, or trenches intersect or extend parallel to one another.FIG. 6 is a top-down view of relatively small region of FO-WLP 30 on which two texturizedsolder pads 50 have been formed. As can be seen, theleftmost solder pad 50 has been imparted with a hatch pattern such that texturizing features 56 assume the form of series of substantially parallel grooves or lines, which extend at least partially acrosssolder contact surface 54 of theleftmost pad 50. By comparison, therightmost solder pad 50 shown inFIG. 6 has been imparted with a cross-hatch pattern such that texturizing features 56 assume the form of intersecting grooves or lines, which form a grid or lattice across thesolder contact surface 54 of therightmost pad 50. This example notwithstanding, texturizedsolder pads 50 can be imparted with any pattern of grooves, cavities, or openings able to permit the inflow of solder when texturizedsolder pads 50 are bonded to a solder ball or other solder contact, as described below. Similarly, any texture pattern can be crated within texturized dielectric regions 38 (FIG. 4 ) suitable for transferring such a pattern to solderpads 50. - Turning to
FIG. 7 , asolder mask layer 58 is next deposited over patterned metal level 48 and, therefore, over texturizedsolder pads 50 and interconnect lines 52.Solder mask layer 58 is then patterned to createsolder mask openings 60 through which texturizedsolder pads 50 are exposed.Solder contacts 62, such as BGA solder balls or discrete bodies of solder paste, are then deposited in or over solder mask openings 60 (shown inFIG. 8 ). Afterwards, heat treatment is carried-out to reflowsolder contacts 62 and form a solder joint betweencontacts 62 andsolder contact surface 54 of texturizedsolder pads 50. The solder wettable nature of the material (e.g., Cu) from which texturizedsolder pads 50 are formed promotes the flow of solder into texturize features 56 provided in solder pad contact surfaces 54. After the soldering process, the solder may fill or substantially fill texturizing features 56 with little to no voiding. Due to the texturized nature ofsolder pads 50, the surface area of eachsolder pad 50 bonded to itsrespective solder contact 62 is increased relative to a non-texturized solder pad of equivalent dimensions. Solder joint strength and reliability is improved as a result. - Molded
panel 20 is singulated to complete fabrication of FO-WLP 30 and the other FO-WLPs produced in parallel therewith. Singulation is preferably carried-out utilizing a dicing saw; however, other singulation processes can also be utilized including, for example, laser cutting and water jetting. The resultant structure is shown inFIG. 9 wherein the singulated piece ofpanel 20 forms a moldedpackage body 64 having substantiallyvertical sidewalls 66. As further identified inFIG. 9 , moldedpackage body 64 has a fan-outregion 68 over which texturizedsolder pads 50 are located. Due to the increased solder joint reliability betweensolder contacts 62 and the underlyingtexturized solder pads 54, FO-WLP 30 is well-suited for usage in an environment characterized by high impact forces or significant vibratory loads; however, it will be appreciated that FO-WLP 30 and the other microelectronic packages produced pursuant to the methods described herein are not limited to any particular application or usage. It should also be appreciated that, in further embodiments, FO-WLP 30 can be initially produced and distributed without solder contacts, in which case the solder joints may be created between the texturized solder pads and the solder contacts when FO-WLP 30 is installed on a larger system or device, such as a PCB. - There has thus been provided an exemplary embodiment of a method for fabricating microelectronic packages having texturized or hatched solder pads, which can significantly enhance solder joint reliability. In the above-described embodiment, the texturized topology of the solder pads is created via the conformal deposition of one or more electrically-conductive layers over hatched dielectric regions. As noted above, the dielectric regions are preferably imparted with a desired hatch (or other texture) pattern utilizing a photoimagable patterning process, although the usage of etching or other selective material removal process to create the hatched dielectric regions is not precluded. The texturize features are preferably produced to have a maximum feature depth less than the thickness of the dielectric layer in which the features are formed and less than the depths of any via openings formed through the dielectric layer. As further noted above, the texturize features and via openings can be formed in a photoimagable, under-pad dielectric layer utilizing a common development step by varying the dosage of UV light to which different regions of the dielectric layer are exposed. In particular, the regions of the under-pad dielectric layer in which the via openings are formed can be exposed to higher dosages of UV light as compared to the regions of the dielectric layer in which the texturize features are formed. As a result, only a single additional processing step (namely, the separate UV-exposure of the texturize features) need be performed in addition to the processing steps already performed during build-up of the RDLs. Embodiments of the fabrication method can thus be integrated into existing process flows with minimal modification and additional cost.
- As described above, the number of processing steps utilized to produce the FO-WLPs can be reduced by employing a common development process to form both the via openings and the texturize features of the texturized dielectric regions in a single photoimagable layer. However, in certain instances, it may be difficult to precisely control the average depth to which the texturize features are formed strictly by varying the amount of UV dosage to which different regions of a single photoimagable layer are exposed. In many cases, slight variations in the texturing feature depth will be acceptable as the under-pad dielectric layer will be sufficiently thick to accommodate such variances. Nonetheless, if it should be desired to control the texturize feature depth with a greater degree of accuracy and repeatability, this can be accomplished by first deposit a base photoimagable layer and subsequently depositing the under-pad photoimagable layer in which the texturize features are formed. In this manner, the thickness of the under-pad photoimagable layer itself can determine the maximum feature depth of the texturize features or texture pattern. An exemplary embodiment of such a fabrication process will now be described in conjunction with
FIGS. 10-13 . -
FIGS. 10-13 are cross-sectional views of a FO-WLP 70, as shown at various stages of completion and illustrated in accordance with a second exemplary embodiment of the fabrication method. Once again, FO-WLP 70 can be produced in parallel with a number of other FO-WLPs by processing a molded panel 72 (partially shown inFIGS. 10-13 ). A number of semiconductor die 74 are embedded inpanel 72 and exposed through the frontside 76 thereof. Referring toFIG. 10 , a first or base photoimagabledielectric layer 76 is deposited over frontside 74 ofpanel 72. After deposition,base dielectric layer 76 is photolitographically patterned to produce viaopenings 78 exposing a number ofbond pads 80, which are located on the frontside ofdie 74. Next, a second or under-pad dielectric layer 82 is deposited over base dielectric layer 76 (shown inFIG. 11 ). Under-pad dielectric layer 82 is then lithographically patterned to produce via openings 84, which align with the previously-formed via openings 78 (FIG. 10 ) and exposebond pads 80 through the two layer stack. Additionally, under-pad dielectric layer 82 is further patterned to include texturizeddielectric regions 86 at selected locations acrosslayer 82. Specifically, texturize features 88 are formed in selecteddielectric regions 86 to create the desired surface topology, such as a hatch pattern. Texturizeddielectric regions 86 are similar to texturizeddielectric regions 38 described above in conjunction with FO-WLP 30 (FIGS. 2-9 ); thus, additional detailed description of these regions is not provided to avoid redundancy. It should be noted, however, that texturizing features 86 penetrate through under-pad dielectric layer 82 and terminate at the interlayer interface formed betweenlayers 76 and 82 (represented inFIG. 11 by dashed line 90). Texturizing features 88 of texturizeddielectric regions 86 and via openings 84 can be produced utilizing a single UV exposure and UV development steps. Thus, the depth of texturize features 88 is determined by the thickness of under-pad dielectric layer 82, which can be controlled within relatively tight tolerances. - Referring to
FIG. 12 , a patternedmetal level 92 is next produced over under-pad dielectric layer 82.Metal level 92 can be produced in the same manner as wasmetal level 42 described above in conjunction withFIG. 5 . Patternedmetal level 92 is composed of or includes an upper layer composed of a solder-wettable, electrically-conductive metal, such as Cu. As was the case previously,metal level 92 is patterned to include texturized solder pads 94 andinterconnect lines 96, which electricallycouple solder pads 92 tobond pads 98 of packageddie 74. Texturized solder pads 94 overlie and are conformal with texturized dielectric regions 86 (identified inFIG. 11 ). As a result, the hatch or other texture pattern imparted to texturizeddielectric regions 86 is transferred to solder pads 94, which include texturizing features 100 formed in the respective upper or solder-contact surfaces 102 thereof.Texturized solder pads 86 are located laterally outboard ofdie 74 and over the fan-out region of moldedpackage body 110; however, one or more ofsolder pads 86 can be located over die 22 in further embodiments. Steps similar to those described above in conjunction with FO-WLP 30 (FIGS. 2-9 ) can now be carried-out to complete fabrication of FO-LWP 70. For example, as shown inFIG. 13 , asolder mask layer 104 can deposited over patternedmetal level 92, patterned to createsolder mask openings 106 therein, and then solder balls orother solder contacts 108 can be deposited intosolder mask openings 106. Afterwards, solder reflow is performed to melt or softensolder contacts 108 such that solder flows into texturizing features 100 of texturized solder pads 94 and structurally robust solder joints are produced. Molded panel 72 (FIGS. 10-12 ) is then singulated to separate FO-WLP 70 from the other FO-WLPs produced in parallel therewith. As indicated inFIG. 13 , singulation defines moldedpackage body 110 of FO-WLP 70 in which semiconductor die 74 is embedded and over which a number ofRDLs 112 have been produced. This completes fabrication of FO-WLP 70, which has an enhanced solder joint reliability due to the texturized topology ofsolder pads 86 and the increased bonding area created betweensolder pads 86 and theircorresponding solder contacts 62. - There has thus been provided multiple exemplary embodiments of microelectronic packages and methods for producing microelectronic packages having texturized or hatched solder pads. Advantageously, the texturized solder pads can increase the strength and reliability of solder joints created between the solder pads and subsequently-formed solder contacts. In at least some embodiments, the desired texture pattern is imparted to the solder pads by first texturizing selected regions of an under-pad dielectric layer, which underlie the solder pads. Texturing of the under-pad dielectric layer can be carried-out in conjunction with formation of the RDLs to enable the formation of the texturized solder pads with relatively few additional processing steps. While primarily described above in conjunction with the fabrication of FO-WLPs, embodiments of the fabrication method can be utilized to produce FI-WLPs and other microelectronic packages having texturized solder pads.
- In one embodiment, the fabrication method includes the step or process of forming a texturized dielectric region having a texture pattern, such as a hatch pattern, in an under-pad dielectric layer. A texturized solder pad is then produced over the texturized dielectric region. The texturized solder pad has a solder contact surface to which the texture pattern is transferred such that the area of the solder contact surface is increased relative to a non-texturized solder pad of equivalent dimensions. In a further embodiment, the method includes the steps or processes of depositing a photoimagable dielectric layer over a semiconductor die, photolitographically patterning the photoimagable dielectric layer to define texturized dielectric regions at selected locations across the first photoimagable dielectric layer, and producing a patterned metal level over the photoimagable dielectric layer. The patterned metal level is produced to include: (i) texturized solder pads formed over the texturized dielectric regions, and (ii) interconnect lines electrically coupling the solder pads to the semiconductor die. A solder mask layer is formed, which has solder mask openings through which the texturized solder pads are exposed. BGA solder balls or other solder contacts are then formed in the solder mask openings and bonded to the texturized solder pads.
- In a further embodiment, the fabrication method includes the step or process of depositing a photoimagable dielectric layer over an array of semiconductor die such that the photoimagable dielectric layer covers bond pads located on the semiconductor die. The photoimagable dielectric layer is then photolitographically patterned to define: (i) texturized dielectric regions at selected locations across the first photoimagable dielectric layer, and (ii) via openings extending through the first photoimagable dielectric layer. A patterned metal level is then produced over the texturized dielectric regions and the via openings. The patterned metal level includes texturized solder pads overlying the texturized dielectric regions, as well as interconnect lines electrically coupling the texturized solder pads to the bond pads of the semiconductor die. A solder mask layer is then formed having solder mask openings through which the texturized solder pads are exposed, and BGA solder balls or other solder contacts are formed in the solder mask openings and bonded to the texturized solder pads.
- Embodiments of a microelectronic package have also been provided. In one embodiment, the microelectronic package includes a texturized dielectric region having a texture pattern thereon. A texturized solder pad overlies the texturized dielectric region and having a solder contact surface. The texturized solder pad is substantially conformal with the texturized dielectric region such that the texture pattern is transferred to the solder contact surface. A solder ball overlies the texturized solder pad and is bonded to the solder contact surface. In certain embodiments, the microelectronic package can further include a first photoimagable dielectric layer in which the texturized dielectric region is formed, the first photoimagable dielectric layer having a thickness greater than the feature depth of the texture pattern. In other embodiments, the microelectronic package can further include a semiconductor die and a molded package body having a fan-out region extending around the semiconductor die, the texturized dielectric region located over the fan-out region. In still further embodiments, the microelectronic package can further include semiconductor die having a bond pad, a first photoimagable dielectric layer in which the texturized dielectric region is formed; and an interconnect line overlying the first photoimagable dielectric layer and electrically coupling the bond pad to the texturized solder pad. In such embodiments, interconnect the texturized dielectric region can have a minimum feature width greater than twice the average thickness of the interconnect line. In yet further embodiments, the microelectronic package can include an under-pad photoimagable dielectric layer in which the texturized dielectric region is formed, as well as a base photoimagable dielectric layer underlying the under-pad photoimagable dielectric layer and forming an interlayer juncture therewith. In this case, the texture pattern of the texturized dielectric region may extend to and terminate substantially at the interlayer juncture.
- While at least one exemplary embodiment has been presented in the foregoing Detailed Description, it should be appreciated that a vast number of variations exist. It should also be appreciated that the exemplary embodiment or exemplary embodiments are only examples, and are not intended to limit the scope, applicability, or configuration of the invention in any way. Rather, the foregoing Detailed Description will provide those skilled in the art with a convenient road map for implementing an exemplary embodiment of the invention. It being understood that various changes can be made in the function and arrangement of elements described in an exemplary embodiment without departing from the scope of the invention as set-forth in the appended claims.
- As appearing in the foregoing Detailed Description, terms such as “comprise,” “include,” “have,” and the like are intended to cover non-exclusive inclusions, such that a process, method, article, or apparatus that comprises a list of elements is not necessarily limited to those elements, but can include other elements not expressly listed or inherent to such process, method, article, or apparatus. As still further appearing herein, terms such as “over,” “under,” “on,” and the like are utilized to indicate relative position between two structural elements or layers and not necessarily to denote physical contact between structural elements or layers. Thus, a first structure or layer can be described as fabricated “over” or “on” a second structure, layer, or substrate without indicating that the first structure or layer necessarily contacts the second structure, layer, or substrate due to, for example, presence of one or more intervening layers. As appearing further herein, the term “microelectronic device” or “microelectronic component” is utilized in a broad sense to refer to an electronic device, element, or structure produced on a relatively small scale and amenable to packaging in the above-described manner. Microelectronic devices or components include, but are not limited to, integrated circuits formed on semiconductor die, Microelectromechanical Systems (MEMS) devices, passive electronic components, optical devices, and other small scale electronic devices capable of providing processing, memory, sensing, radiofrequency, optical, and actuator functionalities, to list but a few examples.
Claims (24)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/470,679 US9281286B1 (en) | 2014-08-27 | 2014-08-27 | Microelectronic packages having texturized solder pads and methods for the fabrication thereof |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/470,679 US9281286B1 (en) | 2014-08-27 | 2014-08-27 | Microelectronic packages having texturized solder pads and methods for the fabrication thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
US20160064341A1 true US20160064341A1 (en) | 2016-03-03 |
US9281286B1 US9281286B1 (en) | 2016-03-08 |
Family
ID=55403370
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/470,679 Active US9281286B1 (en) | 2014-08-27 | 2014-08-27 | Microelectronic packages having texturized solder pads and methods for the fabrication thereof |
Country Status (1)
Country | Link |
---|---|
US (1) | US9281286B1 (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20190139784A1 (en) * | 2017-11-08 | 2019-05-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure and method of fabricating the same |
WO2019097819A1 (en) * | 2017-11-16 | 2019-05-23 | 日東電工株式会社 | Semiconductor process sheet and method for manufacturing semiconductor package |
KR20190064370A (en) * | 2017-11-30 | 2019-06-10 | 삼성전자주식회사 | Fan-out semiconductor package |
US10347586B2 (en) | 2017-11-30 | 2019-07-09 | Samsung Electro-Mechanics Co., Ltd. | Fan-out semiconductor package |
CN111684576A (en) * | 2018-02-28 | 2020-09-18 | 苹果公司 | Display with embedded pixel driver chip |
US10950591B2 (en) * | 2015-09-24 | 2021-03-16 | Apple Inc. | Display with embedded pixel driver chips |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10566301B2 (en) | 2017-11-17 | 2020-02-18 | General Electric Company | Semiconductor logic device and system and method of embedded packaging of same |
US10276523B1 (en) | 2017-11-17 | 2019-04-30 | General Electric Company | Semiconductor logic device and system and method of embedded packaging of same |
US10396053B2 (en) | 2017-11-17 | 2019-08-27 | General Electric Company | Semiconductor logic device and system and method of embedded packaging of same |
US10211141B1 (en) | 2017-11-17 | 2019-02-19 | General Electric Company | Semiconductor logic device and system and method of embedded packaging of same |
US10192837B1 (en) | 2017-12-20 | 2019-01-29 | Nxp B.V. | Multi-via redistribution layer for integrated circuits having solder balls |
DE102018203098B3 (en) * | 2018-03-01 | 2019-06-19 | Infineon Technologies Ag | MEMS sensor |
KR20220011006A (en) | 2020-07-20 | 2022-01-27 | 삼성전자주식회사 | Semiconductor package |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6246587B1 (en) | 1998-12-03 | 2001-06-12 | Intermedics Inc. | Surface mounted device with grooves on a termination lead and methods of assembly |
US6362435B1 (en) | 1999-12-20 | 2002-03-26 | Delphi Technologies, Inc. | Multi-layer conductor pad for reducing solder voiding |
US6201305B1 (en) * | 2000-06-09 | 2001-03-13 | Amkor Technology, Inc. | Making solder ball mounting pads on substrates |
US20040099716A1 (en) | 2002-11-27 | 2004-05-27 | Motorola Inc. | Solder joint reliability by changing solder pad surface from flat to convex shape |
TWI284967B (en) * | 2003-03-20 | 2007-08-01 | Endicott Interconnect Tech Inc | Electronic package with strengthened conductive pad |
DE102005014665A1 (en) * | 2005-03-29 | 2006-11-02 | Infineon Technologies Ag | Substrate for producing a solder joint with a second substrate |
US8258633B2 (en) * | 2010-03-31 | 2012-09-04 | Infineon Technologies Ag | Semiconductor package and multichip arrangement having a polymer layer and an encapsulant |
US8791578B2 (en) * | 2012-11-12 | 2014-07-29 | Hong Kong Applied Science and Technology Research Institute Company Limited | Through-silicon via structure with patterned surface, patterned sidewall and local isolation |
-
2014
- 2014-08-27 US US14/470,679 patent/US9281286B1/en active Active
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11670626B2 (en) | 2015-09-24 | 2023-06-06 | Apple Inc. | Display with embedded pixel driver chips |
US10950591B2 (en) * | 2015-09-24 | 2021-03-16 | Apple Inc. | Display with embedded pixel driver chips |
TWI732086B (en) * | 2017-11-08 | 2021-07-01 | 台灣積體電路製造股份有限公司 | Package structure and method of fabricating the same |
CN109755203A (en) * | 2017-11-08 | 2019-05-14 | 台湾积体电路制造股份有限公司 | Encapsulating structure |
US20190139784A1 (en) * | 2017-11-08 | 2019-05-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure and method of fabricating the same |
US10665473B2 (en) * | 2017-11-08 | 2020-05-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure and method of fabricating the same |
US11251142B2 (en) | 2017-11-08 | 2022-02-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating package structure |
WO2019097819A1 (en) * | 2017-11-16 | 2019-05-23 | 日東電工株式会社 | Semiconductor process sheet and method for manufacturing semiconductor package |
JP2019091845A (en) * | 2017-11-16 | 2019-06-13 | 日東電工株式会社 | Semiconductor process sheet and method of manufacturing semiconductor package |
JP7095978B2 (en) | 2017-11-16 | 2022-07-05 | 日東電工株式会社 | Semiconductor process sheet and semiconductor package manufacturing method |
KR20190064370A (en) * | 2017-11-30 | 2019-06-10 | 삼성전자주식회사 | Fan-out semiconductor package |
KR102039712B1 (en) * | 2017-11-30 | 2019-11-26 | 삼성전자주식회사 | Fan-out semiconductor package |
US10347586B2 (en) | 2017-11-30 | 2019-07-09 | Samsung Electro-Mechanics Co., Ltd. | Fan-out semiconductor package |
CN111684576A (en) * | 2018-02-28 | 2020-09-18 | 苹果公司 | Display with embedded pixel driver chip |
Also Published As
Publication number | Publication date |
---|---|
US9281286B1 (en) | 2016-03-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9281286B1 (en) | Microelectronic packages having texturized solder pads and methods for the fabrication thereof | |
US11018088B2 (en) | Dummy features in redistribution layers (RDLS) and methods of forming same | |
US11652063B2 (en) | Semiconductor package and method of forming the same | |
TWI652786B (en) | Semiconductor package and method of forming same | |
KR102108236B1 (en) | Metallization patterns in semiconductor packages and methods of forming the same | |
US9978655B2 (en) | Semiconductor device and method of adaptive patterning for panelized packaging with dynamic via clipping | |
US10340206B2 (en) | Dense redistribution layers in semiconductor packages and methods of forming the same | |
US9741690B1 (en) | Redistribution layers in semiconductor packages and methods of forming same | |
US10290584B2 (en) | Conductive vias in semiconductor packages and methods of forming same | |
US9412678B2 (en) | Structure and method for 3D IC package | |
US8779601B2 (en) | Embedded wafer level package for 3D and package-on-package applications, and method of manufacture | |
US9129981B2 (en) | Methods for the production of microelectronic packages having radiofrequency stand-off layers | |
US9111870B2 (en) | Microelectronic packages containing stacked microelectronic devices and methods for the fabrication thereof | |
US20180122774A1 (en) | Redistribution Layers in Semiconductor Packages and Methods of Forming Same | |
US20160013076A1 (en) | Three dimensional package assemblies and methods for the production thereof | |
TWI575664B (en) | Package structures and method of forming the same | |
TW201724441A (en) | Packaged semiconductor devices | |
US11158600B2 (en) | Lithography process for semiconductor packaging and structures resulting therefrom | |
US20140225244A1 (en) | Method for embedding a chipset having an intermediary interposer in high density electronic modules | |
KR20170052466A (en) | Polymer-based semiconductor structure with cavity | |
US7772033B2 (en) | Semiconductor device with different conductive features embedded in a mold enclosing a semiconductor die and method for making same | |
US20220093498A1 (en) | Hybrid Dielectric Scheme in Packages |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YAP, WENG F.;MAGNUS, ALAN J.;REEL/FRAME:033623/0725 Effective date: 20140825 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YORK Free format text: SUPPLEMENT TO IP SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:034160/0370 Effective date: 20141030 Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YORK Free format text: SUPPLEMENT TO IP SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:034153/0027 Effective date: 20141030 Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YORK Free format text: SUPPLEMENT TO IP SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:034160/0351 Effective date: 20141030 Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SUPPLEMENT TO IP SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:034160/0370 Effective date: 20141030 Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SUPPLEMENT TO IP SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:034153/0027 Effective date: 20141030 Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SUPPLEMENT TO IP SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:034160/0351 Effective date: 20141030 |
|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037357/0921 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037458/0502 Effective date: 20151207 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037458/0460 Effective date: 20151207 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: SUPPLEMENT TO THE SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:039138/0001 Effective date: 20160525 |
|
AS | Assignment |
Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NE Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040928/0001 Effective date: 20160622 |
|
AS | Assignment |
Owner name: NXP USA, INC., TEXAS Free format text: CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:040632/0001 Effective date: 20161107 |
|
AS | Assignment |
Owner name: NXP USA, INC., TEXAS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE PREVIOUSLY RECORDED AT REEL: 040632 FRAME: 0001. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR INC.;REEL/FRAME:044209/0047 Effective date: 20161107 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:050744/0097 Effective date: 20190903 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052915/0001 Effective date: 20160622 |
|
AS | Assignment |
Owner name: NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052917/0001 Effective date: 20160912 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |