US20150319018A1 - Slicer trim methodology and device - Google Patents
Slicer trim methodology and device Download PDFInfo
- Publication number
- US20150319018A1 US20150319018A1 US14/288,838 US201414288838A US2015319018A1 US 20150319018 A1 US20150319018 A1 US 20150319018A1 US 201414288838 A US201414288838 A US 201414288838A US 2015319018 A1 US2015319018 A1 US 2015319018A1
- Authority
- US
- United States
- Prior art keywords
- trim
- value
- offset
- values
- decision device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/02—Detection or location of defective auxiliary circuits, e.g. defective refresh counters
- G11C29/022—Detection or location of defective auxiliary circuits, e.g. defective refresh counters in I/O circuitry
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/03—Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
- H04L25/03006—Arrangements for removing intersymbol interference
- H04L25/03159—Arrangements for removing intersymbol interference operating in the frequency domain
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/02—Detection or location of defective auxiliary circuits, e.g. defective refresh counters
- G11C29/028—Detection or location of defective auxiliary circuits, e.g. defective refresh counters with adaption or trimming of parameters
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/03—Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
- H04L25/03006—Arrangements for removing intersymbol interference
- H04L25/03012—Arrangements for removing intersymbol interference operating in the time domain
- H04L25/03019—Arrangements for removing intersymbol interference operating in the time domain adaptive, i.e. capable of adjustment during data reception
- H04L25/03057—Arrangements for removing intersymbol interference operating in the time domain adaptive, i.e. capable of adjustment during data reception with a recursive structure
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/03—Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
- H04L25/03006—Arrangements for removing intersymbol interference
- H04L25/03178—Arrangements involving sequence estimation techniques
- H04L25/03312—Arrangements specific to the provision of output signals
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L27/00—Modulated-carrier systems
- H04L27/01—Equalisers
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/03—Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
- H04L25/03006—Arrangements for removing intersymbol interference
- H04L2025/03592—Adaptation methods
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/14—Channel dividing arrangements, i.e. in which a single bit stream is divided between several baseband channels and reassembled at the receiver
Definitions
- Serializer and De-serializer (SerDes) devices facilitate the transmission between two points of parallel data across a serial link, Data at one point is converted from parallel data to serial data and transmitted through a communications channel to the second point: where it received and convened from serial data to parallel data.
- frequency-dependent signal loss from the communications channel e.g., the signal path between the two end points of a serial link
- the communications channel acts as a filter and might be modeled in the frequency domain with a transfer function. Correction for frequency dependent losses of the communications channel, and other forms of signal degradation, often requires signal equalization at a receiver of the signal. Equalization through use of one or more equalizers compensates for the signal degradation to improve communication quality.
- An eye pattern also known as an eye diagram (the “eye”), represents a digital data signal from a receiver that is repetitively sampled and applied to the vertical input (axis), while the horizontal input (axis) represents time as a function of the data rate.
- the eye diagram allows for evaluation of the combined effects of channel noise and inter-symbol interference on the performance of a baseband pulse-transmission system, and the input data eye is the synchronized superposition of all possible realizations of the signal of interest viewed within a particular Unit interval UI (referred to generally as the EYE).
- a data slicer i.e., a Data Latch in a SerDes device is used for digitizing an analog signal in the serial data receiver.
- Precision of the latch threshold has substantial impact on performance (e.g., error rate, jitter tolerance) of the SerDes device.
- a slicers' accuracy depends on tolerances of manufacturing process and cannot be guaranteed without post manufacturing trimming.
- the latch In order to make the data slicer threshold independent from integrated circuit (IC) manufacturing imperfections, during an initial phase (or occasionally during operation) the latch is usually subject to a trim procedure which varies offset voltage (e.g., a voltage offset ramp) in order to control latch threshold.
- offset voltage e.g., a voltage offset ramp
- a number of latch functional features may interact with trim of the latch.
- each slicer When trimmed, each slicer is provided with zero input signal, and the output of it is averaged over a number of samples to reduce influence of noise and other artifacts in slicer functionality. Trim offset to each slicer is varied until its output is averaged to zero (equal number of “1” and “0” at slicer's output over a number of samples). The offset resulting from trim process is constantly applied to each slicer latch in order to ensure intended threshold independent from manufacturing tolerances.
- a trim offset is generated for a decision device.
- a signal including a sequence of equivalent data values is applied to the decision device.
- the trim offset value is initialized to a first trim value, the trim offset value applied to the decision device to set a decision threshold for the decision device.
- the trim offset value is varied over a range of trim values defined, by a first trim value and a second trim value.
- An inconclusive region is generated by, for each of the trim values: accumulating at least one of the output values of the decision device, comparing the accumulated output value of the decision device to a high threshold and a low threshold, and classifying, as conclusive or inconclusive, a current value of the trim offset value corresponding to each data value based on the comparison.
- a desired trim offset value is determined as the trim value about a center of the inconclusive region.
- FIG. 1 shows a block diagram of a Serializer-Deserializer (SerDes) receiver employing an exemplary embodiment
- FIG. 2 shows an exemplary embodiment of a trim circuit as employed by the Slicers of FIG. 1 ;
- FIG. 3 illustrates a latch's conclusive and inconclusive regions in terms of output probability as a function of input trim as might be experienced by the Slicers of FIG. 1 and employed by exemplary embodiments;
- FIG. 4 illustrates hysteresis as might be experienced by the Slicers of FIG. 1 ;
- FIG. 5 illustrates metastability as might be experienced by the Slicers of FIG. 1 ;
- FIG. 6 shows a combined effect of hysteresis and metastability
- FIG. 7 shows probability of output signal from a slicer being “0” or “1” for a down-up run and an up-down run With combined effect of hysteresis and metastability shown in FIG. 6 .
- Described embodiments provide for, in a receiver circuit employing a data latch, circuitry to adjust trim offset of the data latch to account for latch functional features (e.g., hysteresis and metastability) that may interact with trim of the latch hi accordance with the described embodiments, a trim procedure runs in a pre-selected direction of offset voltage ramp in order to average, out the effect of hysteresis and metastability on the final trim offset choice.
- Different thresholds for slicer “0” and “1” discrimination of the circuitry to adjust trim offset allow for significant reduction in the number of trim runs, accelerating the slicers' trim process allowing for relatively quick determination of trim offsett whenever the slicers are idle.
- FIG. 1 shows an exemplary serializer-deserializer (SerDes) receiver 100 employing an exemplary embodiment.
- SerDes receiver 100 includes input amplifier (e.g., variable gain amplifier or VGA) 102 , linear equalizer (e.g., analog linear equalizer or LEQ) 103 , combiner (usually called summing node) 104 , and slicers (e.g., latches) 105 .
- Slicers 105 includes trim circuitry 106 , provides decisions for input data, and generates a reconstructed serial data stream.
- SerDes receiver 100 further includes deserializer 107 , decision feedback equalizer (DFE) 108 , and receiver equalizer coefficient adaptation circuitry (RXEQ adaptation) 109 .
- DFE decision feedback equalizer
- RXEQ adaptation receiver equalizer coefficient adaptation circuitry
- the serial input data from a channel passes through amplification for enhancement in VGA 102 , and then is further enhanced in LEQ 103 to compensate for potential low pass filtering characteristics of the channel.
- LEQ 103 the data is sent to a summing node 104 for additional enhancement using output from DFE 108 .
- Slicers 105 provide decisions for input data, and generates the reconstructed serial data stream.
- Deserializer 107 deserializes the data for output, as well as for input decisions for DFE 108 , which decision feedback equalization techniques are well known to those skilled in the art.
- Slicers 105 represent one or more decision devices for an input data.
- the term “slicer” and “latch” are often used interchangeably for a decision device, which compares an input value to a threshold to generate an output decision, and are often implemented as sense amplifiers.
- Slicers 105 include trim circuitry 106 .
- Trim circuitry 106 performs a trim procedure for each decision device by varying offset voltage (e.g., a voltage offset ramp) in order to control thresholds of latches employed for slicers 105 .
- a number of latch functional features may interact with trim of the latch and these functional features of latches used in slicers 105 may influence the trim process and require special techniques in accordance with described embodiments to mitigate.
- Slicer latches in, for example. a SerDes device are usually implemented as sense amplifiers in order to obtain high sensitivity to low voltage signals at high speed of operation.
- each latch of slicers 105 When trimmed, each latch of slicers 105 is provided with a “zero” input signal (all 0's), and the output of it is averaged over a number of samples to reduce influence of noise and other artifacts in slicer functionality. Trim offset to each slicer is varied from a low value to a high value (“down-up”) or from a high value to a low value (“up-down”) until its output is averaged to zero (equal number of “1” and “0” values seen at the latch's output over a number of samples). The offset resulting from trim process is constantly applied to each latch during normal operation in order to ensure intended threshold independent from manufacturing tolerances.
- FIG. 2 shows an exemplary embodiment of trim circuitry 106 as employed by slicers 105 of FIG. 1 .
- the zero input signal is applied to slicer latch 201 , and its output accumulated in accumulator 202 .
- the output value in accumulator 202 is applied to discriminator 203 , which compares the accumulator value to input “High” and “Low” Thresholds.
- Discriminator 203 generates an output value based on this comparison between High and Low Thresholds that is applied to trim finite state machine (trim FSM) 204 .
- Trim FSM trim finite state machine
- FSM 204 employs logic to vary the value of trim offset based on its input value.
- FIG. 3 illustrates a latch's conclusive and inconclusive regions in terms of output probability as a function of input trim. If, during averaging, different thresholds are used to distinguish between output “0” and output “1” scenarios, and any result between the High and Low Thresholds is considered inconclusive, the requirement for multiple trim runs disappears, as illustrated in FIG. 3 . In each direction of trim offset change, High and Low Thresholds are applied to an output being a “1” event accumulated over a number of samples.
- the trim offsets corresponding to low and high threshold might be averaged, providing, a middle trim offset value for metastability and hysteresis regions of the latch.
- the digitized output of slicer latch 201 (with input being zero during trim) shown in FIG. 2 is accumulated over a number of samples, allowing for filtering out of noise.
- Accumulator 202 output is compared to Low and High Thresholds in the discriminator 203 and provided to Trim FSM 204 to make a decision with respect to Trim Offset change as being in a conclusive region or an inconclusive region.
- Trim FSM 204 also stores and averages the trim range values, and based on the stored/averaged trim range values, determines the trim offset value (“Desired Trim Value” corresponding to the center of the inconclusive region.
- trim circuitry 106 The result of the trim process of trim circuitry 106 is constant application of Desired Trim Value to (e.g., SerDes) to slicer latch 201 (and so, by extension, to operation of slicers 105 in FIG. 1 ) to compensate for manufacturing tolerance and operating conditions during normal operation.
- Desired Trim Value e.g., SerDes
- the first artifact is hysteresis: when an input signal or trim offset is gradually change( in ascending or descending direction (which is a usual arrangement during trim) a slicer may exhibit different threshold.
- the hysteresis effect is shown in FIG. 4 for input level versus output level.
- the trace 401 shows slicer output digital level (“1” or “0”) when input is changing in ascending direction
- the trace 402 shows slicer output digital level (“1” or “0”) in descending direction.
- the difference in levels between traces 401 and 402 may be high enough (e.g., on the order of a few mV) to influence the result of trim. Varying both directions of trim offset change during a trim process allows for averaging results, and the two identified slicer thresholds averaged in order to mitigate the effect of hysteresis.
- the second artifact is metastability, as illustrated in FIG, 5 .
- the slicer latch may “hesitate” and be unable to resolve the output level one way or another (e.g., case A and case 13 ). Metastability may also occur when the input data level is static and close to the slicer latch's threshold. In both cases, the output may take a relatively longer time to settle. Under metastability conditions, the slicer latch may output a “1” or a “0” with some probability,
- the trace region 601 shows slicer output digital level (“1” or “0”) when input is changing in ascending direction
- the trace region 602 shows slicer output digital level (“1” or “0”) in descending direction.
- metastability exhibits uncertainty region of input signal or trim offset in which a slicer may output either “0” or “1”. This region is shifted depending on the direction of input signal or trim offset change.
- the probability of output signal from slicer being “0” or “1” is shown in FIG. 7 for a down-up run 701 and an up-down run 702 .
- FIG. 7 The probability of output signal from slicer being “0” or “1” is shown in FIG. 7 for a down-up run 701 and an up-down run 702 .
- FIG. 6 illustrates a latch's conclusive and inconclusive regions in terms of output probability as a function of input trim including the hysteresis effect as given in the previous description of FIG, 5 and the metastability effect as given in the previous description of FIG. 6 , which gives roughly 50% probability within the metastability region.
- the roughly 50% probability within the metastability region implies that statistical evaluation of slicer output may be inconclusive within metastability region.
- the trim methods in the art might employ a very high number of multiple trim runs in each direction of trim offset change.
- exemplary is used herein to mean serving as an example, instance, or illustration. Any aspect or design described herein as “exemplary” is not necessarily to be construed as preferred or advantageous over other aspects or designs. Rather, use of the word exemplary is intended to present concepts in a concrete fashion.
- a component may be, but is not limited to being, a process running on a processor, a processor, an object, an executable, a thread of execution, a program, and/or a computer.
- an application running on a controller and the controller can be a component.
- One or more components may reside within a process and/or thread of execution and a component may be localized on one computer and/or distributed between two or more computers.
- circuits including possible implementation as a single integrated circuit, a multi-chip module, a single card, or a multi-card circuit pack
- present invention is not so limited.
- various functions of circuit elements may also be implemented as processing blocks in a software program.
- Such software may be employed in, for example, a digital signal processor, micro-controller, or general purpose computer.
- the present invention can be embodied in the form of methods and apparatuses for practicing those methods.
- the present invention can also be embodied in the form of program code embodied in tangible media, such as magnetic recording media, optical recording media, solid state memory, floppy diskettes, CD-ROMs, hard drives, or any other machine-readable storage medium, wherein, when the program code is loaded into and executed by a machine, such as a computer, the machine becomes an apparatus for practicing, the invention.
- the present invention can also be embodied in the form of program code, for example, whether stored in a storage medium, loaded into and/or executed by a machine, or transmitted over some transmission medium or carrier, such as over electrical wiring or cabling, through fiber optics, or via electromagnetic radiation, wherein, when the program code is loaded into and executed by a machine, such as a computer, the machine becomes an apparatus for practicing the invention.
- program code When implemented on a general-purpose processor, the program code segments combine with the processor to provide a unique device that operates analogously to specific logic circuits.
- the present invention can also be embodied in the form of a bitstream or other sequence of signal values electrically or optically transmitted through a medium, stored magnetic-field variations in a magnetic recording medium, etc., generated using a method and/or an apparatus of the present invention.
- each numerical value and range should be interpreted as being approximate as if the word “about” or “approximately” preceded the value of the value or range.
- the term “compatible” means that the element communicates with other elements in a manner wholly or partially specified by the standard, and would be recognized by other elements as sufficiently capable of communicating with the other elements in the manner specified by the standard.
- the compatible element does not need to operate internally in a manner specified by the standard.
- connection or coupling that is used to designate a connection or coupling of one element to another element includes both a case that an element is “directly connected or coupled to” another element and a case that an element is “electronically connected or coupled to” another element via still another element.
- Signals and corresponding nodes or ports may be referred to by the same name and are interchangeable for purposes here.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Power Engineering (AREA)
- Dc Digital Transmission (AREA)
Abstract
Description
- This application claims the benefit of the filing date of U.S. provisional application No. 61/987,639, filed on May 2, 2014, as attorney docket no. L14-0063prov, the teachings of which are incorporated herein by reference.
- In many data communication applications, Serializer and De-serializer (SerDes) devices facilitate the transmission between two points of parallel data across a serial link, Data at one point is converted from parallel data to serial data and transmitted through a communications channel to the second point: where it received and convened from serial data to parallel data.
- At high data rates, frequency-dependent signal loss from the communications channel (e.g., the signal path between the two end points of a serial link) as well as signal dispersion and distortion can occur. As such, the communications channel, whether wired, optical, or wireless, acts as a filter and might be modeled in the frequency domain with a transfer function. Correction for frequency dependent losses of the communications channel, and other forms of signal degradation, often requires signal equalization at a receiver of the signal. Equalization through use of one or more equalizers compensates for the signal degradation to improve communication quality.
- An eye pattern, also known as an eye diagram (the “eye”), represents a digital data signal from a receiver that is repetitively sampled and applied to the vertical input (axis), while the horizontal input (axis) represents time as a function of the data rate. The eye diagram allows for evaluation of the combined effects of channel noise and inter-symbol interference on the performance of a baseband pulse-transmission system, and the input data eye is the synchronized superposition of all possible realizations of the signal of interest viewed within a particular Unit interval UI (referred to generally as the EYE).
- A data slicer (i.e., a Data Latch) in a SerDes device is used for digitizing an analog signal in the serial data receiver. Precision of the latch threshold has substantial impact on performance (e.g., error rate, jitter tolerance) of the SerDes device. A slicers' accuracy depends on tolerances of manufacturing process and cannot be guaranteed without post manufacturing trimming. In order to make the data slicer threshold independent from integrated circuit (IC) manufacturing imperfections, during an initial phase (or occasionally during operation) the latch is usually subject to a trim procedure which varies offset voltage (e.g., a voltage offset ramp) in order to control latch threshold. A number of latch functional features (e.g., hysteresis and metastability) may interact with trim of the latch. When trimmed, each slicer is provided with zero input signal, and the output of it is averaged over a number of samples to reduce influence of noise and other artifacts in slicer functionality. Trim offset to each slicer is varied until its output is averaged to zero (equal number of “1” and “0” at slicer's output over a number of samples). The offset resulting from trim process is constantly applied to each slicer latch in order to ensure intended threshold independent from manufacturing tolerances.
- Known approaches to account for this interaction use multiple trim procedure runs in different directions of offset voltage ramp in order to average out the effect of hysteresis and metastability on the final trim offset choice. The known approaches require a long duration of trim procedure due to multiple trim runs, which makes it impossible to trim slicers quickly at power up and, especially, after exiting power down modes of the SerDes device.
- This Summary is provided to introduce a selection of concepts in a simplified form that are further described below in the Detailed Description. This Summary is not intended to identify key features or essential features of the claimed subject matter, nor is it intended to be used to limit the scope of the claimed subject matter.
- In one embodiment, a trim offset is generated for a decision device. A signal including a sequence of equivalent data values is applied to the decision device. The trim offset value is initialized to a first trim value, the trim offset value applied to the decision device to set a decision threshold for the decision device. The trim offset value is varied over a range of trim values defined, by a first trim value and a second trim value. An inconclusive region is generated by, for each of the trim values: accumulating at least one of the output values of the decision device, comparing the accumulated output value of the decision device to a high threshold and a low threshold, and classifying, as conclusive or inconclusive, a current value of the trim offset value corresponding to each data value based on the comparison. A desired trim offset value is determined as the trim value about a center of the inconclusive region.
- Other aspects, features, and advantages will become more fully apparent from the following detailed description, the appended claims, and the accompanying drawings in which like reference numerals identify similar or identical elements.
-
FIG. 1 shows a block diagram of a Serializer-Deserializer (SerDes) receiver employing an exemplary embodiment; -
FIG. 2 shows an exemplary embodiment of a trim circuit as employed by the Slicers ofFIG. 1 ; -
FIG. 3 . illustrates a latch's conclusive and inconclusive regions in terms of output probability as a function of input trim as might be experienced by the Slicers ofFIG. 1 and employed by exemplary embodiments; -
FIG. 4 illustrates hysteresis as might be experienced by the Slicers ofFIG. 1 ; -
FIG. 5 illustrates metastability as might be experienced by the Slicers ofFIG. 1 ; -
FIG. 6 shows a combined effect of hysteresis and metastability; and -
FIG. 7 shows probability of output signal from a slicer being “0” or “1” for a down-up run and an up-down run With combined effect of hysteresis and metastability shown inFIG. 6 . - Described embodiments provide for, in a receiver circuit employing a data latch, circuitry to adjust trim offset of the data latch to account for latch functional features (e.g., hysteresis and metastability) that may interact with trim of the latch hi accordance with the described embodiments, a trim procedure runs in a pre-selected direction of offset voltage ramp in order to average, out the effect of hysteresis and metastability on the final trim offset choice. Different thresholds for slicer “0” and “1” discrimination of the circuitry to adjust trim offset allow for significant reduction in the number of trim runs, accelerating the slicers' trim process allowing for relatively quick determination of trim offsett whenever the slicers are idle.
-
FIG. 1 shows an exemplary serializer-deserializer (SerDes)receiver 100 employing an exemplary embodiment. SerDesreceiver 100 includes input amplifier (e.g., variable gain amplifier or VGA) 102, linear equalizer (e.g., analog linear equalizer or LEQ) 103, combiner (usually called summing node) 104, and slicers (e.g., latches) 105.Slicers 105 includestrim circuitry 106, provides decisions for input data, and generates a reconstructed serial data stream. SerDesreceiver 100 further includesdeserializer 107, decision feedback equalizer (DFE) 108, and receiver equalizer coefficient adaptation circuitry (RXEQ adaptation) 109. - The serial input data from a channel, degraded after transmission through the channel, passes through amplification for enhancement in
VGA 102, and then is further enhanced inLEQ 103 to compensate for potential low pass filtering characteristics of the channel. FromLEQ 103, the data is sent to asumming node 104 for additional enhancement using output from DFE 108.Slicers 105 provide decisions for input data, and generates the reconstructed serial data stream. Deserializer 107 deserializes the data for output, as well as for input decisions for DFE 108, which decision feedback equalization techniques are well known to those skilled in the art. All of the enhancement parameters are adapted through coefficient adaptation processes ofREXQ adaptation 109 in order to achieve maximum horizontal and vertical eye opening seen at (input to)slicers 105, which leads to a low error rate. Hence the accuracy of the latches of slicers 105 (data, transition and error for LMS adaptation algorithm) is important for achieving low SerDes error rates. -
Slicers 105 represent one or more decision devices for an input data. As known in the art, the term “slicer” and “latch” are often used interchangeably for a decision device, which compares an input value to a threshold to generate an output decision, and are often implemented as sense amplifiers.Slicers 105 includetrim circuitry 106.Trim circuitry 106 performs a trim procedure for each decision device by varying offset voltage (e.g., a voltage offset ramp) in order to control thresholds of latches employed forslicers 105. A number of latch functional features e.g., hysteresis and metastability) may interact with trim of the latch and these functional features of latches used inslicers 105 may influence the trim process and require special techniques in accordance with described embodiments to mitigate. Slicer latches in, for example. a SerDes device are usually implemented as sense amplifiers in order to obtain high sensitivity to low voltage signals at high speed of operation. - When trimmed, each latch of
slicers 105 is provided with a “zero” input signal (all 0's), and the output of it is averaged over a number of samples to reduce influence of noise and other artifacts in slicer functionality. Trim offset to each slicer is varied from a low value to a high value (“down-up”) or from a high value to a low value (“up-down”) until its output is averaged to zero (equal number of “1” and “0” values seen at the latch's output over a number of samples). The offset resulting from trim process is constantly applied to each latch during normal operation in order to ensure intended threshold independent from manufacturing tolerances. -
FIG. 2 shows an exemplary embodiment oftrim circuitry 106 as employed byslicers 105 ofFIG. 1 . The zero input signal is applied to slicerlatch 201, and its output accumulated inaccumulator 202. The output value inaccumulator 202 is applied todiscriminator 203, which compares the accumulator value to input “High” and “Low” Thresholds.Discriminator 203 generates an output value based on this comparison between High and Low Thresholds that is applied to trim finite state machine (trim FSM) 204.FSM 204 employs logic to vary the value of trim offset based on its input value. -
FIG. 3 illustrates a latch's conclusive and inconclusive regions in terms of output probability as a function of input trim. If, during averaging, different thresholds are used to distinguish between output “0” and output “1” scenarios, and any result between the High and Low Thresholds is considered inconclusive, the requirement for multiple trim runs disappears, as illustrated inFIG. 3 . In each direction of trim offset change, High and Low Thresholds are applied to an output being a “1” event accumulated over a number of samples. If the accumulated number is below “Low Threshold” then the result is considered to be a reliable “0”, if it is above “High Threshold” the result is considered reliable “1”, otherwise the result is considered inconclusive. Alter two runs (one in ascending direction, or down-up, and another in descending direction, or up-down) the trim offsets corresponding to low and high threshold might be averaged, providing, a middle trim offset value for metastability and hysteresis regions of the latch. - The digitized output of slicer latch 201 (with input being zero during trim) shown in
FIG. 2 is accumulated over a number of samples, allowing for filtering out of noise.Accumulator 202 output is compared to Low and High Thresholds in thediscriminator 203 and provided toTrim FSM 204 to make a decision with respect to Trim Offset change as being in a conclusive region or an inconclusive region.Trim FSM 204 also stores and averages the trim range values, and based on the stored/averaged trim range values, determines the trim offset value (“Desired Trim Value” corresponding to the center of the inconclusive region. The result of the trim process oftrim circuitry 106 is constant application of Desired Trim Value to (e.g., SerDes) to slicer latch 201 (and so, by extension, to operation ofslicers 105 inFIG. 1 ) to compensate for manufacturing tolerance and operating conditions during normal operation. - To enhance an understanding of the present embodiments, the functional features (artifacts) in slicer behavior, hysteresis and metastability, are described.
- The first artifact is hysteresis: when an input signal or trim offset is gradually change( in ascending or descending direction (which is a usual arrangement during trim) a slicer may exhibit different threshold. The hysteresis effect is shown in
FIG. 4 for input level versus output level. Thetrace 401 shows slicer output digital level (“1” or “0”) when input is changing in ascending direction, thetrace 402 shows slicer output digital level (“1” or “0”) in descending direction. The difference in levels betweentraces - The second artifact is metastability, as illustrated in FIG, 5. when a signal changes between high and low logic levels close to the sensing edge of the sampling clock (region 501), the slicer latch may “hesitate” and be unable to resolve the output level one way or another (e.g., case A and case 13). Metastability may also occur when the input data level is static and close to the slicer latch's threshold. In both cases, the output may take a relatively longer time to settle. Under metastability conditions, the slicer latch may output a “1” or a “0” with some probability,
- The combined effect of hysteresis and metastability is shown in
FIG. 6 . Thetrace region 601 shows slicer output digital level (“1” or “0”) when input is changing in ascending direction, thetrace region 602 shows slicer output digital level (“1” or “0”) in descending direction. As shown inFIG. 6 , metastability exhibits uncertainty region of input signal or trim offset in which a slicer may output either “0” or “1”. This region is shifted depending on the direction of input signal or trim offset change. The probability of output signal from slicer being “0” or “1” is shown inFIG. 7 for a down-uprun 701 and an up-down run 702.FIG. 7 . illustrates a latch's conclusive and inconclusive regions in terms of output probability as a function of input trim including the hysteresis effect as given in the previous description of FIG, 5 and the metastability effect as given in the previous description ofFIG. 6 , which gives roughly 50% probability within the metastability region. The roughly 50% probability within the metastability region implies that statistical evaluation of slicer output may be inconclusive within metastability region. In order to defeat this peculiarity in slicer behavior the trim methods in the art might employ a very high number of multiple trim runs in each direction of trim offset change. - Reference herein to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic, described in connection with the embodiment can be included in at least one embodiment. The appearances of the phrase “in one embodiment” in various places in the specification are not necessarily all referring to the same embodiment, nor are separate or alternative embodiments necessarily mutually exclusive of other embodiments. The same applies to the term “implementation.”
- As used in this application, the word “exemplary” is used herein to mean serving as an example, instance, or illustration. Any aspect or design described herein as “exemplary” is not necessarily to be construed as preferred or advantageous over other aspects or designs. Rather, use of the word exemplary is intended to present concepts in a concrete fashion.
- Additionally, the term “or” is intended to mean an inclusive “or” rather than an exclusive “or”. That is, unless specified otherwise, or clear from context, “X employs A or B” is intended to mean any of the natural inclusive permutations. That is, if X employs A; X employs or X employs both A and B, then “X employs A or B” is satisfied under any of the foregoing instances. In addition, the articles “a” and “an” as used in this application and the appended claims should generally be construed to mean “one or more” unless specified otherwise or clear from context to be directed to a singular form.
- Moreover, the terms “system,” “component,” “module,” “interface,”, “model” or the like are generally intended to refer to a computer-related entity, either hardware, a combination of hardware and software, software, or software in execution. For example, a component may be, but is not limited to being, a process running on a processor, a processor, an object, an executable, a thread of execution, a program, and/or a computer. By way of illustration, both an application running on a controller and the controller can be a component. One or more components may reside within a process and/or thread of execution and a component may be localized on one computer and/or distributed between two or more computers.
- While the exemplary embodiments of the present invention have been described with respect to processes of circuits, including possible implementation as a single integrated circuit, a multi-chip module, a single card, or a multi-card circuit pack, the present invention is not so limited. As would be apparent to one skilled in the art, various functions of circuit elements may also be implemented as processing blocks in a software program. Such software may be employed in, for example, a digital signal processor, micro-controller, or general purpose computer.
- The present invention can be embodied in the form of methods and apparatuses for practicing those methods. The present invention can also be embodied in the form of program code embodied in tangible media, such as magnetic recording media, optical recording media, solid state memory, floppy diskettes, CD-ROMs, hard drives, or any other machine-readable storage medium, wherein, when the program code is loaded into and executed by a machine, such as a computer, the machine becomes an apparatus for practicing, the invention. The present invention can also be embodied in the form of program code, for example, whether stored in a storage medium, loaded into and/or executed by a machine, or transmitted over some transmission medium or carrier, such as over electrical wiring or cabling, through fiber optics, or via electromagnetic radiation, wherein, when the program code is loaded into and executed by a machine, such as a computer, the machine becomes an apparatus for practicing the invention. When implemented on a general-purpose processor, the program code segments combine with the processor to provide a unique device that operates analogously to specific logic circuits. The present invention can also be embodied in the form of a bitstream or other sequence of signal values electrically or optically transmitted through a medium, stored magnetic-field variations in a magnetic recording medium, etc., generated using a method and/or an apparatus of the present invention.
- Unless explicitly stated otherwise, each numerical value and range should be interpreted as being approximate as if the word “about” or “approximately” preceded the value of the value or range.
- It should be understood that the steps of the exemplary methods set forth herein are not necessarily required to be performed in the order described, and the order of the steps of such methods should be understood to be merely exemplary. Likewise, additional steps may be included in such methods, and certain steps may be omitted or combined, in methods consistent with various embodiments of the present invention.
- As used herein in reference to an element and a standard, the term “compatible” means that the element communicates with other elements in a manner wholly or partially specified by the standard, and would be recognized by other elements as sufficiently capable of communicating with the other elements in the manner specified by the standard. The compatible element does not need to operate internally in a manner specified by the standard.
- Through the whole document, the term “connected to” or “coupled to” that is used to designate a connection or coupling of one element to another element includes both a case that an element is “directly connected or coupled to” another element and a case that an element is “electronically connected or coupled to” another element via still another element.
- Further, the term “comprises or includes” and/or “comprising or including” used in the document means that one or more other components, steps, operation and/or existence or addition of elements are not excluded in addition to the described components, steps, operation and/or elements.
- Signals and corresponding nodes or ports may be referred to by the same name and are interchangeable for purposes here.
- No claim element herein is to be construed under the provisions of 35 U.S.C. §112, sixth paragraph, unless the element is expressly recited using the phrase “means for” or “step for.”
- It is understood that various changes in the details, materials, and arrangements of the parts which have been described and illustrated in order to explain the nature of this invention may be made by those skilled in the art without departing from the scope of the embodiments of the invention as encompassed in the following claims.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/288,838 US9197460B1 (en) | 2014-05-02 | 2014-05-28 | Slicer trim methodolgy and device |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201461987639P | 2014-05-02 | 2014-05-02 | |
US14/288,838 US9197460B1 (en) | 2014-05-02 | 2014-05-28 | Slicer trim methodolgy and device |
Publications (2)
Publication Number | Publication Date |
---|---|
US20150319018A1 true US20150319018A1 (en) | 2015-11-05 |
US9197460B1 US9197460B1 (en) | 2015-11-24 |
Family
ID=54356010
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/288,838 Active US9197460B1 (en) | 2014-05-02 | 2014-05-28 | Slicer trim methodolgy and device |
Country Status (1)
Country | Link |
---|---|
US (1) | US9197460B1 (en) |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6225937B1 (en) | 1996-05-24 | 2001-05-01 | Lockheed-Martin Ir Imaging Systems, Inc. | Metastability resolved monolithic analog-to-digital converter |
US6559692B2 (en) * | 1998-04-24 | 2003-05-06 | Cirrus Logic, Inc. | Output driver for a 10baset/100basetx ethernet physical layer line interface |
US6603415B1 (en) | 2001-07-30 | 2003-08-05 | Cirrus Logic, Inc. | Circuits and methods for latch metastability detection and compensation and systems using the same |
US7177352B1 (en) * | 2004-05-28 | 2007-02-13 | Pmc-Sierra, Inc. | Pre-cursor inter-symbol interference cancellation |
US7352242B1 (en) | 2005-09-30 | 2008-04-01 | National Semiconductor Corporation | Programmable gain trim circuit |
US8198920B2 (en) | 2009-03-23 | 2012-06-12 | Atmel Corporation | Low current comparator with programmable hysteresis |
-
2014
- 2014-05-28 US US14/288,838 patent/US9197460B1/en active Active
Also Published As
Publication number | Publication date |
---|---|
US9197460B1 (en) | 2015-11-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10887076B2 (en) | Receiver with enhanced clock and data recovery | |
US9985804B2 (en) | Systems and methods for processing errors of a received signal | |
US8565296B2 (en) | Adaptive receiver system and adaptive transceiver system | |
US7812749B2 (en) | DC offset detection and correction for user traffic | |
EP2779550B1 (en) | Digital equalizer adaptation using on-die instrument | |
TWI770402B (en) | Equalizer adjusting device, equalizer adjusting method, receiver, signal transmitting and receiving system | |
US9306775B1 (en) | Adaptation of gain of baseline wander signal | |
US9325546B1 (en) | Data rate and PVT adaptation with programmable bias control in a SerDes receiver | |
US10659214B2 (en) | Multi-level clock and data recovery circuit | |
WO2018204010A1 (en) | Apparatus and method for cancelling pre-cursor inter-symbol-interference | |
US20160072650A1 (en) | Adaptive termination tuning with biased phase detector in a serdes receiver | |
CN118044159A (en) | Method and apparatus for CTLE equalizer adaptation based on samples from an error slicer | |
US9300500B2 (en) | Adaptive equalizer and method of controlling the same | |
US8432960B2 (en) | Digital adaptive channel equalizer | |
Gerfers et al. | A 0.2–2 Gb/s 6x OSR receiver using a digitally self-adaptive equalizer | |
US9172526B1 (en) | IQ-skew adaptation for a symmetric eye in a SerDes receiver | |
US9197460B1 (en) | Slicer trim methodolgy and device | |
US9325537B2 (en) | SerDes PVT detection and closed loop adaptation | |
CN114765463A (en) | Receiver and data transmission system | |
JP2012217081A (en) | Adaptive reception system, adaptive transmission/reception system, and plural channel transmission/reception system | |
US11018845B1 (en) | Quarter-rate serial-link receiver with low-aperture-delay samplers | |
US10917130B1 (en) | Signal receiving apparatus and method having anti-RFI mechanism |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: LSI CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SINDALOVSKY, VLADIMIR;SMITH, LANE A.;FITZGERALD, NIALL;SIGNING DATES FROM 20140516 TO 20140526;REEL/FRAME:032976/0516 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LSI CORPORATION;REEL/FRAME:035390/0388 Effective date: 20140814 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH CAROLINA Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:037808/0001 Effective date: 20160201 Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:037808/0001 Effective date: 20160201 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD., SINGAPORE Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:041710/0001 Effective date: 20170119 Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:041710/0001 Effective date: 20170119 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITE Free format text: MERGER;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:047422/0464 Effective date: 20180509 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITE Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE EXECUTION DATE PREVIOUSLY RECORDED AT REEL: 047422 FRAME: 0464. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:048883/0702 Effective date: 20180905 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
AS | Assignment |
Owner name: BROADCOM INTERNATIONAL PTE. LTD., SINGAPORE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITED;REEL/FRAME:053771/0901 Effective date: 20200826 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITED, SINGAPORE Free format text: MERGER;ASSIGNORS:AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITED;BROADCOM INTERNATIONAL PTE. LTD.;REEL/FRAME:062952/0850 Effective date: 20230202 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |