US20150243639A1 - Integrated passive flip chip package - Google Patents
Integrated passive flip chip package Download PDFInfo
- Publication number
- US20150243639A1 US20150243639A1 US14/192,402 US201414192402A US2015243639A1 US 20150243639 A1 US20150243639 A1 US 20150243639A1 US 201414192402 A US201414192402 A US 201414192402A US 2015243639 A1 US2015243639 A1 US 2015243639A1
- Authority
- US
- United States
- Prior art keywords
- integrated circuit
- die
- tsvs
- circuit die
- coupled
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 claims abstract description 18
- 238000004806 packaging method and process Methods 0.000 claims abstract description 15
- 241000724291 Tobacco streak virus Species 0.000 claims description 57
- 238000001465 metallisation Methods 0.000 claims description 37
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 12
- 150000001875 compounds Chemical class 0.000 claims description 11
- 230000008878 coupling Effects 0.000 claims description 11
- 238000010168 coupling process Methods 0.000 claims description 11
- 238000005859 coupling reaction Methods 0.000 claims description 11
- 238000000465 moulding Methods 0.000 claims description 11
- 229910052710 silicon Inorganic materials 0.000 claims description 10
- 239000010703 silicon Substances 0.000 claims description 10
- 239000010949 copper Substances 0.000 claims description 8
- 229910052751 metal Inorganic materials 0.000 claims description 8
- 239000002184 metal Substances 0.000 claims description 8
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 7
- 229910052802 copper Inorganic materials 0.000 claims description 7
- 239000004065 semiconductor Substances 0.000 claims description 7
- 229910000679 solder Inorganic materials 0.000 claims description 7
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 6
- 239000012212 insulator Substances 0.000 claims description 6
- 235000012239 silicon dioxide Nutrition 0.000 claims description 6
- 239000000377 silicon dioxide Substances 0.000 claims description 6
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 6
- 239000000758 substrate Substances 0.000 claims description 6
- 239000003990 capacitor Substances 0.000 claims description 5
- 229910052782 aluminium Inorganic materials 0.000 claims description 4
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 4
- CIJJJPBJUGJMME-UHFFFAOYSA-N [Ta].[Ta] Chemical compound [Ta].[Ta] CIJJJPBJUGJMME-UHFFFAOYSA-N 0.000 claims description 3
- 239000004020 conductor Substances 0.000 claims description 3
- 229910000449 hafnium oxide Inorganic materials 0.000 claims description 3
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 claims description 3
- -1 oxide-nitride-oxide Chemical compound 0.000 claims description 3
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 claims description 3
- NMJKIRUDPFBRHW-UHFFFAOYSA-N titanium Chemical compound [Ti].[Ti] NMJKIRUDPFBRHW-UHFFFAOYSA-N 0.000 claims description 3
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 claims description 3
- 229910052721 tungsten Inorganic materials 0.000 claims description 3
- 239000010937 tungsten Substances 0.000 claims description 3
- 238000000151 deposition Methods 0.000 claims description 2
- 235000012431 wafers Nutrition 0.000 description 11
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 8
- 238000005476 soldering Methods 0.000 description 6
- 239000000463 material Substances 0.000 description 3
- 238000005530 etching Methods 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000012778 molding material Substances 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 238000002161 passivation Methods 0.000 description 1
- 230000037361 pathway Effects 0.000 description 1
- 230000008054 signal transmission Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/16—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
- H01L25/165—Containers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76898—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/481—Internal lead connections, e.g. via connections, feedthrough structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49503—Lead-frames or other flat leads characterised by the die pad
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49575—Assemblies of semiconductor devices on lead frames
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Geometry or layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L24/09—Structure, shape, material or disposition of the bonding areas after the connecting process of a plurality of bonding areas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
- H01L24/92—Specific sequence of method steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/561—Batch processing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/0502—Disposition
- H01L2224/05025—Disposition the internal layer being disposed on a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/0557—Disposition the external layer being disposed on a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/061—Disposition
- H01L2224/06102—Disposition the bonding areas being at different heights
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/061—Disposition
- H01L2224/0618—Disposition being disposed on at least two different sides of the body, e.g. dual array
- H01L2224/06181—On opposite sides of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16113—Disposition the whole bump connector protruding from the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16245—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16265—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being a discrete passive component
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/17—Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
- H01L2224/1701—Structure
- H01L2224/1703—Bump connectors having different sizes, e.g. different diameters, heights or widths
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/921—Connecting a surface with connectors of different types
- H01L2224/9212—Sequential connecting processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9222—Sequential connecting processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/94—Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49541—Geometry of the lead-frame
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53214—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being aluminium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/17—Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/94—Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01022—Titanium [Ti]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01072—Hafnium [Hf]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01073—Tantalum [Ta]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0494—4th Group
- H01L2924/04941—TiN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0504—14th Group
- H01L2924/05042—Si3N4
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/053—Oxides composed of metals from groups of the periodic table
- H01L2924/0534—4th Group
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/053—Oxides composed of metals from groups of the periodic table
- H01L2924/0543—13th Group
- H01L2924/05432—Al2O3
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/053—Oxides composed of metals from groups of the periodic table
- H01L2924/0544—14th Group
- H01L2924/05442—SiO2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1205—Capacitor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1206—Inductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1207—Resistor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19102—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device
- H01L2924/19103—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device interposed between the semiconductor or solid-state device and the die mounting substrate, i.e. chip-on-passive
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19102—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device
- H01L2924/19104—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device on the semiconductor or solid-state device, i.e. passive-on-chip
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19106—Disposition of discrete passive components in a mirrored arrangement on two different side of a common die mounting substrate
Definitions
- the present invention relates generally to the packaging of integrated circuits (ICs). More particularly, methods and systems are described for producing IC packages that include integrated passive components.
- IC packages utilize a metallic leadframe that has been stamped or etched from a metal sheet to provide electrical interconnects to external devices.
- the die may be electrically connected to the leadframe by means of bonding wires, solder bumps or other suitable electrical connections.
- the die and portions of the leadframe are encapsulated with a molding material to protect the delicate electrical components on the active side of the die while leaving selected portions of the leadframe exposed to facilitate electrical connection to external devices.
- the resultant IC packages are often mounted onto printed circuit boards (PCBs).
- the PCB is used to mechanically support and electrically connect electronic components including the IC package using conductive pathways, or traces, typically etched from copper sheets laminated onto a non-conductive substrate.
- conductive pathways or traces, typically etched from copper sheets laminated onto a non-conductive substrate.
- resistors, capacitors and/or inductors are often mounted onto the PCB.
- a bypass capacitor for instance, is often used to decouple one part of the circuit from another. More specifically, a bypass capacitor may be used to bypass the power supply or other high impedance component of the circuit.
- a packaged integrated circuit device comprising: a lead frame, having a plurality of leads; an integrated circuit die having an active surface and a back surface; the active surface of the integrated circuit die includes a first set of bond pads, multiple metallization layers that overlie active circuits formed within the semiconductor substrate of the die, intermediate dielectric layers interposed between the metallization layers to physically and electrically separate the metallization layers, electrically conductive vias formed in the dielectric layers at appropriate locations in order to electrically connect specific portions of the metallization layers in desired locations; at least one pair of through silicon via (TSV)s, the TSVs having a first end and a second end, wherein the first end of the each TSV is coupled to the metal interconnection patterns of the active surface of the integrated circuit die and the second end of the TSV is coplanar with the back surface of the integrated circuit die.
- TSV through silicon via
- Each TSV has solderable under bump metalizations UBM on each end of the TSV; at least one surface mount passive device; wherein the at least one surface mount passive device is mounted on the top or bottom of the integrated circuit die and coupled to the at least one pair of TSVs; the first set of bond pads of the plurality of bond pads are coupled to leads of the lead frame by solder balls; and molding compound encapsulating the assembly, wherein the molding compound protects the assembly from the outside environment while exposing the leads of the leadframe to the outside world for coupling into a more complex electrical system.
- a method of packaging integrated circuit devices comprising: providing a lead frame, having a plurality of leads; providing an integrated circuit wafer, the wafer including a multiplicity of integrated circuit dice, each die having an active surface and a back surface, the active surface of each die including a first set of bond pads and a second set of bond pads, the back surfaces of the dice combining to form the back surface of the wafer; forming multiple metallization layers that overlie active circuits formed within the semiconductor substrate of the die; forming intermediate dielectric layers interposed between the metallization layers to physically and electrically separate the metallization layers; forming electrically conductive vias in the dielectric layers at appropriate locations in order to electrically connect specific portions of the metallization layers in desired locations; forming at least one pair of through silicon via (TSV)s, the TSVs having a first end and a second end, wherein the first end of the each TSV is coupled to the metal interconnection patterns of the active surface
- TSV through silicon via
- FIG. 1 is a top view of an exemplary wafer detailing rows, columns, scribe line and integrated circuit die, according to one embodiment of this invention.
- FIG. 2 is a cross sectional view of an exemplary integrated circuit die at section A:A′ of FIG. 1 detailing a surface mount integrated, according to one embodiment of this invention.
- FIG. 3 is a cross sectional view of an exemplary package detailing a flip chip mounted integrated circuit with surface mount passive devices mounted to both the top and bottom of the integrated circuit die, according to one embodiment of this invention.
- FIG. 4 is a cross sectional view of an exemplary package detailing a flip chip mounted integrated circuit with a surface mount passive device mounted to the bottom of the integrated circuit die, according to one embodiment of this invention.
- FIG. 5 is a cross sectional view of an exemplary package detailing a flip chip mounted integrated circuit with a passive surface mount device mounted to the top (active side) of the integrated circuit die, according to one embodiment of this invention.
- the present invention relates generally to the packaging of integrated circuits (ICs). More particularly, methods and systems are described for producing IC packages that include integrated passive components.
- FIG. 1 shows an example of a semiconductor wafer 50 that includes a large number of dice 51 .
- most wafers and dice are formed of silicon (Si), although any other appropriate semiconductor material can also be used. It will be appreciated by those familiar with the art that state of the art wafers will typically have several hundred to several thousand dice formed therein and it is expected that even higher device densities can be attained in future wafers.
- the die are generally formed into a two-dimensional array of rows 52 and columns 53 with each row/column being separated from immediately adjacent rows/columns by scribe lines 54 (also known as saw streets). Each die will become an IC component after it is singulated from the wafer.
- Each die has an active surface including metal interconnection patterns a plurality of bond pads and a back surface.
- FIG. 2 is a cross sectional view of an embodiment of an example flip chip integrated circuit 100 .
- Integrated circuit 100 includes at least a pair of Through Silicon Via (TSV)s 103 , the TSVs each having a first end and a second end, wherein the first end of the each TSV is coupled to the metal interconnection patterns of the active surface of the die and the second end of the TSV is coplanar with the back surface of the die.
- TSV has solderable metalizations UBM 108 on each end of the TSV.
- the integrated circuit 100 active surface generally has multiple metallization layers that overlie active circuits formed within the semiconductor substrate of the die.
- Intermediate dielectric layers 106 are typically interposed between the metallization layers to physically and electrically separate the metallization layers. Electrically conductive vias are formed in the dielectric layers at appropriate locations in order to electrically connect specific portions of the metallization layers in desired locations.
- the various metallization layers may be used as ground/power planes and/or as signal routing interconnects within the IC die.
- a variety of materials may be used to form the dielectric and metallization layers.
- aluminum (AL) and copper (Cu) are often used materials for the metallization layers and (in Si based devices) silicon dioxide, silicon nitride and/or other oxides and nitrides are commonly used to form the dielectric layers.
- topmost metallization layer Selected portions of the topmost metallization layer are left exposed through various openings in the outermost dielectric or passivation layer on the active surface of each die to form a plurality of bond pads 107 (hereinafter also referred to as “I/O pads”) that serve as electrical contacts for the die, wherein under bump metalization (UBM) 107 covers the exposed plurality of bond pads thus providing a solderable surface.
- I/O pads under bump metalization
- FIG. 3 is a cross sectional view of an embodiment of an example flip chip integrated circuit 100 coupled to a lead frame 104 with passive surface mount devices 105 mounted to both sides of the integrated circuit in a package 200 including an integrated circuit with at least a pair of through silicon via (TSV)s 103 , the TSVs having a first end, a second end and sidewalls, where in the first end of the each TSV is coupled to the metal interconnection patterns of the active surface of the integrated circuit die and the second end of the TSV is coplanar with the back surface of the integrated circuit die.
- TSV through silicon via
- Each TSV has solderable metalizations UBM 108 on each end of the TSV.
- a surface mount passive device 105 is mounted on the bottom of the integrated circuit die and coupled to the at least a pair of TSVs 103 and another surface mount passive device 105 is mounted on the top of the integrated circuit and also coupled to the at least a pair of TSVs 103 .
- TSVs 103 are formed by etching a via through a die, depositing an insulator layer 102 such as silicon dioxide, silicon nitride, oxide-nitride-oxide, hafnium oxide or aluminum oxide on the walls of the via.
- an adhesion layer 101 is deposited on the insulator layer 102 such as tantalum-tantalum nitride of titanium-titanium nitride.
- the via cavity is filled with a conductive material, such as tungsten or copper.
- a solderable metalization 108 UBM is provided on the top and bottom ends of the via.
- the integrated circuit and its passive components are then assembled by soldering the passive components to the integrated circuit and soldering the integrated circuit in flip chip fashion to the lead frame 104 .
- the assembly is then encapsulated in molding compound 109 to protect the assembly from the outside environment while exposing the leads of the leadframe to the outside world for coupling into a more
- each die includes at least a pair of through silicon via (TSV)s 103 , wherein each of the TSVs 103 has a solderable metalization UBM 108 coupled to each end.
- TSV through silicon via
- Each of the plurality of bond pads 107 are coupled to leads of the lead frame by solder balls.
- FIG. 4 is a cross sectional view another embodiment of an example flip chip integrated circuit 100 coupled to a lead frame 104 with passive surface mount devices 105 mounted to the bottom of the integrated circuit in a package 300 including an integrated circuit with at least a pair of through silicon via (TSV)s 103 , a surface mount passive device 105 mounted on the bottom of the integrated circuit and coupled to at least a pair of TSVs 103 .
- TSV through silicon via
- the integrated circuit and its passive component is then assembled by soldering the passive component to the integrated circuit and soldering the integrated circuit in flip chip fashion to the lead frame 104 .
- the assembly is then encapsulated in molding compound 109 to protect the assembly from the outside environment while exposing the leads of the leadframe to the outside world for coupling into a more complex electrical system.
- FIG. 5 is a cross sectional view another embodiment of an example flip chip integrated circuit 100 coupled to a lead frame 104 with passive surface mount devices 105 mounted to the top of the integrated circuit in a package 400 including an integrated circuit with at least a pair of through silicon via (TSV)s 103 , surface mount passive device 105 coupled to the at least a pair of TSVs 103 and mounted on the top (active side) of the integrated circuit.
- TSV through silicon via
- the integrated circuit and its passive component is then assembled by soldering the passive component to the integrated circuit and soldering the integrated circuit in flip chip fashion to the lead frame 104 .
- the assembly is then encapsulated in molding compound 109 to protect the assembly from the outside environment while exposing the leads of the leadframe to the outside world for coupling into a more complex system.
- the passive components may be mounted onto the active surfaces of the dice either before or after the wafer has been singulated
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Geometry (AREA)
- Wire Bonding (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
Description
- The present invention relates generally to the packaging of integrated circuits (ICs). More particularly, methods and systems are described for producing IC packages that include integrated passive components.
- There are a number of conventional processes for packaging integrated circuit (IC) dice. By way of example, many IC packages utilize a metallic leadframe that has been stamped or etched from a metal sheet to provide electrical interconnects to external devices. The die may be electrically connected to the leadframe by means of bonding wires, solder bumps or other suitable electrical connections. In general, the die and portions of the leadframe are encapsulated with a molding material to protect the delicate electrical components on the active side of the die while leaving selected portions of the leadframe exposed to facilitate electrical connection to external devices.
- The resultant IC packages are often mounted onto printed circuit boards (PCBs). The PCB is used to mechanically support and electrically connect electronic components including the IC package using conductive pathways, or traces, typically etched from copper sheets laminated onto a non-conductive substrate. In many applications, it is desirable to position various non-active (or passive) components along some of the traces to interrupt certain signal transmission paths between the die and an external device or power supply. By way of example, one or more of resistors, capacitors and/or inductors are often mounted onto the PCB. A bypass capacitor, for instance, is often used to decouple one part of the circuit from another. More specifically, a bypass capacitor may be used to bypass the power supply or other high impedance component of the circuit.
- Building passive components of integrated circuits during wafer fabrication has limitations on performance due to the need for higher inductance, capacitance or resistance.
- Direct contact of passive components on leads of conventional wire bond packages provide similar function as integrated passive components; however, there are disadvantages to this approach. These disadvantages include, but are not limited to, a larger foot print of the packaged devices in order to include the passive components on the leads, higher package cost due to the requirement of both passive attach, usually with a solder reflow process and additional wire bonds and finally longer electrical signal paths between integrated circuit die and the passive components which impacts energy loss.
- With the evolution of mobile devices to become smaller in size, smaller foot prints of packaged devices is required.
- As such, there has arisen a need for an improved packaging of the combination of integrated circuits and passive components.
- The following presents a simplified summary in order to provide a basic understanding of one or more aspects of the invention. This summary is not an extensive overview of the invention, and is neither intended to identify key or critical elements of the invention, nor to delineate the scope thereof. Rather, the primary purpose of the summary is to present some concepts of the invention in a simplified form as a prelude to a more detailed description that is presented later.
- In accordance with an embodiment of the present application, a packaged integrated circuit device is provided. The packaged integrated circuit device, comprising: a lead frame, having a plurality of leads; an integrated circuit die having an active surface and a back surface; the active surface of the integrated circuit die includes a first set of bond pads, multiple metallization layers that overlie active circuits formed within the semiconductor substrate of the die, intermediate dielectric layers interposed between the metallization layers to physically and electrically separate the metallization layers, electrically conductive vias formed in the dielectric layers at appropriate locations in order to electrically connect specific portions of the metallization layers in desired locations; at least one pair of through silicon via (TSV)s, the TSVs having a first end and a second end, wherein the first end of the each TSV is coupled to the metal interconnection patterns of the active surface of the integrated circuit die and the second end of the TSV is coplanar with the back surface of the integrated circuit die. Each TSV has solderable under bump metalizations UBM on each end of the TSV; at least one surface mount passive device; wherein the at least one surface mount passive device is mounted on the top or bottom of the integrated circuit die and coupled to the at least one pair of TSVs; the first set of bond pads of the plurality of bond pads are coupled to leads of the lead frame by solder balls; and molding compound encapsulating the assembly, wherein the molding compound protects the assembly from the outside environment while exposing the leads of the leadframe to the outside world for coupling into a more complex electrical system.
- In accordance with another embodiment of the present application, a method of packaging integrated circuit devices is provided. The method of packaging integrated circuit devices, comprising: providing a lead frame, having a plurality of leads; providing an integrated circuit wafer, the wafer including a multiplicity of integrated circuit dice, each die having an active surface and a back surface, the active surface of each die including a first set of bond pads and a second set of bond pads, the back surfaces of the dice combining to form the back surface of the wafer; forming multiple metallization layers that overlie active circuits formed within the semiconductor substrate of the die; forming intermediate dielectric layers interposed between the metallization layers to physically and electrically separate the metallization layers; forming electrically conductive vias in the dielectric layers at appropriate locations in order to electrically connect specific portions of the metallization layers in desired locations; forming at least one pair of through silicon via (TSV)s, the TSVs having a first end and a second end, wherein the first end of the each TSV is coupled to the metal interconnection patterns of the active surface of the integrated circuit die and the second end of the TSV is coplanar with the back surface of the integrated circuit die; forming solderable under bump metalizations UBM on each end of the TSV; providing at least one surface mount passive device; mounting the at least one surface mount passive device on the top or bottom of the integrated circuit die and coupling it to the at least one pair of TSVs; coupling the first set of bond pads to each of the plurality of leads of the lead frame using solder balls; and encapsulating the assembly with molding compound, wherein the molding compound protects the assembly from the outside environment while exposing the leads of the leadframe to the outside world for coupling into a more complex electrical system.
- The following detailed description will be more readily understood in conjunction with the accompanying drawings, in which:
-
FIG. 1 is a top view of an exemplary wafer detailing rows, columns, scribe line and integrated circuit die, according to one embodiment of this invention. -
FIG. 2 is a cross sectional view of an exemplary integrated circuit die at section A:A′ ofFIG. 1 detailing a surface mount integrated, according to one embodiment of this invention. -
FIG. 3 is a cross sectional view of an exemplary package detailing a flip chip mounted integrated circuit with surface mount passive devices mounted to both the top and bottom of the integrated circuit die, according to one embodiment of this invention. -
FIG. 4 is a cross sectional view of an exemplary package detailing a flip chip mounted integrated circuit with a surface mount passive device mounted to the bottom of the integrated circuit die, according to one embodiment of this invention. -
FIG. 5 is a cross sectional view of an exemplary package detailing a flip chip mounted integrated circuit with a passive surface mount device mounted to the top (active side) of the integrated circuit die, according to one embodiment of this invention. - In the drawings, like reference numerals are sometimes used to designate like structural elements. It should also be appreciated that the depictions in the figures are diagrammatic and not to scale.
- The present invention is described with reference to the attached figures. The figures are not drawn to scale and they are provided merely to illustrate the invention. Several aspects of the invention are described below with reference to example applications for illustration. It should be understood that numerous specific details, relationships, and methods are set forth to provide an understanding of the invention. One skilled in the relevant art, however, will readily recognize that the invention can be practiced without one or more of the specific details or with other methods. In other instances, well-known structures or operations are not shown in detail to avoid obscuring the invention. The present invention is not limited by the illustrated ordering of acts or events, as some acts may occur in different orders and/or concurrently with other acts or events. Furthermore, not all illustrated acts or events are required to implement a methodology in accordance with the present invention.
- The present invention relates generally to the packaging of integrated circuits (ICs). More particularly, methods and systems are described for producing IC packages that include integrated passive components.
-
FIG. 1 shows an example of asemiconductor wafer 50 that includes a large number ofdice 51. As is well known in the art, most wafers and dice are formed of silicon (Si), although any other appropriate semiconductor material can also be used. It will be appreciated by those familiar with the art that state of the art wafers will typically have several hundred to several thousand dice formed therein and it is expected that even higher device densities can be attained in future wafers. The die are generally formed into a two-dimensional array ofrows 52 andcolumns 53 with each row/column being separated from immediately adjacent rows/columns by scribe lines 54 (also known as saw streets). Each die will become an IC component after it is singulated from the wafer. Each die has an active surface including metal interconnection patterns a plurality of bond pads and a back surface. -
FIG. 2 is a cross sectional view of an embodiment of an example flip chip integratedcircuit 100.Integrated circuit 100 includes at least a pair of Through Silicon Via (TSV)s 103, the TSVs each having a first end and a second end, wherein the first end of the each TSV is coupled to the metal interconnection patterns of the active surface of the die and the second end of the TSV is coplanar with the back surface of the die. Each TSV has solderable metalizations UBM 108 on each end of the TSV. The integratedcircuit 100 active surface generally has multiple metallization layers that overlie active circuits formed within the semiconductor substrate of the die. Intermediatedielectric layers 106 are typically interposed between the metallization layers to physically and electrically separate the metallization layers. Electrically conductive vias are formed in the dielectric layers at appropriate locations in order to electrically connect specific portions of the metallization layers in desired locations. - The various metallization layers may be used as ground/power planes and/or as signal routing interconnects within the IC die. A variety of materials may be used to form the dielectric and metallization layers. By way of example, aluminum (AL) and copper (Cu) are often used materials for the metallization layers and (in Si based devices) silicon dioxide, silicon nitride and/or other oxides and nitrides are commonly used to form the dielectric layers. Selected portions of the topmost metallization layer are left exposed through various openings in the outermost dielectric or passivation layer on the active surface of each die to form a plurality of bond pads 107 (hereinafter also referred to as “I/O pads”) that serve as electrical contacts for the die, wherein under bump metalization (UBM) 107 covers the exposed plurality of bond pads thus providing a solderable surface.
-
FIG. 3 is a cross sectional view of an embodiment of an example flip chip integratedcircuit 100 coupled to alead frame 104 with passivesurface mount devices 105 mounted to both sides of the integrated circuit in apackage 200 including an integrated circuit with at least a pair of through silicon via (TSV)s 103, the TSVs having a first end, a second end and sidewalls, where in the first end of the each TSV is coupled to the metal interconnection patterns of the active surface of the integrated circuit die and the second end of the TSV is coplanar with the back surface of the integrated circuit die. Each TSV hassolderable metalizations UBM 108 on each end of the TSV. A surface mountpassive device 105 is mounted on the bottom of the integrated circuit die and coupled to the at least a pair ofTSVs 103 and another surface mountpassive device 105 is mounted on the top of the integrated circuit and also coupled to the at least a pair ofTSVs 103. -
TSVs 103 are formed by etching a via through a die, depositing aninsulator layer 102 such as silicon dioxide, silicon nitride, oxide-nitride-oxide, hafnium oxide or aluminum oxide on the walls of the via. Next anadhesion layer 101 is deposited on theinsulator layer 102 such as tantalum-tantalum nitride of titanium-titanium nitride. Subsequently the via cavity is filled with a conductive material, such as tungsten or copper. And lastly asolderable metalization 108 UBM is provided on the top and bottom ends of the via. - The integrated circuit and its passive components are then assembled by soldering the passive components to the integrated circuit and soldering the integrated circuit in flip chip fashion to the
lead frame 104. The assembly is then encapsulated inmolding compound 109 to protect the assembly from the outside environment while exposing the leads of the leadframe to the outside world for coupling into a more - In the illustrated embodiment
FIG. 3 , each die includes at least a pair of through silicon via (TSV)s 103, wherein each of theTSVs 103 has asolderable metalization UBM 108 coupled to each end. Each of the plurality ofbond pads 107 are coupled to leads of the lead frame by solder balls. -
FIG. 4 is a cross sectional view another embodiment of an example flip chip integratedcircuit 100 coupled to alead frame 104 with passivesurface mount devices 105 mounted to the bottom of the integrated circuit in apackage 300 including an integrated circuit with at least a pair of through silicon via (TSV)s 103, a surface mountpassive device 105 mounted on the bottom of the integrated circuit and coupled to at least a pair ofTSVs 103. - The integrated circuit and its passive component is then assembled by soldering the passive component to the integrated circuit and soldering the integrated circuit in flip chip fashion to the
lead frame 104. The assembly is then encapsulated inmolding compound 109 to protect the assembly from the outside environment while exposing the leads of the leadframe to the outside world for coupling into a more complex electrical system. -
FIG. 5 is a cross sectional view another embodiment of an example flip chip integratedcircuit 100 coupled to alead frame 104 with passivesurface mount devices 105 mounted to the top of the integrated circuit in apackage 400 including an integrated circuit with at least a pair of through silicon via (TSV)s 103, surface mountpassive device 105 coupled to the at least a pair ofTSVs 103 and mounted on the top (active side) of the integrated circuit. - The integrated circuit and its passive component is then assembled by soldering the passive component to the integrated circuit and soldering the integrated circuit in flip chip fashion to the
lead frame 104. The assembly is then encapsulated inmolding compound 109 to protect the assembly from the outside environment while exposing the leads of the leadframe to the outside world for coupling into a more complex system. - The foregoing description, for purposes of explanation, used specific nomenclature to provide a thorough understanding of the invention. However, it will be apparent to one skilled in the art that the specific details are not required in order to practice the invention. Thus, the foregoing descriptions of specific embodiments of the present invention are presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed. It will be apparent to one of ordinary skill in the art that many modifications and variations are possible in view of the above teachings. By way of example, the passive components may be mounted onto the active surfaces of the dice either before or after the wafer has been singulated
- While various embodiments of the present invention have been described above, it should be understood that they have been presented by way of example only and not limitation. Numerous changes to the disclosed embodiments can be made in accordance with the disclosure herein without departing from the spirit or scope of the invention. Thus, the breadth and scope of the present invention should not be limited by any of the above described embodiments. Rather, the scope of the invention should be defined in accordance with the following claims and their equivalents.
Claims (16)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/192,402 US9123626B1 (en) | 2014-02-27 | 2014-02-27 | Integrated passive flip chip package |
CN201510088584.7A CN104882417B (en) | 2014-02-27 | 2015-02-26 | Integrating passive Flip-Chip Using |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/192,402 US9123626B1 (en) | 2014-02-27 | 2014-02-27 | Integrated passive flip chip package |
Publications (2)
Publication Number | Publication Date |
---|---|
US20150243639A1 true US20150243639A1 (en) | 2015-08-27 |
US9123626B1 US9123626B1 (en) | 2015-09-01 |
Family
ID=53882968
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/192,402 Active 2034-03-30 US9123626B1 (en) | 2014-02-27 | 2014-02-27 | Integrated passive flip chip package |
Country Status (2)
Country | Link |
---|---|
US (1) | US9123626B1 (en) |
CN (1) | CN104882417B (en) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20160126156A1 (en) * | 2013-08-28 | 2016-05-05 | Mitsubishi Electric Corporation | Semiconductor device |
US20170018546A1 (en) * | 2015-07-15 | 2017-01-19 | Apple Inc. | Dual-sided silicon integrated passive devices |
US9978613B1 (en) | 2017-03-07 | 2018-05-22 | Texas Instruments Incorporated | Method for making lead frames for integrated circuit packages |
WO2018191500A1 (en) * | 2017-04-12 | 2018-10-18 | Texas Instruments Incorporated | Integration of a passive component in a cavity of an integrated circuit package |
US10734313B2 (en) | 2017-04-12 | 2020-08-04 | Texas Instruments Incorporated | Integration of a passive component in an integrated circuit package |
CN111696956A (en) * | 2019-03-12 | 2020-09-22 | 英飞凌科技股份有限公司 | Porous Cu on Cu surface for semiconductor packages |
US11270937B2 (en) * | 2018-12-26 | 2022-03-08 | Texas Instruments Incorporated | Integrated inductor with magnetic mold compound |
US11430722B2 (en) | 2017-04-12 | 2022-08-30 | Texas Instruments Incorporated | Integration of a passive component in a cavity of an integrated circuit package |
US20230056408A1 (en) * | 2021-08-20 | 2023-02-23 | Wuhan Xinxin Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method of fabricating the same |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10165682B2 (en) | 2015-12-28 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Opening in the pad for bonding integrated passive device in InFO package |
WO2018190952A1 (en) * | 2017-04-14 | 2018-10-18 | Google Llc | Integration of silicon photonics ic for high data rate |
US10840227B2 (en) * | 2017-11-02 | 2020-11-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Under-bump-metallization structure and redistribution layer design for integrated fan-out package with integrated passive device |
CN109378296B (en) * | 2018-10-11 | 2020-12-01 | 深圳市修颐投资发展合伙企业(有限合伙) | Method for interconnecting electronic component and substrate |
CN111370375A (en) * | 2020-03-23 | 2020-07-03 | 苏州晶方半导体科技股份有限公司 | Packaging structure, semiconductor device and packaging method |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100133704A1 (en) * | 2008-12-01 | 2010-06-03 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming an Interposer Package with Through Silicon Vias |
US20110254160A1 (en) * | 2010-04-16 | 2011-10-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | TSVs with Different Sizes in Interposers for Bonding Dies |
US20140227832A1 (en) * | 2010-07-01 | 2014-08-14 | United Test And Assembly Center Ltd. | Semiconductor packages and methods of packaging semiconductor devices |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6546620B1 (en) | 2000-06-29 | 2003-04-15 | Amkor Technology, Inc. | Flip chip integrated circuit and passive chip component package fabrication method |
TWI221336B (en) | 2003-08-29 | 2004-09-21 | Advanced Semiconductor Eng | Integrated circuit with embedded passive component in flip-chip connection and method for manufacturing the same |
US7576426B2 (en) * | 2005-04-01 | 2009-08-18 | Skyworks Solutions, Inc. | Wafer level package including a device wafer integrated with a passive component |
US8026129B2 (en) | 2006-03-10 | 2011-09-27 | Stats Chippac Ltd. | Stacked integrated circuits package system with passive components |
US7679177B2 (en) | 2007-09-21 | 2010-03-16 | Stats Chippac Ltd. | Integrated circuit packaging system with passive components |
US7615407B1 (en) | 2008-07-02 | 2009-11-10 | National Semiconductor Corporation | Methods and systems for packaging integrated circuits with integrated passive components |
US8569861B2 (en) * | 2010-12-22 | 2013-10-29 | Analog Devices, Inc. | Vertically integrated systems |
CN102760691B (en) | 2011-04-28 | 2014-11-05 | 中芯国际集成电路制造(上海)有限公司 | Formation method of silicon through hole |
CN102800639B (en) * | 2011-05-27 | 2016-12-14 | 阿尔特拉公司 | Hybrid integrated encapsulating structure |
-
2014
- 2014-02-27 US US14/192,402 patent/US9123626B1/en active Active
-
2015
- 2015-02-26 CN CN201510088584.7A patent/CN104882417B/en active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100133704A1 (en) * | 2008-12-01 | 2010-06-03 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming an Interposer Package with Through Silicon Vias |
US20110254160A1 (en) * | 2010-04-16 | 2011-10-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | TSVs with Different Sizes in Interposers for Bonding Dies |
US20140227832A1 (en) * | 2010-07-01 | 2014-08-14 | United Test And Assembly Center Ltd. | Semiconductor packages and methods of packaging semiconductor devices |
Cited By (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20160126156A1 (en) * | 2013-08-28 | 2016-05-05 | Mitsubishi Electric Corporation | Semiconductor device |
US9716052B2 (en) * | 2013-08-28 | 2017-07-25 | Mitsubishi Electric Corporation | Semiconductor device comprising a conductive film joining a diode and switching element |
US20170018546A1 (en) * | 2015-07-15 | 2017-01-19 | Apple Inc. | Dual-sided silicon integrated passive devices |
US9748227B2 (en) * | 2015-07-15 | 2017-08-29 | Apple Inc. | Dual-sided silicon integrated passive devices |
US9978613B1 (en) | 2017-03-07 | 2018-05-22 | Texas Instruments Incorporated | Method for making lead frames for integrated circuit packages |
US10079162B1 (en) | 2017-03-07 | 2018-09-18 | Texas Instruments Incorporated | Method for making lead frames for integrated circuit packages |
WO2018191500A1 (en) * | 2017-04-12 | 2018-10-18 | Texas Instruments Incorporated | Integration of a passive component in a cavity of an integrated circuit package |
US10734313B2 (en) | 2017-04-12 | 2020-08-04 | Texas Instruments Incorporated | Integration of a passive component in an integrated circuit package |
US11430722B2 (en) | 2017-04-12 | 2022-08-30 | Texas Instruments Incorporated | Integration of a passive component in a cavity of an integrated circuit package |
US11270937B2 (en) * | 2018-12-26 | 2022-03-08 | Texas Instruments Incorporated | Integrated inductor with magnetic mold compound |
CN111696956A (en) * | 2019-03-12 | 2020-09-22 | 英飞凌科技股份有限公司 | Porous Cu on Cu surface for semiconductor packages |
US20230056408A1 (en) * | 2021-08-20 | 2023-02-23 | Wuhan Xinxin Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method of fabricating the same |
US12014953B2 (en) * | 2021-08-20 | 2024-06-18 | Wuhan Xinxin Semiconductor Manufacturing Co., Ltd. | Semiconductor device mitigating parasitic capacitance and method of fabricating the same |
Also Published As
Publication number | Publication date |
---|---|
US9123626B1 (en) | 2015-09-01 |
CN104882417B (en) | 2018-10-19 |
CN104882417A (en) | 2015-09-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9123626B1 (en) | Integrated passive flip chip package | |
US12009289B2 (en) | Semiconductor package and manufacturing method thereof | |
US11961742B2 (en) | Semiconductor device and manufacturing method thereof | |
CN107799499B (en) | Semiconductor package structure and manufacturing method thereof | |
US9502335B2 (en) | Package structure and method for fabricating the same | |
EP3104409A2 (en) | Semiconductor package assembly and method for forming the same | |
US9812430B2 (en) | Package on-package method | |
US10325880B2 (en) | Hybrid 3D/2.5D interposer | |
US9548283B2 (en) | Package redistribution layer structure and method of forming same | |
US20220310577A1 (en) | Semiconductor package | |
US10811341B2 (en) | Semiconductor device with through-mold via | |
US10008469B2 (en) | Wafer-level packaging using wire bond wires in place of a redistribution layer | |
EP3032582A2 (en) | Structure and formation method of chip package structure | |
US8361857B2 (en) | Semiconductor device having a simplified stack and method for manufacturing thereof | |
EP3547364B1 (en) | Semiconductor chip and semiconductor package including the same | |
CN110828424A (en) | EMI shielding for flip chip packages with exposed die backside | |
US20050051907A1 (en) | Integrated circuit package | |
CN117594566A (en) | Semiconductor package | |
TW202333243A (en) | Package with compartmentalized lid for heat spreader and emi shield | |
KR101013548B1 (en) | Staack package | |
US20120223425A1 (en) | Semiconductor device and fabrication method thereof | |
US20110006412A1 (en) | Semiconductor chip package and method for manufacturing thereof and stack package using the same | |
CN115497914A (en) | Semiconductor package and semiconductor element | |
CN117727721A (en) | Die flip chip type routable IC package based on wafer | |
TW202245083A (en) | Laser-based redistribution and multi-stacked packages |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TEXAS INSTRUMENTS INCORPORATED, TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HOW, YOU CHYE;LEE, SIEW KEE;TAY, HUAY YANN;REEL/FRAME:034694/0325 Effective date: 20140225 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |