US20150154900A1 - Apparatus for eliminating image sticking, display device and method for eliminating image sticking - Google Patents
Apparatus for eliminating image sticking, display device and method for eliminating image sticking Download PDFInfo
- Publication number
- US20150154900A1 US20150154900A1 US14/365,874 US201314365874A US2015154900A1 US 20150154900 A1 US20150154900 A1 US 20150154900A1 US 201314365874 A US201314365874 A US 201314365874A US 2015154900 A1 US2015154900 A1 US 2015154900A1
- Authority
- US
- United States
- Prior art keywords
- gate
- sub
- voltage
- switching transistor
- signal generation
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 19
- 230000007274 generation of a signal involved in cell-cell signaling Effects 0.000 claims description 96
- 239000002184 metal Substances 0.000 claims description 10
- 229910052751 metal Inorganic materials 0.000 claims description 10
- 230000000694 effects Effects 0.000 abstract description 10
- 239000010410 layer Substances 0.000 description 44
- 239000002355 dual-layer Substances 0.000 description 5
- 230000001934 delay Effects 0.000 description 4
- 238000010586 diagram Methods 0.000 description 4
- 239000003990 capacitor Substances 0.000 description 2
- 150000002739 metals Chemical class 0.000 description 2
- 230000003111 delayed effect Effects 0.000 description 1
- 238000001914 filtration Methods 0.000 description 1
- 208000037805 labour Diseases 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0243—Details of the generation of driving signals
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0267—Details of drivers for scan electrodes, other than drivers for liquid crystal, plasma or OLED displays
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/06—Details of flat display driving waveforms
- G09G2310/066—Waveforms comprising a gently increasing or decreasing portion, e.g. ramp
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/02—Improving the quality of display appearance
- G09G2320/0223—Compensation for problems related to R-C delay and attenuation in electrodes of matrix panels, e.g. in gate electrodes or on-substrate video signal electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/02—Improving the quality of display appearance
- G09G2320/0257—Reduction of after-image effects
Definitions
- the present disclosure relates to the field of display, and more particularly to an apparatus for eliminating image sticking, a display device and a method for eliminating image sticking.
- a Half-size Video Graphics Array (HVGA) product utilizes a dual-layer wirings design generally, as illustrated in FIG. 1 .
- Gate signal lines such as G 1 , G 3 , G 5 , G 7 , G 9 , and so forth communicate via metal in a gate layer while gate signal lines such as G 2 , G 4 , G 6 , G 8 , and so forth communicate via metal in a source/drain layer.
- a resistance difference between the two layers of metal is large, and a delay difference between gate signals from the gate layer and the source/drain layer in the two layers of metal is great due to factors such as a difference in film homogeneity and the like.
- a major object of the present disclosure is to provide an apparatus for eliminating image sticking, a display device and a method for eliminating image sticking, which require no change in process on a panel side and take a short period of time to eliminate the image sticking.
- the image sticking eliminating effect is controllable because a gate signal and its falling time are controllable, and thus the image sticking eliminating is more flexible.
- an apparatus for eliminating image sticking comprising: a Multi-Level Gate (MLG) circuit and a gate driving module.
- the MLG circuit is configured to receive a gate ON voltage unmodulated and output a modulated gate ON voltage according to an enable signal.
- the gate driving module is configured to receive the gate ON voltage unmodulated and the modulated gate ON voltage outputted from the MLG circuit, and outputs one of the gate ON voltage unmodulated and the modulated gate ON voltage for each layer of gate lines among different layers of gate lines.
- the gate driving module comprises a switch module and a gate signal generation module
- the switch module comprises a plurality of sub switch modules
- the gate signal generation module comprises a plurality of sub gate signal generation modules.
- Each of the sub switch modules is configured to select and output one of the modulated gate ON voltage and the gate ON voltage unmodulated.
- Each of the sub gate signal generation modules is connected with its corresponding sub switch module and is configured to provide the gate ON voltage selected and outputted from its corresponding sub switch module to a corresponding layer of gate lines among the different layers of gate lines.
- a display device comprising the apparatus for eliminating image sticking described above.
- a method for eliminating image sticking comprising: receiving, by a Multi-Level Gate (MLG) circuit, a gate ON voltage unmodulated and outputting a modulated gate ON voltage according to an enable signal; receiving, by a gate driving module, the gate ON voltage unmodulated and the modulated gate ON voltage outputted from the MLG circuit, and outputting one of the gate ON voltage unmodulated and the modulated gate ON voltage for each layer of gate lines among different layers of gate lines.
- MLG Multi-Level Gate
- the apparatus for eliminating image sticking, the display device and the method for eliminating image sticking according to the embodiments of the present disclosure require no change in process on the panel side and take a short period of time to eliminate the image sticking.
- the image sticking eliminating effect is controllable since a gate signal and its falling time are controllable, and thus the image sticking eliminating is more flexible.
- FIG. 1 is an exemplary diagram illustrating outputting of gate signals in a dual-side driving manner according to embodiments of the present disclosure
- FIG. 2 is an exemplary diagram illustrating an apparatus for eliminating image sticking according to the embodiments of the present disclosure
- FIG. 3 is a diagram illustrating a structure of a Multi-Level Gate (MLC) circuit according to the embodiments of the present disclosure
- FIG. 4 is an exemplary diagram illustrating an apparatus for eliminating the image sticking according to the embodiments of the present disclosure
- FIG. 5 is an exemplary chart illustrating waveforms generated when the gate signal is delayed and modulated according to the embodiments of the present disclosure
- FIGS. 6 a - 6 c are exemplary charts illustrating output waveforms of gate signals in the prior art and output waveforms of gate signals according to the embodiments of the present disclosure
- FIG. 7 is a flowchart for eliminating image sticking according to an embodiment of the present disclosure.
- FIG. 8 is an exemplary chart illustrating waveforms used for image sticking eliminating according to another embodiment of the present disclosure.
- FIG. 9 is a brief flowchart for eliminating image sticking according to the embodiments of the present disclosure.
- the apparatus for eliminating image sticking comprises: a Multi-Level Gate (MLG) circuit 1 and a gate driving module 2 .
- the MLG circuit 1 is configured to output a modulated gate ON voltage according to an enable signal; the gate driving module 2 receives a gate ON voltage unmodulated and the modulated gate ON voltage outputted from the MLG circuit 1 , and outputs them to different layers of gate lines.
- the gate driving module 2 comprises a switch module 21 and a gate signal generation module 22 .
- the switch module 21 comprises a plurality of sub switch modules, each of the sub switch modules is configured to receive the modulated gate ON voltage from an output terminal of the MLG circuit 1 , receive the gate ON voltage unmodulated, and select and output the modulated gate ON voltage and or the gate ON voltage unmodulated.
- the gate signal generation module 22 comprises a plurality of sub gate signal generation modules, and each of the sub gate signal generation modules is connected with its corresponding sub switch module in the switch module 21 .
- the plurality of sub gate signal generation modules are configured to provide the gate ON voltages selected and outputted from the corresponding sub switch modules to the gate lines located in the different layers.
- each layer of gate lines among the different layers of gate lines there are one sub switch module among the plurality of the sub switch modules and one sub gate signal generation module among the plurality of the sub gate signal generation modules corresponding thereto.
- the apparatus for eliminating the image sticking according to the embodiments of the present disclosure may utilize the gate signal modulation to change falling times of the gate signals loaded to the different layers, that is, to control the falling times of the gate signals loaded to the different layers, so that delay differences exist in the outputs of the gate signals loaded to the different layers, and the delay differences are also adjustable.
- the image sticking to be eliminated in the embodiments of the present disclosure is not limited to light and dark strips, but can be the image sticking which could be eliminated by the apparatus according to the embodiments of the present disclosure.
- the MLG circuit 1 comprises a first switching transistor Q 1 , a second switching transistor Q 2 , a third switching transistor Q 3 , a fourth switching transistor Q 4 , a first resistor R 1 , a second resistor R 2 and a third resistor R 3 .
- a gate of the first switching transistor Q 1 receives an enable signal OE, and a drain thereof is connected with a gate of the second switching transistor Q 2 .
- the first resistor R 1 is connected between a power supply voltage VDD and the drain of the first switching transistor Q 1 in series, and functions to prevent the power supply from being connected with ground directly when the Q 1 is turned on.
- a drain of the second switching transistor Q 2 is connected with a gate of the third switching transistor Q 3 ; a drain of the third switching transistor Q 3 is connected with a second gate ON voltage VON2.
- a source of the first switching transistor Q 1 and a source of the second switching transistor Q 2 are connected with a common voltage terminal.
- a gate of the fourth switching transistor Q 4 is connected with a divisional voltage of a first gate ON voltage VON1, a drain of the fourth switching transistor Q 4 is connected with the first gate ON voltage VON1, and a connection node between a source of the third switching transistor Q 3 and a source of the fourth switching transistor Q 4 functions as an output of the MLG circuit 1 .
- the second resistor R 2 is connected between the first gate ON voltage VON1 and the gate of the fourth switching transistor Q 4 , and functions to determine and adjust a bias voltage at the gate of the Q 4 . If the R 2 does not exist, the Q 4 can not be turned off.
- the third resistor R 3 is connected between the gate of the fourth switching transistor Q 4 and the drain of the second switching transistor Q 2 , and functions to make the bias voltage of the Q 4 being smaller than the VON1.
- the first gate ON voltage VON1 is a gate ON voltage unmodulated, namely a normal gate ON voltage
- the second gate ON voltage VON2 is smaller than the first gate ON voltage VON1
- a difference value between the VON1 and the VON2 may be set depending on requirements for the falling times of the gate signals.
- a capacitor C may be configured between input terminal of the first gate ON voltage VON1 and the ground and/or between input terminal of the second gate ON voltage VON2 and the ground to perform noise reducing and filtering functions, so as to eliminate an effect on the circuit caused by an AC (alternating-current) signal in the input voltage.
- the capacitor C is only disposed at the input terminal of the first gate ON voltage.
- the switch module 21 comprises a first sub switch module and a second sub switch module.
- the first sub switch module comprises a first switch K 1 and a second switch K 2
- the second sub switch module comprises a third switch K 3 and a fourth switch K 4 .
- the plurality of the sub gate signal generation modules comprise a first sub gate signal generation module GM 1 and a second sub gate signal generation module GM 2 .
- the first switch K 1 is connected between the output terminal of the MLG circuit and the first sub gate signal generation module GM 1 ; the second switch K 2 is connected between the first gate ON voltage VON1 unmodulated and the first sub gate signal generation module GM 1 ; the third switch K 3 is connected between the output terminal of the MLG circuit and the second sub gate signal generation module GM 2 ; and the fourth switch K 4 is connected between the first gate ON voltage VON1 unmodulated and the second sub gate signal generation module GM 2 .
- the gate signal generation module 22 comprises a plurality of gate lines, and the gate lines for the first sub gate signal generation module GM 1 and the gate lines for the second sub gate signal generation module GM 2 locate in different metal layers.
- G 1 , G 3 , G 5 , G 7 , G 9 , and so forth utilize the gate signal lines transmitted by metals in the gate layer and correspond to the first sub gate signal generation module GM 1
- G 2 , G 4 , G 6 , G 8 , and so forth utilize the gate signal lines transmitted by metals in the source/drain layer and correspond to the second sub gate signal generation module GM 2
- the different sub gate signal generation modules correspond to the different metal layers.
- the MLG circuit 1 illustrated in FIG. 3 may be applied to modulate and output different gate ON voltages according to the enable signal OE so as to modulate the falling time of the outputted gate signal.
- the first to third switching transistors Q 1 -Q 3 are N-mos transistors, while the fourth switching transistor Q 4 is a P-mos transistor.
- the third switching transistor Q 3 is the N-mos transistor, its gate is connected with the drain of the second switching transistor Q 2 and receives the first gate ON voltage VON1 through the second resistor R 2 and the third resistor R 3 .
- the fourth switching transistor Q 4 is the P-mos transistor, its gate is connected between the second resistor R 2 and the third resistor R 3 .
- a voltage at the gate of the fourth switching transistor Q 4 is equal to the first gate ON voltage VON1, and a voltage at the drain of the fourth switching transistor Q 4 is the first gate ON voltage VON1, the fourth switching transistor Q 4 is turned off. Since the third switching transistor Q 3 is turned on and the fourth switching transistor Q 4 is turned off, the MLG circuit 1 outputs VON2.
- the gate of the first switching transistor Q 1 is at the low level, the first switching transistor Q is turned off. Then, the gate of the second switching transistor Q 2 is at the high level, the second switching transistor Q 2 is turned on, and the drain of the second switching transistor Q 2 is at the low level.
- the third switching transistor Q 3 is the N-mos transistor, the gate of the third switching transistor is grounded and is at the low level, the first gate ON voltage VON1 is divided through the second resistor R 2 and the third resistor R 3 , then the third switching transistor is turned off.
- the fourth switching transistor Q 4 is the P-mos transistor, the voltage at the gate of the fourth switching transistor Q 4 is decided by the voltage division of the second resistor R 2 and the third resistor R 3 , and the fourth switching transistor Q 4 is turned on. Since the third switching transistor Q 3 is turned off and the fourth switching transistor Q 4 is turned on, the MLG circuit 1 outputs VON1.
- a plurality of the gate ON voltages may be outputted by the MLG circuit 1 , a degree of dropping of the gate ON voltage may be adjusted by selecting a value of the VON2 voltage, and the falling time of the gate ON voltage may be adjusted by adjusting a duty ratio of the OE signal.
- the MLG circuit When the OE is at the low level, the MLG circuit outputs the VON1; and when the OE is at the high level, the MLG circuit outputs the VON2, VON1>VON2, thus realizing the modulation of the gate signal.
- the gate ON voltage VON1 outputted normally, the gate ON voltage modulated according to the OE and outputted from the MLG circuit 1 and a gate OFF signal VOFF are provided to the gate driving module 2 .
- the modulation of the gate signal is realized by controlling whether to load the multi-level gate signal by the switch module 21 , so that the falling times of the gate signals loaded to the different layers are controlled and the delay differences are realized in the gate signals loaded to the different layers, the generated waveforms are as illustrated in FIG. 5 .
- the switch module 21 is composed of the first switch K 1 , the second switch K 2 , the third switch K 3 and the fourth switch K 4 .
- the switch module 21 receives the modulated gate ON voltage outputted from the output terminal of the MLG circuit 1 and further receives the first gate ON voltage VON1, and the switch module 21 can select and output the modulated gate ON voltage from the MLG circuit 1 or the first gate ON voltage VON1 unmodulated.
- the plurality of sub gate signal generation modules included in the gate signal generation module 22 are connected with the corresponding sub switch modules in the switch module 21 respectively, and the gate signal generation module can provide the gate signal selected and outputted by the switch module 21 to the gate lines located in the different layers.
- the first sub gate signal generation module GM 1 may be used to generate the gate signals for the G 1 , G 3 , G 5 , G 7 , G 9 , and so forth among the gate signals
- the second sub gate signal generation module GM 2 may be used to generate the gate signals for the G 2 , G 4 , G 6 , G 8 , and so forth among the gate signals.
- Both of the first sub gate signal generation module GM 1 and the second sub gate signal generation module GM 2 can receive the multi-level gate output signal, the VON1 and the VOFF generated by a front end circuit.
- the output waveforms of the gate signals generated by the first sub gate signal generation module GM 1 are as same as those of the gate signals generated by the second sub gate signal generation module GM 2 , as illustrated in FIG. 6 a .
- the output waveforms of the gate signals generated by the first sub gate signal generation module GM 1 may be different from those of the gate signals generated by the second sub gate signal generation module GM 2 , as illustrated in FIG. 6 b , the gate signals such as G 1 , G 3 , and so forth generated by the first sub gate signal generation module GM 1 have been modulated while the gate signals such as G 2 , G 4 , and so forth generated by the second sub gate signal generation module GM 2 are unchanged.
- the gate signals such as G 2 , G 4 , and so forth generated by the second sub gate signal generation module GM 2 have been modulated while the gate signals such as G 1 , G 3 , and so forth generated by the first sub gate signal generation module GM 1 are unchanged.
- both of the first sub gate signal generation module GM 1 and the second sub gate signal generation module GM 2 only receive the VON1 and VOFF, and at this time, all of G 1 ⁇ GN output the same first gate ON voltage VON1 unmodulated.
- the first sub gate signal generation module GM 1 receives a MLG output signal and the VOFF
- the second sub gate signal generation module GM 2 receives the VON1 and VOFF.
- the gate signals such as G 1 , G 3 , G 5 , G 7 , G 9 , and so forth generated by the first sub gate signal generation module GM 1 have been modulated while the gate signals such as G 2 , G 4 , G 6 , G 8 , and so forth generated by the second sub gate signal generation module GM 2 are still unmodulated.
- the signals generated by the first sub gate signal generation module GM 1 are the first gate ON voltage VON1 unmodulated and the signals generated by the second sub gate signal generation module GM 2 have been modulated.
- the delays in the gate signals at the rear-ends of the gate layer and the source-drain layer are uncertain, sometimes the delay in the gate signal at the rear-end of the gate layer is greater than that in the gate signal at the rear-end of the source-drain layer, but sometimes the delay in the gate signal at the rear-end of the gate layer is smaller than that in the gate signal at the rear-end of the source/drain layer, and a difference between the delays is also uncertain.
- a waveform of the signal at the rear-end may be detected. Generally, only operations shown in FIG. 7 are needed to be performed in an actual test.
- the delay of the first sub gate signal generation module GM 1 is greater than that of the second sub gate signal generation module GM 2
- the MLG output signal is loaded to the second sub gate signal generation module GM 2 and the first gate ON voltage VON1 is loaded to the first sub gate signal generation module GM 1 , and then an effect of the image sticking in the display is determined. If the image sticking becomes more serious, it may be determined that the delay of the second sub gate signal generation module GM 2 is greater than that of the first sub gate signal generation module GM 1 and then the MLG output signal is loaded to the first sub gate signal generation module GM 1 and the first gate ON voltage VON1 is loaded to the second sub gate signal generation module GM 2 , and then the effect of the image sticking in the display is determined. If the image sticking is eliminated, the modulation of the gate signals may be terminated, and if the image sticking still exists but is mitigated, the duty ratio of the enable signal OE may be adjusted finely according to the display effect on this basis.
- the MLG output signal is loaded to the second sub gate signal generation module GM 2 and the first gate ON voltage VON1 is loaded to the first sub gate signal generation module GM 1 , and then an effect of the image sticking in the display is determined. If the image sticking is mitigated, it may be determined that the delay of the first sub gate signal generation module GM 1 is greater than that of the second sub gate signal generation module GM 2 , and the MLG output signal is loaded to the second sub gate signal generation module GM 2 continually and the first gate ON voltage VON1 is loaded to the first sub gate signal generation module GM 1 continually, and then the duty ratio of the enable signal OE may be adjusted finely according to the display effect on this basis.
- a waveform of an original output signal may be adjusted finely by a chip so as to compensate delays caused by wirings on the panel.
- a width of the second gate ON voltage is modulated by changing the duty ratio of the OE, so that the falling time of the gate signal is adjusted finely.
- the OE signal controls the width of the second gate ON voltage, among the gate ON voltages, to be t1
- the OE′ signal controls the width of the second gate ON voltage, among the gate ON voltages, to be t2.
- the detailed width may be set depending on the requirements and the degree of dropping of the gate ON voltage may also be set depending on the requirements.
- a Multi-Level Gate (MLG) circuit outputs a modulated gate ON voltage according to an enable signal;
- a gate driving module receives a gate ON voltage unmodulated and the modulated gate ON voltage outputted from the MLG circuit, and outputs one of the gate ON voltage unmodulated and the modulated gate ON voltage for each layer of gate lines among different layers of gate lines.
- MLG Multi-Level Gate
- each layer their corresponding sub switch module receives the gate ON voltage unmodulated and receives the modulated gate ON voltage from the output terminal of the MLG circuit, selects one of the gate ON voltage unmodulated and the modulated gate ON voltage, and provides the selected gate ON voltage to a corresponding sub gate signal generation module which then outputs the gate ON voltage received from the sub switch module.
- this method may be expressed as a flowchart illustrated in FIG.
- the flowchart comprises steps as follows: performing modulations on the gate signals of the different layers in the wirings, changing the falling times of the gate signals of the different layers; and controlling the falling times of the gate signals of the different layers, whereby the delays in the outputs of the gate signals of the different layers are eliminated.
- a display device comprising the apparatus for eliminating image sticking described above.
- the display device may be a liquid crystal panel, a electric paper, an OLED panel, a mobile phone, a tablet computer, a TV, a display, a notebook computer, a digital photo frame, a navigation machine or any other product or part having the display function.
- the apparatus for eliminating image sticking, the display device and the method for eliminating image sticking according to the embodiments of the present disclosure require no change in process on a panel side and take a short period of time to eliminate the image sticking.
- the image sticking eliminating effect is controllable because a gate signal and its falling time are controllable, and thus the image sticking eliminating is more flexible.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Liquid Crystal (AREA)
- Liquid Crystal Display Device Control (AREA)
Abstract
Description
- The present disclosure relates to the field of display, and more particularly to an apparatus for eliminating image sticking, a display device and a method for eliminating image sticking.
- Currently, in order to realize a narrow bezel, a Half-size Video Graphics Array (HVGA) product utilizes a dual-layer wirings design generally, as illustrated in
FIG. 1 . Gate signal lines such as G1, G3, G5, G7, G9, and so forth communicate via metal in a gate layer while gate signal lines such as G2, G4, G6, G8, and so forth communicate via metal in a source/drain layer. In the case of dual-layer wirings, a resistance difference between the two layers of metal is large, and a delay difference between gate signals from the gate layer and the source/drain layer in the two layers of metal is great due to factors such as a difference in film homogeneity and the like. Especially at a rear-end of a panel which is far away from an integrated circuit, such delay of the gate signals would affect a feed-through voltage ΔVp, which may affect a pixel voltage and in turn generate voltage difference, such that light and dark image sticking occurs for a gray scale picture. Regarding this problem, at present, the only way is to change the process on the panel side, however the verifying period for such change is long, and it is still possible that the change in the process might further worsen the above problem. - In view of this, a major object of the present disclosure is to provide an apparatus for eliminating image sticking, a display device and a method for eliminating image sticking, which require no change in process on a panel side and take a short period of time to eliminate the image sticking. In addition, the image sticking eliminating effect is controllable because a gate signal and its falling time are controllable, and thus the image sticking eliminating is more flexible.
- According to an embodiment of the present disclosure, there is provided an apparatus for eliminating image sticking comprising: a Multi-Level Gate (MLG) circuit and a gate driving module. The MLG circuit is configured to receive a gate ON voltage unmodulated and output a modulated gate ON voltage according to an enable signal. The gate driving module is configured to receive the gate ON voltage unmodulated and the modulated gate ON voltage outputted from the MLG circuit, and outputs one of the gate ON voltage unmodulated and the modulated gate ON voltage for each layer of gate lines among different layers of gate lines.
- In an example, the gate driving module comprises a switch module and a gate signal generation module, the switch module comprises a plurality of sub switch modules, the gate signal generation module comprises a plurality of sub gate signal generation modules. For each layer of gate lines among the different layers of gate lines, there are one sub switch module among the plurality of the sub switch modules and one sub gate signal generation module of the plurality of the sub gate signal generation modules corresponding thereto. Each of the sub switch modules is configured to select and output one of the modulated gate ON voltage and the gate ON voltage unmodulated. Each of the sub gate signal generation modules is connected with its corresponding sub switch module and is configured to provide the gate ON voltage selected and outputted from its corresponding sub switch module to a corresponding layer of gate lines among the different layers of gate lines.
- According to another embodiment of the present disclosure, there is further provided a display device comprising the apparatus for eliminating image sticking described above.
- According to a further embodiment of the present disclosure, there is also provided a method for eliminating image sticking, comprising: receiving, by a Multi-Level Gate (MLG) circuit, a gate ON voltage unmodulated and outputting a modulated gate ON voltage according to an enable signal; receiving, by a gate driving module, the gate ON voltage unmodulated and the modulated gate ON voltage outputted from the MLG circuit, and outputting one of the gate ON voltage unmodulated and the modulated gate ON voltage for each layer of gate lines among different layers of gate lines.
- The apparatus for eliminating image sticking, the display device and the method for eliminating image sticking according to the embodiments of the present disclosure require no change in process on the panel side and take a short period of time to eliminate the image sticking. In addition, the image sticking eliminating effect is controllable since a gate signal and its falling time are controllable, and thus the image sticking eliminating is more flexible.
-
FIG. 1 is an exemplary diagram illustrating outputting of gate signals in a dual-side driving manner according to embodiments of the present disclosure; -
FIG. 2 is an exemplary diagram illustrating an apparatus for eliminating image sticking according to the embodiments of the present disclosure; -
FIG. 3 is a diagram illustrating a structure of a Multi-Level Gate (MLC) circuit according to the embodiments of the present disclosure; -
FIG. 4 is an exemplary diagram illustrating an apparatus for eliminating the image sticking according to the embodiments of the present disclosure; -
FIG. 5 is an exemplary chart illustrating waveforms generated when the gate signal is delayed and modulated according to the embodiments of the present disclosure; -
FIGS. 6 a-6 c are exemplary charts illustrating output waveforms of gate signals in the prior art and output waveforms of gate signals according to the embodiments of the present disclosure; -
FIG. 7 is a flowchart for eliminating image sticking according to an embodiment of the present disclosure; -
FIG. 8 is an exemplary chart illustrating waveforms used for image sticking eliminating according to another embodiment of the present disclosure; and -
FIG. 9 is a brief flowchart for eliminating image sticking according to the embodiments of the present disclosure. - Thereafter, solutions of embodiments of the present disclosure will be described clearly and completely in connection with drawings of the embodiments of the present disclosure, but obviously the described embodiments are only some, but not all of the embodiments of the present disclosure. Any other embodiments obtained by those ordinary skilled in the art based on the embodiments of the present disclosure without inventive labors should fall into a scope sought for protection in the present disclosure.
- In order to settle a problem that light and dark image sticking occurs for a gray scale picture, in embodiments of the present disclosure, there is provided an apparatus for eliminating image sticking. As illustrated in
FIG. 2 , the apparatus for eliminating image sticking comprises: a Multi-Level Gate (MLG)circuit 1 and agate driving module 2. TheMLG circuit 1 is configured to output a modulated gate ON voltage according to an enable signal; thegate driving module 2 receives a gate ON voltage unmodulated and the modulated gate ON voltage outputted from theMLG circuit 1, and outputs them to different layers of gate lines. - As illustrated in
FIG. 2 , thegate driving module 2 comprises aswitch module 21 and a gatesignal generation module 22. - In an example, the
switch module 21 comprises a plurality of sub switch modules, each of the sub switch modules is configured to receive the modulated gate ON voltage from an output terminal of theMLG circuit 1, receive the gate ON voltage unmodulated, and select and output the modulated gate ON voltage and or the gate ON voltage unmodulated. - The gate
signal generation module 22 comprises a plurality of sub gate signal generation modules, and each of the sub gate signal generation modules is connected with its corresponding sub switch module in theswitch module 21. The plurality of sub gate signal generation modules are configured to provide the gate ON voltages selected and outputted from the corresponding sub switch modules to the gate lines located in the different layers. - For each layer of gate lines among the different layers of gate lines, there are one sub switch module among the plurality of the sub switch modules and one sub gate signal generation module among the plurality of the sub gate signal generation modules corresponding thereto.
- The apparatus for eliminating the image sticking according to the embodiments of the present disclosure may utilize the gate signal modulation to change falling times of the gate signals loaded to the different layers, that is, to control the falling times of the gate signals loaded to the different layers, so that delay differences exist in the outputs of the gate signals loaded to the different layers, and the delay differences are also adjustable. The image sticking to be eliminated in the embodiments of the present disclosure is not limited to light and dark strips, but can be the image sticking which could be eliminated by the apparatus according to the embodiments of the present disclosure.
- As illustrated in
FIG. 3 , theMLG circuit 1 comprises a first switching transistor Q1, a second switching transistor Q2, a third switching transistor Q3, a fourth switching transistor Q4, a first resistor R1, a second resistor R2 and a third resistor R3. - A gate of the first switching transistor Q1 receives an enable signal OE, and a drain thereof is connected with a gate of the second switching transistor Q2. The first resistor R1 is connected between a power supply voltage VDD and the drain of the first switching transistor Q1 in series, and functions to prevent the power supply from being connected with ground directly when the Q1 is turned on.
- A drain of the second switching transistor Q2 is connected with a gate of the third switching transistor Q3; a drain of the third switching transistor Q3 is connected with a second gate ON voltage VON2. A source of the first switching transistor Q1 and a source of the second switching transistor Q2 are connected with a common voltage terminal.
- A gate of the fourth switching transistor Q4 is connected with a divisional voltage of a first gate ON voltage VON1, a drain of the fourth switching transistor Q4 is connected with the first gate ON voltage VON1, and a connection node between a source of the third switching transistor Q3 and a source of the fourth switching transistor Q4 functions as an output of the
MLG circuit 1. - The second resistor R2 is connected between the first gate ON voltage VON1 and the gate of the fourth switching transistor Q4, and functions to determine and adjust a bias voltage at the gate of the Q4. If the R2 does not exist, the Q4 can not be turned off.
- The third resistor R3 is connected between the gate of the fourth switching transistor Q4 and the drain of the second switching transistor Q2, and functions to make the bias voltage of the Q4 being smaller than the VON1.
- In an example, the first gate ON voltage VON1 is a gate ON voltage unmodulated, namely a normal gate ON voltage, and the second gate ON voltage VON2 is smaller than the first gate ON voltage VON1, and in particular a difference value between the VON1 and the VON2 may be set depending on requirements for the falling times of the gate signals. Optionally, a capacitor C may be configured between input terminal of the first gate ON voltage VON1 and the ground and/or between input terminal of the second gate ON voltage VON2 and the ground to perform noise reducing and filtering functions, so as to eliminate an effect on the circuit caused by an AC (alternating-current) signal in the input voltage. As an example, in
FIG. 3 , the capacitor C is only disposed at the input terminal of the first gate ON voltage. - More particularly, as illustrated in
FIG. 4 , theswitch module 21 comprises a first sub switch module and a second sub switch module. The first sub switch module comprises a first switch K1 and a second switch K2, while the second sub switch module comprises a third switch K3 and a fourth switch K4. The plurality of the sub gate signal generation modules comprise a first sub gate signal generation module GM1 and a second sub gate signal generation module GM2. - The first switch K1 is connected between the output terminal of the MLG circuit and the first sub gate signal generation module GM1; the second switch K2 is connected between the first gate ON voltage VON1 unmodulated and the first sub gate signal generation module GM1; the third switch K3 is connected between the output terminal of the MLG circuit and the second sub gate signal generation module GM2; and the fourth switch K4 is connected between the first gate ON voltage VON1 unmodulated and the second sub gate signal generation module GM2.
- In an example, the gate
signal generation module 22 comprises a plurality of gate lines, and the gate lines for the first sub gate signal generation module GM1 and the gate lines for the second sub gate signal generation module GM2 locate in different metal layers. - In the manner of the dual-layer wirings shown in
FIG. 1 , G1, G3, G5, G7, G9, and so forth utilize the gate signal lines transmitted by metals in the gate layer and correspond to the first sub gate signal generation module GM1, while G2, G4, G6, G8, and so forth utilize the gate signal lines transmitted by metals in the source/drain layer and correspond to the second sub gate signal generation module GM2, and the different sub gate signal generation modules correspond to the different metal layers. - A method for modulating the falling time of the gate signals will be described below in connection with reference to
FIGS. 3-5 , theMLG circuit 1 illustrated inFIG. 3 may be applied to modulate and output different gate ON voltages according to the enable signal OE so as to modulate the falling time of the outputted gate signal. As illustrated inFIG. 3 , the first to third switching transistors Q1-Q3 are N-mos transistors, while the fourth switching transistor Q4 is a P-mos transistor. - When the enable signal OE is at a high level, the gate of the first switching transistor Q1 is at the high level, the first switching transistor Q1 is turned on. Then, the gate of the second switching transistor Q2 is at a low level, the second switching transistor Q2 is turned off, and the drain of the second switching transistor Q is at the high level. The third switching transistor Q3 is the N-mos transistor, its gate is connected with the drain of the second switching transistor Q2 and receives the first gate ON voltage VON1 through the second resistor R2 and the third resistor R3. Since the VON1 is connected with the gate of the third switching transistor Q3 through the second resistor R2 and the third resistor R3, and since the second switching transistor Q2 is turned off, no current flows through the second resistor R2 and the third resistor R3 and no voltage drop exists on the second resistor R2 and the third resistor R3, so that a voltage at the gate of the third switching transistor Q3 is equal to the first gate ON voltage VON1, and the drain of the third switching transistor Q3 receives the second gate ON voltage VON2, the third switching transistor Q3 is turned on. The fourth switching transistor Q4 is the P-mos transistor, its gate is connected between the second resistor R2 and the third resistor R3. Since no voltage drop exists on the second resistor R2 and the third resistor R3, a voltage at the gate of the fourth switching transistor Q4 is equal to the first gate ON voltage VON1, and a voltage at the drain of the fourth switching transistor Q4 is the first gate ON voltage VON1, the fourth switching transistor Q4 is turned off. Since the third switching transistor Q3 is turned on and the fourth switching transistor Q4 is turned off, the
MLG circuit 1 outputs VON2. - When the OE is at the low level, the gate of the first switching transistor Q1 is at the low level, the first switching transistor Q is turned off. Then, the gate of the second switching transistor Q2 is at the high level, the second switching transistor Q2 is turned on, and the drain of the second switching transistor Q2 is at the low level. The third switching transistor Q3 is the N-mos transistor, the gate of the third switching transistor is grounded and is at the low level, the first gate ON voltage VON1 is divided through the second resistor R2 and the third resistor R3, then the third switching transistor is turned off. The fourth switching transistor Q4 is the P-mos transistor, the voltage at the gate of the fourth switching transistor Q4 is decided by the voltage division of the second resistor R2 and the third resistor R3, and the fourth switching transistor Q4 is turned on. Since the third switching transistor Q3 is turned off and the fourth switching transistor Q4 is turned on, the
MLG circuit 1 outputs VON1. - A plurality of the gate ON voltages may be outputted by the
MLG circuit 1, a degree of dropping of the gate ON voltage may be adjusted by selecting a value of the VON2 voltage, and the falling time of the gate ON voltage may be adjusted by adjusting a duty ratio of the OE signal. When the OE is at the low level, the MLG circuit outputs the VON1; and when the OE is at the high level, the MLG circuit outputs the VON2, VON1>VON2, thus realizing the modulation of the gate signal. - The gate ON voltage VON1 outputted normally, the gate ON voltage modulated according to the OE and outputted from the
MLG circuit 1 and a gate OFF signal VOFF are provided to thegate driving module 2. The modulation of the gate signal is realized by controlling whether to load the multi-level gate signal by theswitch module 21, so that the falling times of the gate signals loaded to the different layers are controlled and the delay differences are realized in the gate signals loaded to the different layers, the generated waveforms are as illustrated inFIG. 5 . - In
FIG. 4 , theswitch module 21 is composed of the first switch K1, the second switch K2, the third switch K3 and the fourth switch K4. Theswitch module 21 receives the modulated gate ON voltage outputted from the output terminal of theMLG circuit 1 and further receives the first gate ON voltage VON1, and theswitch module 21 can select and output the modulated gate ON voltage from theMLG circuit 1 or the first gate ON voltage VON1 unmodulated. - It can be seen from
FIG. 4 that the plurality of sub gate signal generation modules included in the gatesignal generation module 22 are connected with the corresponding sub switch modules in theswitch module 21 respectively, and the gate signal generation module can provide the gate signal selected and outputted by theswitch module 21 to the gate lines located in the different layers. More particularly, the first sub gate signal generation module GM1 may be used to generate the gate signals for the G1, G3, G5, G7, G9, and so forth among the gate signals, while the second sub gate signal generation module GM2 may be used to generate the gate signals for the G2, G4, G6, G8, and so forth among the gate signals. Both of the first sub gate signal generation module GM1 and the second sub gate signal generation module GM2 can receive the multi-level gate output signal, the VON1 and the VOFF generated by a front end circuit. - In a traditional design, the output waveforms of the gate signals generated by the first sub gate signal generation module GM1 are as same as those of the gate signals generated by the second sub gate signal generation module GM2, as illustrated in
FIG. 6 a. In the embodiments of the present disclosure, the output waveforms of the gate signals generated by the first sub gate signal generation module GM1 may be different from those of the gate signals generated by the second sub gate signal generation module GM2, as illustrated inFIG. 6 b, the gate signals such as G1, G3, and so forth generated by the first sub gate signal generation module GM1 have been modulated while the gate signals such as G2, G4, and so forth generated by the second sub gate signal generation module GM2 are unchanged. Alternatively, as illustrated inFIG. 6 c, the gate signals such as G2, G4, and so forth generated by the second sub gate signal generation module GM2 have been modulated while the gate signals such as G1, G3, and so forth generated by the first sub gate signal generation module GM1 are unchanged. - In
FIG. 4 , if the first switch K1 and the third switch K3 are opened, and the second switch K2 and the fourth switch K4 are closed, both of the first sub gate signal generation module GM1 and the second sub gate signal generation module GM2 only receive the VON1 and VOFF, and at this time, all of G1˜GN output the same first gate ON voltage VON1 unmodulated. - In
FIG. 4 , if the second switch K2 and the third switch K3 are opened while the first switch K1 and the fourth switch K4 are closed, the first sub gate signal generation module GM1 receives a MLG output signal and the VOFF, and the second sub gate signal generation module GM2 receives the VON1 and VOFF. At this time, the gate signals such as G1, G3, G5, G7, G9, and so forth generated by the first sub gate signal generation module GM1 have been modulated while the gate signals such as G2, G4, G6, G8, and so forth generated by the second sub gate signal generation module GM2 are still unmodulated. - Similarly, in
FIG. 4 , if the first switch K1 and the fourth switch K4 are opened while the second switch K2 and the third switch K3 are closed, the signals generated by the first sub gate signal generation module GM1 are the first gate ON voltage VON1 unmodulated and the signals generated by the second sub gate signal generation module GM2 have been modulated. - In an actual application, the delays in the gate signals at the rear-ends of the gate layer and the source-drain layer are uncertain, sometimes the delay in the gate signal at the rear-end of the gate layer is greater than that in the gate signal at the rear-end of the source-drain layer, but sometimes the delay in the gate signal at the rear-end of the gate layer is smaller than that in the gate signal at the rear-end of the source/drain layer, and a difference between the delays is also uncertain.
- In order to know of which layer the delay in the gate signal at the rear-end is greater, a waveform of the signal at the rear-end may be detected. Generally, only operations shown in
FIG. 7 are needed to be performed in an actual test. - At first, it is assumed that the delay of the first sub gate signal generation module GM1 is greater than that of the second sub gate signal generation module GM2, the MLG output signal is loaded to the second sub gate signal generation module GM2 and the first gate ON voltage VON1 is loaded to the first sub gate signal generation module GM1, and then an effect of the image sticking in the display is determined. If the image sticking becomes more serious, it may be determined that the delay of the second sub gate signal generation module GM2 is greater than that of the first sub gate signal generation module GM1 and then the MLG output signal is loaded to the first sub gate signal generation module GM1 and the first gate ON voltage VON1 is loaded to the second sub gate signal generation module GM2, and then the effect of the image sticking in the display is determined. If the image sticking is eliminated, the modulation of the gate signals may be terminated, and if the image sticking still exists but is mitigated, the duty ratio of the enable signal OE may be adjusted finely according to the display effect on this basis.
- Alternatively, if the MLG output signal is loaded to the second sub gate signal generation module GM2 and the first gate ON voltage VON1 is loaded to the first sub gate signal generation module GM1, and then an effect of the image sticking in the display is determined. If the image sticking is mitigated, it may be determined that the delay of the first sub gate signal generation module GM1 is greater than that of the second sub gate signal generation module GM2, and the MLG output signal is loaded to the second sub gate signal generation module GM2 continually and the first gate ON voltage VON1 is loaded to the first sub gate signal generation module GM1 continually, and then the duty ratio of the enable signal OE may be adjusted finely according to the display effect on this basis.
- When performing modulation to make the image sticking slight, a waveform of an original output signal may be adjusted finely by a chip so as to compensate delays caused by wirings on the panel. For example, a width of the second gate ON voltage is modulated by changing the duty ratio of the OE, so that the falling time of the gate signal is adjusted finely. As illustrated in
FIG. 8 , the OE signal controls the width of the second gate ON voltage, among the gate ON voltages, to be t1, and the OE′ signal controls the width of the second gate ON voltage, among the gate ON voltages, to be t2. The detailed width may be set depending on the requirements and the degree of dropping of the gate ON voltage may also be set depending on the requirements. - It should be noted that a case of dual-layer wirings is described in the above embodiments, and if there is a case in which multi-layer wirings more than the dual-layer wirings is adopted, its detailed processing manner is similar to the manner described above and a difference is only in that more than two sub gate signal generation modules are required and the gate signals of more than two layers are needed to be modulated.
- According to the embodiments of the present disclosure, there is further provided a method for eliminating image sticking. In the method, a Multi-Level Gate (MLG) circuit outputs a modulated gate ON voltage according to an enable signal; a gate driving module receives a gate ON voltage unmodulated and the modulated gate ON voltage outputted from the MLG circuit, and outputs one of the gate ON voltage unmodulated and the modulated gate ON voltage for each layer of gate lines among different layers of gate lines.
- In an example, for the gate lines in each layer, their corresponding sub switch module receives the gate ON voltage unmodulated and receives the modulated gate ON voltage from the output terminal of the MLG circuit, selects one of the gate ON voltage unmodulated and the modulated gate ON voltage, and provides the selected gate ON voltage to a corresponding sub gate signal generation module which then outputs the gate ON voltage received from the sub switch module. As being applied to the problem to be solved by the present disclosure, this method may be expressed as a flowchart illustrated in
FIG. 9 and the flowchart comprises steps as follows: performing modulations on the gate signals of the different layers in the wirings, changing the falling times of the gate signals of the different layers; and controlling the falling times of the gate signals of the different layers, whereby the delays in the outputs of the gate signals of the different layers are eliminated. - According to the embodiments of the present disclosure, there is further provided a display device comprising the apparatus for eliminating image sticking described above. The display device may be a liquid crystal panel, a electric paper, an OLED panel, a mobile phone, a tablet computer, a TV, a display, a notebook computer, a digital photo frame, a navigation machine or any other product or part having the display function.
- In conclusion, the apparatus for eliminating image sticking, the display device and the method for eliminating image sticking according to the embodiments of the present disclosure require no change in process on a panel side and take a short period of time to eliminate the image sticking. In addition, the image sticking eliminating effect is controllable because a gate signal and its falling time are controllable, and thus the image sticking eliminating is more flexible.
- The above descriptions only illustrate the specific embodiments of the present invention, and the protection scope of the present invention is not limited to this.
Claims (15)
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201310113009.9 | 2013-04-02 | ||
CN201310113009 | 2013-04-02 | ||
CN201310113009.9A CN104103225B (en) | 2013-04-02 | A kind of eliminate the device of image retention, display device and eliminate image retention method | |
PCT/CN2013/079072 WO2014161241A1 (en) | 2013-04-02 | 2013-07-09 | Method and apparatus for eliminating imperfect image, and display device |
Publications (2)
Publication Number | Publication Date |
---|---|
US20150154900A1 true US20150154900A1 (en) | 2015-06-04 |
US9318037B2 US9318037B2 (en) | 2016-04-19 |
Family
ID=51657454
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/365,874 Expired - Fee Related US9318037B2 (en) | 2013-04-02 | 2013-07-09 | Apparatus for eliminating image sticking, display device and method for eliminating image sticking |
Country Status (5)
Country | Link |
---|---|
US (1) | US9318037B2 (en) |
EP (1) | EP2983166B8 (en) |
JP (1) | JP6139777B2 (en) |
KR (1) | KR101580758B1 (en) |
WO (1) | WO2014161241A1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170316748A1 (en) * | 2016-04-27 | 2017-11-02 | Samsung Display Co., Ltd. | Method of driving display panel and display apparatus for performing the same |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104299588B (en) | 2014-10-27 | 2017-01-11 | 京东方科技集团股份有限公司 | Grid drive circuit, grid drive method and display device |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090256832A1 (en) * | 2008-04-14 | 2009-10-15 | Ding Yue | Method and a device for driving liquid crystal display |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH06110035A (en) | 1992-09-28 | 1994-04-22 | Seiko Epson Corp | Driving method for liquid crystal display device |
JP4060256B2 (en) | 2003-09-18 | 2008-03-12 | シャープ株式会社 | Display device and display method |
KR101001966B1 (en) * | 2004-01-07 | 2010-12-20 | 삼성전자주식회사 | Display apparatus and method of manufacturing the same |
CN101300619B (en) * | 2005-11-04 | 2010-11-17 | 夏普株式会社 | Display device |
CN100430991C (en) * | 2005-12-27 | 2008-11-05 | 元太科技工业股份有限公司 | Method for eliminating remnant shadow of display unit |
KR20070117360A (en) | 2006-06-08 | 2007-12-12 | 삼성전자주식회사 | Liquid crystal display and method of the same |
KR101274702B1 (en) | 2007-05-25 | 2013-06-12 | 엘지디스플레이 주식회사 | Liquid Crystal Display and Driving Method thereof |
KR100899157B1 (en) * | 2007-06-25 | 2009-05-27 | 엘지디스플레이 주식회사 | Liquid Crystal Display and Driving Method thereof |
CN101354870B (en) * | 2007-07-24 | 2010-06-02 | 北京京东方光电科技有限公司 | TFT-LCD control method |
CN101398550B (en) | 2007-09-26 | 2011-02-02 | 北京京东方光电科技有限公司 | Method and device for avoiding image retention |
JP2009093023A (en) * | 2007-10-10 | 2009-04-30 | Toshiba Matsushita Display Technology Co Ltd | Display device |
KR101388286B1 (en) * | 2009-11-24 | 2014-04-22 | 엘지디스플레이 주식회사 | Organic Light Emitting Diode Display And Driving Method Thereof |
KR101324428B1 (en) | 2009-12-24 | 2013-10-31 | 엘지디스플레이 주식회사 | Display device |
JP2011164329A (en) * | 2010-02-09 | 2011-08-25 | Sony Corp | Electro-optical display panel |
JP5525611B2 (en) * | 2010-07-08 | 2014-06-18 | シャープ株式会社 | Liquid crystal display |
TW201227663A (en) | 2010-12-29 | 2012-07-01 | Chimei Innolux Corp | Vertical aligned LCDs and methods for driving the same |
TWI437530B (en) * | 2011-01-27 | 2014-05-11 | Novatek Microelectronics Corp | Gate driver and display device using the same |
CN102779494B (en) * | 2012-03-29 | 2015-08-05 | 北京京东方光电科技有限公司 | A kind of gate driver circuit, method and liquid crystal display |
-
2013
- 2013-07-09 JP JP2016505677A patent/JP6139777B2/en active Active
- 2013-07-09 WO PCT/CN2013/079072 patent/WO2014161241A1/en active Application Filing
- 2013-07-09 KR KR1020147018772A patent/KR101580758B1/en active IP Right Grant
- 2013-07-09 US US14/365,874 patent/US9318037B2/en not_active Expired - Fee Related
- 2013-07-09 EP EP13859609.3A patent/EP2983166B8/en not_active Not-in-force
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090256832A1 (en) * | 2008-04-14 | 2009-10-15 | Ding Yue | Method and a device for driving liquid crystal display |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170316748A1 (en) * | 2016-04-27 | 2017-11-02 | Samsung Display Co., Ltd. | Method of driving display panel and display apparatus for performing the same |
US10529292B2 (en) * | 2016-04-27 | 2020-01-07 | Samsung Display Co., Ltd. | Method of driving display panel and display apparatus for performing the same |
Also Published As
Publication number | Publication date |
---|---|
EP2983166A4 (en) | 2016-11-16 |
US9318037B2 (en) | 2016-04-19 |
KR101580758B1 (en) | 2016-01-04 |
EP2983166B1 (en) | 2019-03-13 |
EP2983166B8 (en) | 2022-02-23 |
JP6139777B2 (en) | 2017-05-31 |
KR20140128956A (en) | 2014-11-06 |
WO2014161241A1 (en) | 2014-10-09 |
CN104103225A (en) | 2014-10-15 |
JP2016517039A (en) | 2016-06-09 |
EP2983166A1 (en) | 2016-02-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9646560B2 (en) | Liquid crystal display device for improving crosstalk characteristics | |
JP4801117B2 (en) | Afterimage avoidance method and apparatus | |
US7956834B2 (en) | Method for driving liquid crystal display and apparatus employing the same | |
US9953561B2 (en) | Array substrate of display apparatus and driving method thereof and display apparatus | |
US20120154454A1 (en) | Display device and control method of display device | |
US9799300B2 (en) | Voltage compensating circuit and voltage compensating method based on the voltage compensating circuit | |
US10964256B2 (en) | Method for driving a pixel circuit | |
US20090129698A1 (en) | Method and device for eliminating image blur by pixel-based processing | |
US9337839B2 (en) | Pre-driver and power circuit including the same | |
US20200013367A1 (en) | Display driver, electro-optical device, and electronic apparatus | |
JP2011027915A (en) | Liquid crystal display device | |
KR102487518B1 (en) | Data driving circuit and display apparatus having the same | |
KR101549291B1 (en) | Display device | |
US20190080642A1 (en) | Panel drive device and display device | |
US9905149B2 (en) | Driving circuit, driving method, and display device | |
US9318037B2 (en) | Apparatus for eliminating image sticking, display device and method for eliminating image sticking | |
US7916136B2 (en) | Timing controllers and driving strength control methods | |
US20150161959A1 (en) | Driving Method and Driving Device thereof | |
CN107402462B (en) | Liquid crystal display panel and control method | |
US8044913B2 (en) | Display device and gate driver thereof | |
US20120262440A1 (en) | Liquid Crystal Display and Method for Driving Same | |
US9678374B2 (en) | Array substrate, liquid crystal display panel and display device | |
US10347205B2 (en) | Data conversion method and display device using the same | |
KR20170005953A (en) | Image compensating device and display device having the same | |
CN104103225B (en) | A kind of eliminate the device of image retention, display device and eliminate image retention method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: BEIJING BOE OPTOELECTRONICS TECHNOLOGY CO., LTD., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ZHANG, ZHENGXIN;XU, SHUAI;ZHENG, YI;REEL/FRAME:033111/0937 Effective date: 20140429 Owner name: BOE TECHNOLOGY GROUP CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ZHANG, ZHENGXIN;XU, SHUAI;ZHENG, YI;REEL/FRAME:033111/0937 Effective date: 20140429 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20240419 |