US20150091097A1 - Hardmask for a halo/extension implant of a static random access memory (sram) layout - Google Patents
Hardmask for a halo/extension implant of a static random access memory (sram) layout Download PDFInfo
- Publication number
- US20150091097A1 US20150091097A1 US14/043,871 US201314043871A US2015091097A1 US 20150091097 A1 US20150091097 A1 US 20150091097A1 US 201314043871 A US201314043871 A US 201314043871A US 2015091097 A1 US2015091097 A1 US 2015091097A1
- Authority
- US
- United States
- Prior art keywords
- transistor
- section
- implant
- hardmask
- halo
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000007943 implant Substances 0.000 title claims abstract description 70
- 125000001475 halogen functional group Chemical group 0.000 title claims abstract description 34
- 230000003068 static effect Effects 0.000 title claims abstract description 5
- 239000000758 substrate Substances 0.000 claims abstract description 38
- 239000004065 semiconductor Substances 0.000 claims abstract description 25
- 230000003116 impacting effect Effects 0.000 claims abstract description 8
- 238000000059 patterning Methods 0.000 claims abstract description 6
- 238000000034 method Methods 0.000 claims description 27
- 230000005669 field effect Effects 0.000 claims description 3
- 238000013459 approach Methods 0.000 abstract description 11
- 239000010410 layer Substances 0.000 description 17
- 238000013461 design Methods 0.000 description 14
- 230000008569 process Effects 0.000 description 11
- 239000000463 material Substances 0.000 description 10
- 229920002120 photoresistant polymer Polymers 0.000 description 9
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 7
- 238000005229 chemical vapour deposition Methods 0.000 description 7
- 238000012545 processing Methods 0.000 description 7
- 229910052710 silicon Inorganic materials 0.000 description 7
- 239000010703 silicon Substances 0.000 description 7
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 5
- 238000000151 deposition Methods 0.000 description 4
- 230000008021 deposition Effects 0.000 description 3
- 238000011065 in-situ storage Methods 0.000 description 3
- 238000005240 physical vapour deposition Methods 0.000 description 3
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- 238000000231 atomic layer deposition Methods 0.000 description 2
- 239000000969 carrier Substances 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 238000001289 rapid thermal chemical vapour deposition Methods 0.000 description 2
- 235000012239 silicon dioxide Nutrition 0.000 description 2
- 239000000377 silicon dioxide Substances 0.000 description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 2
- 238000000038 ultrahigh vacuum chemical vapour deposition Methods 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 238000000313 electron-beam-induced deposition Methods 0.000 description 1
- 238000001704 evaporation Methods 0.000 description 1
- 230000008020 evaporation Effects 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000007737 ion beam deposition Methods 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 238000001451 molecular beam epitaxy Methods 0.000 description 1
- 208000001491 myopia Diseases 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 238000005457 optimization Methods 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 229920000747 poly(lactic acid) Polymers 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 239000002344 surface layer Substances 0.000 description 1
- 238000007704 wet chemistry method Methods 0.000 description 1
Images
Classifications
-
- H01L27/1104—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26586—Bombardment with radiation with high-energy radiation producing ion implantation characterised by the angle between the ion beam and the crystal planes or the main crystal surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/266—Bombardment with radiation with high-energy radiation producing ion implantation using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823431—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/0203—Particular design considerations for integrated circuits
- H01L27/0207—Geometrical layout of the components, e.g. computer aided design; custom LSI, semi-custom LSI, standard cell technique
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/0886—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66787—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
- H01L29/66795—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
- H01L29/66803—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET with a step of doping the vertical sidewall, e.g. using tilted or multi-angled implants
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B10/00—Static random access memory [SRAM] devices
- H10B10/12—Static random access memory [SRAM] devices comprising a MOSFET load element
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
Definitions
- This invention relates generally to the field of semiconductors, and more particularly, to a hardmask used during a halo/extension implant of a SRAM layout for a semiconductor device.
- a typical integrated circuit (IC) chip includes a stack of several levels or sequentially formed layers of shapes. Each layer is stacked or overlaid on a prior layer and patterned to form the shapes that define devices (e.g., field effect transistors (FETs)) and connect the devices into circuits.
- FETs field effect transistors
- CMOS complementary insulated gate FET process
- layers are formed on a wafer to form the devices on a surface of the wafer. Further, the surface may be the surface of a silicon layer on a silicon on insulator (SOI) wafer.
- SOI silicon on insulator
- a simple FET is formed by the intersection of two shapes, a gate layer rectangle on a silicon island formed from the silicon surface layer.
- Each of these layers of shapes also known as mask levels or layers, may be created or printed optically through well known photolithographic masking, developing and level definition, e.g., etching, implanting, deposition, etc.
- the FinFET is a transistor design that attempts to overcome the issues of short-channel effect encountered by deep submicron transistors, such as drain-induced barrier lowering (DIBL). Such effects make it harder for the voltage on a gate electrode to deplete the channel underneath and stop the flow of carriers through the channel—in other words, to turn the transistor off.
- DIBL drain-induced barrier lowering
- device width is defined by fin height and fin number.
- a 1-1-1 fin type static random access memory (SRAM) cell layout design i.e., one fin for each pull-down (PD) transistor, pass-gate (PG) transistor, and pull-up (PU) transistor
- SRAM static random access memory
- a beta ratio >1 is desirable for cell stability.
- the first method provides different channel widths for PD transistors and PG transistors
- the second method provides an extra channel implant mask for the PG transistor to generate a different PG transistor threshold voltage (Vt).
- Vt PG transistor threshold voltage
- adding an extra mask for PG Vt tuning adds additional processing steps, and will induce a different Vt for the PD transistor and PG transistor due to different channel doping levels.
- approaches for providing a hardmask used during a halo/extension implant of a SRAM layout for a semiconductor device are disclosed. Specifically, approaches are provided for forming a pull-down (PD) transistor over a substrate; forming a pass-gate (PG) transistor over the substrate; and patterning a hardmask over the device, the hardmask including a first section adjacent the PD transistor and a second section adjacent the PG transistor, wherein a distance between the first section and the PD transistor is shorter than a distance between the second section and the PG transistor.
- PD pull-down
- PG pass-gate
- the respective distances between the first section and the PD transistor, and the second section and the PG transistor, are selected to prevent a halo/extension implant from impacting one side of the PD transistor, while allowing the halo/extension implant to impact both sides of the PG transistor.
- the PD and PG transistors will have an in-situ threshold voltage (Vt) delta due to the halo dose difference, wherein the delta can be optimized through different combinations of implant dose, engineering design window, implant angle, etc.
- One aspect of the present invention includes a device, comprising: a pull-down (PD) transistor formed over a substrate; a pass-gate (PG) transistor formed over the substrate; and a hardmask formed over the device, the hardmask including a first section adjacent the PD transistor and a second section adjacent the PG transistor, wherein a distance between the first section and the PD transistor is shorter than a distance between the second section and the PG transistor.
- PD pull-down
- PG pass-gate
- a fin field effect transistor (FinFET) device comprising: a pull-down (PD) transistor formed over a substrate; a pass-gate (PG) transistor formed over the substrate; and a hardmask formed over the device, the hardmask including a first section adjacent the PD transistor and a second section adjacent the PG transistor, wherein a distance between the first section and the PD transistor is shorter than a distance between the second section and the PG transistor.
- FinFET fin field effect transistor
- Yet another aspect of the present invention includes a method for forming a hardmask for a halo/extension implant of a static random access memory (SRAM) layout for a semiconductor device, the method comprising: forming a pull-down (PD) transistor over a substrate; forming a pass-gate (PG) transistor over the substrate; and patterning a hardmask over the device, the hardmask including a first section adjacent the PD transistor and a second section adjacent the PG transistor, wherein a distance between the first section and the PD transistor is shorter than a distance between the second section and the PG transistor.
- PD pull-down
- PG pass-gate
- FIG. 1( a ) shows a top view of a SRAM layout of a semiconductor device according to illustrative embodiments
- FIG. 2 shows a cross-sectional view of a first section of a hardmask and a halo/extension implant according to illustrative embodiments
- FIG. 3 shows a cross-sectional view of a second section of the hardmask and the halo/extension implant according to illustrative embodiments.
- FIG. 4 shows a process flow for forming the hardmask for the halo/extension implant of the semiconductor device according to illustrative embodiments.
- Described herein are approaches for providing a hardmask used during a halo/extension implant of a SRAM layout for a semiconductor device. Specifically, approaches are provided for forming a pull-down (PD) transistor over a substrate; forming a pass-gate (PG) transistor over the substrate; and patterning a hardmask over the device, the hardmask including a first section adjacent the PD transistor and a second section adjacent the PG transistor, wherein a distance between the first section and the PD transistor is shorter than a distance between the second section and the PG transistor.
- PD pull-down
- PG pass-gate
- the respective distances between the first section and the PD transistor, and the second section and the PG transistor, are selected to prevent a halo/extension implant from impacting one side of the PD transistor, while allowing the halo/extension implant to impact both sides of the PG transistor.
- the PD and PG transistors will have an in-situ threshold voltage (Vt) delta due to the halo dose difference, wherein the delta can be optimized through different combinations of implant dose, engineering design window, implant angle, etc.
- first element such as a first structure, e.g., a first layer
- second element such as a second structure, e.g. a second layer
- intervening elements such as an interface structure, e.g. interface layer
- depositing may include any now known or later developed techniques appropriate for the material to be deposited including but not limited to, for example: chemical vapor deposition (CVD), low-pressure CVD (LPCVD), plasma-improved CVD (PECVD), semi-atmosphere CVD (SACVD) and high density plasma CVD (HDPCVD), rapid thermal CVD (RTCVD), ultra-high vacuum CVD (UHVCVD), limited reaction processing CVD (LRPCVD), metal-organic CVD (MOCVD), sputtering deposition, ion beam deposition, electron beam deposition, laser assisted deposition, thermal oxidation, thermal nitridation, spin-on methods, physical vapor deposition (PVD), atomic layer deposition (ALD), chemical oxidation, molecular beam epitaxy (MBE), plating, evaporation, etc.
- CVD chemical vapor deposition
- LPCVD low-pressure CVD
- PECVD plasma-improved CVD
- SACVD semi-
- FIG. 1 shows a top view of a device 100 according to an embodiment of the invention.
- Device 100 e.g., a FinFET device
- Device 100 comprises a substrate 102 , and a hardmask 104 formed over substrate 102 .
- substrate as used herein is intended to include a semiconductor substrate, a semiconductor epitaxial layer deposited or otherwise formed on a semiconductor substrate and/or any other type of semiconductor body, and all such structures are contemplated as falling within the scope of the present invention.
- the semiconductor substrate may comprise a semiconductor wafer (e.g., silicon, SiGe, or an SOI wafer) or one or more die on a wafer, and any epitaxial layers or other type semiconductor layers formed thereover or associated therewith.
- a portion or entire semiconductor substrate may be amorphous, polycrystalline, or single-crystalline.
- the semiconductor substrate employed in the present invention may also comprise a hybrid oriented (HOT) semiconductor substrate in which the HOT substrate has surface regions of different crystallographic orientation.
- the semiconductor substrate may be doped, undoped or contain doped regions and undoped regions therein.
- the semiconductor substrate may contain regions with strain and regions without strain therein, or contain regions of tensile strain and compressive strain.
- Device 100 further comprises a pull-down (PD) transistor 108 and a pass-gate (PG) transistor 110 formed over a set of fins 112 of device 100 .
- PD transistor 108 is formed over substrate 102 (e.g., a p-type substrate) and includes a gate oxide layer and a gate structure made of polysilicon (not shown).
- PD transistor 108 may further include a silicon oxide conformally formed on the gate structure and the exposed surface of the gate oxide, a set of spacers at the sidewall of the gate structure, a source region, and a drain region.
- PG transistor 110 comprises a gate, a channel region, a source region, and a drain region (also not specifically shown for the sake of brevity).
- PD transistor 108 and PG transistor 110 are well-known, and are omitted for brevity.
- the exemplary layout shown in FIG. 1 is in no way limiting.
- a 2-2-1 design is shown, which means PD 108 has 2 fins, PG 110 has 2 fins and a pull-up (PU) gate 113 has 1 fin.
- the invention can extend to any number of FinFET based SRAM designs with different fin (i.e., PD-PG-PU) combinations (e.g., 1-1-1, 2-2-1, 3-3-1, 2-2-2, 3-3-2, etc.).
- hardmask 104 is asymmetric, and comprises a first section 104 ( a ) and a second section 104 ( b ).
- first section 104 ( a ) is positioned adjacent (e.g., to the right of) PD transistor 108
- second section 104 ( b ) is positioned adjacent PG transistor 110 .
- a distance D1 between first section 104 ( a ) and PD transistor 108 is shorter than a distance D2 between second section 104 ( b ) and PG transistor 110 .
- distance D1 is selected to prevent a halo/extension implant from impacting a first side 114 of PD transistor 108 .
- Hardmask 104 may comprise either silicon nitride (SiN) or silicon dioxide (SiO2), or any other material(s) suitable as a hardmask, including silicon oxynitride (SiON), silicon oxycarbide (SiOC), and the like.
- Hardmask 104 can be prepared by PVD, CVD, spin coating, etc., depending on the material.
- the material(s) of hardmask 104 is patterned using photolithography and etch processes. More specifically, a removal pattern is produced by applying a photoresist (PR) (not shown) to the surface of hardmask 104 , exposing the PR to a pattern of radiation, and then developing the pattern into the PR utilizing a resist developer.
- PR photoresist
- the sections covered by the photoresist are protected while the exposed regions of hardmask 104 are removed using a selective etching process that removes the unprotected regions.
- selective in reference to a material removal process denotes that the rate of material removal for a first material is greater than the rate of removal for at least another material of the structure to which the material removal process is being applied.
- the PR may be removed using an O 2 ash process, or it may be stripped using a wet chemical process.
- the PR itself can serve as the hardmask, because the PR height is high (e.g., >200 nm), and may be easier to achieve than other HM materials, such as oxide/nitride.
- first section 204 ( a ) is configured to allow first implant 220 to impact first side 214 (e.g., at an inner surface 226 of fin 212 (B)) and a second side 228 (e.g., at an outer surface 230 of fin 212 (A)) of PD transistor 208 .
- second implant 222 does not impact any of PD transistor, including first side 214 , due to the height and position of first section 204 ( a ).
- FIG. 3 a cross-section through PG transistor 310 and second section 304 ( b ) is shown.
- device 300 is implanted during processing with first implant 320 at first angle ⁇ , and second implant 322 at second angle ⁇ to form halo/extension implant areas 324 in PG transistor 310 .
- second section 304 ( b ) is configured to allow first implant 320 to impact first side 314 (e.g., at an inner surface 326 of fin 312 (B)) and second side 328 (e.g., at an outer surface 330 of fin 312 (A)) of PG transistor 310 .
- second implant 322 is able to impact first side 314 (e.g., at an outer surface 334 of fin 312 (B)) and second side 328 (e.g., at an inner surface 336 of fin 312 (A)) of PG transistor 310 . Due to the distance D2, which is greater than the distance D1 (shown in FIG. 2 ), second implant 322 is able to impact both first side 314 and second side 328 , resulting in halo/extension areas 324 formed on each side of fins 312 (A)-(B).
- this asymmetric hardmask and implant approach As a result, at least the following benefits are achieved using this asymmetric hardmask and implant approach.
- the PD/PG transistors will have in-situ Vt delta due to halo/extension dose difference of 1-side vs. 2-side implantation.
- This Vt delta can be optimized by adjusting implant dose/engineering window/implant tilt (e.g., first angle ⁇ and second angle ⁇ ).
- implant dose/engineering window/implant tilt e.g., first angle ⁇ and second angle ⁇ .
- this asymmetric hardmask configuration through optimization of implant dose/engineering window/implant tilt, etc., provides a beta ratio >1, which allows greater flexibility for device and SRAM design.
- there is no need for an additional mask or lithography step(s) during processing i.e., the process is compatible with current 14 nm (or smaller) processes. This results in a mask cost savings by eliminating the extra mask.
- design tools can be provided and configured to create the datasets used to pattern the semiconductor layers as described herein.
- design tools can be used to achieve the process flow 400 shown in FIG. 4 , in which: a PD transistor is formed over a substrate (i.e., 402 ); a PG transistor is formed over the substrate (i.e., 404 ); and a hardmask is patterned over the device, the hardmask including a first section adjacent the PD transistor and a second section adjacent the PG transistor, wherein the first section is configured to prevent a halo/extension implant from impacting a first side of the PD transistor (i.e., 406 ).
- Data sets can be created to generate photomasks used during lithography operations to pattern the layers for structures as described herein.
- Such design tools can include a collection of one or more modules and can also be comprised of hardware, software or a combination thereof.
- a tool can be a collection of one or more software modules, hardware modules, software/hardware modules or any combination or permutation thereof.
- a tool can be a computing device or other appliance on which software runs or in which hardware is implemented.
- a module might be implemented utilizing any form of hardware, software, or a combination thereof. For example, one or more processors, controllers, ASICs, PLAs, logical components, software routines or other mechanisms might be implemented to make up a module.
- the various modules described herein might be implemented as discrete modules or the functions and features described can be shared in part or in total among one or more modules.
- the various features and functionality described herein may be implemented in any given application and can be implemented in one or more separate or shared modules in various combinations and permutations. Even though various features or elements of functionality may be individually described or claimed as separate modules, one of ordinary skill in the art will understand that these features and functionality can be shared among one or more common software and hardware elements, and such description shall not require or imply that separate hardware or software components are used to implement such features or functionality.
Abstract
Description
- 1. Technical Field
- This invention relates generally to the field of semiconductors, and more particularly, to a hardmask used during a halo/extension implant of a SRAM layout for a semiconductor device.
- 2. Related Art
- A typical integrated circuit (IC) chip includes a stack of several levels or sequentially formed layers of shapes. Each layer is stacked or overlaid on a prior layer and patterned to form the shapes that define devices (e.g., field effect transistors (FETs)) and connect the devices into circuits. In a typical state of the art complementary insulated gate FET process, such as what is normally referred to as CMOS, layers are formed on a wafer to form the devices on a surface of the wafer. Further, the surface may be the surface of a silicon layer on a silicon on insulator (SOI) wafer. A simple FET is formed by the intersection of two shapes, a gate layer rectangle on a silicon island formed from the silicon surface layer. Each of these layers of shapes, also known as mask levels or layers, may be created or printed optically through well known photolithographic masking, developing and level definition, e.g., etching, implanting, deposition, etc.
- The FinFET is a transistor design that attempts to overcome the issues of short-channel effect encountered by deep submicron transistors, such as drain-induced barrier lowering (DIBL). Such effects make it harder for the voltage on a gate electrode to deplete the channel underneath and stop the flow of carriers through the channel—in other words, to turn the transistor off. By raising the channel above the surface of the wafer instead of creating the channel just below the surface, it is possible to wrap the gate around all but one of its sides, providing much greater electrostatic control over the carriers within it.
- In FinFET technology, device width is defined by fin height and fin number. A 1-1-1 fin type static random access memory (SRAM) cell layout design (i.e., one fin for each pull-down (PD) transistor, pass-gate (PG) transistor, and pull-up (PU) transistor) is desired to achieve a high SRAM cell density. This intrinsically provides a beta ratio (i.e., current (I) ratio of PD/PG) of 1 for FinFET technology based SRAM designs. In standard SRAM designs, a beta ratio >1 is desirable for cell stability. However, it is difficult to tune fin height or use different fin numbers for PD transistors and PG transistors.
- Currently, there are two common methods used in an attempt to achieve this the desired beta ratio in SRAM designs. The first method provides different channel widths for PD transistors and PG transistors, while the second method provides an extra channel implant mask for the PG transistor to generate a different PG transistor threshold voltage (Vt). However, adding an extra mask for PG Vt tuning adds additional processing steps, and will induce a different Vt for the PD transistor and PG transistor due to different channel doping levels.
- It is further known that during processing, halo/extension implants need to be implanted into the vertical fins at an angle. However, due to the small distances between N and P-type fins in the SRAM layout, the mask blocking effect makes the angled implant difficult. Current approaches focus mainly on reducing implant tilt angles. However, this approach limits implant dosing and/or the engineering design window. Plasma implantation is another current art approach used, but is also undesirable because it suffers from negative process variations.
- In general, approaches for providing a hardmask used during a halo/extension implant of a SRAM layout for a semiconductor device are disclosed. Specifically, approaches are provided for forming a pull-down (PD) transistor over a substrate; forming a pass-gate (PG) transistor over the substrate; and patterning a hardmask over the device, the hardmask including a first section adjacent the PD transistor and a second section adjacent the PG transistor, wherein a distance between the first section and the PD transistor is shorter than a distance between the second section and the PG transistor. The respective distances between the first section and the PD transistor, and the second section and the PG transistor, are selected to prevent a halo/extension implant from impacting one side of the PD transistor, while allowing the halo/extension implant to impact both sides of the PG transistor. As such, the PD and PG transistors will have an in-situ threshold voltage (Vt) delta due to the halo dose difference, wherein the delta can be optimized through different combinations of implant dose, engineering design window, implant angle, etc.
- One aspect of the present invention includes a device, comprising: a pull-down (PD) transistor formed over a substrate; a pass-gate (PG) transistor formed over the substrate; and a hardmask formed over the device, the hardmask including a first section adjacent the PD transistor and a second section adjacent the PG transistor, wherein a distance between the first section and the PD transistor is shorter than a distance between the second section and the PG transistor.
- Another aspect of the present invention includes a fin field effect transistor (FinFET) device, comprising: a pull-down (PD) transistor formed over a substrate; a pass-gate (PG) transistor formed over the substrate; and a hardmask formed over the device, the hardmask including a first section adjacent the PD transistor and a second section adjacent the PG transistor, wherein a distance between the first section and the PD transistor is shorter than a distance between the second section and the PG transistor.
- Yet another aspect of the present invention includes a method for forming a hardmask for a halo/extension implant of a static random access memory (SRAM) layout for a semiconductor device, the method comprising: forming a pull-down (PD) transistor over a substrate; forming a pass-gate (PG) transistor over the substrate; and patterning a hardmask over the device, the hardmask including a first section adjacent the PD transistor and a second section adjacent the PG transistor, wherein a distance between the first section and the PD transistor is shorter than a distance between the second section and the PG transistor.
- These and other features of this invention will be more readily understood from the following detailed description of the various aspects of the invention taken in conjunction with the accompanying drawings in which:
-
FIG. 1( a) shows a top view of a SRAM layout of a semiconductor device according to illustrative embodiments; -
FIG. 2 shows a cross-sectional view of a first section of a hardmask and a halo/extension implant according to illustrative embodiments; -
FIG. 3 shows a cross-sectional view of a second section of the hardmask and the halo/extension implant according to illustrative embodiments; and -
FIG. 4 shows a process flow for forming the hardmask for the halo/extension implant of the semiconductor device according to illustrative embodiments. - The drawings are not necessarily to scale. The drawings are merely representations, not intended to portray specific parameters of the invention. The drawings are intended to depict only typical embodiments of the invention, and therefore should not be considered as limiting in scope. In the drawings, like numbering represents like elements.
- Furthermore, certain elements in some of the figures may be omitted, or illustrated not-to-scale, for illustrative clarity. The cross-sectional views may be in the form of “slices”, or “near-sighted” cross-sectional views, omitting certain background lines, which would otherwise be visible in a “true” cross-sectional view, for illustrative clarity. Furthermore, for clarity, some reference numbers may be omitted in certain drawings.
- Exemplary embodiments will now be described more fully herein with reference to the accompanying drawings, in which exemplary embodiments are shown. It will be appreciated that this disclosure may be embodied in many different forms and should not be construed as limited to the exemplary embodiments set forth herein. Rather, these exemplary embodiments are provided so that this disclosure will be thorough and complete and will fully convey the scope of this disclosure to those skilled in the art.
- Described herein are approaches for providing a hardmask used during a halo/extension implant of a SRAM layout for a semiconductor device. Specifically, approaches are provided for forming a pull-down (PD) transistor over a substrate; forming a pass-gate (PG) transistor over the substrate; and patterning a hardmask over the device, the hardmask including a first section adjacent the PD transistor and a second section adjacent the PG transistor, wherein a distance between the first section and the PD transistor is shorter than a distance between the second section and the PG transistor. The respective distances between the first section and the PD transistor, and the second section and the PG transistor, are selected to prevent a halo/extension implant from impacting one side of the PD transistor, while allowing the halo/extension implant to impact both sides of the PG transistor. As such, the PD and PG transistors will have an in-situ threshold voltage (Vt) delta due to the halo dose difference, wherein the delta can be optimized through different combinations of implant dose, engineering design window, implant angle, etc.
- The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of this disclosure. For example, as used herein, the singular forms “a”, “an”, and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. Furthermore, the use of the terms “a”, “an”, etc., do not denote a limitation of quantity, but rather denote the presence of at least one of the referenced items. It will be further understood that the terms “comprises” and/or “comprising”, or “includes” and/or “including”, when used in this specification, specify the presence of stated features, regions, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, regions, integers, steps, operations, elements, components, and/or groups thereof.
- Reference throughout this specification to “one embodiment,” “an embodiment,” “embodiments,” “exemplary embodiments,” or similar language means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the present invention. Thus, appearances of the phrases “in one embodiment,” “in an embodiment,” “in embodiments” and similar language throughout this specification may, but do not necessarily, all refer to the same embodiment.
- The terms “overlying” or “atop”, “positioned on” or “positioned atop”, “underlying”, “beneath” or “below” mean that a first element, such as a first structure, e.g., a first layer, is present on a second element, such as a second structure, e.g. a second layer, wherein intervening elements, such as an interface structure, e.g. interface layer, may be present between the first element and the second element.
- As used herein, “depositing” may include any now known or later developed techniques appropriate for the material to be deposited including but not limited to, for example: chemical vapor deposition (CVD), low-pressure CVD (LPCVD), plasma-improved CVD (PECVD), semi-atmosphere CVD (SACVD) and high density plasma CVD (HDPCVD), rapid thermal CVD (RTCVD), ultra-high vacuum CVD (UHVCVD), limited reaction processing CVD (LRPCVD), metal-organic CVD (MOCVD), sputtering deposition, ion beam deposition, electron beam deposition, laser assisted deposition, thermal oxidation, thermal nitridation, spin-on methods, physical vapor deposition (PVD), atomic layer deposition (ALD), chemical oxidation, molecular beam epitaxy (MBE), plating, evaporation, etc.
- Referring now to the figures,
FIG. 1 shows a top view of adevice 100 according to an embodiment of the invention. Device 100 (e.g., a FinFET device) comprises asubstrate 102, and ahardmask 104 formed oversubstrate 102. The term “substrate” as used herein is intended to include a semiconductor substrate, a semiconductor epitaxial layer deposited or otherwise formed on a semiconductor substrate and/or any other type of semiconductor body, and all such structures are contemplated as falling within the scope of the present invention. For example, the semiconductor substrate may comprise a semiconductor wafer (e.g., silicon, SiGe, or an SOI wafer) or one or more die on a wafer, and any epitaxial layers or other type semiconductor layers formed thereover or associated therewith. A portion or entire semiconductor substrate may be amorphous, polycrystalline, or single-crystalline. In addition to the aforementioned types of semiconductor substrates, the semiconductor substrate employed in the present invention may also comprise a hybrid oriented (HOT) semiconductor substrate in which the HOT substrate has surface regions of different crystallographic orientation. The semiconductor substrate may be doped, undoped or contain doped regions and undoped regions therein. The semiconductor substrate may contain regions with strain and regions without strain therein, or contain regions of tensile strain and compressive strain. -
Device 100 further comprises a pull-down (PD)transistor 108 and a pass-gate (PG)transistor 110 formed over a set offins 112 ofdevice 100. In this embodiment,PD transistor 108 is formed over substrate 102 (e.g., a p-type substrate) and includes a gate oxide layer and a gate structure made of polysilicon (not shown).PD transistor 108 may further include a silicon oxide conformally formed on the gate structure and the exposed surface of the gate oxide, a set of spacers at the sidewall of the gate structure, a source region, and a drain region.PG transistor 110 comprises a gate, a channel region, a source region, and a drain region (also not specifically shown for the sake of brevity). Many of the details of formingPD transistor 108 andPG transistor 110 are well-known, and are omitted for brevity. Furthermore, it will be appreciated that the exemplary layout shown inFIG. 1 is in no way limiting. For example, in this embodiment, a 2-2-1 design is shown, which meansPD 108 has 2 fins,PG 110 has 2 fins and a pull-up (PU)gate 113 has 1 fin. However, in other embodiments, the invention can extend to any number of FinFET based SRAM designs with different fin (i.e., PD-PG-PU) combinations (e.g., 1-1-1, 2-2-1, 3-3-1, 2-2-2, 3-3-2, etc.). - As shown,
hardmask 104 is asymmetric, and comprises a first section 104(a) and a second section 104(b). In one embodiment, first section 104(a) is positioned adjacent (e.g., to the right of)PD transistor 108, and second section 104(b) is positionedadjacent PG transistor 110. In this configuration, a distance D1 between first section 104(a) andPD transistor 108 is shorter than a distance D2 between second section 104(b) andPG transistor 110. As will be described in further detail below, distance D1 is selected to prevent a halo/extension implant from impacting a first side 114 ofPD transistor 108. -
Hardmask 104 may comprise either silicon nitride (SiN) or silicon dioxide (SiO2), or any other material(s) suitable as a hardmask, including silicon oxynitride (SiON), silicon oxycarbide (SiOC), and the like.Hardmask 104 can be prepared by PVD, CVD, spin coating, etc., depending on the material. The material(s) ofhardmask 104 is patterned using photolithography and etch processes. More specifically, a removal pattern is produced by applying a photoresist (PR) (not shown) to the surface ofhardmask 104, exposing the PR to a pattern of radiation, and then developing the pattern into the PR utilizing a resist developer. Once the patterning of the PR is completed, the sections covered by the photoresist are protected while the exposed regions ofhardmask 104 are removed using a selective etching process that removes the unprotected regions. The term “selective” in reference to a material removal process denotes that the rate of material removal for a first material is greater than the rate of removal for at least another material of the structure to which the material removal process is being applied. The PR may be removed using an O2 ash process, or it may be stripped using a wet chemical process. In another embodiment, the PR itself can serve as the hardmask, because the PR height is high (e.g., >200 nm), and may be easier to achieve than other HM materials, such as oxide/nitride. - Turning now to
FIG. 2 , a cross-section throughPD transistor 208 and first section 204(a) is shown. As demonstrated,device 200 is implanted during processing with afirst implant 220 at a first angle θ, and asecond implant 222 at a second angle β to form halo/extension implant areas 224 inPG transistor 208. In this embodiment, first section 204(a) is configured to allowfirst implant 220 to impact first side 214 (e.g., at aninner surface 226 of fin 212(B)) and a second side 228 (e.g., at anouter surface 230 of fin 212(A)) ofPD transistor 208. Meanwhile,second implant 222 does not impact any of PD transistor, includingfirst side 214, due to the height and position of first section 204(a). - Turning now to
FIG. 3 , a cross-section through PG transistor 310 and second section 304(b) is shown. As demonstrated,device 300 is implanted during processing withfirst implant 320 at first angle θ, andsecond implant 322 at second angle β to form halo/extension implant areas 324 in PG transistor 310. In this embodiment, second section 304(b) is configured to allowfirst implant 320 to impact first side 314 (e.g., at aninner surface 326 of fin 312(B)) and second side 328 (e.g., at anouter surface 330 of fin 312(A)) of PG transistor 310. Meanwhile,second implant 322 is able to impact first side 314 (e.g., at anouter surface 334 of fin 312(B)) and second side 328 (e.g., at aninner surface 336 of fin 312(A)) of PG transistor 310. Due to the distance D2, which is greater than the distance D1 (shown inFIG. 2 ),second implant 322 is able to impact bothfirst side 314 andsecond side 328, resulting in halo/extension areas 324 formed on each side of fins 312(A)-(B). - As a result, at least the following benefits are achieved using this asymmetric hardmask and implant approach. First, because the PD transistor is blocked from the halo/extension implant from one side, yet the PG transistor receives the halo/extension implant from two sides, the PD/PG transistors will have in-situ Vt delta due to halo/extension dose difference of 1-side vs. 2-side implantation. This Vt delta can be optimized by adjusting implant dose/engineering window/implant tilt (e.g., first angle θ and second angle β). Second, this asymmetric hardmask configuration, through optimization of implant dose/engineering window/implant tilt, etc., provides a beta ratio >1, which allows greater flexibility for device and SRAM design. Third, there is no need for an additional mask or lithography step(s) during processing, i.e., the process is compatible with current 14 nm (or smaller) processes. This results in a mask cost savings by eliminating the extra mask.
- In various embodiments, design tools can be provided and configured to create the datasets used to pattern the semiconductor layers as described herein. For example, design tools can be used to achieve the process flow 400 shown in
FIG. 4 , in which: a PD transistor is formed over a substrate (i.e., 402); a PG transistor is formed over the substrate (i.e., 404); and a hardmask is patterned over the device, the hardmask including a first section adjacent the PD transistor and a second section adjacent the PG transistor, wherein the first section is configured to prevent a halo/extension implant from impacting a first side of the PD transistor (i.e., 406). - Data sets can be created to generate photomasks used during lithography operations to pattern the layers for structures as described herein. Such design tools can include a collection of one or more modules and can also be comprised of hardware, software or a combination thereof. Thus, for example, a tool can be a collection of one or more software modules, hardware modules, software/hardware modules or any combination or permutation thereof. As another example, a tool can be a computing device or other appliance on which software runs or in which hardware is implemented. As used herein, a module might be implemented utilizing any form of hardware, software, or a combination thereof. For example, one or more processors, controllers, ASICs, PLAs, logical components, software routines or other mechanisms might be implemented to make up a module. In implementation, the various modules described herein might be implemented as discrete modules or the functions and features described can be shared in part or in total among one or more modules. In other words, as would be apparent to one of ordinary skill in the art after reading this description, the various features and functionality described herein may be implemented in any given application and can be implemented in one or more separate or shared modules in various combinations and permutations. Even though various features or elements of functionality may be individually described or claimed as separate modules, one of ordinary skill in the art will understand that these features and functionality can be shared among one or more common software and hardware elements, and such description shall not require or imply that separate hardware or software components are used to implement such features or functionality.
- It is apparent that approaches have been described for forming a hardmask for a SRAM layout of a semiconductor device. While the invention has been particularly shown and described in conjunction with exemplary embodiments, it will be appreciated that variations and modifications will occur to those skilled in the art. For example, although the illustrative embodiments are described herein as a series of acts or events, it will be appreciated that the present invention is not limited by the illustrated ordering of such acts or events unless specifically stated. Some acts may occur in different orders and/or concurrently with other acts or events apart from those illustrated and/or described herein, in accordance with the invention. In addition, not all illustrated steps may be required to implement a methodology in accordance with the present invention. Furthermore, the methods according to the present invention may be implemented in association with the formation and/or processing of structures illustrated and described herein as well as in association with other structures not illustrated. Therefore, it is to be understood that the appended claims are intended to cover all such modifications and changes that fall within the true spirit of the invention.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/043,871 US9761594B2 (en) | 2013-10-02 | 2013-10-02 | Hardmask for a halo/extension implant of a static random access memory (SRAM) layout |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/043,871 US9761594B2 (en) | 2013-10-02 | 2013-10-02 | Hardmask for a halo/extension implant of a static random access memory (SRAM) layout |
Publications (2)
Publication Number | Publication Date |
---|---|
US20150091097A1 true US20150091097A1 (en) | 2015-04-02 |
US9761594B2 US9761594B2 (en) | 2017-09-12 |
Family
ID=52739270
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/043,871 Active 2033-12-12 US9761594B2 (en) | 2013-10-02 | 2013-10-02 | Hardmask for a halo/extension implant of a static random access memory (SRAM) layout |
Country Status (1)
Country | Link |
---|---|
US (1) | US9761594B2 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20160181256A1 (en) * | 2014-12-23 | 2016-06-23 | International Business Machines Corporation | Low-drive current finfet structure for improving circuit density of ratioed logic in sram devices |
CN107492496A (en) * | 2016-06-12 | 2017-12-19 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor structure and its manufacture method |
US20180151574A1 (en) * | 2016-11-29 | 2018-05-31 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor structure, static random access memory, and fabrication method thereof |
US20190019797A1 (en) * | 2016-04-28 | 2019-01-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device which includes fins |
US10515969B2 (en) * | 2016-11-17 | 2019-12-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6489223B1 (en) * | 2001-07-03 | 2002-12-03 | International Business Machines Corporation | Angled implant process |
US20100109086A1 (en) * | 2008-11-06 | 2010-05-06 | Qualcomm Incorporated | Method of Fabricating A Fin Field Effect Transistor (FinFET) Device |
US20120329220A1 (en) * | 2011-06-27 | 2012-12-27 | Globalfoundries Inc. | Method of Improving Memory Cell Device by Ion Implantation |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6372587B1 (en) | 2000-05-10 | 2002-04-16 | Advanced Micro Devices, Inc. | Angled halo implant tailoring using implant mask |
US8283231B2 (en) | 2008-06-11 | 2012-10-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | finFET drive strength modification |
-
2013
- 2013-10-02 US US14/043,871 patent/US9761594B2/en active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6489223B1 (en) * | 2001-07-03 | 2002-12-03 | International Business Machines Corporation | Angled implant process |
US20100109086A1 (en) * | 2008-11-06 | 2010-05-06 | Qualcomm Incorporated | Method of Fabricating A Fin Field Effect Transistor (FinFET) Device |
US20120329220A1 (en) * | 2011-06-27 | 2012-12-27 | Globalfoundries Inc. | Method of Improving Memory Cell Device by Ion Implantation |
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10361210B2 (en) * | 2014-12-23 | 2019-07-23 | International Business Machines Corporation | Low-drive current FinFET structure for improving circuit density of ratioed logic in SRAM devices |
US20160181256A1 (en) * | 2014-12-23 | 2016-06-23 | International Business Machines Corporation | Low-drive current finfet structure for improving circuit density of ratioed logic in sram devices |
US10714485B2 (en) * | 2016-04-28 | 2020-07-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device which includes Fins |
US11616067B2 (en) | 2016-04-28 | 2023-03-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of making semiconductor device which includes Fins |
US20190019797A1 (en) * | 2016-04-28 | 2019-01-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device which includes fins |
US11222899B2 (en) | 2016-04-28 | 2022-01-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device which includes fins and method of making same |
CN107492496A (en) * | 2016-06-12 | 2017-12-19 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor structure and its manufacture method |
US10515969B2 (en) * | 2016-11-17 | 2019-12-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US11355499B2 (en) | 2016-11-17 | 2022-06-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Static random access memory cell |
US20220302130A1 (en) * | 2016-11-17 | 2022-09-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Static random access memory cell |
US11641729B2 (en) | 2016-11-17 | 2023-05-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Manufacturing method of static random access memory cell |
US11864368B2 (en) * | 2016-11-17 | 2024-01-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Static random access memory cell |
US10256243B2 (en) * | 2016-11-29 | 2019-04-09 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor structure, static random access memory, and fabrication method thereof |
US20180151574A1 (en) * | 2016-11-29 | 2018-05-31 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor structure, static random access memory, and fabrication method thereof |
Also Published As
Publication number | Publication date |
---|---|
US9761594B2 (en) | 2017-09-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11581190B2 (en) | Method of fabricating semiconductor fins by differentially oxidizing mandrel sidewalls | |
US8609510B1 (en) | Replacement metal gate diffusion break formation | |
US9129986B2 (en) | Spacer chamfering for a replacement metal gate device | |
US9236269B2 (en) | Field effect transistor (FinFET) device with a planar block area to enable variable Fin pitch and width | |
US9337306B2 (en) | Multi-phase source/drain/gate spacer-epi formation | |
US20150021695A1 (en) | Epitaxial block layer for a fin field effect transistor device | |
US9472572B2 (en) | Fin field effect transistor (finFET) device including a set of merged fins formed adjacent a set of unmerged fins | |
US20150028348A1 (en) | Forming embedded source and drain regions to prevent bottom leakage in a dielectrically isolated fin field effect transistor (finfet) device | |
US20150104913A1 (en) | Simultaneous Formation of Source/Drain Openings with Different Profiles | |
US9224842B2 (en) | Patterning multiple, dense features in a semiconductor device using a memorization layer | |
US9978588B2 (en) | Nitride spacer for protecting a fin-shaped field effect transistor (FinFET) device | |
US8741722B2 (en) | Formation of dividers between gate ends of field effect transistor devices | |
US9761594B2 (en) | Hardmask for a halo/extension implant of a static random access memory (SRAM) layout | |
US10475904B2 (en) | Methods of forming merged source/drain regions on integrated circuit products | |
US20150076654A1 (en) | Enlarged fin tip profile for fins of a field effect transistor (finfet) device | |
US20160035728A1 (en) | Retrograde doped layer for device isolation | |
US20150123211A1 (en) | NARROW DIFFUSION BREAK FOR A FIN FIELD EFFECT (FinFET) TRANSISTOR DEVICE | |
US20090170259A1 (en) | Angled implants with different characteristics on different axes | |
US9437740B2 (en) | Epitaxially forming a set of fins in a semiconductor device | |
US20110256674A1 (en) | Two-way Halo Implant | |
US9236312B2 (en) | Preventing EPI damage for cap nitride strip scheme in a Fin-shaped field effect transistor (FinFET) device | |
US10727130B2 (en) | Semiconductor device and fabrication method thereof | |
JPH07109889B2 (en) | Transistor manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WU, XUSHENG;LIU, BINGWU;MANN, RANDY;SIGNING DATES FROM 20130906 TO 20130909;REEL/FRAME:031324/0394 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054633/0001 Effective date: 20201022 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |