US20140291606A1 - Solution-assisted carbon nanotube placement with graphene electrodes - Google Patents

Solution-assisted carbon nanotube placement with graphene electrodes Download PDF

Info

Publication number
US20140291606A1
US20140291606A1 US13/852,798 US201313852798A US2014291606A1 US 20140291606 A1 US20140291606 A1 US 20140291606A1 US 201313852798 A US201313852798 A US 201313852798A US 2014291606 A1 US2014291606 A1 US 2014291606A1
Authority
US
United States
Prior art keywords
graphene
substrate
electrode
electrodes
semiconductor device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US13/852,798
Other versions
US8859439B1 (en
Inventor
Phaedon Avouris
Christos Dimitrakopoulos
Damon B. Farmer
Mathias B. Steiner
Michael Engel
Ralph Krupke
Yu-Ming Lin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Karlsruher Institut fuer Technologie KIT
Taiwan Bluestone Technology Ltd
International Business Machines Corp
Original Assignee
Karlsruher Institut fuer Technologie KIT
Taiwan Bluestone Technology Ltd
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Karlsruher Institut fuer Technologie KIT, Taiwan Bluestone Technology Ltd, International Business Machines Corp filed Critical Karlsruher Institut fuer Technologie KIT
Priority to US13/852,798 priority Critical patent/US8859439B1/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: AVOURIS, PHAEDON, DIMITRAKOPOULOS, CHRISTOS, FARMER, DAMON B., STEINER, MATHIAS B.
Assigned to KARLSRUHE INSTITUTE OF TECHNOLOGY reassignment KARLSRUHE INSTITUTE OF TECHNOLOGY ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ENGEL, MICHAEL
Assigned to KARLSRUHE INSTITUTE OF TECHNOLOGY reassignment KARLSRUHE INSTITUTE OF TECHNOLOGY ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KRUPKE, RALPH
Assigned to Taiwan Bluestone Technology LTD. reassignment Taiwan Bluestone Technology LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LIN, YU-MING, DR.
Priority to US14/496,048 priority patent/US9412815B2/en
Publication of US20140291606A1 publication Critical patent/US20140291606A1/en
Application granted granted Critical
Publication of US8859439B1 publication Critical patent/US8859439B1/en
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0657Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
    • H01L29/0665Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body the shape of the body defining a nanostructure
    • H01L29/0669Nanowires or nanotubes
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B82NANOTECHNOLOGY
    • B82YSPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
    • B82Y10/00Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B82NANOTECHNOLOGY
    • B82YSPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
    • B82Y40/00Manufacture or treatment of nanostructures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02367Substrates
    • H01L21/0237Materials
    • H01L21/02373Group 14 semiconducting materials
    • H01L21/02376Carbon, e.g. diamond-like carbon
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/16Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic System
    • H01L29/1606Graphene
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/413Nanosized electrodes, e.g. nanowire electrodes comprising one or a plurality of nanowires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/45Ohmic electrodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K10/00Organic devices specially adapted for rectifying, amplifying, oscillating or switching; Organic capacitors or resistors having a potential-jump barrier or a surface barrier
    • H10K10/80Constructional details
    • H10K10/82Electrodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K85/00Organic materials used in the body or electrodes of devices covered by this subclass
    • H10K85/20Carbon compounds, e.g. carbon nanotubes or fullerenes
    • H10K85/221Carbon nanotubes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0657Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
    • H01L29/0665Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body the shape of the body defining a nanostructure
    • H01L29/0669Nanowires or nanotubes
    • H01L29/0673Nanowires or nanotubes oriented parallel to a substrate
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K10/00Organic devices specially adapted for rectifying, amplifying, oscillating or switching; Organic capacitors or resistors having a potential-jump barrier or a surface barrier
    • H10K10/40Organic transistors
    • H10K10/46Field-effect transistors, e.g. organic thin-film transistors [OTFT]
    • H10K10/462Insulated gate field-effect transistors [IGFETs]
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S977/00Nanotechnology
    • Y10S977/70Nanostructure
    • Y10S977/734Fullerenes, i.e. graphene-based structures, such as nanohorns, nanococoons, nanoscrolls or fullerene-like structures, e.g. WS2 or MoS2 chalcogenide nanotubes, planar C3N4, etc.
    • Y10S977/742Carbon nanotubes, CNTs

Definitions

  • the present invention relates to carbon nanotubes, and more specifically, to a method of depositing carbon nanotubes on a substrate.
  • Nanotechnology such as carbon nanotube (CNT) technology
  • CNT carbon nanotube
  • CNTFETs carbon nanotube field-effect transistors
  • CNT placement techniques have been developed for depositing carbon nanotubes on a substrate to form the nanotube-based transistor. These CNT deposition techniques rely on substrate patterning, chemical surface functionalization, Langmuir-Blodgett-type techniques, or a combination thereof.
  • the traditional CNT deposition techniques offer little control over the position, orientation, and density of the carbon nanotubes.
  • Another known technique for depositing carbon nanotubes on a substrate is based on dielectrophoresis, also known as the electric-field method.
  • the conventional electric-field method requires the presence of metallic electrodes to induce an electric field at a desired location at which to dispose the carbon nanotubes.
  • the presence of the metallic electrodes deteriorates the functionality and performance of semiconductor devices after placement of the carbon nanotubes is complete. Further, maintaining embedded metal electrodes in the substrate prevents reducing the overall size of the semiconductor device.
  • a method of forming carbon nanotubes on a substrate includes forming a pair of graphene electrodes on a surface of the substrate.
  • the pair of graphene electrodes includes a first graphene electrode and a second graphene electrode disposed opposite the first graphene electrode.
  • the first and second graphene electrodes are separated from one another by an exposed portion of the substrate.
  • the method further includes depositing a solution containing at least one carbon nanotube on the surface of the substrate.
  • the solution covers the first and second graphene electrodes;.
  • the method further includes generating an electric field across the first and second graphene electrodes. The electric field forces the carbon nanotubes to the exposed portion of the substrate and aligns the at least one carbon nanotube between the first and second graphene electrodes in a direction parallel with the electric field.
  • a semiconductor device includes a substrate having at least one electrically insulating portion.
  • a first graphene electrode is formed on a surface of the substrate such that the electrically insulating portion is interposed between a bulk portion of the substrate and the first graphene electrode.
  • a second graphene electrode formed on the surface of the substrate. The electrically insulating portion of the substrate is interposed between the bulk portion of the substrate and the second graphene electrode. The second graphene electrode is disposed opposite the first graphene electrode to define an exposed substrate area therebetween.
  • a semiconductor device comprises a substrate wafer configured to insulate electrical current from flowing therethrough.
  • a graphene electrode network includes first and second electrode branches separated from one another by an exposed portion of the substrate wafer. The first and second electrode branches extend along the substrate in direction parallel to one another. The first electrode branch is configured to receive a voltage source and the second electrode branch is configured to receive a ground source.
  • a plurality of carbon nanotube arrays are arranged between the first and second electrode branches. The plurality of carbon nanotube arrays includes a plurality of individual carbon nanotubes. The carbon nanotubes are aligned perpendicular to the first and second electrode branches in response to an electric field generated by applying the voltage and ground sources.
  • FIGS. 1-20 are a series of views illustrating a method of forming carbon nanotubes on a semiconductor device according to an exemplary process flow, in which:
  • FIG. 1 is a cross-sectional view of a starting substrate for fabricating a carbon nanotube semiconductor device
  • FIG. 2 illustrates formation of a graphene layer atop the starting substrate of FIG. 1 ;
  • FIG. 3 illustrates formation of a masking layer atop the graphene layer shown in FIG. 2 ;
  • FIG. 4 illustrates a cross-sectional view of the semiconductor device shown in FIG. 3 following an lithography process that patterns the masking layer;
  • FIG. 5 is a top view of the semiconductor device shown in FIG. 4 illustrating a saw-tooth pattern patterned in the masking layer according to a first embodiment
  • FIG. 6 is a top view of the semiconductor device shown in FIG. 4 illustrating a block-pattern patterned in the masking layer according to a second embodiment
  • FIG. 7 is a cross-sectional view of the semiconductor device illustrated in FIG. 4 following an etching process to pattern the graphene layer;
  • FIG. 8 is a top view of the semiconductor device shown in FIG. 7 showing a graphene layer that is patterned according to the first embodiment
  • FIG. 9 is a cross-sectional view of the semiconductor device illustrated in FIG. 7 after removing the masking layer to expose graphene electrodes;
  • FIG. 10 is a top view of the semiconductor device illustrated in FIG. 9 showing the graphene electrodes formed on the substrate according to the first embodiment
  • FIG. 11 illustrates the semiconductor device shown in FIG. 9 following solution deposition of carbon nanotubes
  • FIG. 12 illustrates the semiconductor device of FIG. 11 showing carbon nanotubes arranged according to an electric field induced in response to applying an electrical voltage and a ground source to the graphene electrodes;
  • FIG. 13 is a top view of the semiconductor device of FIG. 12 showing an arrangement of the carbon nanotubes between the graphene electrodes according to the first embodiment
  • FIG. 14 is a top view of the semiconductor device of FIG. 12 showing arrangement of the carbon nanotubes between the graphene electrodes according to the second embodiment;
  • FIG. 15 illustrates the semiconductor device of FIG. 12 after disconnecting the electrical voltage and forming a masking layer over the carbon nanotubes
  • FIG. 16 is a top view of the semiconductor device of FIG. 15 according to the first embodiment
  • FIG. 17 illustrates the semiconductor device of claim 15 following removal of the graphene electrodes to expose the underlying substrate
  • FIG. 18 is a top view of the semiconductor device illustrated in FIG. 17 ;
  • FIG. 19 illustrates the semiconductor device of FIG. 17 following removal of the masking layer to expose the carbon nanotubes
  • FIG. 20 is a top view of the semiconductor device illustrated in FIG. 19 showing an arrangement of the carbon nanotubes on the substrate.
  • FIGS. 21-24 are a series of views illustrating a semiconductor device including a graphene electrode network to arrange carbon nanotubes, in which:
  • FIG. 21 illustrates a top view of a semiconductor device including an electrode network etched from a graphene layer formed on a substrate;
  • FIG. 22 is a top view of the semiconductor device shown in FIG. 21 following solution deposition of carbon nanotubes on the substrate;
  • FIG. 23 is a top view of the semiconductor device illustrated in FIG. 22 showing alignment of the carbon nanotubes after applying electrical voltage to the graphene electrode network;
  • FIG. 24 is a top view of the semiconductor device illustrated in FIG. 23 showing arrangement of the carbon nanotubes after disconnected the electrical voltage and removing the graphene electrode network.
  • FIG. 25 is a flow diagram illustrating a method of forming carbon nanotubes on a semiconductor device according to an embodiment.
  • the starting substrate 102 utilized to form the semiconductor device 100 is illustrated.
  • the starting substrate 102 may be formed from a variety of materials including, but not limited to, silicon (Si) silicon-carbon (SiC), quartz and plastic.
  • the starting substrate 102 may also be formed as a semiconductor-on-insulator (SOI) substrate.
  • the substrate 102 may comprise an electrical insulating layer interposed between a bulk substrate layer and a semiconductor layer.
  • the electrical insulating layer may include, but is not limited to, silicon dioxide (SiO 2 ), plastic, silicon nitride, silicon oxynitride, a dielectric metal oxide, a dielectric metal oxynitride, glass, organosilicate glass, nitrogen doped organosilicate glass and a combination thereof.
  • the bulk substrate layer and the semiconductor layer may be formed from, for example, silicon (Si).
  • the thickness of the insulator layer may range from about 50 nanometers (nm) to about 2 centimeters (cm).
  • a graphene layer 104 is formed on an exterior surface of the substrate 102 .
  • an electrically insulating portion of the substrate 102 is interposed between the graphene layer 104 and a bulk portion of the substrate 102 .
  • the electrically insulating portion may be provided as portion of the substrate 102 itself. That is, the insulating portion may be provided as a stand-alone substrate 102 capable of mechanical supporting itself and also structure subsequently formed on the substrate 102 .
  • the insulating portion may be a thin layer that is formed on the exterior portion of the substrate 102 such that the insulating portion is interposed between the graphene layer and the substrate 102 .
  • the graphene layer 104 may be categorized as a semi-metal. That is, although graphene is not a metal, the graphene layer 104 still provides metal-like characteristics, such as electrical conductivity properties comparable to metal.
  • Various methods may be used to form the graphene layer 104 including, but not limited to, diffusion-assisted synthesis, or epitaxially growing the graphene layer 104 on the substrate 102 .
  • the graphene layer 104 may be grown as a single graphene layer 104 having a thickness of about 0.34 nm. In another embodiment, the graphene layer 104 may be grown as a plurality of stacked graphene layers 104 , each layer having a thickness of about 0.34 nm.
  • a masking layer 106 is formed atop the graphene layer 104 . Accordingly, the graphene layer 104 is interposed between the masking layer 106 and the substrate 102 .
  • the masking layer 106 may be a soft masking layer or a hard masking layer.
  • the soft masking layer may include an optical or electron-beam lithography resist such as, for example, poly(methyl methacrylate) (PMMA), hydrogen silsesquioxane (HSQ) or Microposit S1818TTM photoresist material.
  • PMMA poly(methyl methacrylate)
  • HSQ hydrogen silsesquioxane
  • Microposit S1818TTM photoresist material a photoresist material.
  • the hard masking layer may comprise, for example, oxide, nitride, or metal.
  • Various methods may be used to form the masking layer 106 on the graphene layer 104 including, but not limited to, spin coating, compatible deposition, and chemical vapor deposition (CVD).
  • a PMMA material may be developed using an isopropyl alcohol (IPA) and water solution, and may then be spun onto the surface of the graphene layer 104 .
  • IPA isopropyl alcohol
  • the masking layer 106 may be patterned by impinging an electron beam onto the surface thereof to define a masking pattern.
  • the masking pattern may include various patterns such that the exposed graphene layer 104 is located between a first masking layer portion 108 and an opposing second masking layer portion 110 .
  • the masking pattern may be a saw-tooth pattern as illustrated in FIG. 5 .
  • the saw-tooth pattern includes a plurality of teeth-like portions 112 extending one next to the other along the edge of the masking layer portions 108 , 110 .
  • the teeth-like portions 112 are separated from one another by a predetermined distance, i.e., pitch.
  • the pitch between each tooth portion may range from about 1 micron ( ⁇ m) to about 1 nanometer (nm).
  • the masking pattern may be a block-pattern.
  • the block-pattern includes uniform-edge portions 114 that define the graphene layer 104 therebetween.
  • the graphene layer 104 is etched according to the masking pattern as described above.
  • the graphene layer 104 may be etched using an oxygen plasma etching process, for example, thereby exposing a portion of the underlying substrate 102 .
  • the exposed substrate 102 is located between the first and second masking layer portions 108 , 110 to define a carbon nanotube location area 116 , which is discussed in greater detail below. If the saw-tooth masking pattern discussed above is used as the masking pattern, the graphene layer 104 will be etched away such that the underlying substrate 102 is exposed between the teeth-like portions 112 of the remaining masking layer 106 as further illustrated in FIG. 8 .
  • the remaining portion of the masking layer 106 is removed from the graphene layer 104 .
  • the masking layer 106 may be lifted from the graphene using, for example, an acetone wash.
  • a first graphene electrode 118 and a second opposing graphene electrode 120 may be formed on the substrate 102 , where the exposed substrate portion is located between the graphene electrodes 118 , 120 as further illustrated in FIG. 9 .
  • the exposed substrate 102 defines the carbon nanotube location area 116 having a width that extends between the graphene electrodes 118 , 120 , as discussed in greater detail below.
  • the width of the location area 116 i.e., the distance between opposing graphene electrodes 118 , 120 , may range from about 1 ⁇ m to about 1 nm.
  • the graphene electrodes 118 , 120 may be patterned according to the graphene and masking-layer etching processes described above. If the saw-tooth masking layer pattern is used, for example, first and second opposing saw-tooth shaped graphene electrodes 118 , 120 may be formed as illustrated in FIG. 10 .
  • graphene exhibits electrical conductivity properties such that electrical current is capable of flowing through the graphene electrodes and an electric field 130 may be induced between the graphene electrodes 118 , 120 .
  • a solution 122 containing one or more carbon nanotubes 124 is deposited on the surface of the substrate 102 to cover the graphene electrodes 118 , 120 .
  • the solution 122 may include an aqueous solution 122 comprising a chromic or nitric acid.
  • the solution 122 may also include an aqueous solution 122 comprising and amphiphilic organic material.
  • the carbon nanotubes 124 are non-uniformly arranged in the solution 122 when they are initially deposited on the substrate 102 as illustrated in FIG. 11 .
  • the diameter of the carbon nanotubes 124 may range from about 0.5 nm to about 5 nm.
  • the carbon nanotubes 124 may be forced into alignment with respect to one or more of the graphene electrodes 118 , 120 via dielectrophoresis. More specifically, a voltage source 126 may be applied to a first graphene electrode 118 and a ground source 128 may be applied to a second graphene electrode 120 located adjacent and opposite the first graphene electrode 118 . The electrical potential across the graphene electrodes 118 , 120 induces an electric field 130 between the first and second graphene electrodes 118 , 120 as further illustrated in FIG. 12 . In at least one embodiment, the voltage source 126 is an alternating current (AC) voltage source 126 .
  • AC alternating current
  • the carbon nanotubes 124 become electrically attracted to the electric field 130 , thereby moving into the location area 116 between the first and second graphene electrodes via dielectrophoresis.
  • the carbon nanotubes 124 ultimately become aligned between the graphene electrodes 118 , 120 according to the direction of the electric field 130 .
  • the carbon nanotubes inherently align in a direction parallel to the direction of the electric field 130 extending between the first and second graphene electrodes 118 , 120 . Accordingly, a first end of the carbon nanotubes 124 is disposed adjacent the first graphene electrode 118 and the opposing end of the carbon nanotube is disposed adjacent the second graphene electrode 120 . It is appreciated that the carbon nanotubes 124 may be aligned without requiring physical contact with the first and second graphene electrodes 118 , 120 . That is, the carbon nanotubes 124 may be aligned with the first and second graphene electrodes 118 , 120 exclusively using the electric field 130 without requiring direct contact with the graphene electrodes 118 , 120 .
  • the pattern of the graphene electrodes 118 , 120 may also determine the arrangement of the carbon nanotubes 124 , thereby allowing for predefined arrangement of carbon nanotube arrays 124 on the substrate 102 . Supposing that the graphene electrodes have a saw-tooth pattern, as illustrated in FIG. 13 , each carbon nanotube 124 is aligned with respect to ends of opposing teeth-like portions 112 . Accordingly, the distance and pitch between each carbon nanotube may be based on the distance between each teeth-like portion 112 of the respective graphene electrode 118 , 120 , thereby increasing control of the overall arrangement of the nanotubes 124 .
  • the saw-tooth patterned graphene electrodes 118 , 120 may assist in confining the electric field 130 , thereby providing a more accurate estimation of the electric field distribution between the graphene electrodes 118 , 120 .
  • the carbon nanotubes 124 may be arranged in a more condensed manner, i.e., arranged at a closer distance with respect to one another due to the uniform edge portions 114 of the first and second graphene electrodes 118 , 120 .
  • the solution 122 may be removed from the substrate 102 , for example, by blowing off the solution 122 using a nitrogen flow.
  • the voltage source 126 and the ground source 128 may be disconnected from the graphene electrodes 118 , 120 .
  • the carbon nanotubes 124 may then be covered with an auxiliary mask 132 as further illustrated in FIGS. 15 and 16 .
  • the auxiliary mask 132 may be formed from material similar to the masking layer 106 .
  • the auxiliary mask 132 may be a soft mask or a hard mask.
  • the soft mask may include an optical or electron-beam lithography resist such as, for example, poly(methyl methacrylate) (PMMA), hydrogen silsesquioxane (HSQ) or Microposit S1818TM photoresist material.
  • PMMA poly(methyl methacrylate)
  • HSQ hydrogen silsesquioxane
  • the hard mask may comprise, for example, oxide, nitride, or metal.
  • Various methods may be used to form the auxiliary mask 132 on the graphene layer 104 including, but not limited to, spin coating, compatible deposition, and chemical vapor deposition (CVD).
  • the auxiliary mask 132 assists in protecting the carbon nanotubes 124 during removal of the graphene electrodes 118 , 120 , which is discussed in greater detail below.
  • the graphene electrodes 118 , 120 are removed from the substrate 102 as illustrated in FIGS. 17 and 18 .
  • the first and second graphene electrodes may be removed using, for example, an oxygen plasma etching process.
  • the axillary mask 132 may be removed using, for example, an acetone wash, thereby leaving one or more carbon nanotubes 124 formed on the substrate 102 according to a predefined arrangement and alignment as shown in FIGS. 19 and 20 .
  • the substrate 102 having the arranged carbon nanotubes 124 may subsequently be used for further device processing according to a desired semiconductor device 100 application.
  • FIGS. 21-24 a series of views illustrating a semiconductor device including a graphene electrode network to arrange carbon nanotubes is shown according to an embodiment.
  • a top view of a semiconductor device 200 is shown.
  • the semiconductor device 200 includes a graphene electrode network 202 etched from a graphene layer formed on a substrate wafer 204 .
  • the graphene electrode network 202 includes a plurality of graphene electrode branches.
  • the graphene electrode branches may include one or more electrode pairs. Each graphene electrode pair includes a first electrode 206 and an opposing second electrode 208 .
  • the substrate wafer 204 may be formed from a variety of materials including, but not limited to, silicon (Si) silicon-carbon (SiC), quartz and plastic.
  • the substrate wafer 204 may include an electrically insulation portion or layer integrally formed therewith.
  • the substrate wafer 204 may also be formed as a semiconductor-on-insulator (SOI) substrate.
  • SOI substrate may include an insulation layer interposed between a bulk portion of the substrate and an upper surface of the substrate.
  • the semiconductor device 200 of FIG. 21 is shown after randomly depositing carbon nanotubes 210 on the substrate wafer 204 .
  • the carbon nanotubes 210 may be contained in a solution that is deposited on the substrate wafer 204 .
  • a voltage source 212 and a ground source 214 may be electrically connected to the graphene electrode network 202 , as illustrated in FIG. 23 .
  • a first plurality of electrode branches may be commonly connected to a voltage source 212
  • a second electrode branch may be commonly connected to a ground source 214 .
  • the voltage 212 and ground 214 connections induce an electric field between the graphene electrode pairs as discussed in detail above.
  • the carbon nanotubes 210 are forced into alignment between the opposing graphene electrode pairs 206 , 208 to provide one or more carbon nanotube arrays 216 as further illustrated in FIG. 23 .
  • Each carbon nanotube array 216 may comprise a plurality of individual carbon nanotubes 210 .
  • the voltage source 212 , ground source 214 and graphene electrode network 202 may be removed.
  • a substrate wafer 204 is then having a plurality of carbon nanotube arrays 216 arranged according to the predefined arrangement and alignment set by the graphene electrode network 202 , as illustrated in FIG. 24 .
  • a flow diagram illustrates a method of forming carbon nanotubes on a semiconductor device according to an embodiment.
  • a graphene layer is formed on a substrate.
  • the graphene layer may be formed, for example, by epitaxial growing the graphene layer on an exterior surface of the substrate.
  • a masking layer is formed on the graphene layer.
  • the masking layer may be spun the graphene layer.
  • the masking layer may be defined using, for example, an electron beam to expose a portion of underlying graphene layer at operation 504 .
  • the exposed graphene layer is etched according to the patterned masking layer to expose a portion of the underlying substrate.
  • the patterned graphene layer defines a carbon nanotube location area to receive one or more carbon nanotubes.
  • the remaining masking layer is removed using, for example, an acetone wash, thereby exposing opposing graphene electrodes.
  • the opposing graphene electrodes may be separated from one another by the exposed substrate, i.e., the carbon nanotube location area.
  • a solution containing randomly arranged carbon nanotubes is deposited on the substrate to cover the graphene electrodes at operation 510 .
  • a voltage source is electrically connected to a first graphene electrode and a ground source is electrically connected to the opposing second graphene electrode.
  • an electric field is induced between the opposing graphene electrodes.
  • the carbon nanotubes are induced into alignment between the opposing graphene electrodes via the electric field. After the carbon nanotubes are aligned, the graphene electrodes are removed from the substrate at operation 516 , and the method ends.
  • a mask may be formed over the carbon nanotubes to protect the nanotubes during removal of the graphene electrodes.
  • the graphene electrodes may be removed using an oxygen plasma etching process, and the mask may be removed using an acetone wash. Accordingly, the carbon nanotubes are left remaining on the substrate according to a predefined arrangement and alignment such that the semiconductor device may be further utilized in a subsequent process flow, for example, subsequent transistor fabrication.

Abstract

A semiconductor device includes a substrate having at least one electrically insulating portion. A first graphene electrode is formed on a surface of the substrate such that the electrically insulating portion is interposed between a bulk portion of the substrate and the first graphene electrode. A second graphene electrode formed on the surface of the substrate. The electrically insulating portion of the substrate is interposed between the bulk portion of the substrate and the second graphene electrode. The second graphene electrode is disposed opposite the first graphene electrode to define an exposed substrate area therebetween.

Description

    BACKGROUND
  • The present invention relates to carbon nanotubes, and more specifically, to a method of depositing carbon nanotubes on a substrate.
  • Nanotechnology, such as carbon nanotube (CNT) technology, has proven to be effective in addressing the ongoing trend of reducing the size of semiconductor devices. In particular, nanotube-based transistors, also known as carbon nanotube field-effect transistors (CNTFETs), are capable of digital switching. Various CNT placement techniques have been developed for depositing carbon nanotubes on a substrate to form the nanotube-based transistor. These CNT deposition techniques rely on substrate patterning, chemical surface functionalization, Langmuir-Blodgett-type techniques, or a combination thereof. However, the traditional CNT deposition techniques offer little control over the position, orientation, and density of the carbon nanotubes.
  • Another known technique for depositing carbon nanotubes on a substrate is based on dielectrophoresis, also known as the electric-field method. The conventional electric-field method requires the presence of metallic electrodes to induce an electric field at a desired location at which to dispose the carbon nanotubes. The presence of the metallic electrodes, however, deteriorates the functionality and performance of semiconductor devices after placement of the carbon nanotubes is complete. Further, maintaining embedded metal electrodes in the substrate prevents reducing the overall size of the semiconductor device.
  • SUMMARY
  • According to an embodiment, a method of forming carbon nanotubes on a substrate includes forming a pair of graphene electrodes on a surface of the substrate. The pair of graphene electrodes includes a first graphene electrode and a second graphene electrode disposed opposite the first graphene electrode. The first and second graphene electrodes are separated from one another by an exposed portion of the substrate. The method further includes depositing a solution containing at least one carbon nanotube on the surface of the substrate. The solution covers the first and second graphene electrodes;. The method further includes generating an electric field across the first and second graphene electrodes. The electric field forces the carbon nanotubes to the exposed portion of the substrate and aligns the at least one carbon nanotube between the first and second graphene electrodes in a direction parallel with the electric field.
  • According to another embodiment, a semiconductor device includes a substrate having at least one electrically insulating portion. A first graphene electrode is formed on a surface of the substrate such that the electrically insulating portion is interposed between a bulk portion of the substrate and the first graphene electrode. A second graphene electrode formed on the surface of the substrate. The electrically insulating portion of the substrate is interposed between the bulk portion of the substrate and the second graphene electrode. The second graphene electrode is disposed opposite the first graphene electrode to define an exposed substrate area therebetween.
  • According to still another embodiment, a semiconductor device comprises a substrate wafer configured to insulate electrical current from flowing therethrough. A graphene electrode network includes first and second electrode branches separated from one another by an exposed portion of the substrate wafer. The first and second electrode branches extend along the substrate in direction parallel to one another. The first electrode branch is configured to receive a voltage source and the second electrode branch is configured to receive a ground source. A plurality of carbon nanotube arrays are arranged between the first and second electrode branches. The plurality of carbon nanotube arrays includes a plurality of individual carbon nanotubes. The carbon nanotubes are aligned perpendicular to the first and second electrode branches in response to an electric field generated by applying the voltage and ground sources.
  • Additional features are realized through the techniques of the present disclosure. Various embodiments are described in detail herein and are considered a part of the claimed invention. For a better understanding of the invention and the features of the various embodiments, refer to the description and to the drawings.
  • BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
  • The subject matter of the inventive concept is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The forgoing and other features of the embodiments are apparent from the following detailed description taken in conjunction with the accompanying drawings.
  • FIGS. 1-20 are a series of views illustrating a method of forming carbon nanotubes on a semiconductor device according to an exemplary process flow, in which:
  • FIG. 1 is a cross-sectional view of a starting substrate for fabricating a carbon nanotube semiconductor device;
  • FIG. 2 illustrates formation of a graphene layer atop the starting substrate of FIG. 1;
  • FIG. 3 illustrates formation of a masking layer atop the graphene layer shown in FIG. 2;
  • FIG. 4 illustrates a cross-sectional view of the semiconductor device shown in FIG. 3 following an lithography process that patterns the masking layer;
  • FIG. 5 is a top view of the semiconductor device shown in FIG. 4 illustrating a saw-tooth pattern patterned in the masking layer according to a first embodiment;
  • FIG. 6 is a top view of the semiconductor device shown in FIG. 4 illustrating a block-pattern patterned in the masking layer according to a second embodiment;
  • FIG. 7 is a cross-sectional view of the semiconductor device illustrated in FIG. 4 following an etching process to pattern the graphene layer;
  • FIG. 8 is a top view of the semiconductor device shown in FIG. 7 showing a graphene layer that is patterned according to the first embodiment;
  • FIG. 9 is a cross-sectional view of the semiconductor device illustrated in FIG. 7 after removing the masking layer to expose graphene electrodes;
  • FIG. 10 is a top view of the semiconductor device illustrated in FIG. 9 showing the graphene electrodes formed on the substrate according to the first embodiment;
  • FIG. 11 illustrates the semiconductor device shown in FIG. 9 following solution deposition of carbon nanotubes;
  • FIG. 12 illustrates the semiconductor device of FIG. 11 showing carbon nanotubes arranged according to an electric field induced in response to applying an electrical voltage and a ground source to the graphene electrodes;
  • FIG. 13 is a top view of the semiconductor device of FIG. 12 showing an arrangement of the carbon nanotubes between the graphene electrodes according to the first embodiment;
  • FIG. 14 is a top view of the semiconductor device of FIG. 12 showing arrangement of the carbon nanotubes between the graphene electrodes according to the second embodiment;
  • FIG. 15 illustrates the semiconductor device of FIG. 12 after disconnecting the electrical voltage and forming a masking layer over the carbon nanotubes;
  • FIG. 16 is a top view of the semiconductor device of FIG. 15 according to the first embodiment;
  • FIG. 17 illustrates the semiconductor device of claim 15 following removal of the graphene electrodes to expose the underlying substrate;
  • FIG. 18 is a top view of the semiconductor device illustrated in FIG. 17;
  • FIG. 19 illustrates the semiconductor device of FIG. 17 following removal of the masking layer to expose the carbon nanotubes; and
  • FIG. 20 is a top view of the semiconductor device illustrated in FIG. 19 showing an arrangement of the carbon nanotubes on the substrate.
  • FIGS. 21-24 are a series of views illustrating a semiconductor device including a graphene electrode network to arrange carbon nanotubes, in which:
  • FIG. 21 illustrates a top view of a semiconductor device including an electrode network etched from a graphene layer formed on a substrate;
  • FIG. 22 is a top view of the semiconductor device shown in FIG. 21 following solution deposition of carbon nanotubes on the substrate;
  • FIG. 23 is a top view of the semiconductor device illustrated in FIG. 22 showing alignment of the carbon nanotubes after applying electrical voltage to the graphene electrode network; and
  • FIG. 24 is a top view of the semiconductor device illustrated in FIG. 23 showing arrangement of the carbon nanotubes after disconnected the electrical voltage and removing the graphene electrode network.
  • FIG. 25 is a flow diagram illustrating a method of forming carbon nanotubes on a semiconductor device according to an embodiment.
  • DETAILED DESCRIPTION
  • With reference now to FIGS. 1-20, an example of a process flow to form carbon nanotubes on a semiconductor device 100 will be discussed in greater detail. Referring to FIG. 1, a starting substrate 102 utilized to form the semiconductor device 100 is illustrated. The starting substrate 102 may be formed from a variety of materials including, but not limited to, silicon (Si) silicon-carbon (SiC), quartz and plastic. The starting substrate 102 may also be formed as a semiconductor-on-insulator (SOI) substrate. For example, the substrate 102 may comprise an electrical insulating layer interposed between a bulk substrate layer and a semiconductor layer. The electrical insulating layer may include, but is not limited to, silicon dioxide (SiO2), plastic, silicon nitride, silicon oxynitride, a dielectric metal oxide, a dielectric metal oxynitride, glass, organosilicate glass, nitrogen doped organosilicate glass and a combination thereof. The bulk substrate layer and the semiconductor layer may be formed from, for example, silicon (Si). The thickness of the insulator layer may range from about 50 nanometers (nm) to about 2 centimeters (cm).
  • Referring now to FIG. 2, a graphene layer 104 is formed on an exterior surface of the substrate 102. In at least one embodiment, an electrically insulating portion of the substrate 102 is interposed between the graphene layer 104 and a bulk portion of the substrate 102. The electrically insulating portion may be provided as portion of the substrate 102 itself. That is, the insulating portion may be provided as a stand-alone substrate 102 capable of mechanical supporting itself and also structure subsequently formed on the substrate 102. In another embodiment, the insulating portion may be a thin layer that is formed on the exterior portion of the substrate 102 such that the insulating portion is interposed between the graphene layer and the substrate 102.
  • The graphene layer 104 may be categorized as a semi-metal. That is, although graphene is not a metal, the graphene layer 104 still provides metal-like characteristics, such as electrical conductivity properties comparable to metal. Various methods may be used to form the graphene layer 104 including, but not limited to, diffusion-assisted synthesis, or epitaxially growing the graphene layer 104 on the substrate 102. The graphene layer 104 may be grown as a single graphene layer 104 having a thickness of about 0.34 nm. In another embodiment, the graphene layer 104 may be grown as a plurality of stacked graphene layers 104, each layer having a thickness of about 0.34 nm.
  • Turning now to FIG. 3, a masking layer 106 is formed atop the graphene layer 104. Accordingly, the graphene layer 104 is interposed between the masking layer 106 and the substrate 102. The masking layer 106 may be a soft masking layer or a hard masking layer. The soft masking layer may include an optical or electron-beam lithography resist such as, for example, poly(methyl methacrylate) (PMMA), hydrogen silsesquioxane (HSQ) or Microposit S1818T™ photoresist material. The hard masking layer may comprise, for example, oxide, nitride, or metal. Various methods may be used to form the masking layer 106 on the graphene layer 104 including, but not limited to, spin coating, compatible deposition, and chemical vapor deposition (CVD). For example, a PMMA material may be developed using an isopropyl alcohol (IPA) and water solution, and may then be spun onto the surface of the graphene layer 104.
  • Referring now to FIG. 4, a portion of the masking layer 106 is removed to expose the underlying graphene layer 104. The masking layer 106 may be patterned by impinging an electron beam onto the surface thereof to define a masking pattern. The masking pattern may include various patterns such that the exposed graphene layer 104 is located between a first masking layer portion 108 and an opposing second masking layer portion 110.
  • According to a first embodiment, for example, the masking pattern may be a saw-tooth pattern as illustrated in FIG. 5. The saw-tooth pattern includes a plurality of teeth-like portions 112 extending one next to the other along the edge of the masking layer portions 108, 110. The teeth-like portions 112 are separated from one another by a predetermined distance, i.e., pitch. The pitch between each tooth portion may range from about 1 micron (μm) to about 1 nanometer (nm). According to a second embodiment illustrated in FIG. 6, the masking pattern may be a block-pattern. The block-pattern includes uniform-edge portions 114 that define the graphene layer 104 therebetween.
  • Turning now to FIG. 7, the graphene layer 104 is etched according to the masking pattern as described above. The graphene layer 104 may be etched using an oxygen plasma etching process, for example, thereby exposing a portion of the underlying substrate 102. The exposed substrate 102 is located between the first and second masking layer portions 108, 110 to define a carbon nanotube location area 116, which is discussed in greater detail below. If the saw-tooth masking pattern discussed above is used as the masking pattern, the graphene layer 104 will be etched away such that the underlying substrate 102 is exposed between the teeth-like portions 112 of the remaining masking layer 106 as further illustrated in FIG. 8.
  • Referring now to FIG. 9, the remaining portion of the masking layer 106 is removed from the graphene layer 104. The masking layer 106 may be lifted from the graphene using, for example, an acetone wash. As a result, a first graphene electrode 118 and a second opposing graphene electrode 120 may be formed on the substrate 102, where the exposed substrate portion is located between the graphene electrodes 118, 120 as further illustrated in FIG. 9.
  • The exposed substrate 102 defines the carbon nanotube location area 116 having a width that extends between the graphene electrodes 118,120, as discussed in greater detail below. The width of the location area 116, i.e., the distance between opposing graphene electrodes 118, 120, may range from about 1 μm to about 1 nm. The graphene electrodes 118, 120 may be patterned according to the graphene and masking-layer etching processes described above. If the saw-tooth masking layer pattern is used, for example, first and second opposing saw-tooth shaped graphene electrodes 118, 120 may be formed as illustrated in FIG. 10. As previously discussed, graphene exhibits electrical conductivity properties such that electrical current is capable of flowing through the graphene electrodes and an electric field 130 may be induced between the graphene electrodes 118, 120.
  • Turning to FIG. 11, a solution 122 containing one or more carbon nanotubes 124 is deposited on the surface of the substrate 102 to cover the graphene electrodes 118, 120. The solution 122 may include an aqueous solution 122 comprising a chromic or nitric acid. The solution 122 may also include an aqueous solution 122 comprising and amphiphilic organic material. The carbon nanotubes 124 are non-uniformly arranged in the solution 122 when they are initially deposited on the substrate 102 as illustrated in FIG. 11. The diameter of the carbon nanotubes 124 may range from about 0.5 nm to about 5 nm.
  • With reference now to FIG. 12, the carbon nanotubes 124 may be forced into alignment with respect to one or more of the graphene electrodes 118, 120 via dielectrophoresis. More specifically, a voltage source 126 may be applied to a first graphene electrode 118 and a ground source 128 may be applied to a second graphene electrode 120 located adjacent and opposite the first graphene electrode 118. The electrical potential across the graphene electrodes 118, 120 induces an electric field 130 between the first and second graphene electrodes 118, 120 as further illustrated in FIG. 12. In at least one embodiment, the voltage source 126 is an alternating current (AC) voltage source 126. Accordingly, the carbon nanotubes 124 become electrically attracted to the electric field 130, thereby moving into the location area 116 between the first and second graphene electrodes via dielectrophoresis. The carbon nanotubes 124 ultimately become aligned between the graphene electrodes 118, 120 according to the direction of the electric field 130.
  • More specifically, the carbon nanotubes inherently align in a direction parallel to the direction of the electric field 130 extending between the first and second graphene electrodes 118, 120. Accordingly, a first end of the carbon nanotubes 124 is disposed adjacent the first graphene electrode 118 and the opposing end of the carbon nanotube is disposed adjacent the second graphene electrode 120. It is appreciated that the carbon nanotubes 124 may be aligned without requiring physical contact with the first and second graphene electrodes 118, 120. That is, the carbon nanotubes 124 may be aligned with the first and second graphene electrodes 118, 120 exclusively using the electric field 130 without requiring direct contact with the graphene electrodes 118, 120.
  • The pattern of the graphene electrodes 118, 120 may also determine the arrangement of the carbon nanotubes 124, thereby allowing for predefined arrangement of carbon nanotube arrays 124 on the substrate 102. Supposing that the graphene electrodes have a saw-tooth pattern, as illustrated in FIG. 13, each carbon nanotube 124 is aligned with respect to ends of opposing teeth-like portions 112. Accordingly, the distance and pitch between each carbon nanotube may be based on the distance between each teeth-like portion 112 of the respective graphene electrode 118, 120, thereby increasing control of the overall arrangement of the nanotubes 124. In addition, the saw-tooth patterned graphene electrodes 118, 120 may assist in confining the electric field 130, thereby providing a more accurate estimation of the electric field distribution between the graphene electrodes 118, 120. Referring to the block-pattern graphene electrodes illustrated in FIG. 14, however, the carbon nanotubes 124 may be arranged in a more condensed manner, i.e., arranged at a closer distance with respect to one another due to the uniform edge portions 114 of the first and second graphene electrodes 118, 120.
  • Turning now to FIGS. 15 and 16, the solution 122 may be removed from the substrate 102, for example, by blowing off the solution 122 using a nitrogen flow. In addition, the voltage source 126 and the ground source 128 may be disconnected from the graphene electrodes 118, 120. The carbon nanotubes 124 may then be covered with an auxiliary mask 132 as further illustrated in FIGS. 15 and 16. The auxiliary mask 132 may be formed from material similar to the masking layer 106. For example, the auxiliary mask 132 may be a soft mask or a hard mask. The soft mask may include an optical or electron-beam lithography resist such as, for example, poly(methyl methacrylate) (PMMA), hydrogen silsesquioxane (HSQ) or Microposit S1818™ photoresist material. The hard mask may comprise, for example, oxide, nitride, or metal. Various methods may be used to form the auxiliary mask 132 on the graphene layer 104 including, but not limited to, spin coating, compatible deposition, and chemical vapor deposition (CVD). The auxiliary mask 132 assists in protecting the carbon nanotubes 124 during removal of the graphene electrodes 118, 120, which is discussed in greater detail below.
  • After the auxiliary mask 132 is formed to protect the carbon nanotubes 124, the graphene electrodes 118, 120 are removed from the substrate 102 as illustrated in FIGS. 17 and 18. The first and second graphene electrodes may be removed using, for example, an oxygen plasma etching process. The axillary mask 132 may be removed using, for example, an acetone wash, thereby leaving one or more carbon nanotubes 124 formed on the substrate 102 according to a predefined arrangement and alignment as shown in FIGS. 19 and 20. The substrate 102 having the arranged carbon nanotubes 124 may subsequently be used for further device processing according to a desired semiconductor device 100 application.
  • Turning now to FIGS. 21-24, a series of views illustrating a semiconductor device including a graphene electrode network to arrange carbon nanotubes is shown according to an embodiment. Referring to FIG. 21, a top view of a semiconductor device 200 is shown. The semiconductor device 200 includes a graphene electrode network 202 etched from a graphene layer formed on a substrate wafer 204. The graphene electrode network 202 includes a plurality of graphene electrode branches. The graphene electrode branches may include one or more electrode pairs. Each graphene electrode pair includes a first electrode 206 and an opposing second electrode 208. The substrate wafer 204 may be formed from a variety of materials including, but not limited to, silicon (Si) silicon-carbon (SiC), quartz and plastic. The substrate wafer 204 may include an electrically insulation portion or layer integrally formed therewith. In at least one exemplary embodiment, the substrate wafer 204 may also be formed as a semiconductor-on-insulator (SOI) substrate. The SOI substrate may include an insulation layer interposed between a bulk portion of the substrate and an upper surface of the substrate.
  • Turning to FIG. 22, the semiconductor device 200 of FIG. 21 is shown after randomly depositing carbon nanotubes 210 on the substrate wafer 204. As discussed in detail above, the carbon nanotubes 210 may be contained in a solution that is deposited on the substrate wafer 204. After depositing the carbon nanotubes 210, a voltage source 212 and a ground source 214 may be electrically connected to the graphene electrode network 202, as illustrated in FIG. 23. In at least one embodiment, a first plurality of electrode branches may be commonly connected to a voltage source 212, while a second electrode branch may be commonly connected to a ground source 214. The voltage 212 and ground 214 connections induce an electric field between the graphene electrode pairs as discussed in detail above. Accordingly, the carbon nanotubes 210 are forced into alignment between the opposing graphene electrode pairs 206, 208 to provide one or more carbon nanotube arrays 216 as further illustrated in FIG. 23. Each carbon nanotube array 216 may comprise a plurality of individual carbon nanotubes 210. After aligning the carbon nanotubes 210, the voltage source 212, ground source 214 and graphene electrode network 202 may be removed. A substrate wafer 204 is then having a plurality of carbon nanotube arrays 216 arranged according to the predefined arrangement and alignment set by the graphene electrode network 202, as illustrated in FIG. 24.
  • Referring now to FIG. 25, a flow diagram illustrates a method of forming carbon nanotubes on a semiconductor device according to an embodiment. At operation 500, a graphene layer is formed on a substrate. The graphene layer may be formed, for example, by epitaxial growing the graphene layer on an exterior surface of the substrate. At operation 502, a masking layer is formed on the graphene layer. In at least one embodiment, the masking layer may be spun the graphene layer. The masking layer may be defined using, for example, an electron beam to expose a portion of underlying graphene layer at operation 504. At operation 506, the exposed graphene layer is etched according to the patterned masking layer to expose a portion of the underlying substrate. The patterned graphene layer defines a carbon nanotube location area to receive one or more carbon nanotubes. At operation 508, the remaining masking layer is removed using, for example, an acetone wash, thereby exposing opposing graphene electrodes. The opposing graphene electrodes may be separated from one another by the exposed substrate, i.e., the carbon nanotube location area.
  • A solution containing randomly arranged carbon nanotubes is deposited on the substrate to cover the graphene electrodes at operation 510. At operation 512, a voltage source is electrically connected to a first graphene electrode and a ground source is electrically connected to the opposing second graphene electrode. In response to connecting the voltage and ground sources, an electric field is induced between the opposing graphene electrodes. At operation 514, the carbon nanotubes are induced into alignment between the opposing graphene electrodes via the electric field. After the carbon nanotubes are aligned, the graphene electrodes are removed from the substrate at operation 516, and the method ends. It is appreciated that a mask may be formed over the carbon nanotubes to protect the nanotubes during removal of the graphene electrodes. The graphene electrodes may be removed using an oxygen plasma etching process, and the mask may be removed using an acetone wash. Accordingly, the carbon nanotubes are left remaining on the substrate according to a predefined arrangement and alignment such that the semiconductor device may be further utilized in a subsequent process flow, for example, subsequent transistor fabrication.
  • The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one more other features, integers, steps, operations, element components, and/or groups thereof.
  • The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the various embodiments has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the claims. Various embodiments were chosen and described in order to best explain the principles of the inventive concept and the practical application, and to enable others of ordinary skill in the art to understand various embodiments with various modifications as are suited to the particular use contemplated
  • The flow diagrams depicted herein are just one example. There may be many variations to this diagram or operations described therein without departing from the scope of the claims. For instance, operations may be performed in a differing order, added, deleted or modified. All of these variations are considered a part of the claimed invention.
  • While the preferred embodiment to the invention had been described, it will be understood that those skilled in the art, both now and in the future, may make various modifications which fall within the scope of the following claims. These claims should be construed to maintain the proper protection for the invention first described.

Claims (20)

What is claimed is:
1. A method of forming carbon nanotubes on a substrate, the method comprising:
forming a pair of graphene electrodes on a surface of the substrate, the pair of graphene electrodes separated from one another by an exposed portion of the substrate to define a first graphene electrode and a second graphene electrode opposite the first graphene electrode;
depositing a solution containing at least one carbon nanotube on the surface of the substrate, the solution covering the first and second graphene electrodes; and
generating an electric field across the first and second graphene electrodes, the electric field forcing the carbon nanotubes to the exposed portion of the substrate and aligning the at least one carbon nanotube between the first and second graphene electrodes in a direction parallel with the electric field.
2. The method of claim 1, further comprising removing the first and second electrodes from the substrate while maintaining the at least one carbon in the alignment induced by the electric field.
3. The method of claim 2, wherein the forming the pair of graphene electrodes further comprises:
forming a graphene layer on the substrate;
forming a masking layer on the graphene layer;
defining the masking layer and the graphene layer according to a pattern that forms the exposed portion of the substrate between first and second masking layer portions of the masking layer; and
removing the first and second masking layer portions to expose the first and second graphene electrodes, the first and second graphene electrodes patterned according to the etching applied to the masking layer and graphene layer.
4. The method of claim 3, further comprising forming a uniform portion at the edge of the first and second graphene electrodes, the uniform portion extending in a uniformed direction between ends of the edge.
5. The method of claim 4, positioning the at least one carbon nanotube between the edge of the first and second graphene electrodes via the electric field.
6. The method of claim 3, further comprising forming a plurality of teeth-like portions at the edge of the first and second graphene electrodes.
7. The method of claim 6, further comprising aligning a first end of the at least one nanotube adjacent a first teeth-like portion of the first graphene electrode and aligning a second end of the at least one nanotube adjacent a second teeth-like portion of the second graphene electrode located directly opposite from the first teeth-like portion.
8. The method of claim 3, further comprising forming the substrate from an electrically insulating material.
9. The method of claim 8, further comprising interposed an insulating layer between the graphene layer and the substrate.
10. The method of claim 9, wherein the generating the electric field further comprises applying a voltage source to the first graphene electrode and applying a ground source to the second graphene electrode.
11. The method of claim 10, wherein the voltage source is an alternating current (AC) voltage source.
12. A semiconductor device, comprising:
a substrate having at least one electrically insulating portion;
a first graphene electrode formed on a surface of the substrate such that the electrically insulating portion is interposed between a bulk portion of the substrate and the first graphene electrode; and
a second graphene electrode formed on the surface of the substrate such that the electrically insulating portion is interposed between the bulk portion of the substrate and the second graphene electrode, the second graphene electrode disposed opposite the first graphene electrode to define an exposed substrate area therebetween.
13. The semiconductor device of claim 12, further comprising at least one carbon nanotube deposited on the surface of the substrate.
14. The semiconductor device of claim 13, wherein the first graphene electrode is configured to receive a voltage source and the second graphene electrode is configured to receive a ground source, the voltage and ground sources inducing an electric field including a plurality of field lines, the electric field forcing the at least one carbon nanotube to the exposed substrate area and aligning the at least one carbon nanotube in a direction parallel to the field lines.
15. The semiconductor device of claim 14, wherein the substrate is formed from an electrically insulating material.
16. The semiconductor device of claim 15, wherein the insulating portion is integrally formed with the substrate and formed from the same material as the substrate.
17. A semiconductor device, comprising:
a substrate wafer configured to insulate electrical current from flowing therethrough;
a graphene electrode network including first and second electrode branches separated from one another by an exposed portion of the substrate wafer, the first and second electrode branches extending along the substrate in direction parallel to one another, the first electrode branch configured to receive a voltage source and the second electrode branch configured to receive a ground source; and
a plurality of carbon nanotube arrays arranged between the first and second electrode branches, the plurality of carbon nanotube arrays including a plurality of carbon nanotubes aligned perpendicular to the first and second electrode branches in response to an electric field induced by applying the voltage and ground sources.
18. The semiconductor device of claim 17, wherein the first and second electrode braches extend in a plurality of different directions such that the plurality of carbon nanotube arrays are aligned differently according to the directions of the first and second electrode branches.
19. The semiconductor device of claim 18, wherein the first electrode branch includes at least one first graphene electrode and the second electrode branch includes at least one second graphene electrode disposed directly opposite from the first graphene electrode.
20. The semiconductor device of claim 19, wherein the first and second graphene electrodes each include a plurality of teeth-like portions, and wherein each carbon nanotube included in a respective carbon nanotube array is aligned between a first teeth-like portion of the first graphene terminal and a second teeth-like portion of the second graphene terminal.
US13/852,798 2013-03-28 2013-03-28 Solution-assisted carbon nanotube placement with graphene electrodes Expired - Fee Related US8859439B1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US13/852,798 US8859439B1 (en) 2013-03-28 2013-03-28 Solution-assisted carbon nanotube placement with graphene electrodes
US14/496,048 US9412815B2 (en) 2013-03-28 2014-09-25 Solution-assisted carbon nanotube placement with graphene electrodes

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US13/852,798 US8859439B1 (en) 2013-03-28 2013-03-28 Solution-assisted carbon nanotube placement with graphene electrodes

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US14/496,048 Division US9412815B2 (en) 2013-03-28 2014-09-25 Solution-assisted carbon nanotube placement with graphene electrodes

Publications (2)

Publication Number Publication Date
US20140291606A1 true US20140291606A1 (en) 2014-10-02
US8859439B1 US8859439B1 (en) 2014-10-14

Family

ID=51619895

Family Applications (2)

Application Number Title Priority Date Filing Date
US13/852,798 Expired - Fee Related US8859439B1 (en) 2013-03-28 2013-03-28 Solution-assisted carbon nanotube placement with graphene electrodes
US14/496,048 Expired - Fee Related US9412815B2 (en) 2013-03-28 2014-09-25 Solution-assisted carbon nanotube placement with graphene electrodes

Family Applications After (1)

Application Number Title Priority Date Filing Date
US14/496,048 Expired - Fee Related US9412815B2 (en) 2013-03-28 2014-09-25 Solution-assisted carbon nanotube placement with graphene electrodes

Country Status (1)

Country Link
US (2) US8859439B1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160013285A1 (en) * 2013-04-18 2016-01-14 Forschungszentrum Juelich Gmbh High-frequency conductor having improved conductivity
CN108298496A (en) * 2018-03-13 2018-07-20 长春师范大学 A kind of graphene mass assembly method based on light dielectrophoresis
US20180361400A1 (en) * 2017-06-16 2018-12-20 Regents Of The University Of Minnesota Electrodes formed from 2D materials for dielectrophoresis and systems and methods for utilizing the same

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10429342B2 (en) 2014-12-18 2019-10-01 Edico Genome Corporation Chemically-sensitive field effect transistor
US9859394B2 (en) 2014-12-18 2018-01-02 Agilome, Inc. Graphene FET devices, systems, and methods of using the same for sequencing nucleic acids
US10020300B2 (en) 2014-12-18 2018-07-10 Agilome, Inc. Graphene FET devices, systems, and methods of using the same for sequencing nucleic acids
US9857328B2 (en) 2014-12-18 2018-01-02 Agilome, Inc. Chemically-sensitive field effect transistors, systems and methods for manufacturing and using the same
US10006910B2 (en) 2014-12-18 2018-06-26 Agilome, Inc. Chemically-sensitive field effect transistors, systems, and methods for manufacturing and using the same
US9618474B2 (en) 2014-12-18 2017-04-11 Edico Genome, Inc. Graphene FET devices, systems, and methods of using the same for sequencing nucleic acids
EP3459115A4 (en) 2016-05-16 2020-04-08 Agilome, Inc. Graphene fet devices, systems, and methods of using the same for sequencing nucleic acids
US10431453B2 (en) 2016-11-28 2019-10-01 International Business Machines Corporation Electric field assisted placement of nanomaterials through dielectric engineering

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7615776B2 (en) * 2002-12-18 2009-11-10 International Business Machines Corporation Method of self-assembling electronic circuitry and circuits formed thereby

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2002080360A1 (en) * 2001-03-30 2002-10-10 California Institute Of Technology Pattern-aligned carbon nanotube growth and tunable resonator apparatus
TWI463713B (en) 2006-11-09 2014-12-01 Nanosys Inc Methods for nanowire alignment and deposition
FR2916902B1 (en) 2007-05-31 2009-07-17 Commissariat Energie Atomique FIELD EFFECT TRANSISTOR WITH CARBON NANOTUBES
US7960713B2 (en) 2007-12-31 2011-06-14 Etamota Corporation Edge-contacted vertical carbon nanotube transistor
US20090294966A1 (en) 2008-05-27 2009-12-03 Unidym, Inc. Carbon nanotubes as interconnects in integrated circuits and method of fabrication
US8294092B2 (en) 2009-03-23 2012-10-23 Yale University System and method for trapping and measuring a charged particle in a liquid

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7615776B2 (en) * 2002-12-18 2009-11-10 International Business Machines Corporation Method of self-assembling electronic circuitry and circuits formed thereby

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160013285A1 (en) * 2013-04-18 2016-01-14 Forschungszentrum Juelich Gmbh High-frequency conductor having improved conductivity
US9735247B2 (en) * 2013-04-18 2017-08-15 Forschungszentrum Juelich Gmbh High-frequency conductor having improved conductivity
US20180361400A1 (en) * 2017-06-16 2018-12-20 Regents Of The University Of Minnesota Electrodes formed from 2D materials for dielectrophoresis and systems and methods for utilizing the same
US10888875B2 (en) * 2017-06-16 2021-01-12 Regents Of The University Of Minnesota Electrodes formed from 2D materials for dielectrophoresis and systems and methods for utilizing the same
US11707748B2 (en) 2017-06-16 2023-07-25 Regents Of The University Of Minnesota Electrodes formed from 2D materials for dielectrophoresis and systems and methods for utilizing the same
CN108298496A (en) * 2018-03-13 2018-07-20 长春师范大学 A kind of graphene mass assembly method based on light dielectrophoresis

Also Published As

Publication number Publication date
US20150048312A1 (en) 2015-02-19
US9412815B2 (en) 2016-08-09
US8859439B1 (en) 2014-10-14

Similar Documents

Publication Publication Date Title
US9412815B2 (en) Solution-assisted carbon nanotube placement with graphene electrodes
US8803129B2 (en) Patterning contacts in carbon nanotube devices
US7858989B2 (en) Device and process of forming device with device structure formed in trench and graphene layer formed thereover
US9000499B2 (en) Gate-all-around carbon nanotube transistor with selectively doped spacers
US20070222074A1 (en) Electric Device With Vertical Component
US8809153B2 (en) Graphene transistors with self-aligned gates
US7687841B2 (en) Scalable high performance carbon nanotube field effect transistor
US20120181507A1 (en) Semiconductor structure and circuit including ordered arrangment of graphene nanoribbons, and methods of forming same
JP5852643B2 (en) Self-aligned CNTFET device and method of forming the same
US8642403B1 (en) Replacement contacts for all-around contacts
US8741756B2 (en) Contacts-first self-aligned carbon nanotube transistor with gate-all-around
US20140138624A1 (en) Vertical stacking of graphene in a field-effect transistor
CN110534563B (en) Transistor with self-aligned feedback gate and preparation method thereof
US8658461B2 (en) Self aligned carbide source/drain FET
KR100919889B1 (en) Method for manufacturing nanowire transistor
JP2008071898A (en) Carbon nanotube field-effect transistor and its manufacturing method
US9236575B1 (en) Dynamic alignment by electrical potential and flow control to single-wall carbon nanotube field effect transistors
KR20120076297A (en) Method for forming graphene, electronic device using the graphene, and method for forming electronic device using the graphene
CN113035958B (en) Semiconductor field effect transistor and manufacturing method thereof
KR101395026B1 (en) Nitride Semiconductor and Fabricating Method Thereof
US11322702B1 (en) Electrical devices having radiofrequency field effect transistors and the manufacture thereof
KR101940305B1 (en) Vertical-type, field effect transistor based on ionic dielectric
KR101043688B1 (en) Field Effect Transistor Device and Method for fabricating the same
KR20090022326A (en) Array substrate and method of manufacturing the same
KR20090022327A (en) Array substrate and method of manufacturing the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: KARLSRUHE INSTITUTE OF TECHNOLOGY, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KRUPKE, RALPH;REEL/FRAME:030110/0040

Effective date: 20130314

Owner name: TAIWAN BLUESTONE TECHNOLOGY LTD., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIN, YU-MING, DR.;REEL/FRAME:030110/0130

Effective date: 20130314

Owner name: KARLSRUHE INSTITUTE OF TECHNOLOGY, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ENGEL, MICHAEL;REEL/FRAME:030109/0869

Effective date: 20130314

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:AVOURIS, PHAEDON;DIMITRAKOPOULOS, CHRISTOS;FARMER, DAMON B.;AND OTHERS;REEL/FRAME:030109/0784

Effective date: 20130221

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551)

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20221014