US20140247075A1 - Interface circuit for signal transmission - Google Patents
Interface circuit for signal transmission Download PDFInfo
- Publication number
- US20140247075A1 US20140247075A1 US13/972,921 US201313972921A US2014247075A1 US 20140247075 A1 US20140247075 A1 US 20140247075A1 US 201313972921 A US201313972921 A US 201313972921A US 2014247075 A1 US2014247075 A1 US 2014247075A1
- Authority
- US
- United States
- Prior art keywords
- clock signal
- circuit
- signal
- skew
- data signals
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000008054 signal transmission Effects 0.000 title claims abstract description 30
- 238000005070 sampling Methods 0.000 claims abstract description 27
- 230000003111 delayed effect Effects 0.000 claims description 5
- 238000010586 diagram Methods 0.000 description 4
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000001960 triggered effect Effects 0.000 description 2
- 230000005540 biological transmission Effects 0.000 description 1
- 238000001514 detection method Methods 0.000 description 1
- 238000003708 edge detection Methods 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/0802—Details of the phase-locked loop the loop being adapted for reducing power consumption
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/14—Channel dividing arrangements, i.e. in which a single bit stream is divided between several baseband channels and reassembled at the receiver
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0008—Synchronisation information channels, e.g. clock distribution lines
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0016—Arrangements for synchronising receiver with transmitter correction of synchronization errors
- H04L7/0033—Correction by delay
- H04L7/0037—Delay of clock signal
Definitions
- the present invention relates to interface circuit for signal transmission, suitable for use in wire communication system.
- the conventional interface circuit for parallel signal receiver uses amplifying circuits to amplify the small amplitude of voltage signals into the amplitude in digital level.
- the parallel signal receiver needs one amplifier to amplify the clock signal and multiple amplifiers to amplify the data signals.
- FIG. 1 is a circuit, schematically illustrating a conventional parallel interface circuit.
- the small signals to be transmitted include the clock signal clk and multiple input data signals, indicated by data 1 , data 2 , . . . , data n.
- the subsequent circuit after the interface circuit needs the signals with larger voltage amplitude.
- each path for the small signals of clock signal and multiple data signals, data 1 , data 2 , . . . , data n needs to implement an amplifying circuit, 100 _ 0 , 100 _ 1 , . . . , 100 _n, so as to amplify these small signals to the large output signals as the clock signal CLK and multiple data signals, indicated by DATA 1 , DATA 2 , . . . , DATA n.
- the total power and area consumption is depending on the number of data signals, in which each path of data signals is implemented with an amplifying circuit.
- the amplifying circuit in operation would have a static current, which causes further power consumption.
- the performance of amplifying circuits at the receiving end need to adapt the wide range of the level of common mode voltage, high operation frequency, and gain.
- design of the amplifying circuit needs to have high gain, high operation frequency and high range of input voltage level. This design would also cause more power consumption.
- the invention provides an interface circuit for signal transmission in exemplary embodiment, which can reduce the power consumption and can also reduce the circuit area.
- an interface circuit for signal transmission including an amplifying circuit, a de-skew circuit and a latching unit.
- the amplifying circuit receives an input clock signal and outputs an output clock signal after amplifying the input clock signal.
- the de-skew circuit receives the output clock signal and outputs a de-skew clock signal as a trigger signal after removing a skew time of the output clock signal.
- the latching unit includes multiple sampling circuits, respectively receives multiple inputting data signals. The sampling circuits are controlled by the trigger signal to sample the inputting data signals and output multiple outputting data signals. The voltage amplitudes of the outputting data signals are larger than the voltage amplitudes of the inputting data signals and satisfy a required voltage amplitude by a subsequent circuit.
- an interface circuit for signal transmission including an amplifying circuit, a de-skew circuit, a delay chain circuit, an edge detector, a multiplexer, and a latching unit.
- the amplifying circuit receives an input clock signal and outputs an output clock signal after amplifying the input clock signal.
- the de-skew circuit receives the output clock signal and outputs a de-skew clock signal after removing a skew time of the output clock signal.
- the delay chain circuit receives the output clock signal and produces a set of reference clock signals according to the output clock signal, including 1 to m clock signals, where m is positive number and m ⁇ 2.
- Each of the 2 nd to the m th clock signals is delayed with respect to the 1 st clock signal has a delay time, respectively and differently, and the delay time is not greater than one clock cycle.
- the edge detector receives the set of reference clock signals and determines which one of the set of reference clock signals is approximate to the de-skew clock signal, and output a selection signal.
- the multiplexer receives the set of reference clock signals and outputs a trigger signal, according to the selection signal.
- the latching unit comprises multiple sampling circuits, respectively receiving multiple inputting data signals, wherein the sampling circuits are controlled by the trigger signal to sample the inputting data signals and output multiple outputting data signals. Voltage amplitudes of the outputting data signals are larger than voltage amplitudes of the inputting data signals and satisfy a required voltage amplitude by a subsequent circuit.
- an interface circuit for signal transmission including an amplifying circuit, a de-skew circuit, a clock signal generating unit, and a latching unit.
- the amplifying circuit receives an input clock signal and outputs an output clock signal after amplifying the input clock signal.
- the de-skew circuit receives the output clock signal and outputs a de-skew clock signal after removing a skew time of the output clock signal.
- the clock signal generating unit receives the output clock signal and the de-skew clock signal and outputs a trigger signal delayed from the output clock signal, according to a delay relation between the output clock signal and the de-skew clock signal.
- the latching unit comprises multiple sampling circuits, respectively receiving multiple inputting data signals, wherein the sampling circuits are controlled by the trigger signal to sample the inputting data signals and output multiple outputting data signals.
- the voltage amplitudes of the outputting data signals are larger than voltage amplitudes of the inputting data signals and satisfy a required voltage amplitude by a subsequent circuit.
- FIG. 1 is a circuit, schematically illustrating a conventional parallel interface circuit.
- FIG. 2 is a circuit diagram, schematically illustrating an interface circuit for signal transmission, according to an exemplary embodiment of the invention.
- FIG. 3 is a circuit diagram, schematically illustrating an interface circuit for signal transmission, according to an exemplary embodiment of the invention.
- FIG. 4 is a drawing, schematically illustrating the detecting mechanism for the edge detector with on set of reference clock signals.
- each route in the parallel signal transmission is implemented with an amplifying circuit.
- all of the amplifying circuits remain at the ON state. Even if there is no signal to be transmitted, the amplifying circuits are still at the ON state, consuming the power.
- multiple amplifying circuits it causes the increase of circuit area.
- An embodiment of the invention uses a sampling circuit to replace the amplifying circuits, so as to directly sample the digital input data signals in small amplitude.
- the mechanism to drive the sampling circuit can be triggered by using the same clock signal.
- the sampling circuit can be the latching circuit or the comparator as an example and can sample the signals triggered by the clock signal so as to obtain the current amplitude of the input data signals.
- the latching circuit samples the signal only when the trigger signal is received without staying at the ON state for long period. Thus, the sampling circuit consumes the power, dynamically and the circuit area is relative smaller. In the following descriptions, the lathing circuit is taken as the sampling circuit for description.
- the invention is not limited to multiple embodiments as provided, and does not exclude the other proper combination between the exemplary embodiments.
- FIG. 2 is a circuit diagram, schematically illustrating an interface circuit for signal transmission, according to an exemplary embodiment of the invention.
- the interface circuit for signal transmission includes an amplifying circuit 200 , a de-skew circuit 202 , and a latching unit 204 .
- the amplifying circuit 200 receives an input clock signal clk and outputs an output clock signal CLK after amplifying the input clock signal clk.
- the de-skew circuit 202 receives the output clock signal CLK and remove a skew time caused by the amplifying circuit 200 . After then, the original clock timing can be recovered, and a de-skew clock signal Clk D is outputted to serve as a trigger signal.
- the latching unit 204 includes multiple sampling circuits 206 _ 1 , 206 _ 2 , . . . , 206 _n, respectively receives multiple inputting data signals data 1 , data 2 , . . . , data n. These sampling circuits are controlled by the de-skew clock signal Clk D to sample the inputting data signals and output multiple outputting data signals DATA 1 , DATA 2 , . . . , DATA n. The voltage amplitudes of the outputting data signals are larger than the voltage amplitudes of the inputting data signals and satisfy a required voltage amplitude by a subsequent circuit.
- the issue of skew time during amplifying the clock signal can be solved by the de-skew circuit 202 .
- the de-skew circuit 202 is a phase locked loop (PLL) or a delay-locked loop (DLL).
- a single amplifying circuit 200 is used and the timing of the clock signal is recovered based on the single amplifying circuit 200 . Then, the recovered clock signal is used to drive the latching circuit or the comparator to sample the data. In this design, power consumption and circuit area due to the amplifying circuits in the conventional design can be reduced.
- the de-skew circuit 202 cam remain at the ON state.
- the clock signal is the same for one time of transmitting data.
- the de-skew circuit 202 removes the skew factors and recovers the original timing of the clock signal, the timing is not further changed. If the consideration on reducing power consumption is further taken, the circuit can be further modified.
- FIG. 3 is a circuit diagram, schematically illustrating an interface circuit for signal transmission, according to an exemplary embodiment of the invention.
- an interface circuit for signal transmission can include an amplifying circuit 200 , a de-skew circuit 202 , a delay chain circuit 210 , an edge detector 208 , a multiplexer (MUX) 212 , and a latching unit 204 .
- the amplifying circuit 200 receives an input clock signal Clk and outputs an output clock signal CLK after amplifying the input clock signal Clk.
- the de-skew circuit 202 receives the output clock signal CLK and outputs a de-skew clock signal C 1 k D after removing a skew time of the output clock signal CLK.
- the delay chain circuit 210 receives the output clock signal CLK, and produces a set of reference clock signals Clk R1-m according to the output clock signal CLK, including 1 to m clock signals, where m is positive number and m ⁇ 2, each of the 2 nd to the m th clock signals is delayed with respect to the 1 st clock signal has a delay time, respectively and differently, and the delay time is not greater than one clock cycle.
- FIG. 4 is a drawing, schematically illustrating the detecting mechanism for the edge detector with on set of reference clock signals.
- the set of reference clock signals Clk R1-m produced by the delay chain circuit 210 are multiple clock signals, but there are predetermined delay times between the clock signals.
- the clock signals are in timing are distributed within one clock cycle.
- the delay times between the clock signals are equal, for example. In other words, m clock signals are uniformly distributed in one clock cycle.
- the mechanism for edge detection is to be described below.
- the edge detector 208 receives the set of reference clock signals Clk R1-m , and determines which one of the set of reference clock signals Clk R1-m is the most approximate to the de-skew clock signal Clk D and then correspondingly outputs a selection signal 209 .
- the set of reference clock signals Clk R1-m are constantly produced by the delay chain circuit without consuming much power. After the de-skew clock signal C 1 k D is generated, the timing of the pulse edge is indicated by dotted line.
- the one of the set of reference clock signals Clk R1-m which is before or after the dotted line and is the most approximate to the dotted line, is detected out to serve as the trigger signal 214 .
- the de-skew circuit 202 can be turned off to further reduce the power consumption.
- a multiplexer 212 can be used, as an example, to select the one of the set of reference clock signals Clk R1-m and outputs as the trigger signals 214 .
- the multiplexer 212 receives the set of reference clock signals Clk R1-m and output a trigger signal 214 according to the selection signal 209 determined by the detection of the edge detector 208 .
- the properties are shown in FIG. 4 , as an example.
- the latching unit 204 comprises multiple sampling circuits 206 _ 1 , 206 _ 2 , . . . , 206 _n, respectively receiving multiple inputting data signals data 1 , data 2 , . . . , data n. These sampling circuits are controlled by the de-skew clock signal C 1 k D to sample the inputting data signals and output multiple outputting data signals DATA 1 , DATA 2 , . . . , DATA n.
- the voltage amplitudes of the outputting data signals are larger than the voltage amplitudes of the inputting data signals and satisfy a required voltage amplitude by a subsequent circuit.
- the edge detector 208 and the delay chain circuit 210 are added. After the determination from the determining circuit, in most of operation time, the de-skew circuit 202 can be turned off to save power consumption. Comparison to the convention interface, the exemplary embodiment can reduce the power consumption and circuit area.
- the edge detector 208 , the delay chain circuit 210 and the multiplexer 212 can be treated as a clock signal generating unit, which has the function to receive the output clock signal CLK and the de-skew clock signal Clk D .
- the trigger signal 214 respectively delaying from the output clock signal, is generated, according to a delay relation between the output clock signal CLK and the de-skew clock signal C 1 k D .
- the actual circuit design is not necessary to be limited to the edge detector 208 , the delay chain circuit 210 and the multiplexer 212 .
- the delay time between the output clock signal CLK and the de-skew clock signal Clk D can be directly detected, and then the trigger signal 214 can be directly obtained by delay from the output clock signal CLK. After the delay time has been detected out, the de-skew circuit 202 can be turned off as the actual need.
- the power consumption has been reaching to acceptable level, it can be like the structure in FIG. 2 without turning off the de-skew circuit 202 . It can still save the power consumption and the circuit area.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Manipulation Of Pulses (AREA)
Abstract
Description
- This application claims the priority benefit of Taiwan application serial no. 102107545, filed on Mar. 4, 2013. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
- 1. Field of Invention
- The present invention relates to interface circuit for signal transmission, suitable for use in wire communication system.
- 2. Description of Related Art
- In applications of wire transmission, the conventional interface circuit for parallel signal receiver uses amplifying circuits to amplify the small amplitude of voltage signals into the amplitude in digital level. The parallel signal receiver needs one amplifier to amplify the clock signal and multiple amplifiers to amplify the data signals.
-
FIG. 1 is a circuit, schematically illustrating a conventional parallel interface circuit. InFIG. 1 , the small signals to be transmitted include the clock signal clk and multiple input data signals, indicated bydata 1,data 2, . . . , data n. The subsequent circuit after the interface circuit needs the signals with larger voltage amplitude. In conventional manner, each path for the small signals of clock signal and multiple data signals,data 1,data 2, . . . , data n needs to implement an amplifying circuit, 100_0, 100_1, . . . , 100_n, so as to amplify these small signals to the large output signals as the clock signal CLK and multiple data signals, indicated byDATA 1,DATA 2, . . . , DATA n. - In this conventional interface circuit, the total power and area consumption is depending on the number of data signals, in which each path of data signals is implemented with an amplifying circuit. The amplifying circuit in operation would have a static current, which causes further power consumption. In addition to the application of wire signal transmission, because the signals at the transmitting end has uncertainties, such as factors of amplitude size, signals quality, and level of common mode voltage, the performance of amplifying circuits at the receiving end need to adapt the wide range of the level of common mode voltage, high operation frequency, and gain. Thus, design of the amplifying circuit needs to have high gain, high operation frequency and high range of input voltage level. This design would also cause more power consumption.
- The invention provides an interface circuit for signal transmission in exemplary embodiment, which can reduce the power consumption and can also reduce the circuit area.
- In an exemplary embodiment of the invention, an interface circuit for signal transmission is provided, including an amplifying circuit, a de-skew circuit and a latching unit. The amplifying circuit receives an input clock signal and outputs an output clock signal after amplifying the input clock signal. The de-skew circuit receives the output clock signal and outputs a de-skew clock signal as a trigger signal after removing a skew time of the output clock signal. The latching unit includes multiple sampling circuits, respectively receives multiple inputting data signals. The sampling circuits are controlled by the trigger signal to sample the inputting data signals and output multiple outputting data signals. The voltage amplitudes of the outputting data signals are larger than the voltage amplitudes of the inputting data signals and satisfy a required voltage amplitude by a subsequent circuit.
- In an exemplary embodiment of the invention, an interface circuit for signal transmission is provided, including an amplifying circuit, a de-skew circuit, a delay chain circuit, an edge detector, a multiplexer, and a latching unit. The amplifying circuit receives an input clock signal and outputs an output clock signal after amplifying the input clock signal. The de-skew circuit receives the output clock signal and outputs a de-skew clock signal after removing a skew time of the output clock signal. The delay chain circuit receives the output clock signal and produces a set of reference clock signals according to the output clock signal, including 1 to m clock signals, where m is positive number and m≧2. Each of the 2nd to the mth clock signals is delayed with respect to the 1st clock signal has a delay time, respectively and differently, and the delay time is not greater than one clock cycle. The edge detector receives the set of reference clock signals and determines which one of the set of reference clock signals is approximate to the de-skew clock signal, and output a selection signal. The multiplexer receives the set of reference clock signals and outputs a trigger signal, according to the selection signal. The latching unit comprises multiple sampling circuits, respectively receiving multiple inputting data signals, wherein the sampling circuits are controlled by the trigger signal to sample the inputting data signals and output multiple outputting data signals. Voltage amplitudes of the outputting data signals are larger than voltage amplitudes of the inputting data signals and satisfy a required voltage amplitude by a subsequent circuit.
- In an exemplary embodiment of the invention, an interface circuit for signal transmission is provided, including an amplifying circuit, a de-skew circuit, a clock signal generating unit, and a latching unit. The amplifying circuit receives an input clock signal and outputs an output clock signal after amplifying the input clock signal. The de-skew circuit receives the output clock signal and outputs a de-skew clock signal after removing a skew time of the output clock signal. The clock signal generating unit receives the output clock signal and the de-skew clock signal and outputs a trigger signal delayed from the output clock signal, according to a delay relation between the output clock signal and the de-skew clock signal. The latching unit comprises multiple sampling circuits, respectively receiving multiple inputting data signals, wherein the sampling circuits are controlled by the trigger signal to sample the inputting data signals and output multiple outputting data signals. The voltage amplitudes of the outputting data signals are larger than voltage amplitudes of the inputting data signals and satisfy a required voltage amplitude by a subsequent circuit.
- The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
-
FIG. 1 is a circuit, schematically illustrating a conventional parallel interface circuit. -
FIG. 2 is a circuit diagram, schematically illustrating an interface circuit for signal transmission, according to an exemplary embodiment of the invention. -
FIG. 3 is a circuit diagram, schematically illustrating an interface circuit for signal transmission, according to an exemplary embodiment of the invention. -
FIG. 4 is a drawing, schematically illustrating the detecting mechanism for the edge detector with on set of reference clock signals. - In considering the conventional interface circuit, each route in the parallel signal transmission is implemented with an amplifying circuit. In operation, all of the amplifying circuits remain at the ON state. Even if there is no signal to be transmitted, the amplifying circuits are still at the ON state, consuming the power. In addition, because multiple amplifying circuits are used, it causes the increase of circuit area.
- An embodiment of the invention uses a sampling circuit to replace the amplifying circuits, so as to directly sample the digital input data signals in small amplitude. The mechanism to drive the sampling circuit can be triggered by using the same clock signal.
- The sampling circuit can be the latching circuit or the comparator as an example and can sample the signals triggered by the clock signal so as to obtain the current amplitude of the input data signals. The latching circuit samples the signal only when the trigger signal is received without staying at the ON state for long period. Thus, the sampling circuit consumes the power, dynamically and the circuit area is relative smaller. In the following descriptions, the lathing circuit is taken as the sampling circuit for description.
- The invention is not limited to multiple embodiments as provided, and does not exclude the other proper combination between the exemplary embodiments.
-
FIG. 2 is a circuit diagram, schematically illustrating an interface circuit for signal transmission, according to an exemplary embodiment of the invention. InFIG. 2 , generally, the interface circuit for signal transmission includes an amplifyingcircuit 200, ade-skew circuit 202, and alatching unit 204. The amplifyingcircuit 200 receives an input clock signal clk and outputs an output clock signal CLK after amplifying the input clock signal clk. Thede-skew circuit 202 receives the output clock signal CLK and remove a skew time caused by the amplifyingcircuit 200. After then, the original clock timing can be recovered, and a de-skew clock signal ClkD is outputted to serve as a trigger signal. The latchingunit 204 includes multiple sampling circuits 206_1, 206_2, . . . , 206_n, respectively receives multiple inputting data signalsdata 1,data 2, . . . , data n. These sampling circuits are controlled by the de-skew clock signal ClkD to sample the inputting data signals and output multiple outputting data signalsDATA 1,DATA 2, . . . , DATA n. The voltage amplitudes of the outputting data signals are larger than the voltage amplitudes of the inputting data signals and satisfy a required voltage amplitude by a subsequent circuit. - The issue of skew time during amplifying the clock signal can be solved by the
de-skew circuit 202. Thede-skew circuit 202 is a phase locked loop (PLL) or a delay-locked loop (DLL). - In an exemplary embodiment, a
single amplifying circuit 200 is used and the timing of the clock signal is recovered based on thesingle amplifying circuit 200. Then, the recovered clock signal is used to drive the latching circuit or the comparator to sample the data. In this design, power consumption and circuit area due to the amplifying circuits in the conventional design can be reduced. - In the exemplary embodiment, the
de-skew circuit 202 cam remain at the ON state. However, the clock signal is the same for one time of transmitting data. In other words, after thede-skew circuit 202 removes the skew factors and recovers the original timing of the clock signal, the timing is not further changed. If the consideration on reducing power consumption is further taken, the circuit can be further modified. -
FIG. 3 is a circuit diagram, schematically illustrating an interface circuit for signal transmission, according to an exemplary embodiment of the invention. InFIG. 3 , an interface circuit for signal transmission can include an amplifyingcircuit 200, ade-skew circuit 202, adelay chain circuit 210, anedge detector 208, a multiplexer (MUX) 212, and alatching unit 204. The amplifyingcircuit 200 receives an input clock signal Clk and outputs an output clock signal CLK after amplifying the input clock signal Clk. Thede-skew circuit 202 receives the output clock signal CLK and outputs a de-skew clock signal C1kD after removing a skew time of the output clock signal CLK. - The
delay chain circuit 210 receives the output clock signal CLK, and produces a set of reference clock signals ClkR1-m according to the output clock signal CLK, including 1 to m clock signals, where m is positive number and m≧2, each of the 2nd to the mth clock signals is delayed with respect to the 1st clock signal has a delay time, respectively and differently, and the delay time is not greater than one clock cycle. -
FIG. 4 is a drawing, schematically illustrating the detecting mechanism for the edge detector with on set of reference clock signals. InFIG. 4 , the set of reference clock signals ClkR1-m produced by thedelay chain circuit 210 are multiple clock signals, but there are predetermined delay times between the clock signals. The clock signals are in timing are distributed within one clock cycle. The delay times between the clock signals are equal, for example. In other words, m clock signals are uniformly distributed in one clock cycle. The mechanism for edge detection is to be described below. - Still referring to
FIG. 3 andFIG. 4 , theedge detector 208 receives the set of reference clock signals ClkR1-m, and determines which one of the set of reference clock signals ClkR1-m is the most approximate to the de-skew clock signal ClkD and then correspondingly outputs aselection signal 209. The set of reference clock signals ClkR1-m are constantly produced by the delay chain circuit without consuming much power. After the de-skew clock signal C1kD is generated, the timing of the pulse edge is indicated by dotted line. The one of the set of reference clock signals ClkR1-m, which is before or after the dotted line and is the most approximate to the dotted line, is detected out to serve as thetrigger signal 214. Since the time phase of thetrigger signal 214 is about the same as the de-skew clock signal C1kD, it does not cause sampling error and can replace the de-skew clock signal C1kD. After then, thede-skew circuit 202 can be turned off to further reduce the power consumption. - However, a
multiplexer 212 can be used, as an example, to select the one of the set of reference clock signals ClkR1-m and outputs as the trigger signals 214. - The
multiplexer 212 receives the set of reference clock signals ClkR1-m and output atrigger signal 214 according to theselection signal 209 determined by the detection of theedge detector 208. The properties are shown inFIG. 4 , as an example. - The latching
unit 204 comprises multiple sampling circuits 206_1, 206_2, . . . , 206_n, respectively receiving multiple inputting data signalsdata 1,data 2, . . . , data n. These sampling circuits are controlled by the de-skew clock signal C1kD to sample the inputting data signals and output multiple outputting data signalsDATA 1,DATA 2, . . . , DATA n. The voltage amplitudes of the outputting data signals are larger than the voltage amplitudes of the inputting data signals and satisfy a required voltage amplitude by a subsequent circuit. - In the exemplary embodiment, the
edge detector 208 and thedelay chain circuit 210 are added. After the determination from the determining circuit, in most of operation time, thede-skew circuit 202 can be turned off to save power consumption. Comparison to the convention interface, the exemplary embodiment can reduce the power consumption and circuit area. - From the circuit function, the
edge detector 208, thedelay chain circuit 210 and themultiplexer 212 can be treated as a clock signal generating unit, which has the function to receive the output clock signal CLK and the de-skew clock signal ClkD. Thetrigger signal 214, respectively delaying from the output clock signal, is generated, according to a delay relation between the output clock signal CLK and the de-skew clock signal C1kD. - As to the function of the clock signal generating unit, the actual circuit design is not necessary to be limited to the
edge detector 208, thedelay chain circuit 210 and themultiplexer 212. As described in the exemplary embodiment of the clock signal generating unit, the delay time between the output clock signal CLK and the de-skew clock signal ClkD can be directly detected, and then thetrigger signal 214 can be directly obtained by delay from the output clock signal CLK. After the delay time has been detected out, thede-skew circuit 202 can be turned off as the actual need. - However, if the power consumption has been reaching to acceptable level, it can be like the structure in
FIG. 2 without turning off thede-skew circuit 202. It can still save the power consumption and the circuit area. - It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing descriptions, it is intended that the present invention covers modifications and variations of this invention if they fall within the scope of the following claims and their equivalents.
Claims (15)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW102107545A | 2013-03-04 | ||
TW102107545A TW201436462A (en) | 2013-03-04 | 2013-03-04 | Interface circuit for signal transmission |
TW102107545 | 2013-03-04 |
Publications (2)
Publication Number | Publication Date |
---|---|
US8816737B1 US8816737B1 (en) | 2014-08-26 |
US20140247075A1 true US20140247075A1 (en) | 2014-09-04 |
Family
ID=51358547
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/972,921 Expired - Fee Related US8816737B1 (en) | 2013-03-04 | 2013-08-22 | Interface circuit for signal transmission |
Country Status (2)
Country | Link |
---|---|
US (1) | US8816737B1 (en) |
TW (1) | TW201436462A (en) |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20110025442A (en) * | 2009-09-04 | 2011-03-10 | 삼성전자주식회사 | Receiver for receiving signal comprising clock information and data information and clock embedded interface method |
-
2013
- 2013-03-04 TW TW102107545A patent/TW201436462A/en unknown
- 2013-08-22 US US13/972,921 patent/US8816737B1/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
TW201436462A (en) | 2014-09-16 |
US8816737B1 (en) | 2014-08-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7756232B2 (en) | Clock and data recovery circuit | |
US9355054B2 (en) | Digital calibration-based skew cancellation for long-reach MIPI D-PHY serial links | |
US10025345B2 (en) | System on chip and integrated circuit for performing skew calibration using dual edge and mobile device including the same | |
TW200701648A (en) | Phase and frequency detection circuits | |
US20180152283A1 (en) | Hybrid clock data recovery circuit and receiver | |
US20130073890A1 (en) | Signal synchronizing device | |
US20150043698A1 (en) | Clock data recovery circuit | |
US7450675B2 (en) | Multi-channel receiver, digital edge tuning circuit and method thereof | |
US9608640B1 (en) | Receiving circuit and method for controlling frequency | |
US20200162080A1 (en) | System of referenceless clock and data recovery and frequency detector thereof | |
US9059837B1 (en) | Clock data recovery circuit and clock data recovery method | |
US8513994B2 (en) | State machine for deskew delay locked loop | |
US9654114B2 (en) | Transmission circuit, integrated circuit, and parallel-to-serial conversion method | |
US8816737B1 (en) | Interface circuit for signal transmission | |
US10868552B2 (en) | Frequency divider circuit, demultiplexer circuit, and semiconductor integrated circuit | |
US20200162064A1 (en) | Debounce circuit using d flip-flops | |
KR101515360B1 (en) | Providing a feedback loop in a low latency serial interconnect architecture | |
US20100085239A1 (en) | Device and method for detecting a target using a high speed sampling device | |
JP6631117B2 (en) | Semiconductor device, demultiplexer, semiconductor circuit, data processing method and inspection method | |
US20060222131A1 (en) | Method for sampling reverse data and a reverse data sampling circuit for performing the same | |
KR101488597B1 (en) | Mutli channel interface apparatus | |
US20120307874A1 (en) | Cdr circuit, receiver, and transmitting-receiving system | |
US9369265B1 (en) | Data receiver | |
JP6021169B2 (en) | Bit phase synchronization circuit and receiving apparatus using the same | |
US11249510B2 (en) | Semiconductor apparatus with domain crossing function |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NOVATEK MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIN, YING-ZU;REEL/FRAME:031085/0771 Effective date: 20130320 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.) |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Expired due to failure to pay maintenance fee |
Effective date: 20180826 |