US20140246651A1 - Grown nanofin transistors - Google Patents

Grown nanofin transistors Download PDF

Info

Publication number
US20140246651A1
US20140246651A1 US14/276,473 US201414276473A US2014246651A1 US 20140246651 A1 US20140246651 A1 US 20140246651A1 US 201414276473 A US201414276473 A US 201414276473A US 2014246651 A1 US2014246651 A1 US 2014246651A1
Authority
US
United States
Prior art keywords
fin
gate
transistor
source
minimum feature
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/276,473
Inventor
Leonard Forbes
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Bank NA
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Priority to US14/276,473 priority Critical patent/US20140246651A1/en
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FORBES, LEONARD
Publication of US20140246651A1 publication Critical patent/US20140246651A1/en
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: MICRON TECHNOLOGY, INC.
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0657Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
    • H01L29/0665Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body the shape of the body defining a nanostructure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0657Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
    • H01L29/0665Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body the shape of the body defining a nanostructure
    • H01L29/0669Nanowires or nanotubes
    • H01L29/0673Nanowires or nanotubes oriented parallel to a substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823431MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/085Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
    • H01L27/088Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
    • H01L27/0886Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42384Gate electrodes for field effect devices for field-effect transistors with insulated gate for thin film field effect transistors, e.g. characterised by the thickness or the shape of the insulator or the dimensions, the shape or the lay-out of the conductor
    • H01L29/42392Gate electrodes for field effect devices for field-effect transistors with insulated gate for thin film field effect transistors, e.g. characterised by the thickness or the shape of the insulator or the dimensions, the shape or the lay-out of the conductor fully surrounding the channel, e.g. gate-all-around
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66666Vertical transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7827Vertical transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78642Vertical transistors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/05Making the transistor
    • H10B12/053Making the transistor the transistor being at least partially in a trench in the substrate

Definitions

  • This disclosure relates generally to semiconductor devices, and more particularly, to nanofin transistors.
  • FIG. 1 illustrates general trends and relationships for a variety of device parameters with scaling by a factor k.
  • the continuous scaling of MOSFET technology to the deep sub-micron region where channel lengths are less than 0.1 micron (100 nm or 1000 ⁇ ) causes significant problems in the conventional transistor structures.
  • junction depths should be much less than the channel length.
  • the junctions depths 101 should be on the order of a few hundred Angstroms for channels lengths 102 that are approximately 1000 ⁇ long.
  • Leakage current is a significant issue in low voltage and lower power battery-operated CMOS circuits and systems, and particularly in DRAM circuits.
  • the threshold voltage magnitudes are small to achieve significant overdrive and reasonable switching speeds. However, as illustrated in FIG. 2 , the small threshold results in a relatively large sub-threshold leakage current.
  • Dual-gated or double-gated transistor structures also have been proposed to scale down transistors.
  • “dual-gate” refers to a transistor with a front gate and a back gate which can be driven with separate and independent voltages
  • “double-gated” refers to structures where both gates are driven when the same potential.
  • An example of a double-gated device structure is the FinFET.
  • “TriGate” structures and surrounding gate structures have also been proposed. In the “TriGate” structure, the gate is on three sides of the channel. In the surrounding gate structure, the gate surrounds or encircles the transistor channel. The surrounding gate structure provides desirable control over the transistor channel, but the structure has been difficult to realize in practice.
  • FIG. 3 illustrates a dual-gated MOSFET with a drain, a source, and front and back gates separated from a semiconductor body by gate insulators, and also illustrates an electric field generated by the drain.
  • Some characteristics of the dual-gated and/or double-gated MOSFET are better than the conventional bulk silicon MOSFETs, because compared to a single gate, the two gates better screen the electric field generated by the drain electrode from the source-end of the channel. The surrounding gate further screens the electric field generated by the drain electrode from the source.
  • FIG. 4 generally illustrates the improved sub-threshold characteristics of dual gate, double-gate, or surrounding gates MOSFETs in comparison to the sub-threshold characteristics of conventional bulk silicon MOSFETs.
  • FIGS. 5A-C illustrate a conventional FinFET.
  • FIG. 5A illustrates a top view of the FinFET and
  • FIG. 5B illustrates an end view of the FinFET along line 5 B- 5 B.
  • the illustrated FinFET 503 includes a first source/drain region 504 , a second source drain region 505 , and a silicon fin 506 extending between the first and second source/drain regions.
  • the silicon fin functions as a transistor body, where the channel between the first and second source/drain regions is horizontal.
  • a gate insulator 507 such as silicon oxide, is formed over the fin, and a gate 508 is formed over the fin after the oxide is formed thereon.
  • the fin of the illustrated conventional FinFET is formed over buried oxide 509 .
  • FIG. 5A illustrates a top view of the FinFET
  • FIG. 5B illustrates an end view of the FinFET along line 5 B- 5 B.
  • the illustrated FinFET 503 includes a first source/d
  • the fin width is defined by photolithography or e-beam lithography and etch.
  • the fin width is initially a minimum feature size (1 F).
  • the width of the fin is subsequently reduced by oxidation or etch, as illustrated by arrows 510 .
  • aspects of the present subject matter grow ultrathin fins of semiconductor (e.g. silicon) from amorphous semiconductor (e.g. a-silicon) using solid phase epitaxy (SPE) on a crystalline substrate.
  • SPE solid phase epitaxy
  • the SPE process recrystallizes the amorphous semiconductor, using the crystalline substrate to seed the crystalline growth.
  • the amorphous nanofins are formed with dimensions smaller than lithographic dimensions by a sidewall spacer technique.
  • the nanofins are used as the body regions of CMOS transistors where both the thickness of the body of the transistor and channel length have dimensions smaller than lithographic dimensions.
  • some embodiments provide ultrathin nanofins with a thickness on the order of 20 nm to 50 nm.
  • a fin of amorphous semiconductor material is formed on a crystalline substrate, and a solid phase epitaxy (SPE) process is performed to crystallise the amorphous semiconductor material using the crystalline substrate to seed the crystalline growth.
  • the fin has a cross-sectional thickness in at least one direction less than a minimum feature size.
  • the transistor body is formed in the crystallised semiconductor pillar between a first source/drain region and a second source/drain region.
  • a surrounding gate insulator is formed around the semiconductor pillar, and a surrounding gate is formed around and separated from the semiconductor pillar by the surrounding gate insulator.
  • a silicon nitride layer is formed on a silicon wafer, and a hole is etched in the silicon nitride.
  • the hole extends through the silicon nitride layer to the silicon wafer and is defined by the sides of the silicon nitride layer.
  • Amorphous silicon oxide sidewall spacers are formed on the sides of the silicon nitride that define the hole.
  • the silicon nitride layer is removed, leaving the amorphous silicon oxide sidewall spacers on the silicon wafer.
  • the sidewall spacers are crystallised.
  • the sidewall spacers are masked and etched to form at least one silicon fin from the sidewall spacers.
  • the silicon fin is positioned over a doped region to function as a first source/drain region for the transistor.
  • a surrounding gate insulator is formed around the silicon fin, and a surrounding gate is formed around and separated from the silicon fin by the surrounding gate insulator.
  • a second source/drain region is formed in a top portion of the silicon fin.
  • a transistor embodiment includes a crystalline substrate, a crystalline semiconductor fin on the substrate, a gate insulator formed around the fin, and a surrounding gate formed around and separated form the fin by the gate insulator.
  • the fin has a cross-sectional dimension that is less than a minimum feature size.
  • the fin provides a vertically-oriented channel between a lower source/drain region and an upper source/drain region.
  • FIG. 1 illustrates general trends and relationships for a variety of device parameters with scaling by a factor k.
  • FIG. 2 illustrates sub-threshold leakage in a conventional silicon MOSFET.
  • FIG. 3 illustrates a dual-gated MOSFET with a drain, a source, front and back gates separated from a semiconductor body by gate insulators, and an electric field generated by the drain.
  • FIG. 4 generally illustrates the improved sub-threshold characteristics of dual gate, double-gate, and surrounding gate MOSFETs in comparison to the sub-threshold characteristics of conventional bulk silicon MOSFETs.
  • FIGS. 5A-C illustrate a conventional FinFET.
  • FIGS. 6A-6L illustrate a process for forming a nanofin transistor, according to various embodiments of the present subject matter.
  • FIG. 7 illustrates a top view of a layout of nanofins for an array of nanofin transistors, according to various embodiments of the present subject matter.
  • FIG. 8 illustrates a process to fabricate a nanofin transistor, according to various embodiments of the present subject matter.
  • FIG. 9 illustrates a process to form amorphous semiconductor fins, according to various embodiments of the present subject matter.
  • FIG. 10 is a simplified block diagram of a high-level organization of various embodiments of a memory device according to various embodiments of the present subject matter.
  • FIG. 11 illustrates a diagram for an electronic system having nanofin transistors.
  • FIG. 12 depicts a diagram of an embodiment of a system having a controller and a memory.
  • Both terms include doped and undoped semiconductors, epitaxial layers of a semiconductor on a supporting semiconductor or insulating material, combinations of such layers, as well as other such structures that are known in the art.
  • the term “horizontal” as used in this application is defined as a plane parallel to the conventional plane or surface of a wafer or substrate, regardless of the orientation of the wafer or substrate.
  • the term “vertical” refers to a direction perpendicular to the horizontal as defined above. Prepositions, such as “on”, “side”, “higher”, “lower”, “over” and “under” are defined with respect to the conventional plane or surface being on the top surface of the wafer or substrate, regardless of the orientation of the wafer or substrate.
  • nanofin transistors and a fabrication technique in which vertical amorphous silicon nanofins are recrystallized on a substrate to make single crystalline silicon nanofin transistors.
  • Aspects of the present subject matter provide nanofin transistors with vertical channels, where there is a first source/drain region at the bottom of the fin and a second source/drain region at the top of the fin.
  • FIGS. 6A-6L illustrate a process for forming a nanofin transistor, according to various embodiments of the present subject matter.
  • FIGS. 6A and 6B illustrate a top view and a cross-section view along 6 B- 6 B, respectively, of a semiconductor structure 611 with a silicon nitride layer 612 , holes 613 in the silicon nitride layer, and sidewall spacers 614 of amorphous silicon along the walls of the holes.
  • the holes are etched in the silicon nitride layer, and amorphous silicon deposited and directionally etched to leave only on the sidewalls.
  • the holes 613 are etched through the silicon nitride layer 612 to a silicon wafer or substrate 615 .
  • FIGS. 6C and 6D illustrate a top view and a cross-section view along line 6 D- 6 D, respectively, of the structure after the silicon nitride layer is removed.
  • the sidewalls 614 are left as standing narrow regions of amorphous silicon.
  • the resulting patterns of standing silicon can be referred to as “racetrack” patterns, as they have a generally elongated rectangular shape.
  • the width of the lines is determined by the thickness of the amorphous silicon rather than masking and lithography.
  • the thickness of the amorphous silicon may be on the order of 20 nm to 50 nm, according to various embodiments.
  • a solid phase epitaxial (SPE) growth process is used to recrystallize the standing narrow regions of amorphous silicon.
  • the SPE growth process includes annealing, or heat treating, the structure to cause the amorphous silicon to crystallise, beginning at the interface with the silicon substrate 615 which functions as a seed for crystalline growth up through the remaining portions of the standing narrow regions of silicon.
  • FIG. 6E illustrates a top view of the structure 611 , after a mask layer has been applied. The shaded areas are etched, leaving free-standing fins formed of crystalline silicon.
  • FIGS. 6F and 6G illustrate a top view and a cross-section view along line 6 G- 6 G, respectively, of the pattern of free-standing fins 616 .
  • a buried doped region 617 functions as a first source/drain region. According to various embodiments, the buried doped region can be patterned to form a conductive line either the row or column direction of the array of fins.
  • FIG. 6H illustrates a top view of the structure, where the fins have been surrounded by a gate insulator 618 and a gate 619 .
  • the gate insulator can be deposited or otherwise formed in various ways. For example, a silicon oxide can be formed on the silicon fin by a thermal oxidation process.
  • the gate can be any gate material, such as polysilicon or metal.
  • the gate material is deposited and directionally etched to leave the gate material only on the sidewalls of the fin structure with the gate insulator.
  • the wiring can be oriented in either the “x-direction” or “y-direction.”
  • FIGS. 6I and 6J illustrate a top view and a cross-section view along line 6 J- 6 J, respectively, of the structure illustrated in FIG. 6H after the structure is backfilled with an insulator 620 and gate wiring 621 is formed in an “x-direction” along the long sides of the fins.
  • Various embodiments backfill the structure with silicon oxide. Trenches are formed in the backfilled insulator to pass along a side of the fins, and gate lines are formed in the trenches.
  • one gate line passes along one side of the fins, in contact with the surrounding gate of the fin structure.
  • Some embodiments provide a first gate line on a first side of the fin and a second gate line on a second side of the fin.
  • the gate wiring material such as polysilicon or metal
  • the gate wiring material can be deposited and directionally etched to leave on the sidewalls only.
  • the gate wiring material appropriately contacts the surrounding gates for the fins.
  • the gate material and gate wiring material are etched to recess the gate and gate wiring below the tops of the fins.
  • the whole structure can be backfilled with an insulator, such as silicon oxide, and planarized to leave only oxide on the surface.
  • the top of the pillars or fins can be exposed by an etch.
  • a second source/drain region 622 can be implanted in a top portion of the fins, and metal contacts 623 to the drain regions can be made by conventional techniques.
  • the metal wiring can run, for example, in the “x-direction” and the buried source wiring run perpendicular, in the plane of the paper in the illustration.
  • FIGS. 6K and 6L illustrate a top view and a cross-section view along line 6 L- 6 L, respectively, of the structure after the structure is backfilled with an insulator and gate wiring is formed in an “y-direction” along the short sides of the fins. Trenches are opened up along the side of the fins in the “y-direction.”
  • Gate wiring material 621 such as polysilicon or metal, can be deposited and directionally etched to leave on the sidewalls only and contacting the gates on the fins. In various embodiments, the gate material and gate wiring material are etched to recess the gate and gate wiring below the tops of the fins.
  • the whole structure can be backfilled with an insulator 620 , such as silicon oxide, and planarized to leave only the backfill insulator on the surface.
  • Contact openings and drain doping regions 622 can then be etched to the top of the pillars and drain regions implanted and metal contacts to the drain regions made by conventional techniques.
  • the metal wiring can run, for example, perpendicular to the plane of the paper in the illustration and the buried source wiring runs in the “x-direction.”
  • the buried source/drains are patterned and implanted before deposition of the amorphous silicon.
  • FIG. 6L gives an illustration of one of the completed fin structures with drain/source regions, recessed gates, and source/drain region wiring. These nanofin FET's can have a large W/L ratio and are able to conduct more current than nanowire FET's.
  • FIG. 7 illustrates a top view of a layout of nanofins for an array of nanofin transistors, according to various embodiments.
  • the figure illustrates two “racetracks” of sidewall spacers 714 , and further illustrates the portions of the sidewall spacers removed by an etch.
  • the holes used to form the sidewall spacer tracks were formed with a minimum feature size (1 F).
  • the mask strips 724 have a width of a minimum feature size (1 F) and are separated by a minimum feature size (1 F).
  • the columns of the nanofins have an approximately 2 F center-to-center spacing
  • the rows of the nanofins have an approximately 1 F center-to-center spacing. Also, as illustrated in FIG.
  • the center-to-center spacing between first and second rows will be slightly less than 1 F by an amount corresponding to the thickness of the nanofins (1 F ⁇ T), and the center-to-center spacing between second and third rows will be slightly more than IF size by an amount corresponding to the thickness of the nanofins (1 F+ ⁇ T).
  • the center-to-center spacing between first and second rows will be slightly less than a feature size interval (NF) by an amount corresponding to the thickness of the nanofins (NF ⁇ T), and the center-to-center spacing between second and third rows will be slightly more than a feature size interval (NF) by an amount corresponding to the thickness of the nanofins (NF+ ⁇ T).
  • NF feature size interval
  • NF+ ⁇ T feature size interval
  • FIG. 8 illustrates a process to fabricate a nanofin transistor, according to various embodiments of the present subject matter.
  • amorphous semiconductor fins are formed on a crystalline substrate and over a doped region that is to function as a first source/drain region.
  • the substrate is doped and diffused after the fins are formed.
  • the fins are thin such that the dopant is able to diffuse under and into a bottom portion of the fin.
  • the fins are crystallised at 826 .
  • a solid phase epitaxial (SPE) process is used, in which the structure is annealed and the crystalline substrate seeds crystalline growth in the fins.
  • SPE solid phase epitaxial
  • surrounding gate insulators are formed around the fins; and at 828 , surrounding gates are formed around and separated from the fins by surrounding the gate insulators.
  • the resulting structure is backfilled with an insulator at 829 .
  • Trenches are etched and gate line(s) are formed adjacent to and in contact with the surrounding gate, as illustrated at 830 .
  • a second source/drain region is formed in a top portion of the fins, and contacts for the second source/drain regions are formed at 832 .
  • FIG. 9 illustrates a process to form amorphous semiconductor fins, such as illustrated at 825 in FIG. 8 , according to various embodiments of the present subject matter.
  • holes are etched in a first layer over a crystalline substrate.
  • amorphous sidewall spacers are formed in each hole against the wall of the first layer for each hole.
  • the first layer is removed at 935 , which leaves the amorphous semiconductor fins on the crystalline substrate.
  • FIG. 10 is a simplified block diagram of a high-level organization of various embodiments of a memory device according to various embodiments of the present subject matter.
  • the illustrated memory device 1036 includes a memory array 1037 and read/write control circuitry 1038 to perform operations on the memory array via communication line(s) or channel(s) 1039 .
  • the illustrated memory device 1036 may be a memory card or a memory module such as a single inline memory module (SIMM) and dual inline memory module (DIMM).
  • SIMM single inline memory module
  • DIMM dual inline memory module
  • semiconductor components in the memory array and/or the control circuitry can include nanofin transistors, as described above. The structure and fabrication methods for these devices have been described above.
  • the memory array 1037 includes a number of memory cells 1040 .
  • the memory cells in the array are arranged in rows and columns.
  • word lines 1041 connect the memory cells in the rows
  • bit lines 1042 connect the memory cells in the columns.
  • the read/write control circuitry 1038 includes word line select circuitry 1043 which functions to select a desired row, bit line select circuitry 1044 which functions to select a desired column, and read circuitry 1045 which functions to detect a memory state for a selected memory cell in the memory array 1037 .
  • FIG. 11 illustrates a diagram for an electronic system 1146 having one or more nanofin transistors, according to various embodiments.
  • Electronic system 1146 includes a controller 1147 , a bus 1148 , and an electronic device 1149 , where the bus provides communication channels between the controller and the electronic device.
  • the controller and/or electronic device include nanofin transistors as previously discussed herein.
  • the illustrated electronic system 1146 may include, but is not limited to, information handling devices, wireless systems, telecommunication systems, fiber optic systems, electro-optic systems, and computers.
  • FIG. 12 depicts a diagram of an embodiment of a system 1250 having a controller 1251 and a memory 1252 .
  • the controller 1251 and/or memory 1252 may include nanofin transistors according to various embodiments.
  • the illustrated system 1250 also includes an electronic apparatus 1253 and a bus 1254 to provide communication channel(s) between the controller and the electronic apparatus, and between the controller and the memory.
  • the bus may include an address, a data bus, and a control bus, each independently configured; or may use common communication channels to provide address, data, and/or control, the use of which is regulated by the controller.
  • the electronic apparatus 1253 may be additional memory configured similar to memory 1252 .
  • An embodiment may include a peripheral device or devices 1255 coupled to the bus 1254 .
  • Peripheral devices may include displays, additional storage memory, or other control devices that may operate in conjunction with the controller and/or the memory.
  • the controller is a processor. Any of the controller 1251 , the memory 1252 , the electronic apparatus 1253 , and the peripheral devices 1255 may include nanofin transistors according to various embodiments.
  • the system 1250 may include, but is not limited to, information handling devices, telecommunication systems, and computers. Applications containing nanofin transistors, as described in this disclosure, include electronic systems for use in memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules. Such circuitry can further be a subcomponent of a variety of electronic systems, such as a clock, a television, a cell phone, a personal computer, an automobile, an industrial control system, an aircraft, and others.
  • the memory may be realized as a memory device containing nanofin transistors according to various embodiments. It will be understood that embodiments are equally applicable to any size and type of memory circuit and are not intended to be limited to a particular type of memory device.
  • Memory types include a DRAM, SRAM (Static Random Access Memory) or Flash memories. Additionally, the DRAM could be a synchronous DRAM commonly referred to as SGRAM (Synchronous Graphics Random Access Memory), SDRAM (Synchronous Dynamic Random Access Memory), SDRAM II, and DDR SDRAM (Double Data Rate SDRAM).
  • SGRAM Synchronous Graphics Random Access Memory
  • SDRAM Synchronous Dynamic Random Access Memory
  • SDRAM II Secure Digital Random Access Memory
  • DDR SDRAM Double Data Rate SDRAM

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Nanotechnology (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Manufacturing & Machinery (AREA)
  • Materials Engineering (AREA)
  • Thin Film Transistor (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Recrystallisation Techniques (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)

Abstract

One aspect of the present subject matter relates to a method for forming a transistor. According to an embodiment, a fin of amorphous semiconductor material is formed on a crystalline substrate, and a solid phase epitaxy (SPE) process is performed to crystallise the amorphous semiconductor material using the crystalline substrate to seed the crystalline growth. The fin has a cross-sectional thickness in at least one direction less than a minimum feature size. The transistor body is formed in the crystallised semiconductor pillar between a first source/drain region and a second source/drain region. A surrounding gate insulator is formed around the semiconductor pillar, and a surrounding gate is formed around and separated from the semiconductor pillar by the surrounding gate insulator. Other aspects are provided herein.

Description

    PRIORITY APPLICATION
  • This application is a divisional of U.S. application Ser. No. 11/397,430, filed Apr. 4, 2006, which is incorporated herein by reference in its entirety.
  • CROSS REFERENCE TO RELATED APPLICATIONS
  • This application is related to the following commonly assigned U.S. patent applications which are herein incorporated by reference in their entirety: U.S. application Ser. No. 11/397,527, now issued as U.S. Pat. No. 7,425,491; U.S. application Ser. No. 11/397,358, now issued as U.S. Pat. No. 8,354,311; U.S. application Ser. No. 11/397,413, now issued as U.S. Pat. No. 7,491,995; U.S. application Ser. No. 11/397,406, filed on Apr. 4, 2006.
  • TECHNICAL FIELD
  • This disclosure relates generally to semiconductor devices, and more particularly, to nanofin transistors.
  • BACKGROUND
  • The semiconductor industry has a market driven need to reduce the size of devices, such as transistors, and increase the device density on a substrate. Some product goals include lower power consumption, higher performance, and smaller sizes. FIG. 1 illustrates general trends and relationships for a variety of device parameters with scaling by a factor k. The continuous scaling of MOSFET technology to the deep sub-micron region where channel lengths are less than 0.1 micron (100 nm or 1000 Å) causes significant problems in the conventional transistor structures. For example, junction depths should be much less than the channel length. Thus, with reference to the transistor 100 illustrated in FIG. 1, the junctions depths 101 should be on the order of a few hundred Angstroms for channels lengths 102 that are approximately 1000 Å long. Such shallow junctions are difficult to form by conventional implantation and diffusion techniques. Extremely high levels of channel doping are required to suppress short-channel effects such as drain induced barrier lowering, threshold voltage roll off, and sub-threshold conduction. Sub-threshold conduction is particularly problematic in DRAM technology as it reduces the charge storage retention time on the capacitor cells. These extremely high doping levels result in increased leakage and reduced carrier mobility. Thus, the expected improved performance attributed to a shorter channel is negated by the lower carrier mobility and higher leakage attributed to the higher doping.
  • Leakage current is a significant issue in low voltage and lower power battery-operated CMOS circuits and systems, and particularly in DRAM circuits. The threshold voltage magnitudes are small to achieve significant overdrive and reasonable switching speeds. However, as illustrated in FIG. 2, the small threshold results in a relatively large sub-threshold leakage current.
  • Some proposed designs to address this problem use transistors with ultra-thin bodies, or transistors where the surface space charge region scales as other transistor dimensions scale down. Dual-gated or double-gated transistor structures also have been proposed to scale down transistors. As commonly used in the industry, “dual-gate” refers to a transistor with a front gate and a back gate which can be driven with separate and independent voltages, and “double-gated” refers to structures where both gates are driven when the same potential. An example of a double-gated device structure is the FinFET. “TriGate” structures and surrounding gate structures have also been proposed. In the “TriGate” structure, the gate is on three sides of the channel. In the surrounding gate structure, the gate surrounds or encircles the transistor channel. The surrounding gate structure provides desirable control over the transistor channel, but the structure has been difficult to realize in practice.
  • FIG. 3 illustrates a dual-gated MOSFET with a drain, a source, and front and back gates separated from a semiconductor body by gate insulators, and also illustrates an electric field generated by the drain. Some characteristics of the dual-gated and/or double-gated MOSFET are better than the conventional bulk silicon MOSFETs, because compared to a single gate, the two gates better screen the electric field generated by the drain electrode from the source-end of the channel. The surrounding gate further screens the electric field generated by the drain electrode from the source. Thus, sub-threshold leakage current characteristics are improved, because the sub-threshold current is reduced more quickly as the gate voltage is reduced when the dual-gate and/or double gate MOSFET turns off. FIG. 4 generally illustrates the improved sub-threshold characteristics of dual gate, double-gate, or surrounding gates MOSFETs in comparison to the sub-threshold characteristics of conventional bulk silicon MOSFETs.
  • FIGS. 5A-C illustrate a conventional FinFET. FIG. 5A illustrates a top view of the FinFET and FIG. 5B illustrates an end view of the FinFET along line 5B-5B. The illustrated FinFET 503 includes a first source/drain region 504, a second source drain region 505, and a silicon fin 506 extending between the first and second source/drain regions. The silicon fin functions as a transistor body, where the channel between the first and second source/drain regions is horizontal. A gate insulator 507, such as silicon oxide, is formed over the fin, and a gate 508 is formed over the fin after the oxide is formed thereon. The fin of the illustrated conventional FinFET is formed over buried oxide 509. FIG. 5C illustrates a conventional etch technique for fabricating the fin for the FINFET. As illustrated in FIG. 5C, the fin width is defined by photolithography or e-beam lithography and etch. Thus, the fin width is initially a minimum feature size (1 F). The width of the fin is subsequently reduced by oxidation or etch, as illustrated by arrows 510.
  • SUMMARY
  • Aspects of the present subject matter grow ultrathin fins of semiconductor (e.g. silicon) from amorphous semiconductor (e.g. a-silicon) using solid phase epitaxy (SPE) on a crystalline substrate. The SPE process recrystallizes the amorphous semiconductor, using the crystalline substrate to seed the crystalline growth. The amorphous nanofins are formed with dimensions smaller than lithographic dimensions by a sidewall spacer technique. The nanofins are used as the body regions of CMOS transistors where both the thickness of the body of the transistor and channel length have dimensions smaller than lithographic dimensions.
  • For example, some embodiments provide ultrathin nanofins with a thickness on the order of 20 nm to 50 nm.
  • One aspect of the present subject matter relates to a method for forming a transistor. According to an embodiment, a fin of amorphous semiconductor material is formed on a crystalline substrate, and a solid phase epitaxy (SPE) process is performed to crystallise the amorphous semiconductor material using the crystalline substrate to seed the crystalline growth. The fin has a cross-sectional thickness in at least one direction less than a minimum feature size. The transistor body is formed in the crystallised semiconductor pillar between a first source/drain region and a second source/drain region. A surrounding gate insulator is formed around the semiconductor pillar, and a surrounding gate is formed around and separated from the semiconductor pillar by the surrounding gate insulator.
  • In an embodiment for forming a transistor, a silicon nitride layer is formed on a silicon wafer, and a hole is etched in the silicon nitride. The hole extends through the silicon nitride layer to the silicon wafer and is defined by the sides of the silicon nitride layer. Amorphous silicon oxide sidewall spacers are formed on the sides of the silicon nitride that define the hole. The silicon nitride layer is removed, leaving the amorphous silicon oxide sidewall spacers on the silicon wafer. The sidewall spacers are crystallised. The sidewall spacers are masked and etched to form at least one silicon fin from the sidewall spacers. The silicon fin is positioned over a doped region to function as a first source/drain region for the transistor. A surrounding gate insulator is formed around the silicon fin, and a surrounding gate is formed around and separated from the silicon fin by the surrounding gate insulator. A second source/drain region is formed in a top portion of the silicon fin.
  • An aspect relates to a transistor. A transistor embodiment includes a crystalline substrate, a crystalline semiconductor fin on the substrate, a gate insulator formed around the fin, and a surrounding gate formed around and separated form the fin by the gate insulator. The fin has a cross-sectional dimension that is less than a minimum feature size. The fin provides a vertically-oriented channel between a lower source/drain region and an upper source/drain region.
  • These and other aspects, embodiments, advantages, and features will become apparent from the following description of the present subject matter and the referenced drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 illustrates general trends and relationships for a variety of device parameters with scaling by a factor k.
  • FIG. 2 illustrates sub-threshold leakage in a conventional silicon MOSFET.
  • FIG. 3 illustrates a dual-gated MOSFET with a drain, a source, front and back gates separated from a semiconductor body by gate insulators, and an electric field generated by the drain.
  • FIG. 4 generally illustrates the improved sub-threshold characteristics of dual gate, double-gate, and surrounding gate MOSFETs in comparison to the sub-threshold characteristics of conventional bulk silicon MOSFETs.
  • FIGS. 5A-C illustrate a conventional FinFET.
  • FIGS. 6A-6L illustrate a process for forming a nanofin transistor, according to various embodiments of the present subject matter.
  • FIG. 7 illustrates a top view of a layout of nanofins for an array of nanofin transistors, according to various embodiments of the present subject matter.
  • FIG. 8 illustrates a process to fabricate a nanofin transistor, according to various embodiments of the present subject matter.
  • FIG. 9 illustrates a process to form amorphous semiconductor fins, according to various embodiments of the present subject matter.
  • FIG. 10 is a simplified block diagram of a high-level organization of various embodiments of a memory device according to various embodiments of the present subject matter.
  • FIG. 11 illustrates a diagram for an electronic system having nanofin transistors.
  • FIG. 12 depicts a diagram of an embodiment of a system having a controller and a memory.
  • DETAILED DESCRIPTION
  • The following detailed description refers to the accompanying drawings which show, by way of illustration, specific aspects and embodiments in which the present subject matter may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the present subject matter. The various embodiments of the present subject matter are not necessarily mutually exclusive as aspects of one embodiment can be combined with aspects of another embodiment. Other embodiments may be utilised and structural, logical, and electrical changes may be made without departing from the scope of the present subject matter. In the following description, the terms “wafer” and “substrate” are interchangeably used to refer generally to any structure on which integrated circuits are formed, and also to such structures during various stages of integrated circuit fabrication. Both terms include doped and undoped semiconductors, epitaxial layers of a semiconductor on a supporting semiconductor or insulating material, combinations of such layers, as well as other such structures that are known in the art. The term “horizontal” as used in this application is defined as a plane parallel to the conventional plane or surface of a wafer or substrate, regardless of the orientation of the wafer or substrate. The term “vertical” refers to a direction perpendicular to the horizontal as defined above. Prepositions, such as “on”, “side”, “higher”, “lower”, “over” and “under” are defined with respect to the conventional plane or surface being on the top surface of the wafer or substrate, regardless of the orientation of the wafer or substrate. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.
  • Disclosed herein are nanofin transistors, and a fabrication technique in which vertical amorphous silicon nanofins are recrystallized on a substrate to make single crystalline silicon nanofin transistors. Aspects of the present subject matter provide nanofin transistors with vertical channels, where there is a first source/drain region at the bottom of the fin and a second source/drain region at the top of the fin. FIGS. 6A-6L illustrate a process for forming a nanofin transistor, according to various embodiments of the present subject matter.
  • FIGS. 6A and 6B illustrate a top view and a cross-section view along 6B-6B, respectively, of a semiconductor structure 611 with a silicon nitride layer 612, holes 613 in the silicon nitride layer, and sidewall spacers 614 of amorphous silicon along the walls of the holes. The holes are etched in the silicon nitride layer, and amorphous silicon deposited and directionally etched to leave only on the sidewalls. The holes 613 are etched through the silicon nitride layer 612 to a silicon wafer or substrate 615.
  • FIGS. 6C and 6D illustrate a top view and a cross-section view along line 6D-6D, respectively, of the structure after the silicon nitride layer is removed. As illustrated, after the silicon nitride layer is removed, the sidewalls 614 are left as standing narrow regions of amorphous silicon. The resulting patterns of standing silicon can be referred to as “racetrack” patterns, as they have a generally elongated rectangular shape. The width of the lines is determined by the thickness of the amorphous silicon rather than masking and lithography. For example, the thickness of the amorphous silicon may be on the order of 20 nm to 50 nm, according to various embodiments. A solid phase epitaxial (SPE) growth process is used to recrystallize the standing narrow regions of amorphous silicon. The SPE growth process includes annealing, or heat treating, the structure to cause the amorphous silicon to crystallise, beginning at the interface with the silicon substrate 615 which functions as a seed for crystalline growth up through the remaining portions of the standing narrow regions of silicon.
  • FIG. 6E illustrates a top view of the structure 611, after a mask layer has been applied. The shaded areas are etched, leaving free-standing fins formed of crystalline silicon. FIGS. 6F and 6G illustrate a top view and a cross-section view along line 6G-6G, respectively, of the pattern of free-standing fins 616. A buried doped region 617 functions as a first source/drain region. According to various embodiments, the buried doped region can be patterned to form a conductive line either the row or column direction of the array of fins.
  • FIG. 6H illustrates a top view of the structure, where the fins have been surrounded by a gate insulator 618 and a gate 619. The gate insulator can be deposited or otherwise formed in various ways. For example, a silicon oxide can be formed on the silicon fin by a thermal oxidation process. The gate can be any gate material, such as polysilicon or metal. The gate material is deposited and directionally etched to leave the gate material only on the sidewalls of the fin structure with the gate insulator. The wiring can be oriented in either the “x-direction” or “y-direction.”
  • FIGS. 6I and 6J illustrate a top view and a cross-section view along line 6J-6J, respectively, of the structure illustrated in FIG. 6H after the structure is backfilled with an insulator 620 and gate wiring 621 is formed in an “x-direction” along the long sides of the fins. Various embodiments backfill the structure with silicon oxide. Trenches are formed in the backfilled insulator to pass along a side of the fins, and gate lines are formed in the trenches. In various embodiments, one gate line passes along one side of the fins, in contact with the surrounding gate of the fin structure. Some embodiments provide a first gate line on a first side of the fin and a second gate line on a second side of the fin. The gate wiring material, such as polysilicon or metal, can be deposited and directionally etched to leave on the sidewalls only. The gate wiring material appropriately contacts the surrounding gates for the fins. In various embodiments, the gate material and gate wiring material are etched to recess the gate and gate wiring below the tops of the fins. The whole structure can be backfilled with an insulator, such as silicon oxide, and planarized to leave only oxide on the surface. The top of the pillars or fins can be exposed by an etch. A second source/drain region 622 can be implanted in a top portion of the fins, and metal contacts 623 to the drain regions can be made by conventional techniques. The metal wiring can run, for example, in the “x-direction” and the buried source wiring run perpendicular, in the plane of the paper in the illustration.
  • FIGS. 6K and 6L illustrate a top view and a cross-section view along line 6L-6L, respectively, of the structure after the structure is backfilled with an insulator and gate wiring is formed in an “y-direction” along the short sides of the fins. Trenches are opened up along the side of the fins in the “y-direction.” Gate wiring material 621, such as polysilicon or metal, can be deposited and directionally etched to leave on the sidewalls only and contacting the gates on the fins. In various embodiments, the gate material and gate wiring material are etched to recess the gate and gate wiring below the tops of the fins. The whole structure can be backfilled with an insulator 620, such as silicon oxide, and planarized to leave only the backfill insulator on the surface. Contact openings and drain doping regions 622 can then be etched to the top of the pillars and drain regions implanted and metal contacts to the drain regions made by conventional techniques. The metal wiring can run, for example, perpendicular to the plane of the paper in the illustration and the buried source wiring runs in the “x-direction.” The buried source/drains are patterned and implanted before deposition of the amorphous silicon. FIG. 6L gives an illustration of one of the completed fin structures with drain/source regions, recessed gates, and source/drain region wiring. These nanofin FET's can have a large W/L ratio and are able to conduct more current than nanowire FET's.
  • FIG. 7 illustrates a top view of a layout of nanofins for an array of nanofin transistors, according to various embodiments. The figure illustrates two “racetracks” of sidewall spacers 714, and further illustrates the portions of the sidewall spacers removed by an etch. The holes used to form the sidewall spacer tracks were formed with a minimum feature size (1 F). The mask strips 724 have a width of a minimum feature size (1 F) and are separated by a minimum feature size (1 F). In the illustrated layout, the columns of the nanofins have an approximately 2 F center-to-center spacing, and the rows of the nanofins have an approximately 1 F center-to-center spacing. Also, as illustrated in FIG. 7, since the nanofins are formed from sidewall spacers on the walls of the holes, the center-to-center spacing between first and second rows will be slightly less than 1 F by an amount corresponding to the thickness of the nanofins (1 F−ΔT), and the center-to-center spacing between second and third rows will be slightly more than IF size by an amount corresponding to the thickness of the nanofins (1 F+ΔT). In general, the center-to-center spacing between first and second rows will be slightly less than a feature size interval (NF) by an amount corresponding to the thickness of the nanofins (NF−ΔT), and the center-to-center spacing between second and third rows will be slightly more than a feature size interval (NF) by an amount corresponding to the thickness of the nanofins (NF+ΔT).
  • FIG. 8 illustrates a process to fabricate a nanofin transistor, according to various embodiments of the present subject matter. At 825, amorphous semiconductor fins are formed on a crystalline substrate and over a doped region that is to function as a first source/drain region. In some embodiments, the substrate is doped and diffused after the fins are formed. The fins are thin such that the dopant is able to diffuse under and into a bottom portion of the fin. The fins are crystallised at 826. A solid phase epitaxial (SPE) process is used, in which the structure is annealed and the crystalline substrate seeds crystalline growth in the fins. At 827, surrounding gate insulators are formed around the fins; and at 828, surrounding gates are formed around and separated from the fins by surrounding the gate insulators. The resulting structure is backfilled with an insulator at 829. Trenches are etched and gate line(s) are formed adjacent to and in contact with the surrounding gate, as illustrated at 830. At 831, a second source/drain region is formed in a top portion of the fins, and contacts for the second source/drain regions are formed at 832.
  • FIG. 9 illustrates a process to form amorphous semiconductor fins, such as illustrated at 825 in FIG. 8, according to various embodiments of the present subject matter. At 933, holes are etched in a first layer over a crystalline substrate. At 934, amorphous sidewall spacers are formed in each hole against the wall of the first layer for each hole. The first layer is removed at 935, which leaves the amorphous semiconductor fins on the crystalline substrate.
  • FIG. 10 is a simplified block diagram of a high-level organization of various embodiments of a memory device according to various embodiments of the present subject matter. The illustrated memory device 1036 includes a memory array 1037 and read/write control circuitry 1038 to perform operations on the memory array via communication line(s) or channel(s) 1039. The illustrated memory device 1036 may be a memory card or a memory module such as a single inline memory module (SIMM) and dual inline memory module (DIMM). One of ordinary skill in the art will understand, upon reading and comprehending this disclosure, that semiconductor components in the memory array and/or the control circuitry can include nanofin transistors, as described above. The structure and fabrication methods for these devices have been described above.
  • The memory array 1037 includes a number of memory cells 1040. The memory cells in the array are arranged in rows and columns. In various embodiments, word lines 1041 connect the memory cells in the rows, and bit lines 1042 connect the memory cells in the columns. The read/write control circuitry 1038 includes word line select circuitry 1043 which functions to select a desired row, bit line select circuitry 1044 which functions to select a desired column, and read circuitry 1045 which functions to detect a memory state for a selected memory cell in the memory array 1037.
  • FIG. 11 illustrates a diagram for an electronic system 1146 having one or more nanofin transistors, according to various embodiments. Electronic system 1146 includes a controller 1147, a bus 1148, and an electronic device 1149, where the bus provides communication channels between the controller and the electronic device. In various embodiments, the controller and/or electronic device include nanofin transistors as previously discussed herein. The illustrated electronic system 1146 may include, but is not limited to, information handling devices, wireless systems, telecommunication systems, fiber optic systems, electro-optic systems, and computers.
  • FIG. 12 depicts a diagram of an embodiment of a system 1250 having a controller 1251 and a memory 1252. The controller 1251 and/or memory 1252 may include nanofin transistors according to various embodiments. The illustrated system 1250 also includes an electronic apparatus 1253 and a bus 1254 to provide communication channel(s) between the controller and the electronic apparatus, and between the controller and the memory. The bus may include an address, a data bus, and a control bus, each independently configured; or may use common communication channels to provide address, data, and/or control, the use of which is regulated by the controller. In an embodiment, the electronic apparatus 1253 may be additional memory configured similar to memory 1252. An embodiment may include a peripheral device or devices 1255 coupled to the bus 1254. Peripheral devices may include displays, additional storage memory, or other control devices that may operate in conjunction with the controller and/or the memory. In an embodiment, the controller is a processor. Any of the controller 1251, the memory 1252, the electronic apparatus 1253, and the peripheral devices 1255 may include nanofin transistors according to various embodiments. The system 1250 may include, but is not limited to, information handling devices, telecommunication systems, and computers. Applications containing nanofin transistors, as described in this disclosure, include electronic systems for use in memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules. Such circuitry can further be a subcomponent of a variety of electronic systems, such as a clock, a television, a cell phone, a personal computer, an automobile, an industrial control system, an aircraft, and others.
  • The memory may be realized as a memory device containing nanofin transistors according to various embodiments. It will be understood that embodiments are equally applicable to any size and type of memory circuit and are not intended to be limited to a particular type of memory device. Memory types include a DRAM, SRAM (Static Random Access Memory) or Flash memories. Additionally, the DRAM could be a synchronous DRAM commonly referred to as SGRAM (Synchronous Graphics Random Access Memory), SDRAM (Synchronous Dynamic Random Access Memory), SDRAM II, and DDR SDRAM (Double Data Rate SDRAM). Various emerging memory technologies are capable of using nanofin transistors.
  • This disclosure includes several processes, circuit diagrams, and cell structures. The present subject matter is not limited to a particular process order or logical arrangement. Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement which is calculated to achieve the same purpose may be substituted for the specific embodiments shown. This application is intended to cover adaptations or variations of the present subject matter. It is to be understood that the above description is intended to be illustrative, and not restrictive. Combinations of the above embodiments, and other embodiments, will be apparent to those of skill in the art upon reviewing and understanding the above description. The scope of the present subject matter should be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.

Claims (19)

What is claimed is:
1. A transistor, comprising:
a crystalline substrate;
a crystalline semiconductor fin on the substrate, the semiconductor fin having a cross-sectional dimension that is less than a minimum feature size, wherein the fin provides a vertically-oriented channel between a lower source/drain region and an upper source/drain region;
a gate insulator formed around the fin; and
a surrounding gate formed around and separated from the fin by the gate insulator.
2. The transistor of claim 1, wherein the crystalline substrate is a silicon wafer.
3. The transistor of claim 1, wherein the gate insulator includes silicon oxide.
4. The transistor of claim 1, wherein the gate includes polysilicon.
5. The transistor of claim 1, wherein the gate includes metal.
6. A transistor, comprising:
a crystalline silicon substrate;
a first source/drain region formed in the crystalline silicon substrate;
a crystalline silicon fin on the substrate and over the first source/drain region, the silicon fin having a cross-sectional dimension that is less than a minimum feature size;
a second source/drain region formed in a top portion of the fin to define a vertically-oriented channel region in the fin between the first and second source/drain regions;
a gate insulator formed around the fin; and
a surrounding gate formed around and separated from the fin by the gate insulator.
7. The transistor of claim 6, wherein the gate insulator includes a silicon oxide.
8. The transistor of claim 6, wherein the silicon oxide gate insulator is a thermally-grown silicon oxide.
9. The transistor of claim 6, wherein the surrounding gate includes a polysilicon surrounding gate.
10. The transistor of claim 6, wherein the surrounding gate includes a metal surrounding gate.
11. A semiconductor structure, comprising:
an array of transistors arranged in columns and rows, each transistor including a first source/drain region, a second source/drain region above the first source/drain region, and a vertically-oriented channel region between the first and second source/drain regions, the channel region being formed in a crystalline semiconductor fin having a cross-sectional thickness that is less than a minimum feature size, each transistor further including a gate insulator formed around the fin and a surrounding gate formed around and separated from the fin by the gate insulator;
the columns of fin structures having a center-to-center spacing of approximately two minimum feature sizes; and
the rows of fins structures having a center-to-center spacing of approximately one minimum feature size.
12. The structure of claim 11, wherein a first row and an adjacent second row has a center-to-center spacing of the minimum feature size less the thickness of the fin structures, and the second row and an adjacent third row has a center-to-center spacing of the minimum feature size plus the thickness of the fin structures.
13. The structure of claim 11, wherein the fin structure has a long side and a short side, the structure further comprising at least one gate line adjacent to the long side.
14. The structure of claim 11, wherein the fin structure has a long side and a short side, the structure further comprising at least one gate line adjacent to the short side.
15. A semiconductor structure, comprising:
a crystalline substrate; and
a semiconductor fin structure formed on the substrate in contact with a first source/drain region, the semiconductor fin having a thickness cross-sectional dimension less than a minimum feature size, the semiconductor pillar having a crystallised bottom portion and an amorphous top portion indicative of a partially-completed solid phase epitaxy (SPE) process.
16. The structure of claim 15, wherein the substrate includes a silicon wafer, and the semiconductor fin structure including silicon.
17. The structure of claim 15, wherein the semiconductor fin structure is one of a plurality of semiconductor fin structures formed in an array of columns and rows, the fins having a center-to-center spacing of approximately two minimum feature sizes between the columns of fin structures.
18. The structure of claim 15, wherein the semiconductor fin structure is one of a plurality of semiconductor fin structures formed in an array of columns and rows, the fins having a center-to-center spacing of approximately one minimum feature size between the rows of fin structures.
19. The structure of claim 15, wherein the semiconductor fin structure is one of a plurality of semiconductor fin structures formed in an array of columns and rows, a first row and an adjacent second row has a center-to-center spacing of a minimum feature size interval (NF) less the thickness of the fin structures, and the second row and an adjacent third row has a center-to-center spacing of the minimum feature size interval (NF) plus the thickness of the fin structures.
US14/276,473 2006-04-04 2014-05-13 Grown nanofin transistors Abandoned US20140246651A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/276,473 US20140246651A1 (en) 2006-04-04 2014-05-13 Grown nanofin transistors

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/397,430 US8734583B2 (en) 2006-04-04 2006-04-04 Grown nanofin transistors
US14/276,473 US20140246651A1 (en) 2006-04-04 2014-05-13 Grown nanofin transistors

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/397,430 Division US8734583B2 (en) 2006-04-04 2006-04-04 Grown nanofin transistors

Publications (1)

Publication Number Publication Date
US20140246651A1 true US20140246651A1 (en) 2014-09-04

Family

ID=38559673

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/397,430 Active 2029-10-23 US8734583B2 (en) 2006-04-04 2006-04-04 Grown nanofin transistors
US14/276,473 Abandoned US20140246651A1 (en) 2006-04-04 2014-05-13 Grown nanofin transistors

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/397,430 Active 2029-10-23 US8734583B2 (en) 2006-04-04 2006-04-04 Grown nanofin transistors

Country Status (2)

Country Link
US (2) US8734583B2 (en)
TW (1) TWI349970B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9893072B2 (en) 2006-04-04 2018-02-13 Micron Technology, Inc. DRAM with nanofin transistors

Families Citing this family (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7202523B2 (en) * 2003-11-17 2007-04-10 Micron Technology, Inc. NROM flash memory devices on ultrathin silicon
US7384851B2 (en) * 2005-07-15 2008-06-10 International Business Machines Corporation Buried stress isolation for high-performance CMOS technology
US8734583B2 (en) 2006-04-04 2014-05-27 Micron Technology, Inc. Grown nanofin transistors
US8354311B2 (en) * 2006-04-04 2013-01-15 Micron Technology, Inc. Method for forming nanofin transistors
US20070228491A1 (en) * 2006-04-04 2007-10-04 Micron Technology, Inc. Tunneling transistor with sublithographic channel
US7425491B2 (en) 2006-04-04 2008-09-16 Micron Technology, Inc. Nanowire transistor with surrounding gate
WO2007113878A1 (en) * 2006-04-06 2007-10-11 Stmicroelectronics S.R.L. Process for manufacturing an interaction structure for a storage medium
US7667260B2 (en) 2006-08-09 2010-02-23 Micron Technology, Inc. Nanoscale floating gate and methods of formation
JP5410666B2 (en) 2007-10-22 2014-02-05 ルネサスエレクトロニクス株式会社 Semiconductor device
US20110240928A1 (en) * 2010-03-31 2011-10-06 MALAXIT Co. Composites with high photoquenching factor of electroconduction based on polymer-metalorganic compounds
US9064745B2 (en) 2012-08-29 2015-06-23 International Business Machines Corporation Sublithographic width finFET employing solid phase epitaxy
US9530701B2 (en) 2014-12-18 2016-12-27 International Business Machines Corporation Method of forming semiconductor fins on SOI substrate
WO2016179113A1 (en) * 2015-05-07 2016-11-10 Finscale Inc. Super-thin channel transistor structure, fabrication, and applications
US20160336324A1 (en) * 2015-05-15 2016-11-17 Qualcomm Incorporated Tunnel field effect transistor and method of making the same
US9437496B1 (en) 2015-06-01 2016-09-06 Globalfoundries Inc. Merged source drain epitaxy
US9825093B2 (en) * 2015-08-21 2017-11-21 Globalfoundries Inc. FinFET PCM access transistor having gate-wrapped source and drain regions
CN107293511B (en) * 2017-07-05 2019-11-12 京东方科技集团股份有限公司 A kind of film layer annealing device and method for annealing
KR102544153B1 (en) * 2017-12-18 2023-06-14 삼성전자주식회사 Semiconductor device and method for fabricating the same
US11024729B2 (en) * 2018-09-27 2021-06-01 Taiwan Semiconductor Manufacturing Co., Ltd Method for manufacturing semiconductor device
US11107817B2 (en) 2019-03-11 2021-08-31 Micron Technology, Inc. Integrated assemblies comprising hydrogen diffused within two or more different semiconductor materials, and methods of forming integrated assemblies

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020028541A1 (en) * 2000-08-14 2002-03-07 Lee Thomas H. Dense arrays and charge storage devices, and methods for making same
US6413802B1 (en) * 2000-10-23 2002-07-02 The Regents Of The University Of California Finfet transistor structures having a double gate channel extending vertically from a substrate and methods of manufacture
US20040174734A1 (en) * 2003-03-04 2004-09-09 Micron Technology, Inc. Vertical gain cell

Family Cites Families (70)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4941026A (en) * 1986-12-05 1990-07-10 General Electric Company Semiconductor devices exhibiting minimum on-resistance
JPH07112067B2 (en) 1990-01-24 1995-11-29 株式会社東芝 Semiconductor device
US5013680A (en) * 1990-07-18 1991-05-07 Micron Technology, Inc. Process for fabricating a DRAM array having feature widths that transcend the resolution limit of available photolithography
JP3202223B2 (en) * 1990-11-27 2001-08-27 日本電気株式会社 Method for manufacturing transistor
JP3219307B2 (en) 1991-08-28 2001-10-15 シャープ株式会社 Semiconductor device structure and manufacturing method
JPH05160408A (en) 1991-12-04 1993-06-25 Toshiba Corp Field effect transistor and dynamic semiconductor storage device using same
JP3230846B2 (en) 1992-07-30 2001-11-19 株式会社東芝 Semiconductor device and semiconductor integrated circuit device
JP3321788B2 (en) 1994-05-06 2002-09-09 ソニー株式会社 MIS type semiconductor device and method of manufacturing the same
JP4047098B2 (en) 1994-09-13 2008-02-13 株式会社東芝 Semiconductor device and manufacturing method thereof
JP3549602B2 (en) * 1995-01-12 2004-08-04 株式会社ルネサステクノロジ Semiconductor storage device
JP3732884B2 (en) 1996-04-22 2006-01-11 株式会社ルネサステクノロジ Internal power supply voltage generation circuit, internal voltage generation circuit, and semiconductor device
US6150687A (en) * 1997-07-08 2000-11-21 Micron Technology, Inc. Memory cell having a vertical transistor with buried source/drain and dual gates
US5909618A (en) * 1997-07-08 1999-06-01 Micron Technology, Inc. Method of making memory cell with vertical transistor and buried word and body lines
US5973356A (en) 1997-07-08 1999-10-26 Micron Technology, Inc. Ultra high density flash memory
US6063688A (en) * 1997-09-29 2000-05-16 Intel Corporation Fabrication of deep submicron structures and quantum wire transistors using hard-mask transistor width definition
US6066869A (en) * 1997-10-06 2000-05-23 Micron Technology, Inc. Circuit and method for a folded bit line memory cell with vertical transistor and trench capacitor
US6747313B1 (en) * 1997-12-17 2004-06-08 Hyundai Electronics Industries Co., Ltd. Thin film transistor
US6177299B1 (en) * 1998-01-15 2001-01-23 International Business Machines Corporation Transistor having substantially isolated body and method of making the same
US6097065A (en) * 1998-03-30 2000-08-01 Micron Technology, Inc. Circuits and methods for dual-gated transistors
US6229161B1 (en) * 1998-06-05 2001-05-08 Stanford University Semiconductor capacitively-coupled NDR device and its applications in high-density high-speed memories and in power switches
US6104068A (en) * 1998-09-01 2000-08-15 Micron Technology, Inc. Structure and method for improved signal processing
US6320222B1 (en) * 1998-09-01 2001-11-20 Micron Technology, Inc. Structure and method for reducing threshold voltage variations due to dopant fluctuations
DE19943390A1 (en) 1999-09-10 2001-05-03 Walter Hansch Semiconductor component comprises vertical stack comprising source, drain and intermediate layer, gate comprising insulating and conducting layer connecting source and drain and tunnel current flowing in section of gate
US6967140B2 (en) * 2000-03-01 2005-11-22 Intel Corporation Quantum wire gate device and method of making same
US6664143B2 (en) * 2000-11-22 2003-12-16 North Carolina State University Methods of fabricating vertical field effect transistors by conformal channel layer deposition on sidewalls
US6496034B2 (en) * 2001-02-09 2002-12-17 Micron Technology, Inc. Programmable logic arrays with ultra thin body transistors
US6559491B2 (en) * 2001-02-09 2003-05-06 Micron Technology, Inc. Folded bit line DRAM with ultra thin body transistors
US6531727B2 (en) 2001-02-09 2003-03-11 Micron Technology, Inc. Open bit line DRAM with ultra thin body transistors
US6377070B1 (en) * 2001-02-09 2002-04-23 Micron Technology, Inc. In-service programmable logic arrays with ultra thin vertical body transistors
US6448601B1 (en) * 2001-02-09 2002-09-10 Micron Technology, Inc. Memory address and decode circuits with ultra thin body transistors
US6424001B1 (en) * 2001-02-09 2002-07-23 Micron Technology, Inc. Flash memory with ultra thin vertical body transistors
US6566682B2 (en) * 2001-02-09 2003-05-20 Micron Technology, Inc. Programmable memory address and decode circuits with ultra thin vertical body transistors
US6649476B2 (en) * 2001-02-15 2003-11-18 Micron Technology, Inc. Monotonic dynamic-static pseudo-NMOS logic circuit and method of forming a logic gate array
FR2823009B1 (en) * 2001-04-02 2004-07-09 St Microelectronics Sa METHOD FOR MANUFACTURING A VERTICAL TRANSISTOR WITH INSULATED GRID WITH LOW COVERAGE OF THE GRID ON THE SOURCE AND ON THE DRAIN, AND INTEGRATED CIRCUIT COMPRISING SUCH A TRANSISTOR
US20030008515A1 (en) * 2001-07-03 2003-01-09 Tai-Ju Chen Method of fabricating a vertical MOS transistor
US6815750B1 (en) * 2002-05-22 2004-11-09 Hewlett-Packard Development Company, L.P. Field effect transistor with channel extending through layers on a substrate
US6900521B2 (en) * 2002-06-10 2005-05-31 Micron Technology, Inc. Vertical transistors and output prediction logic circuits containing same
US6821834B2 (en) * 2002-12-04 2004-11-23 Yoshiyuki Ando Ion implantation methods and transistor cell layout for fin type transistors
US6794718B2 (en) 2002-12-19 2004-09-21 International Business Machines Corporation High mobility crystalline planes in double-gate CMOS technology
US6762448B1 (en) * 2003-04-03 2004-07-13 Advanced Micro Devices, Inc. FinFET device with multiple fin structures
US7041575B2 (en) * 2003-04-29 2006-05-09 Micron Technology, Inc. Localized strained semiconductor on insulator
US6838322B2 (en) * 2003-05-01 2005-01-04 Freescale Semiconductor, Inc. Method for forming a double-gated semiconductor device
JP4108537B2 (en) 2003-05-28 2008-06-25 富士雄 舛岡 Semiconductor device
US6855582B1 (en) * 2003-06-12 2005-02-15 Advanced Micro Devices, Inc. FinFET gate formation using reverse trim and oxide polish
JP2005116969A (en) 2003-10-10 2005-04-28 Toshiba Corp Semiconductor device and its manufacturing method
US7348243B2 (en) 2003-12-27 2008-03-25 Dongbu Electronics Co., Ltd. Semiconductor device and method for fabricating the same
JP4717014B2 (en) 2004-01-22 2011-07-06 インターナショナル・ビジネス・マシーンズ・コーポレーション Vertical FIN-FETMOS device
US7122425B2 (en) * 2004-08-24 2006-10-17 Micron Technology, Inc. Methods of forming semiconductor constructions
US7242057B2 (en) * 2004-08-26 2007-07-10 Micron Technology, Inc. Vertical transistor structures having vertical-surrounding-gates with self-aligned features
US7241655B2 (en) * 2004-08-30 2007-07-10 Micron Technology, Inc. Method of fabricating a vertical wrap-around-gate field-effect-transistor for high density, low voltage logic and memory array
US7910288B2 (en) * 2004-09-01 2011-03-22 Micron Technology, Inc. Mask material conversion
JP3764161B2 (en) 2004-09-17 2006-04-05 株式会社半導体エネルギー研究所 Semiconductor device and manufacturing method thereof
KR100674914B1 (en) * 2004-09-25 2007-01-26 삼성전자주식회사 MOS transistor having strained channel layer and methods of manufacturing thereof
US7229895B2 (en) * 2005-01-14 2007-06-12 Micron Technology, Inc Memory array buried digit line
US7326611B2 (en) * 2005-02-03 2008-02-05 Micron Technology, Inc. DRAM arrays, vertical transistor structures and methods of forming transistor structures and DRAM arrays
US7371627B1 (en) * 2005-05-13 2008-05-13 Micron Technology, Inc. Memory array with ultra-thin etched pillar surround gate access transistors and buried data/bit lines
US7120046B1 (en) * 2005-05-13 2006-10-10 Micron Technology, Inc. Memory array with surrounding gate access transistors and capacitors with global and staggered local bit lines
US7679118B2 (en) * 2005-06-13 2010-03-16 Micron Technology, Inc. Vertical transistor, memory cell, device, system and method of forming same
US7888721B2 (en) * 2005-07-06 2011-02-15 Micron Technology, Inc. Surround gate access transistors with grown ultra-thin bodies
US20070052012A1 (en) * 2005-08-24 2007-03-08 Micron Technology, Inc. Vertical tunneling nano-wire transistor
US7439576B2 (en) * 2005-08-29 2008-10-21 Micron Technology, Inc. Ultra-thin body vertical tunneling transistor
US7446372B2 (en) * 2005-09-01 2008-11-04 Micron Technology, Inc. DRAM tunneling access transistor
KR100660881B1 (en) * 2005-10-12 2006-12-26 삼성전자주식회사 Semiconductor devices comprising transistors having vertical channel and method of manufacturing the same
US8354311B2 (en) * 2006-04-04 2013-01-15 Micron Technology, Inc. Method for forming nanofin transistors
US20070228491A1 (en) * 2006-04-04 2007-10-04 Micron Technology, Inc. Tunneling transistor with sublithographic channel
US7425491B2 (en) 2006-04-04 2008-09-16 Micron Technology, Inc. Nanowire transistor with surrounding gate
JP2009532905A (en) 2006-04-04 2009-09-10 マイクロン テクノロジー, インク. Nano Fin Tunneling Transistor
US7491995B2 (en) * 2006-04-04 2009-02-17 Micron Technology, Inc. DRAM with nanofin transistors
US8734583B2 (en) 2006-04-04 2014-05-27 Micron Technology, Inc. Grown nanofin transistors
KR101025741B1 (en) * 2008-09-02 2011-04-04 주식회사 하이닉스반도체 Method for forming active pillar of vertical channel transistor

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020028541A1 (en) * 2000-08-14 2002-03-07 Lee Thomas H. Dense arrays and charge storage devices, and methods for making same
US6413802B1 (en) * 2000-10-23 2002-07-02 The Regents Of The University Of California Finfet transistor structures having a double gate channel extending vertically from a substrate and methods of manufacture
US20040174734A1 (en) * 2003-03-04 2004-09-09 Micron Technology, Inc. Vertical gain cell

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9893072B2 (en) 2006-04-04 2018-02-13 Micron Technology, Inc. DRAM with nanofin transistors

Also Published As

Publication number Publication date
US8734583B2 (en) 2014-05-27
TW200802627A (en) 2008-01-01
TWI349970B (en) 2011-10-01
US20070231985A1 (en) 2007-10-04

Similar Documents

Publication Publication Date Title
EP2002470B1 (en) Method fo growing nanofin transistors
US8734583B2 (en) Grown nanofin transistors
US9893072B2 (en) DRAM with nanofin transistors
US8134197B2 (en) Nanowire transistor with surrounding gate
US8823006B2 (en) Nanofin transistors with crystalline semiconductor fins
US20070228491A1 (en) Tunneling transistor with sublithographic channel

Legal Events

Date Code Title Description
AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FORBES, LEONARD;REEL/FRAME:033269/0203

Effective date: 20060228

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date: 20180629

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date: 20190731