US20140127862A1 - Method of assembling semiconductor device including insulating substrate and heat sink - Google Patents
Method of assembling semiconductor device including insulating substrate and heat sink Download PDFInfo
- Publication number
- US20140127862A1 US20140127862A1 US14/155,309 US201414155309A US2014127862A1 US 20140127862 A1 US20140127862 A1 US 20140127862A1 US 201414155309 A US201414155309 A US 201414155309A US 2014127862 A1 US2014127862 A1 US 2014127862A1
- Authority
- US
- United States
- Prior art keywords
- heat sink
- insulating substrate
- array
- electrically insulating
- semiconductor dies
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 95
- 239000000758 substrate Substances 0.000 title claims abstract description 66
- 238000000034 method Methods 0.000 title claims description 42
- 239000002390 adhesive tape Substances 0.000 claims abstract description 13
- 150000001875 compounds Chemical class 0.000 claims abstract description 10
- 239000000853 adhesive Substances 0.000 claims description 15
- 230000001070 adhesive effect Effects 0.000 claims description 15
- 238000000465 moulding Methods 0.000 claims description 12
- 239000000463 material Substances 0.000 claims description 4
- 239000004020 conductor Substances 0.000 claims description 2
- 238000005520 cutting process Methods 0.000 claims description 2
- 238000004519 manufacturing process Methods 0.000 description 9
- 238000005538 encapsulation Methods 0.000 description 6
- 229910000679 solder Inorganic materials 0.000 description 5
- 230000008569 process Effects 0.000 description 4
- 230000017525 heat dissipation Effects 0.000 description 3
- YQOLEILXOBUDMU-KRWDZBQOSA-N (4R)-5-[(6-bromo-3-methyl-2-pyrrolidin-1-ylquinoline-4-carbonyl)amino]-4-(2-chlorophenyl)pentanoic acid Chemical compound CC1=C(C2=C(C=CC(=C2)Br)N=C1N3CCCC3)C(=O)NC[C@H](CCC(=O)O)C4=CC=CC=C4Cl YQOLEILXOBUDMU-KRWDZBQOSA-N 0.000 description 2
- 229940125844 compound 46 Drugs 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 238000004806 packaging method and process Methods 0.000 description 2
- 238000012858 packaging process Methods 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 238000003491 array Methods 0.000 description 1
- 238000000429 assembly Methods 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 239000010949 copper Substances 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000006353 environmental stress Effects 0.000 description 1
- 239000003822 epoxy resin Substances 0.000 description 1
- 230000004907 flux Effects 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 239000012778 molding material Substances 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 229920000647 polyepoxide Polymers 0.000 description 1
- 238000012913 prioritisation Methods 0.000 description 1
- 238000004080 punching Methods 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 230000002123 temporal effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/561—Batch processing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/13—Mountings, e.g. non-detachable insulating substrates characterised by the shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/42—Fillings or auxiliary members in containers or encapsulations selected or arranged to facilitate heating or cooling
- H01L23/433—Auxiliary members in containers characterised by their shape, e.g. pistons
- H01L23/4334—Auxiliary members in encapsulations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/291—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/32257—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic the layer connector connecting to a bonding area disposed in a recess of the surface of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9222—Sequential connecting processes
- H01L2224/92242—Sequential connecting processes the first connecting process involving a layer connector
- H01L2224/92247—Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00013—Fully indexed content
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Definitions
- the present invention is directed to semiconductor packaging, and, more particularly, to a method of assembling a semiconductor device including a semiconductor die with an insulating substrate and a heat sink.
- Semiconductor device packaging fulfils basic functions such as providing electric connections and protecting the die against mechanical and environmental stresses.
- the completed semiconductor device may be mounted on a support with electrical connectors, such as a printed circuit board (‘PCB’), for example.
- the semiconductor device may have exposed external electrical contact surfaces or leads for connection to the electrical connectors on the support.
- surface mount technology external electrical contact surfaces or leads of the package can be soldered directly to corresponding pads on the support, providing mechanical attachment as well as electrical connections.
- Semiconductor devices are commonly packaged for surface mounting by encapsulating one or more semiconductor dies, the encapsulation process including embedding the die or dies in a molding compound.
- Various techniques are available for connecting the external electrical contact surfaces or leads of the package internally with electrical contact pads on the embedded semiconductor die.
- the die In a wire bonded package, the die may be mounted on a die support with the contact pads of the die on its active face opposite from the die support. Wires may then be bonded to the contact pads and to the external electrical contact surfaces or leads of the package to provide the internal connections, before encapsulation.
- the die support may be an electrically conductive lead frame, whose frame members are cut off and discarded during production, to isolate the electrical contact surfaces or leads of the package from each other, after applying molding compound to encapsulate the die, the internal connections and the external electrical contacts from the lead frame.
- the external electrical contacts of the package may be disposed around the periphery of the semiconductor die, either in an active face of the finished device or at edges of the device.
- the minimal pitch and the numerical density of the external electrical contacts is limited by the risk of short circuits between adjacent contacts.
- the die may be mounted on an electrically insulating substrate bearing the external electrical contact surfaces.
- laminate base packages include ball grid array (BGA), pin grid array (PGA) and land grid array (LGA) packages.
- BGA ball grid array
- PGA pin grid array
- LGA land grid array
- insulating substrate packages before encapsulation, internal connections are made by wire bonding between the contact pads of the die and the external electrical contact surfaces. After encapsulation, an array of solder balls or studs may be applied to the external electrical contact surfaces, typically before singulation of the encapsulated devices.
- LGA packages have metal pads, of bare gold-plated copper for example, that are contacted in use by pins on a mother board.
- Such insulating substrate packages enable a smaller pitch and a higher numerical density of the external electrical contacts.
- the electrically insulating substrate is also thermally insulating.
- a heat sink element such as a metal or other thermally conductive flag, distributing internally generated heat over the face of the semiconductor die or dies and dissipating the heat, by conduction radiation and/or convection.
- FIG. 1 is a schematic sectional view of a semiconductor device comprising a semiconductor die with an insulating substrate and a heat sink made by a known method;
- FIG. 2 is a schematic sectional view, taken at a position corresponding to the arrows 2 - 2 of FIG. 7 , of a semiconductor device comprising a semiconductor die with an insulating substrate and a heat sink, made by a method in accordance with an embodiment of the present invention
- FIG. 3 is a schematic sectional view, taken at a position corresponding to the arrows 2 - 2 of FIG. 7 , of part of a heat sink array structure in the semiconductor device of FIG. 2 at an intermediate stage of manufacture;
- FIG. 4 is a schematic sectional view, taken at a position corresponding to the arrows 2 - 2 of FIG. 7 , of part of an array of semiconductor dies mounted on the heat sink array structure of FIG. 3 at an intermediate stage of manufacture;
- FIG. 5 is a schematic sectional view, taken at a position corresponding to the arrows 2 - 2 of FIG. 7 , of part of an electrically insulating substrate in the semiconductor device of FIG. 2 at an intermediate stage of manufacture;
- FIG. 6 is a detailed sectional view, taken at a position corresponding to the arrows 2 - 2 of FIG. 7 , of part of the array of semiconductor dies mounted on the heat sink array structure of FIG. 4 assembled with the electrically insulating substrate of FIG. 5 at an intermediate stage of manufacture;
- FIG. 7 is a schematic plan view of the part of the assembly shown in FIG. 6 at the same intermediate stage of manufacture
- FIG. 8 is a simplified flow chart of a known method of assembling the semiconductor device of FIG. 1 ;
- FIG. 9 is a simplified flow chart of a method of assembling the semiconductor device of FIG. 2 in accordance with an embodiment of the present invention.
- FIG. 1 shows a semiconductor device 20 comprising a semiconductor die with an insulating substrate 24 and a heat sink element 30 made by a known method.
- Semiconductor package 20 includes a semiconductor die subassembly 22 integrated into the electrically insulating organic substrate 24 .
- Semiconductor die subassembly 22 includes a semiconductor die 28 bonded to an underlying platform layer 30 , forming the heat sink element.
- Organic substrate 24 has an array of openings 26 in which semiconductor die subassemblies 22 are positioned.
- Electrical interconnects 32 such as bonding wires, connect pads 34 of semiconductor dies 28 to electrical contacts 36 formed in organic substrate 24 .
- An elastomeric adhesive 38 secures semiconductor die subassemblies 22 in openings 26 of organic substrate 24 .
- Openings 26 are larger than the outer perimeters 40 of semiconductor die subassemblies 22 . Accordingly, gaps 42 are formed between the edges 44 of organic substrate 24 and perimeters 40 of semiconductor die subassemblies 22 . Gaps 42 are sealed with elastomeric adhesive 38 .
- a molding material 46 encapsulates semiconductor die subassemblies 22 , organic substrate 24 , electrical interconnects 32 , and elastomeric adhesive 38 .
- individual semiconductor dies 28 are bonded to individual heat sink platform layers 30 to form subassemblies 22 .
- a single-sided adhesive tape is applied to the underside of organic substrate 24 .
- the semiconductor die subassemblies 22 are then picked and placed individually in respective openings 26 of the organic substrate 24 and undergo the remainder of the fabrication process.
- platform layers 30 of semiconductor die subassemblies 22 are placed in openings 26 of organic substrate 24 and are temporarily secured to the adhesive tape.
- the elastomeric adhesive 38 is utilized to secure semiconductor die subassemblies 22 in opening 26 .
- the elastomeric adhesive 38 fills gaps 42 surrounding platform layers 30 of semiconductor die subassemblies 22 .
- the presence of adhesive tape largely prevents a flow of elastomeric adhesive 38 underneath semiconductor die subassemblies 22 and/or underneath organic substrate 24 .
- electrical interconnects 32 are formed between semiconductor die 28 and organic substrate 24 at task 106 .
- the organic substrate 24 , semiconductor die subassemblies 22 , elastomeric adhesive 38 , and electrical interconnects 32 are encapsulated with molding compound 46 , such as an epoxy resin.
- the adhesive tape is removed from the underside of organic substrate 24 , as well as from elastomeric adhesive 38 and an underside of platform layers 30 of semiconductor die subassemblies 22 .
- molding compound 46 and elastomeric adhesive 38 hold semiconductor die subassemblies 22 in the proper position within openings 26 of organic substrate 24 .
- FIGS. 2 to 7 illustrate various stages of a method 900 of assembling a semiconductor device 200 in accordance with an embodiment of the present invention, given by way of example and summarized in a flow chart in FIG. 9 .
- the semiconductor device 200 comprises a semiconductor die 202 , an insulating substrate 204 (referred to as element 500 in FIGS. 5 and 6 ) and a heat sink that includes a heat sink element 206 and a tie bar 302 .
- FIG. 2 is a sectional view of the semiconductor device 200 , taken at a position corresponding to the arrows 2 - 2 of FIG. 7 , after connecting the semiconductor die 202 electrically by attaching bond wires 208 with electrical contact elements (not shown in FIG. 2 ), encapsulating in a molding compound 210 , applying an array of solder balls 212 to external electrical contact surfaces, and singulating the encapsulated units.
- the method 900 includes providing a heat sink array structure 300 , shown in cross-section in FIG. 3 , comprising an array of heat sink elements 206 supported by a heat sink support frame (not shown in FIG. 3 ).
- Providing the heat sink array structure 300 comprises cutting and forming a sheet of thermally conductive material.
- the method 900 also includes mounting an array of semiconductor dies 202 on the array of heat sink elements 206 of the structure 300 , as shown in FIG. 4 .
- the semiconductor dies 202 may be picked and placed individually on the heat sink elements 206 and secured thereto with a thermally conductive adhesive paste or solder 400 .
- the heat sink array structure 300 includes the tie bars 302 connecting the heat sink elements 206 mechanically with the heat sink support frame ( 700 in FIG. 7 ), so that the tie bars 302 and the heat sink support frame 700 support the heat sink elements 206 .
- both the heat sink element 206 and the tie bars 302 provide paths for heat dissipation from the die 202 to the external environment. That is, in addition to the typical heat sink element 206 found in many types of semiconductor devices, the tie bars 302 extend outwardly from the four sides of the heat sink elements 206 and to an outside edge of the semiconductor device 200 and thus provide an additional path for heat dissipation.
- the method 900 also includes providing an electrically insulating substrate 500 presenting an array of apertures 502 and bearing electrical contact elements (not seen in FIG. 5 ).
- the array of apertures 502 is geometrically identical to the array of heat sink elements 206 of the structure 300 , except that the apertures 502 are wider in each of the two dimensions than the heat sink elements 206 .
- the method 900 also includes assembling together the electrically insulating substrate 500 and the heat sink array structure 300 with the array of heat sink elements 206 disposed in the array of apertures 502 and bearing the array of semiconductor dies 202 .
- the heat sink elements 206 are offset from a plane 600 in which the heat sink support frame 700 and tie bars 302 extend, so that the heat sink elements 206 are disposed in the array of apertures 502 when the heat sink array structure 300 and the electrically insulating substrate 500 are assembled with the heat sink support frame 700 abutting the electrically insulating substrate 500 .
- the electrically insulating substrate 500 is mounted on an adhesive tape 602 , before the heat sink array structure 300 bearing the array of semiconductor dies 202 is placed in a single operation in alignment on the electrically insulating substrate 500 and the adhesive tape 602
- FIG. 7 is a plan view of the assembly shown in sectional view in FIG. 6 .
- the heat sink support frame 700 surrounds the heat sink array structure 300 .
- the heat sink support frame 700 includes alignment holes 702 that register with pins of an alignment tool (not shown) also registering with corresponding alignment holes (not shown) in the electrically insulating substrate 500 for aligning the array of heat sink elements 206 with the array of apertures 502 .
- assembling together with the heat sink array structure 300 includes positioning the heat sink array structure and the electrically insulating substrate on the adhesive tape 602 , which is removed after encapsulation.
- the solder balls 212 are attached to electrical contact elements 704 of the electrically insulating substrate 500 .
- the contact elements 704 extend through the thickness of the insulating substrate 500 .
- the electrical contact elements comprise plated vias formed in the substrate 500 .
- the wires 208 connect the semiconductor dies 202 electrically with the electrical contact elements 704 .
- the wires 208 may be attached using commercially available wire bonding equipment. It will be appreciated that the heat sink array structure 300 , including the heat sink elements 206 , the tie bars 302 and the heat sink support frame 700 , is spaced from the electrical contact elements 704 and the wires 208 , so as to maintain electrical isolation from them, in particular by the molding compound 210 after encapsulation.
- the method 900 After connecting the semiconductor dies electrically with the electrical contact elements 704 , by bonding the wires 208 for example, the method 900 also includes encapsulating in a molding compound 210 the array of semiconductor dies 202 mounted on the array of heat sink elements 206 and assembled with the electrically insulating substrate 500 , on the adhesive tape 602 .
- the encapsulated units of the semiconductor dies 202 with the corresponding heat sink elements 206 , tie bars 302 , and surrounding portions of the electrically insulating substrate 500 then singulated, thereby providing the device shown in FIG. 2 .
- Singulation may include sawing or punching along streets between adjacent units of the array, for example, severing the tie bars 302 and detaching and discarding the heat sink support frame 700 to leave the encapsulated units with the semiconductor dies 202 , the corresponding heat sink elements 206 , the tie bars 302 , surrounding portions of the electrically insulating substrate 500 and connected electrical contact elements 704 .
- the molding compound 210 joins the semiconductor dies 202 with the corresponding heat sink elements 206 and with surrounding portions of the electrically insulating substrate 500 and the electrical contact elements 704 in the encapsulated units.
- FIG. 8 is a simplified flow chart that summarizes a known method of producing the semiconductor device 20 of FIG. 1 .
- the method 800 starts a semiconductor package fabrication process at 802 .
- an electrically insulating organic substrate 24 is provided.
- individual semiconductor dies 28 are bonded to individual heat sink platform layers 30 to form subassemblies 22 of semiconductor dies with heat sink platform layers 30 .
- adhesive tape is applied to the underside of organic substrate.
- the semiconductor die subassemblies 22 are then picked and placed individually in respective openings 26 of the organic substrate 24 by placing each semiconductor die subassembly 22 with its platform layer 30 on the adhesive side of tape within the respective opening 26 of organic substrate 24 .
- Adhesive 38 is used at 812 to secure each of the semiconductor die subassemblies 22 in the corresponding openings 26 , and to fill the gaps 42 .
- the method 800 continues at 814 by providing electrical interconnects 32 between the semiconductor dies 28 and contacts of the organic substrate 24 , encapsulating the organic substrate 24 , the semiconductor dies 28 , the adhesive 38 , and the electrical interconnects 32 at 816 , and removing the adhesive tape from the underside of the organic substrate 24 at 818 and terminates at 820 .
- the method 900 of making the semiconductor device 200 of FIG. 2 in accordance with an embodiment of the present invention, given by way of example, is summarized in a simplified flow chart in FIG. 9 .
- the method 900 starts a semiconductor package assembly process at 902 .
- an electrically insulating substrate 500 and a heat sink array frame structure 300 are provided.
- the semiconductor dies 202 are mounted on the heat sink array frame structure 300 .
- the insulating substrate 500 and the whole heat sink array frame structure 300 with the semiconductor dies 202 thereon are assembled together on adhesive tape.
- the method continues with steps generally similar to the steps 814 to 820 of the method 800 . More specifically, the method 900 continues at 910 by connecting the semiconductor dies 202 electrically with the electrical contacts 704 on the insulating substrate 500 .
- the semiconductor dies 202 , the heat sink elements 206 and the electrical connections 208 to the contacts 704 are encapsulated at 912 followed by de-taping the encapsulated arrays and post-molding cure of the molding compound.
- the solder balls 212 are attached, followed by laser and flux clean operations, and then singulation, and the method 900 ends at 916 .
- the method 900 avoids manipulating individual sub-assemblies 22 to place them individually in respective openings 26 , and applying elastomeric adhesive 38 to secure each individual semiconductor die subassembly 22 in the corresponding opening 26 , as in the method 800 .
- a substantial simplification of the packaging process and reduction of costs ensues.
- the tie bars 302 provide an additional path for heat dissipation.
- the material of the semiconductor dies described herein can be any semiconductor material or combinations of materials, such as gallium arsenide, silicon germanium, silicon-on-insulator (SOI), silicon, monocrystalline silicon, the like, and combinations of the above.
- SOI silicon-on-insulator
- any reference signs placed between parentheses shall not be construed as limiting the claim.
- the word ‘comprising’ does not exclude the presence of other elements or steps then those listed in a claim.
- the terms “a” or “an,” as used herein, are defined as one or more than one.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
Abstract
Description
- The present invention is directed to semiconductor packaging, and, more particularly, to a method of assembling a semiconductor device including a semiconductor die with an insulating substrate and a heat sink.
- Semiconductor device packaging fulfils basic functions such as providing electric connections and protecting the die against mechanical and environmental stresses. The completed semiconductor device may be mounted on a support with electrical connectors, such as a printed circuit board (‘PCB’), for example. The semiconductor device may have exposed external electrical contact surfaces or leads for connection to the electrical connectors on the support. Using surface mount technology, external electrical contact surfaces or leads of the package can be soldered directly to corresponding pads on the support, providing mechanical attachment as well as electrical connections.
- Semiconductor devices are commonly packaged for surface mounting by encapsulating one or more semiconductor dies, the encapsulation process including embedding the die or dies in a molding compound. Various techniques are available for connecting the external electrical contact surfaces or leads of the package internally with electrical contact pads on the embedded semiconductor die.
- In a wire bonded package, the die may be mounted on a die support with the contact pads of the die on its active face opposite from the die support. Wires may then be bonded to the contact pads and to the external electrical contact surfaces or leads of the package to provide the internal connections, before encapsulation.
- In a lead frame type package, the die support may be an electrically conductive lead frame, whose frame members are cut off and discarded during production, to isolate the electrical contact surfaces or leads of the package from each other, after applying molding compound to encapsulate the die, the internal connections and the external electrical contacts from the lead frame. With this technique, the external electrical contacts of the package may be disposed around the periphery of the semiconductor die, either in an active face of the finished device or at edges of the device. However, the minimal pitch and the numerical density of the external electrical contacts is limited by the risk of short circuits between adjacent contacts.
- In an insulating substrate package, such as a laminate base package or ceramic base package, the die may be mounted on an electrically insulating substrate bearing the external electrical contact surfaces. Examples of laminate base packages include ball grid array (BGA), pin grid array (PGA) and land grid array (LGA) packages. In one technique of insulating substrate packages, before encapsulation, internal connections are made by wire bonding between the contact pads of the die and the external electrical contact surfaces. After encapsulation, an array of solder balls or studs may be applied to the external electrical contact surfaces, typically before singulation of the encapsulated devices. In place of the balls or pins, LGA packages have metal pads, of bare gold-plated copper for example, that are contacted in use by pins on a mother board.
- Such insulating substrate packages enable a smaller pitch and a higher numerical density of the external electrical contacts. However, typically the electrically insulating substrate is also thermally insulating. For certain types of semiconductor devices, such as high power devices for example, it is desirable to mount the semiconductor die or dies on a heat sink element, such as a metal or other thermally conductive flag, distributing internally generated heat over the face of the semiconductor die or dies and dissipating the heat, by conduction radiation and/or convection.
- It is desirable that provision of a heat sink in an insulating substrate semiconductor die package should minimize complication of the packaging process and not increase costs.
- The present invention is illustrated by way of example and is not limited by embodiments thereof shown in the accompanying figures, in which like references indicate similar elements. Elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale.
-
FIG. 1 is a schematic sectional view of a semiconductor device comprising a semiconductor die with an insulating substrate and a heat sink made by a known method; -
FIG. 2 is a schematic sectional view, taken at a position corresponding to the arrows 2-2 ofFIG. 7 , of a semiconductor device comprising a semiconductor die with an insulating substrate and a heat sink, made by a method in accordance with an embodiment of the present invention; -
FIG. 3 is a schematic sectional view, taken at a position corresponding to the arrows 2-2 ofFIG. 7 , of part of a heat sink array structure in the semiconductor device ofFIG. 2 at an intermediate stage of manufacture; -
FIG. 4 is a schematic sectional view, taken at a position corresponding to the arrows 2-2 ofFIG. 7 , of part of an array of semiconductor dies mounted on the heat sink array structure ofFIG. 3 at an intermediate stage of manufacture; -
FIG. 5 is a schematic sectional view, taken at a position corresponding to the arrows 2-2 ofFIG. 7 , of part of an electrically insulating substrate in the semiconductor device ofFIG. 2 at an intermediate stage of manufacture; -
FIG. 6 is a detailed sectional view, taken at a position corresponding to the arrows 2-2 ofFIG. 7 , of part of the array of semiconductor dies mounted on the heat sink array structure ofFIG. 4 assembled with the electrically insulating substrate ofFIG. 5 at an intermediate stage of manufacture; -
FIG. 7 is a schematic plan view of the part of the assembly shown inFIG. 6 at the same intermediate stage of manufacture; -
FIG. 8 is a simplified flow chart of a known method of assembling the semiconductor device ofFIG. 1 ; and -
FIG. 9 is a simplified flow chart of a method of assembling the semiconductor device ofFIG. 2 in accordance with an embodiment of the present invention. -
FIG. 1 shows asemiconductor device 20 comprising a semiconductor die with aninsulating substrate 24 and aheat sink element 30 made by a known method.Semiconductor package 20 includes asemiconductor die subassembly 22 integrated into the electrically insulatingorganic substrate 24. Semiconductor diesubassembly 22 includes a semiconductor die 28 bonded to anunderlying platform layer 30, forming the heat sink element.Organic substrate 24 has an array ofopenings 26 in which semiconductor diesubassemblies 22 are positioned.Electrical interconnects 32, such as bonding wires, connectpads 34 of semiconductor dies 28 toelectrical contacts 36 formed inorganic substrate 24. Anelastomeric adhesive 38 secures semiconductor diesubassemblies 22 inopenings 26 oforganic substrate 24.Openings 26 are larger than theouter perimeters 40 of semiconductor diesubassemblies 22. Accordingly,gaps 42 are formed between theedges 44 oforganic substrate 24 andperimeters 40 ofsemiconductor die subassemblies 22.Gaps 42 are sealed withelastomeric adhesive 38. Amolding material 46 encapsulates semiconductor diesubassemblies 22,organic substrate 24,electrical interconnects 32, andelastomeric adhesive 38. - During manufacture of the device of
FIG. 1 , individual semiconductor dies 28 are bonded to individual heatsink platform layers 30 to formsubassemblies 22. A single-sided adhesive tape is applied to the underside oforganic substrate 24. Thesemiconductor die subassemblies 22 are then picked and placed individually inrespective openings 26 of theorganic substrate 24 and undergo the remainder of the fabrication process. In particular,platform layers 30 ofsemiconductor die subassemblies 22 are placed inopenings 26 oforganic substrate 24 and are temporarily secured to the adhesive tape. Theelastomeric adhesive 38 is utilized to secure semiconductor diesubassemblies 22 in opening 26. Theelastomeric adhesive 38fills gaps 42 surroundingplatform layers 30 of semiconductor diesubassemblies 22. The presence of adhesive tape largely prevents a flow ofelastomeric adhesive 38 underneath semiconductor diesubassemblies 22 and/or underneathorganic substrate 24. - Subsequently,
electrical interconnects 32 are formed between semiconductor die 28 andorganic substrate 24 at task 106. Theorganic substrate 24,semiconductor die subassemblies 22,elastomeric adhesive 38, andelectrical interconnects 32 are encapsulated withmolding compound 46, such as an epoxy resin. The adhesive tape is removed from the underside oforganic substrate 24, as well as fromelastomeric adhesive 38 and an underside ofplatform layers 30 ofsemiconductor die subassemblies 22. Once encapsulated,molding compound 46 andelastomeric adhesive 38 hold semiconductor diesubassemblies 22 in the proper position withinopenings 26 oforganic substrate 24. -
FIGS. 2 to 7 illustrate various stages of amethod 900 of assembling asemiconductor device 200 in accordance with an embodiment of the present invention, given by way of example and summarized in a flow chart inFIG. 9 . Thesemiconductor device 200 comprises asemiconductor die 202, an insulating substrate 204 (referred to aselement 500 inFIGS. 5 and 6 ) and a heat sink that includes aheat sink element 206 and atie bar 302.FIG. 2 is a sectional view of thesemiconductor device 200, taken at a position corresponding to the arrows 2-2 ofFIG. 7 , after connecting the semiconductor die 202 electrically by attachingbond wires 208 with electrical contact elements (not shown inFIG. 2 ), encapsulating in amolding compound 210, applying an array ofsolder balls 212 to external electrical contact surfaces, and singulating the encapsulated units. - The
method 900 includes providing a heatsink array structure 300, shown in cross-section inFIG. 3 , comprising an array ofheat sink elements 206 supported by a heat sink support frame (not shown inFIG. 3 ). Providing the heatsink array structure 300 comprises cutting and forming a sheet of thermally conductive material. - The
method 900 also includes mounting an array of semiconductor dies 202 on the array ofheat sink elements 206 of thestructure 300, as shown inFIG. 4 . The semiconductor dies 202 may be picked and placed individually on theheat sink elements 206 and secured thereto with a thermally conductive adhesive paste orsolder 400. - The heat
sink array structure 300 includes thetie bars 302 connecting theheat sink elements 206 mechanically with the heat sink support frame (700 inFIG. 7 ), so that thetie bars 302 and the heatsink support frame 700 support theheat sink elements 206. It should be noted fromFIG. 2 that both theheat sink element 206 and the tie bars 302 provide paths for heat dissipation from thedie 202 to the external environment. That is, in addition to the typicalheat sink element 206 found in many types of semiconductor devices, the tie bars 302 extend outwardly from the four sides of theheat sink elements 206 and to an outside edge of thesemiconductor device 200 and thus provide an additional path for heat dissipation. - The
method 900 also includes providing an electrically insulatingsubstrate 500 presenting an array ofapertures 502 and bearing electrical contact elements (not seen inFIG. 5 ). The array ofapertures 502 is geometrically identical to the array ofheat sink elements 206 of thestructure 300, except that theapertures 502 are wider in each of the two dimensions than theheat sink elements 206. - As shown in
FIG. 6 , themethod 900 also includes assembling together the electrically insulatingsubstrate 500 and the heatsink array structure 300 with the array ofheat sink elements 206 disposed in the array ofapertures 502 and bearing the array of semiconductor dies 202. In this example of themethod 900, theheat sink elements 206 are offset from aplane 600 in which the heatsink support frame 700 and tiebars 302 extend, so that theheat sink elements 206 are disposed in the array ofapertures 502 when the heatsink array structure 300 and the electrically insulatingsubstrate 500 are assembled with the heatsink support frame 700 abutting the electrically insulatingsubstrate 500. In this example, the electrically insulatingsubstrate 500 is mounted on anadhesive tape 602, before the heatsink array structure 300 bearing the array of semiconductor dies 202 is placed in a single operation in alignment on the electrically insulatingsubstrate 500 and theadhesive tape 602 -
FIG. 7 is a plan view of the assembly shown in sectional view inFIG. 6 . The heatsink support frame 700 surrounds the heatsink array structure 300. The heatsink support frame 700 includes alignment holes 702 that register with pins of an alignment tool (not shown) also registering with corresponding alignment holes (not shown) in the electrically insulatingsubstrate 500 for aligning the array ofheat sink elements 206 with the array ofapertures 502. In this example, assembling together with the heatsink array structure 300 includes positioning the heat sink array structure and the electrically insulating substrate on theadhesive tape 602, which is removed after encapsulation. Thesolder balls 212 are attached toelectrical contact elements 704 of the electrically insulatingsubstrate 500. Thecontact elements 704 extend through the thickness of the insulatingsubstrate 500. In one embodiment, the electrical contact elements comprise plated vias formed in thesubstrate 500. Thewires 208 connect the semiconductor dies 202 electrically with theelectrical contact elements 704. Thewires 208 may be attached using commercially available wire bonding equipment. It will be appreciated that the heatsink array structure 300, including theheat sink elements 206, the tie bars 302 and the heatsink support frame 700, is spaced from theelectrical contact elements 704 and thewires 208, so as to maintain electrical isolation from them, in particular by themolding compound 210 after encapsulation. - After connecting the semiconductor dies electrically with the
electrical contact elements 704, by bonding thewires 208 for example, themethod 900 also includes encapsulating in amolding compound 210 the array of semiconductor dies 202 mounted on the array ofheat sink elements 206 and assembled with the electrically insulatingsubstrate 500, on theadhesive tape 602. The encapsulated units of the semiconductor dies 202 with the correspondingheat sink elements 206, tie bars 302, and surrounding portions of the electrically insulatingsubstrate 500 then singulated, thereby providing the device shown inFIG. 2 . Singulation may include sawing or punching along streets between adjacent units of the array, for example, severing the tie bars 302 and detaching and discarding the heatsink support frame 700 to leave the encapsulated units with the semiconductor dies 202, the correspondingheat sink elements 206, the tie bars 302, surrounding portions of the electrically insulatingsubstrate 500 and connectedelectrical contact elements 704. Themolding compound 210 joins the semiconductor dies 202 with the correspondingheat sink elements 206 and with surrounding portions of the electrically insulatingsubstrate 500 and theelectrical contact elements 704 in the encapsulated units. -
FIG. 8 is a simplified flow chart that summarizes a known method of producing thesemiconductor device 20 ofFIG. 1 . Themethod 800 starts a semiconductor package fabrication process at 802. At 804, an electrically insulatingorganic substrate 24 is provided. At 806, individual semiconductor dies 28 are bonded to individual heat sink platform layers 30 to formsubassemblies 22 of semiconductor dies with heat sink platform layers 30. At 808, adhesive tape is applied to the underside of organic substrate. At 810, the semiconductor diesubassemblies 22 are then picked and placed individually inrespective openings 26 of theorganic substrate 24 by placing each semiconductor diesubassembly 22 with itsplatform layer 30 on the adhesive side of tape within therespective opening 26 oforganic substrate 24.Adhesive 38 is used at 812 to secure each of the semiconductor diesubassemblies 22 in the correspondingopenings 26, and to fill thegaps 42. Themethod 800 continues at 814 by providingelectrical interconnects 32 between the semiconductor dies 28 and contacts of theorganic substrate 24, encapsulating theorganic substrate 24, the semiconductor dies 28, the adhesive 38, and theelectrical interconnects 32 at 816, and removing the adhesive tape from the underside of theorganic substrate 24 at 818 and terminates at 820. - The
method 900 of making thesemiconductor device 200 ofFIG. 2 in accordance with an embodiment of the present invention, given by way of example, is summarized in a simplified flow chart inFIG. 9 . - The
method 900 starts a semiconductor package assembly process at 902. At 904, an electrically insulatingsubstrate 500 and a heat sinkarray frame structure 300 are provided. At 906, the semiconductor dies 202 are mounted on the heat sinkarray frame structure 300. At 908, the insulatingsubstrate 500 and the whole heat sinkarray frame structure 300 with the semiconductor dies 202 thereon are assembled together on adhesive tape. The method continues with steps generally similar to thesteps 814 to 820 of themethod 800. More specifically, themethod 900 continues at 910 by connecting the semiconductor dies 202 electrically with theelectrical contacts 704 on the insulatingsubstrate 500. The semiconductor dies 202, theheat sink elements 206 and theelectrical connections 208 to thecontacts 704 are encapsulated at 912 followed by de-taping the encapsulated arrays and post-molding cure of the molding compound. At 914 thesolder balls 212 are attached, followed by laser and flux clean operations, and then singulation, and themethod 900 ends at 916. - It will be appreciated that the
method 900 avoids manipulatingindividual sub-assemblies 22 to place them individually inrespective openings 26, and applying elastomeric adhesive 38 to secure each individual semiconductor diesubassembly 22 in thecorresponding opening 26, as in themethod 800. A substantial simplification of the packaging process and reduction of costs ensues. It will also be appreciated that the tie bars 302 provide an additional path for heat dissipation. - In the foregoing specification, the invention has been described with reference to specific examples of embodiments of the invention. It will, however, be evident that various modifications and changes may be made therein without departing from the broader spirit and scope of the invention as set forth in the appended claims.
- For example, the material of the semiconductor dies described herein can be any semiconductor material or combinations of materials, such as gallium arsenide, silicon germanium, silicon-on-insulator (SOI), silicon, monocrystalline silicon, the like, and combinations of the above.
- The terms “front,” “back,” “top,” “bottom,” “over,” “under” and the like in the description and in the claims, if any, are used for descriptive purposes and not necessarily for describing permanent relative positions. It is understood that the terms so used are interchangeable under appropriate circumstances such that the embodiments of the invention described herein are, for example, capable of operation in other orientations than those illustrated or otherwise described herein.
- Further, those skilled in the art will recognize that boundaries between the above described operations merely illustrative. The multiple operations may be combined into a single operation, a single operation may be distributed in additional operations and operations may be executed at least partially overlapping in time. Moreover, alternative embodiments may include multiple instances of a particular operation, and the order of operations may be altered in various other embodiments.
- However, other modifications, variations and alternatives are also possible. The specifications and drawings are, accordingly, to be regarded in an illustrative rather than in a restrictive sense.
- In the claims, any reference signs placed between parentheses shall not be construed as limiting the claim. The word ‘comprising’ does not exclude the presence of other elements or steps then those listed in a claim. Furthermore, the terms “a” or “an,” as used herein, are defined as one or more than one. Also, the use of introductory phrases such as “at least one” and “one or more” in the claims should not be construed to imply that the introduction of another claim element by the indefinite articles “a” or “an” limits any particular claim containing such introduced claim element to inventions containing only one such element, even when the same claim includes the introductory phrases “one or more” or “at least one” and indefinite articles such as “a” or “an.” The same holds true for the use of definite articles. Unless stated otherwise, terms such as “first” and “second” are used to arbitrarily distinguish between the elements such terms describe. Thus, these terms are not necessarily intended to indicate temporal or other prioritization of such elements The fact that certain measures are recited in mutually different claims does not indicate that a combination of these measures cannot be used to advantage.
Claims (11)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/155,309 US8722465B1 (en) | 2011-04-15 | 2014-01-14 | Method of assembling semiconductor device including insulating substrate and heat sink |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201110094128.5A CN102738022B (en) | 2011-04-15 | 2011-04-15 | Method for assembling semiconductor device containing insulating substrate and heat sink |
CN201110094128 | 2011-04-15 | ||
CN201110094128.5 | 2011-04-15 | ||
US13/442,878 US8643170B2 (en) | 2011-04-15 | 2012-04-10 | Method of assembling semiconductor device including insulating substrate and heat sink |
US14/155,309 US8722465B1 (en) | 2011-04-15 | 2014-01-14 | Method of assembling semiconductor device including insulating substrate and heat sink |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/442,878 Division US8643170B2 (en) | 2011-04-15 | 2012-04-10 | Method of assembling semiconductor device including insulating substrate and heat sink |
Publications (2)
Publication Number | Publication Date |
---|---|
US20140127862A1 true US20140127862A1 (en) | 2014-05-08 |
US8722465B1 US8722465B1 (en) | 2014-05-13 |
Family
ID=46993280
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/442,878 Active US8643170B2 (en) | 2011-04-15 | 2012-04-10 | Method of assembling semiconductor device including insulating substrate and heat sink |
US14/155,309 Active US8722465B1 (en) | 2011-04-15 | 2014-01-14 | Method of assembling semiconductor device including insulating substrate and heat sink |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/442,878 Active US8643170B2 (en) | 2011-04-15 | 2012-04-10 | Method of assembling semiconductor device including insulating substrate and heat sink |
Country Status (2)
Country | Link |
---|---|
US (2) | US8643170B2 (en) |
CN (1) | CN102738022B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN107613171A (en) * | 2017-09-26 | 2018-01-19 | 广东欧珀移动通信有限公司 | Camera module and mobile terminal |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9953903B2 (en) * | 2015-07-22 | 2018-04-24 | Nxp B.V. | Heatsink very-thin quad flat no-leads (HVQFN) package |
CN115372782B (en) * | 2022-10-27 | 2023-12-05 | 英诺赛科(苏州)半导体有限公司 | Test system and semiconductor test method |
Family Cites Families (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH02306639A (en) * | 1989-05-22 | 1990-12-20 | Toshiba Corp | Resin encapsulating method for semiconductor device |
US5583377A (en) * | 1992-07-15 | 1996-12-10 | Motorola, Inc. | Pad array semiconductor device having a heat sink with die receiving cavity |
US5691567A (en) * | 1995-09-19 | 1997-11-25 | National Semiconductor Corporation | Structure for attaching a lead frame to a heat spreader/heat slug structure |
US5986340A (en) * | 1996-05-02 | 1999-11-16 | National Semiconductor Corporation | Ball grid array package with enhanced thermal and electrical characteristics and electronic device incorporating same |
US20020079572A1 (en) * | 2000-12-22 | 2002-06-27 | Khan Reza-Ur Rahman | Enhanced die-up ball grid array and method for making the same |
US7332819B2 (en) * | 2002-01-09 | 2008-02-19 | Micron Technology, Inc. | Stacked die in die BGA package |
US6608366B1 (en) | 2002-04-15 | 2003-08-19 | Harry J. Fogelson | Lead frame with plated end leads |
US8236612B2 (en) * | 2002-04-29 | 2012-08-07 | Unisem (Mauritius) Holdings Limited | Partially patterned lead frames and methods of making and using the same in semiconductor packaging |
US6841414B1 (en) * | 2002-06-19 | 2005-01-11 | Amkor Technology, Inc. | Saw and etch singulation method for a chip package |
CN100490140C (en) | 2003-07-15 | 2009-05-20 | 飞思卡尔半导体公司 | Double gauge lead frame |
MY136179A (en) * | 2004-10-23 | 2008-08-29 | Freescale Semiconductor Inc | Packaged device and method of forming same |
US7468548B2 (en) * | 2005-12-09 | 2008-12-23 | Fairchild Semiconductor Corporation | Thermal enhanced upper and dual heat sink exposed molded leadless package |
US7576429B2 (en) * | 2005-12-30 | 2009-08-18 | Fairchild Semiconductor Corporation | Packaged semiconductor device with dual exposed surfaces and method of manufacturing |
US7808087B2 (en) | 2006-06-01 | 2010-10-05 | Broadcom Corporation | Leadframe IC packages having top and bottom integrated heat spreaders |
US7888185B2 (en) * | 2006-08-17 | 2011-02-15 | Micron Technology, Inc. | Semiconductor device assemblies and systems including at least one conductive pathway extending around a side of at least one semiconductor device |
KR100810491B1 (en) * | 2007-03-02 | 2008-03-07 | 삼성전기주식회사 | Electro component package and method for manufacturing thereof |
US7821117B2 (en) | 2008-04-16 | 2010-10-26 | Freescale Semiconductor, Inc. | Semiconductor package with mechanical stress isolation of semiconductor die subassembly |
-
2011
- 2011-04-15 CN CN201110094128.5A patent/CN102738022B/en active Active
-
2012
- 2012-04-10 US US13/442,878 patent/US8643170B2/en active Active
-
2014
- 2014-01-14 US US14/155,309 patent/US8722465B1/en active Active
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN107613171A (en) * | 2017-09-26 | 2018-01-19 | 广东欧珀移动通信有限公司 | Camera module and mobile terminal |
Also Published As
Publication number | Publication date |
---|---|
US8722465B1 (en) | 2014-05-13 |
CN102738022A (en) | 2012-10-17 |
CN102738022B (en) | 2017-05-17 |
US8643170B2 (en) | 2014-02-04 |
US20120264258A1 (en) | 2012-10-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9159588B2 (en) | Packaged leadless semiconductor device | |
US6790710B2 (en) | Method of manufacturing an integrated circuit package | |
US7247934B2 (en) | Multi-chip semiconductor package | |
US9117815B2 (en) | Method of fabricating a packaged semiconductor | |
US7772036B2 (en) | Lead frame based, over-molded semiconductor package with integrated through hole technology (THT) heat spreader pin(s) and associated method of manufacturing | |
US20130127029A1 (en) | Two level leadframe with upset ball bonding surface and device package | |
US20090309213A1 (en) | Semiconductor device and manufacturing method of the same | |
US20100052149A1 (en) | Semiconductor device and method of manufacturing the same | |
JP2006501677A (en) | Heat resistant package for block molded assemblies | |
US9147600B2 (en) | Packages for multiple semiconductor chips | |
US8859336B2 (en) | Method of packaging semiconductor die with cap element | |
CN105304506A (en) | Exposed-Heatsink quad flat no-leads (QFN) package | |
US20190141834A1 (en) | Mechanically-compliant and electrically and thermally conductive leadframes for component-on-package circuits | |
TWI395304B (en) | Thermally enhanced semiconductor package and method of producing the same | |
US8722465B1 (en) | Method of assembling semiconductor device including insulating substrate and heat sink | |
CN112259463B (en) | Packaging method of fan-out chip and fan-out chip packaging structure | |
US10964627B2 (en) | Integrated electronic device having a dissipative package, in particular dual side cooling package | |
US10418294B1 (en) | Semiconductor device package with a cap to selectively exclude contact with mold compound | |
JP2010272734A (en) | Semiconductor device and manufacturing method thereof | |
CN111244061B (en) | Packaging structure of gallium nitride equipment | |
CN116097400A (en) | Multilayer semiconductor package with stacked passive components | |
US9093438B2 (en) | Semiconductor device package with cap element | |
US8080448B1 (en) | Semiconductor device with nested rows of contacts | |
JP2005522028A (en) | Semiconductor device packaging system | |
JP2007142226A (en) | Semiconductor device and method of manufacturing same, and method of manufacturing lead frame used therefor |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LUO, JUNHUA;YAO, JINZHONG;YIN, BAOGUAN;REEL/FRAME:031968/0158 Effective date: 20110408 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YORK Free format text: SUPPLEMENT TO SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:032845/0522 Effective date: 20140502 Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YORK Free format text: SUPPLEMENT TO SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:032845/0442 Effective date: 20140502 Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SUPPLEMENT TO SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:032845/0522 Effective date: 20140502 Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SUPPLEMENT TO SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:032845/0497 Effective date: 20140502 Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SUPPLEMENT TO SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:032845/0442 Effective date: 20140502 |
|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037357/0763 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037458/0438 Effective date: 20151207 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037458/0479 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE INCORRECT APPLICATION NUMBERS 12222918, 14185362, 14147598, 14185868 & 14196276 PREVIOUSLY RECORDED AT REEL: 037458 FRAME: 0479. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, NA;REEL/FRAME:038665/0498 Effective date: 20151207 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE APPLICATION NUMBERS PREVIOUSLY RECORDED AT REEL: 037458 FRAME: 0438. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, NA;REEL/FRAME:038665/0136 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: SUPPLEMENT TO THE SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:039138/0001 Effective date: 20160525 |
|
AS | Assignment |
Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NE Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040928/0001 Effective date: 20160622 |
|
AS | Assignment |
Owner name: NXP USA, INC., TEXAS Free format text: CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:040632/0001 Effective date: 20161107 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551) Year of fee payment: 4 |
|
AS | Assignment |
Owner name: NXP USA, INC., TEXAS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE PREVIOUSLY RECORDED AT REEL: 040632 FRAME: 0001. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR INC.;REEL/FRAME:044209/0047 Effective date: 20161107 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:050744/0097 Effective date: 20190903 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052915/0001 Effective date: 20160622 |
|
AS | Assignment |
Owner name: NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052917/0001 Effective date: 20160912 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |