US20130292625A1 - Memory cells having-multi-portion data storage region - Google Patents

Memory cells having-multi-portion data storage region Download PDF

Info

Publication number
US20130292625A1
US20130292625A1 US13/464,934 US201213464934A US2013292625A1 US 20130292625 A1 US20130292625 A1 US 20130292625A1 US 201213464934 A US201213464934 A US 201213464934A US 2013292625 A1 US2013292625 A1 US 2013292625A1
Authority
US
United States
Prior art keywords
memory cell
data storage
storage region
another
resistance
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US13/464,934
Other versions
US8558209B1 (en
Inventor
Gurtej S. Sandhu
Sumeet C. Pandey
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Bank NA
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Priority to US13/464,934 priority Critical patent/US8558209B1/en
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PANDEY, SUMEET C., SANDHU, GURTEJ S.
Priority to US14/024,836 priority patent/US8785288B2/en
Application granted granted Critical
Publication of US8558209B1 publication Critical patent/US8558209B1/en
Publication of US20130292625A1 publication Critical patent/US20130292625A1/en
Priority to US14/323,839 priority patent/US9312480B2/en
Priority to US15/080,802 priority patent/US9515261B2/en
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: MICRON TECHNOLOGY, INC.
Assigned to JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC.
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC., MICRON SEMICONDUCTOR PRODUCTS, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/021Formation of the switching material, e.g. layer deposition
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • H10N70/231Multistable switching devices, e.g. memristors based on solid-state phase change, e.g. between amorphous and crystalline phases, Ovshinsky effect
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • H10N70/24Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • H10N70/24Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies
    • H10N70/245Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies the species being metal cations, e.g. programmable metallization cells
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/821Device geometry
    • H10N70/826Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/841Electrodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/882Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
    • H10N70/8822Sulfides, e.g. CuS
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/882Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
    • H10N70/8825Selenides, e.g. GeSe
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/882Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
    • H10N70/8828Tellurides, e.g. GeSbTe
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/883Oxides or nitrides
    • H10N70/8833Binary metal oxides, e.g. TaOx
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/883Oxides or nitrides
    • H10N70/8836Complex metal oxides, e.g. perovskites, spinels

Definitions

  • Memory is one type of integrated circuitry, and is used in systems for storing data. Memory is usually fabricated in one or more arrays of individual memory cells. The memory cells are configured to retain or store information in at least two different selectable states. In a binary system, the states are considered as either a “0” or a “1”. In other systems, at least some individual memory cells may be configured to store more than two levels or states of information.
  • RRAM resistive RAM
  • PCRAM phase change RAM
  • PMCs programmable metallization cells
  • CBRAM conductive bridging RAM
  • the memory cell types are not mutually exclusive. For example, RRAM may be considered to encompass PCRAM and PMCs.
  • FIG. 1 An example prior art memory cell 5 is shown in FIG. 1 as transitioning between two memory states.
  • One of the memory states is a high resistance state (HRS) and the other is a low resistance state (LRS).
  • the memory cell comprises a data storage region 7 between a pair of conductive structures 1 and 3 .
  • the data storage region may comprise any of the programmable materials described above.
  • the memory cell is reversibly transitioned between HRS and LRS through formation of a transitory structure 9 within the memory cell.
  • the transitory structure may be a filament, conductive bridge, or any other suitable structure which reduces resistance through the memory cell. A portion of the conductive filament is shown to be present in the HRS, but in other applications there may be little or no portion of the conductive filament present in the HRS.
  • the transitory structure is shown as a single straight line, persons of ordinary skill in the art will recognize that the transitory structure may have numerous configurations depending on the nature of the memory cell, and the chemistry and physics involved in formation of the transitory structure. For instance, the transitory structure may form through dendritic growth, and thus may comprise one or more multi-branching paths.
  • the transitory structure may comprise a region of changed phase, altered vacancy concentration, altered ion concentration (for instance, altered oxygen ion concentration), etc; which may or may not be part of a filament. If the transitory structure comprises a filament, such filament may be continuous in some memory cells, and may have discontinuities in other memory cells.
  • the building blocks of the transitory structure may be atoms, ions, clusters, vacancies, etc., depending on the chemistry of the data storage region of the memory cell.
  • the transitory structure may directly physically contact the conductive structures on opposing sides of the transitory structure.
  • the transitory structure may be spaced from at least one of the conductive structures by a small gap, with such gap being narrow enough that charge “tunnels” the gap during current flow through the memory cell.
  • the memory cell 5 may be programmed by providing appropriate voltage across the memory cell to either create the transitory structure 9 , or to remove such transitory structure.
  • the memory cell may be read by providing suitable voltage across memory cell to determine a resistance through the memory cell, while limiting the voltage to a level which does not cause programming of the memory cell.
  • FIG. 2 schematically depicts the LRS state of memory cell 5 as comprising a resistor 10 between the conductive structures 1 and 3 .
  • Such resistor represents the resistance through the memory cell when the transitory structure 9 ( FIG. 1 ) is present. The resistance can be quite low, and the memory cell may be quite leaky.
  • the memory cell 5 may be paired with a select device 12 , as shown in FIG. 3 , in order to better control current flow to and from the memory cell.
  • the select device may be any of numerous devices, including, for example, a diode, a switch, a transistor, etc.
  • FIG. 1 diagrammatically illustrates two interchangeable memory states of a prior art memory cell.
  • FIGS. 2 and 3 schematically illustrate prior art memory cell configurations.
  • FIG. 4 schematically illustrates an example embodiment memory cell configuration.
  • FIGS. 5-7 diagrammatically illustrate example memory cell configurations alongside schematic diagrams of the configurations.
  • FIGS. 8-10 diagrammatically illustrate additional example memory cell configurations.
  • FIGS. 11-13 are diagrammatic cross-sectional views of a memory cell at various process stages of an example embodiment method of forming a memory cell.
  • FIGS. 14 and 15 are diagrammatic cross-sectional views of example embodiment memory cells.
  • Some embodiments described herein include recognition that the leakage problem of some conventional memory cells may be alleviated, or even prevented, by increasing the resistance of the memory cells.
  • FIG. 4 schematically illustrates an example embodiment memory cell 20 .
  • the memory cell comprises two resistors 22 and 24 in series between the conductive structures 1 and 3 .
  • the resistor 22 may comprise low resistance, and may be analogous to the resistor 10 described above relative to the prior art memory cell 5 of FIG. 2 .
  • the resistor 24 represents a modification to memory cell which increases resistance through the memory cell relative to the prior art memory cell. Such modification may include any of numerous changes within one or more materials of the memory cell, including, for example, changes in crystallinity, density, dopant concentration, etc.; as discussed below with reference to FIGS. 5-15 .
  • the prior art memory cell 5 of FIG. 1 was shown to comprise a data storage region 7 .
  • Such prior art memory cell operated through use of a transitory structure 9 which extended through the data storage region in the LRS mode of the cell, and which may be fully or at least partially absent in the HRS mode of the cell.
  • a memory cell may be formed to have a data storage region with at least two physically different portions so that one of the portions supports a higher resistance segment of a transitory structure than another of the portions.
  • the resistor 24 of FIG. 4 may correspond to the resistance through the higher resistance segment of the transitory structure
  • the resistor 22 may correspond to the resistance through the lower resistance segment of the transitory structure.
  • the terms “higher resistance” and “lower resistance” are utilized to indicate resistance relative to one another, rather than relative to any external standard.
  • FIGS. 5-7 diagrammatically illustrate some example embodiment memory cells.
  • a memory cell 20 a is shown to comprise a transitory structure 21 extending across the data storage region 7 , and between the conductive structures 1 and 3 .
  • the transitory structure has a lower resistance segment 22 a and a higher resistance segment 24 a .
  • the higher resistance segment is illustrated to be wider than the lower resistance segment, and such may be an accurate representation of some embodiments.
  • the structure of FIG. 5 may also be considered to be a generalized diagram that can encompass any transitory structure having the illustrated relationship in which one segment of the transitory structure has a higher resistance than another.
  • such lower resistance segment of the transitory structure may correspond to a tip of the transitory structure which is the part of the transitory structure nearest to the conductive structure 3 .
  • Such tip may directly contact a surface of conductive structure 3 in some embodiments, or may be spaced from the surface of the conductive structure by a small gap that charge “tunnels” during current flow across the data storage region.
  • the lower resistance segment 22 a may have a resistance approaching a possible theoretical minimum resistance of about 12.906 kilo-ohms.
  • the data storage region 7 has a thickness “T” between a surface of the conductive structure 1 and a surface of the conductive structure 3 .
  • the data storage region may comprise one or more metal oxides extending entirely across “T”.
  • the lower resistance segment of the transitory structure 21 may extend a distance of less than or equal to about one-fourth of “T”. For instance, in some embodiments “T” may be from about 5 nanometers to about 20 nanometers, and the lower resistance segment may extend a distance of less than or equal to about 4 nanometers.
  • a schematic diagram is provided on the right side of FIG. 5 .
  • Such diagram represents the higher resistance segment of transitory structure 21 as a resistor 24 a , and represents the lower resistance segment as a resistor 22 a connected in series with the resistor 24 a.
  • FIG. 6 shows an example embodiment memory cell 20 b having a transitory structure 25 extending across the data storage region 7 , and between the conductive structures 1 and 3 .
  • the transitory structure has a higher resistance segment 24 b between a pair of lower resistance segments 22 b and 30 .
  • the higher resistance segment is illustrated to be wider than the lower resistance segments, and such may be an accurate representation of some embodiments.
  • the structure of FIG. 6 may also be considered to be a generalized diagram that can encompass any transitory structure having the illustrated relationship in which one segment of the transitory structure has a higher resistance than a pair of other segments.
  • the lower resistance segments 22 b and 30 may have approximately the same resistance as one another in some embodiments, and may have different resistances than one another in other embodiments. In some embodiments, both of the lower resistance segments 22 b and 30 may have resistances approaching about 12.906 kilo-ohms, and may correspond to tips of the transitory structure 25 nearest the conductive structures 3 and 1 , respectively.
  • the transitory structure 25 of FIG. 6 may be considered to have a first lower resistance segment 22 b directly against a surface of conductive structure 3 , and to have a second lower resistance segment 30 directly against a surface of conductive structure 1 .
  • the transitory structure may also be considered to have a higher resistance segment 24 b which is not directly against surfaces of either of the conductive structures 1 and 3 , but which is instead spaced from such conductive structures by the lower resistance segments 22 b and 30 .
  • the segments 22 b and 30 may be spaced from surfaces of conductive structures 3 and 1 by small gaps, even though such segments are the parts of the transitory structure closest to such conductive structures, provided that charge can “tunnel” such gaps during current flow along the transitory structure.
  • a schematic diagram is provided on the right side of FIG. 6 .
  • Such diagram represents the higher resistance segment of transitory structure 25 as a resistor 24 b , and represents the lower resistance segments as resistors 22 b and 30 .
  • the resistors 22 b , 24 b and 30 are connected in series.
  • FIG. 7 shows an example embodiment memory cell 20 c having a transitory structure 27 extending across the data storage region 7 , and between the conductive structures 1 and 3 .
  • the transitory structure has a lower resistance segment 22 c between a pair of higher resistance segments 24 c and 32 .
  • the higher resistance segments are illustrated to be wider than the lower resistance segment, and such may be an accurate representation of some embodiments.
  • the structure of FIG. 6 may also be considered to be a generalized diagram that can encompass any transitory structure having the illustrated relationship in which one segment of the transitory structure has a lower resistance than a pair of other segments.
  • the higher resistance segments 24 c and 32 may have approximately the same resistance as one another in some embodiments, and may have different resistances than one another in other embodiments.
  • the transitory structure 27 of FIG. 7 may be considered to have a first higher resistance segment 24 c directly against a surface of conductive structure 3 , and to have a second higher resistance segment 32 directly against a surface of conductive structure 1 .
  • the transitory structure may also be considered to have a lower resistance segment 22 c which is not directly against surfaces of either of the conductive structures 1 and 3 , but which is instead spaced from such conductive structures by the higher resistance segments 24 c and 32 .
  • the segments 24 c and 32 may be spaced from surfaces of conductive structures 3 and 1 by small gaps, even though such segments are the parts of the transitory structure closest to such conductive structures, provided that charge can “tunnel” such gaps during current flow along the transitory structure.
  • a schematic diagram is provided on the right side of FIG. 7 .
  • Such diagram represents the higher resistance segments of transitory structure 27 as resistors 24 c and 32 , and represents the lower resistance segment as a resistor 22 c .
  • the resistors 22 c , 24 c and 32 are connected in series.
  • FIGS. 5-7 are example constructions in which a transitory structure comprises at least one lower resistance segment and at least one higher resistance segment.
  • Other embodiments may comprise other arrangements of lower resistance segments and a higher resistance segments than shown in FIGS. 5-7 , and in some embodiments may comprise more than two lower resistance segments and/or more than two higher resistance segments.
  • FIGS. 5-7 have abrupt transitions where the higher resistance segments join to the lower resistance segments.
  • the transitions between the lower resistance segments and the higher resistance segments may be more gradual.
  • FIGS. 8-10 show example embodiment memory cells 20 d - f analogous to the memory cells 20 a - c , respectively, of FIGS. 5-7 ; but diagrammatically illustrate gradual transitions between the lower resistance segments and the higher resistance segments of the transitory structures 21 , 25 and 27 , rather than the abrupt transitions of FIGS. 5-7 .
  • FIGS. 5-10 may be formed utilizing any suitable processing.
  • FIGS. 11-13 describe an example method which may be utilized to form the memory cell 20 a of FIG. 5 .
  • FIG. 11 shows a construction 50 comprising a material 52 over the conductive structure 1 .
  • the material 52 is a first portion of a data storage region 7 .
  • the material 52 may comprise any material suitable for utilization in the data storage region.
  • the material 52 may comprise a composition suitable for utilization in one or more of PCRAM, RRAM, CBRAM, PMC, etc.
  • the material 52 may comprise a metal oxide; and may, for example, comprise an oxide containing one or more of aluminum, antimony, barium, calcium, cesium, hafnium, iron, lanthanum, lead, magnesium, manganese, nickel, praseodymium, ruthenium, samarium, strontium, tantalum, tellurium, titanium, vanadium, yttrium and zirconium.
  • the material 52 may comprise multivalent metal oxide; and may, for example, comprise, consist essentially of, or consist of one or more of barium, ruthenium, strontium, titanium, calcium, manganese, praseodymium, lanthanum and samarium.
  • the material 52 may comprise chalcogenide-type material (for instance, a material comprising germanium in combination with one or more of antimony, tellurium, sulfur and selenium).
  • the material 52 is deposited directly onto a surface 53 of conductive structure 1 .
  • the conductive structure 1 may comprise any suitable electrically conductive material or combination of materials; and in some embodiments may comprise one or more of various metals (for instance, tungsten, titanium, copper, aluminum, etc.), metal-containing compositions (for instance, metal silicides, metal carbide, etc.), and conductively-doped semiconductor materials (for instance, conductively-doped silicon, conductively-doped germanium, etc.).
  • various metals for instance, tungsten, titanium, copper, aluminum, etc.
  • metal-containing compositions for instance, metal silicides, metal carbide, etc.
  • conductively-doped semiconductor materials for instance, conductively-doped silicon, conductively-doped germanium, etc.
  • the material 52 may be deposited utilizing any suitable methodology, including, for example, one or more of physical vapor deposition (PVD), chemical vapor deposition (CVD) and atomic layer deposition (ALD).
  • PVD physical vapor deposition
  • CVD chemical vapor deposition
  • ALD atomic layer deposition
  • the conductive structure 1 may be supported over a semiconductor substrate, such as a monocrystalline silicon wafer comprising one or more levels associated with integrated circuit fabrication.
  • a semiconductor substrate such as a monocrystalline silicon wafer comprising one or more levels associated with integrated circuit fabrication.
  • semiconductor substrate such as a monocrystalline silicon wafer comprising one or more levels associated with integrated circuit fabrication.
  • semiconductor substrate such as a monocrystalline silicon wafer comprising one or more levels associated with integrated circuit fabrication.
  • semiconductor substrate such as a monocrystalline silicon wafer comprising one or more levels associated with integrated circuit fabrication.
  • semiconductor substrate such as a monocrystalline silicon wafer comprising one or more levels associated with integrated circuit fabrication.
  • a material 54 is formed over material 52 .
  • a dashed line 55 is provided to diagrammatically illustrate an interface between materials 52 and 54 .
  • the material 54 corresponds to a second portion of the data storage region 7 .
  • Material 54 is physically different from material 52 .
  • materials 52 and 54 may have an identical composition as one another, but may differ from one another in terms of one or more of density, order and crystallinity.
  • material 52 may be formed utilizing first deposition conditions
  • material 54 may be formed utilizing second deposition conditions which differ from the first deposition conditions.
  • material 52 may correspond to a first oxide deposited utilizing a first temperature and a first pressure
  • material 54 may correspond to a second oxide deposited utilizing a second temperature and a second pressure; with the second temperature being different from the first temperature and/or with the second pressure being different from the first pressure.
  • the first and second metal oxides 52 and 54 may be identical in composition to one another, and may differ from one another only in one or more of density, order and crystallinity. In other embodiments, the first and second metal oxides 52 and 54 may be of different compositions relative to one another.
  • materials 52 and 54 may comprise, consist essentially of, or consist of an oxide comprising one or both of hafnium and zirconium.
  • the material 54 may be formed utilizing a combination of temperature and pressure so that such material has a relatively low amount of disorder as compared to the material 52 which is formed utilizing a combination of temperature and pressure such that the material 52 has a relatively high amount of disorder.
  • material 54 may be formed utilizing approximately atmospheric pressure, and a temperature of less than or equal to about 25° C.; and material 52 may be formed utilizing a temperature that is at least about 500° C. greater than the temperature utilized to form material 54 , and/or a pressure which is at least about a factor of 50 greater than the pressure utilized to form material 52 .
  • the relatively disordered material 52 will support a portion of a transitory structure having higher resistance than the portion supported by the relatively ordered material 54 .
  • the materials 52 and 54 together support a transitory structure of the type shown in FIG. 5 as structure 21 , with the segment 22 a of such transitory structure being supported by material 54 , and the segment 24 a being supported by material 52 .
  • the material 52 may be disordered relative to material 54 through any of a number of physical differences between the materials 52 and 54 .
  • material 52 may be more amorphous than material 54 (i.e., material 54 may have higher crystallinity than material 52 ); material 52 may have higher disorder of vacancy arrangements then material 54 ; may have less/more defects in a lattice; and/or may have greater disorder in distribution of the lattice defects.
  • the physical differences between materials 52 and 54 may be generated with other methods either in addition to, or alternatively to, the utilization of different deposition conditions for forming materials 52 and 54 .
  • dopant may be incorporated into one of the materials 52 and 54 to create a physical difference between materials 52 and 54 .
  • the dopant may be incorporated into the material 52 that ultimately supports the higher resistance segment of a transitory structure.
  • the dopant may be utilized to create disorder in material 52 through generation of disordered vacancy arrangements, creation of a disordered lattice, and/or reducing crystallinity within material 52 .
  • dopant is incorporated into material 52 by in situ incorporation of the dopant during deposition of material 52 .
  • material 52 comprises metal oxide and the dopant comprises one or more elements, other than oxygen, selected from group 16 of the periodic table (for instance, comprises one or more of sulfur, selenium and tellurium).
  • Such dopant may be present in material 52 to a concentration within a range of from about 0.5 atomic percent to about 50 atomic percent, and may be substantially or entirely absent from material 54 in order to create the desired physical difference between materials 52 and 54 .
  • conductive structure 3 is formed over material 54 to complete fabrication of memory cell 20 a .
  • the conductive structure 3 has a surface 57 which is directly against material 54 .
  • the conductive structure 3 may comprise any of the materials discussed above regarding conductive structure 1 .
  • the conductive structures 1 and 3 may have the same composition as one another in some embodiments, and may have different compositions from one another in other embodiments.
  • the materials 52 and 54 have a physical difference which promotes formation of a desired transitory structure as the memory cell 20 a is transitioned from a HRS mode to a LRS mode.
  • the physical difference between materials 52 and 54 is present in both the HRS and LRS modes.
  • Some prior art memory cells have physically different materials present in either the LRS mode or the HRS mode (for instance, phase change memory cells may have a crystalline region present in combination with an amorphous region), but the physical difference is not retained in both the LRS and HRS modes. Instead, the physical difference corresponds to a transitory structure formed in transitioning between the HRS and LRS modes.
  • the memory cell of FIG. 13 has a physical difference between portions of the data storage region 7 which is retained in both the HRS and LRS modes of the cell.
  • One of the materials 52 and 54 of FIG. 13 may be referred to as a disordered material and the other as an ordered material, in some embodiments.
  • the disordered material directly contacts a surface of one of the conductive structures 1 and 3 , and the ordered material directly against a surface of the other of the conductive structures 1 and 3 ; and thus the embodiment of FIG. 13 is configured to support a transitory structure of the type shown in FIG. 5 .
  • the disordered material may be between a pair of ordered materials so that the memory cell is configured to support a transitory structure of the type shown in FIG. 6 ; and in yet other embodiments the ordered material may be between a pair of disordered materials so that the memory cell is configured to support a transitory structure of the type shown in FIG. 7 .
  • FIG. 14 shows a construction 60 comprising a data storage region 7 having a disordered region 62 between a pair of ordered regions 64 and 66 .
  • the regions 64 and 66 may be deposited utilizing conditions analogous to those described above with reference to FIG. 12 for deposition of material 54
  • the disordered region 62 may be deposited utilizing conditions analogous to those discussed above with reference to FIG. 11 for deposition of material 52 .
  • the regions 62 , 64 and 66 may consist of the same composition as one another, but differ from one another in physical properties so that regions 64 and 66 have more order than region 62 .
  • the entire thickness of data storage region 7 may comprise a metal oxide composition, with region 62 having lower density and/or lower crystallinity relative to regions 64 and 66 .
  • the regions 64 and 66 may comprise about the same amount of order as one another, or may differ from one another in the relative amount of order.
  • region 62 may have a higher concentration of dopant than regions 64 and 66 .
  • region 62 may be deposited while incorporating dopant into such region through in situ dopant incorporation methodologies.
  • the region 62 may have a dopant concentration within a range of from about 0.5 atomic percent to about 50 atomic percent; and the dopant may be substantially or entirely absent from regions 64 and 66 in order to create the desired differences in disorder of region 62 relative to regions 64 and 66 .
  • the regions 64 and 66 may have similar dopant concentration to another (which can include embodiments in which regions 64 and 66 have essentially no dopant concentration), and in other embodiments regions 64 and 66 may have a different dopant concentration relative to one another.
  • the construction 60 of FIG. 14 may be utilized to support a transitory structure of the type described with reference to FIG. 6 ; with lower resistance segments 30 and 22 b of the transitory structure being supported by the ordered regions 64 and 66 , and with the higher resistance segment 24 b of the transitory structure being supported by the disordered region 62 .
  • the data storage region 7 may have a thickness between conductive structures 1 and 3 within a range of from about 5 nanometers to about 20 nanometers; and regions 64 and 66 may each have thicknesses of less than or equal to about 4 nanometers.
  • FIG. 15 shows a construction 70 comprising a data storage region 7 having an ordered region 72 between a pair of disordered regions 74 and 76 .
  • the disordered regions 74 and 76 may be deposited utilizing conditions analogous to those described above with reference to FIG. 11 for deposition of material 52
  • the ordered region 72 may be deposited utilizing conditions analogous to those discussed above with reference to FIG. 12 for deposition of material 54 .
  • the regions 72 , 74 and 76 may consist of the same composition as one another, but differ from one another in physical properties so that regions 74 and 76 have less order than region 72 .
  • the entire thickness of data storage region 7 may comprise a metal oxide composition, with region 72 having higher density, higher crystallinity and/or different order relative to regions 74 and 76 .
  • the regions 74 and 76 may comprise the same amount of disorder as one another, or may differ from one another in the relative amount of disorder.
  • regions 74 and 76 may have a higher concentration of dopant than region 72 .
  • regions 74 and 76 may be deposited while incorporating dopant into such regions through in situ dopant incorporation methodologies.
  • the regions 74 and 76 may have dopant concentrations within a range of from about 0.5 atomic percent to about 50 atomic percent; and the dopant may be substantially or entirely absent from region 72 in order to create the desired differences in disorder of region 72 relative to regions 74 and 76 .
  • the regions 74 and 76 may have similar dopant concentration to another, and in other embodiments regions 74 and 76 may have a different dopant concentration relative to one another.
  • the construction 70 of FIG. 15 may be utilized to support a transitory structure of the type described with reference to FIG. 7 ; with higher resistance segments 24 c and 32 of the transitory structure being supported by the disordered regions 74 and 76 , and with the lower resistance segment 22 c of the transitory structure being supported by the ordered region 72 .
  • the data storage region 7 may have a thickness between conductive structures 1 and 3 within a range of from about 5 nanometers to about 20 nanometers; and region 72 may have a thickness of less than or equal to about 4 nanometers.
  • FIGS. 13-15 are described as supporting cells of the types described in FIGS. 5-7 , respectively; in other embodiments the constructions may support cells of the types described in FIGS. 8-10 . For instance, if the transitions between adjacent materials of the data storage regions are graduated rather than abrupt, the constructions may be more likely to support cells of the types described in FIGS. 8-10 rather than cells of the types described in FIGS. 5-7 .
  • the incorporation of higher resistance segments of transitory structures into memory cells may enable development of memory cell arrays in which the individual memory cells are not paired with select devices. Instead, the memory cells will have sufficient resistance to enable leakage to be sufficiently controlled without utilization of select devices.
  • the memory cells of the types described above with reference to FIGS. 5-15 may be incorporated into conventional memory array architectures utilizing conventional select devices.
  • the illustrated memory cells may be incorporated into integrated memory arrays.
  • one of the conductive structures 1 and 3 may along a first access/sense line, and the other of the conductive structures may be along a second access/sense line; and the memory cell may be uniquely addressed in the array through the combination of the first and second access/sense lines.
  • the memory cells and arrays discussed above may be incorporated into electronic systems.
  • Such electronic systems may be used in, for example, memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules.
  • the electronic systems may be any of a broad range of systems, such as, for example, clocks, televisions, cell phones, personal computers, automobiles, industrial control systems, aircraft, etc.
  • the invention includes a memory cell.
  • the memory cell comprises a data storage region between a pair of conductive structures.
  • the data storage region is configured to support a transitory structure which alters resistance through the memory cell.
  • the data storage region comprises two or more portions, with one of the portions supporting a higher resistance segment of the transitory structure, and another of the portions supporting a lower resistance segment of the transitory structure.
  • the invention includes a method of forming a memory cell.
  • a data storage region is formed over a first conductive structure, and a second conductive structure is formed over the data storage region.
  • the data storage region is configured to support a transitory structure which alters resistance through the memory cell.
  • the data storage region comprises two or more portions which are physically different from one another so that one of the portions supports a higher resistance segment of the transitory structure, and another of the portions supports a lower resistance segment of the transitory structure. The physical difference is present prior to formation of the transitory structure.
  • the invention includes a method of forming a memory cell.
  • a first oxide region is deposited over a first conductive structure, a second oxide region is deposited over the first oxide region, and a second conductive structure is formed over the second oxide region.
  • the first and second oxide regions are together comprised by a data storage region configured to support a transitory structure which alters resistance through the memory cell.
  • the first oxide region is different from one the second oxide region so that one of the oxide regions supports a higher resistance segment of the transitory structure than the other of the oxide regions.

Landscapes

  • Engineering & Computer Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Materials Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Memories (AREA)

Abstract

Some embodiments include a memory cell having a data storage region between a pair of conductive structures. The data storage region is configured to support a transitory structure which alters resistance through the memory cell. The data storage region includes two or more portions, with one of the portions supporting a higher resistance segment of the transitory structure than another of the portions. Some embodiments include a method of forming a memory cell. First oxide and second oxide regions are formed between a pair of conductive structures. The oxide regions are configured to support a transitory structure which alters resistance through the memory cell. The oxide regions are different from one another so that one of the oxide regions supports a higher resistance segment of the transitory structure than the other.

Description

    TECHNICAL FIELD
  • Memory cells and methods of making memory cells.
  • BACKGROUND
  • Memory is one type of integrated circuitry, and is used in systems for storing data. Memory is usually fabricated in one or more arrays of individual memory cells. The memory cells are configured to retain or store information in at least two different selectable states. In a binary system, the states are considered as either a “0” or a “1”. In other systems, at least some individual memory cells may be configured to store more than two levels or states of information.
  • Integrated circuit fabrication continues to strive to produce smaller and denser integrated circuits. Accordingly, there has been substantial interest in memory cells that can be utilized in structures having programmable material between a pair of electrodes; where the programmable material has two or more selectable resistive states to enable storing of information. Examples of such memory cells are resistive RAM (RRAM) cells, phase change RAM (PCRAM) cells, and programmable metallization cells (PMCs)—which may be alternatively referred to as a conductive bridging RAM (CBRAM) cells, nanobridge memory cells, or electrolyte memory cells. The memory cell types are not mutually exclusive. For example, RRAM may be considered to encompass PCRAM and PMCs.
  • An example prior art memory cell 5 is shown in FIG. 1 as transitioning between two memory states. One of the memory states is a high resistance state (HRS) and the other is a low resistance state (LRS). The memory cell comprises a data storage region 7 between a pair of conductive structures 1 and 3. The data storage region may comprise any of the programmable materials described above.
  • The memory cell is reversibly transitioned between HRS and LRS through formation of a transitory structure 9 within the memory cell. The transitory structure may be a filament, conductive bridge, or any other suitable structure which reduces resistance through the memory cell. A portion of the conductive filament is shown to be present in the HRS, but in other applications there may be little or no portion of the conductive filament present in the HRS. Although the transitory structure is shown as a single straight line, persons of ordinary skill in the art will recognize that the transitory structure may have numerous configurations depending on the nature of the memory cell, and the chemistry and physics involved in formation of the transitory structure. For instance, the transitory structure may form through dendritic growth, and thus may comprise one or more multi-branching paths. As another example, the transitory structure may comprise a region of changed phase, altered vacancy concentration, altered ion concentration (for instance, altered oxygen ion concentration), etc; which may or may not be part of a filament. If the transitory structure comprises a filament, such filament may be continuous in some memory cells, and may have discontinuities in other memory cells.
  • The building blocks of the transitory structure may be atoms, ions, clusters, vacancies, etc., depending on the chemistry of the data storage region of the memory cell. The transitory structure may directly physically contact the conductive structures on opposing sides of the transitory structure. Alternatively, the transitory structure may be spaced from at least one of the conductive structures by a small gap, with such gap being narrow enough that charge “tunnels” the gap during current flow through the memory cell.
  • The memory cell 5 may be programmed by providing appropriate voltage across the memory cell to either create the transitory structure 9, or to remove such transitory structure. The memory cell may be read by providing suitable voltage across memory cell to determine a resistance through the memory cell, while limiting the voltage to a level which does not cause programming of the memory cell.
  • Programmable memory cells of the type described in FIG. 1 may be scalable, and thus suitable for utilization in future generations of memory. However, problems are encountered in attempting to utilize such memory cells. For instance, some conventional memory cells are “leaky” in the memory states. FIG. 2 schematically depicts the LRS state of memory cell 5 as comprising a resistor 10 between the conductive structures 1 and 3. Such resistor represents the resistance through the memory cell when the transitory structure 9 (FIG. 1) is present. The resistance can be quite low, and the memory cell may be quite leaky. Accordingly, the memory cell 5 may be paired with a select device 12, as shown in FIG. 3, in order to better control current flow to and from the memory cell. The select device may be any of numerous devices, including, for example, a diode, a switch, a transistor, etc.
  • It is desired to develop improved memory cells, and improved methods of forming such memory cells.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 diagrammatically illustrates two interchangeable memory states of a prior art memory cell.
  • FIGS. 2 and 3 schematically illustrate prior art memory cell configurations.
  • FIG. 4 schematically illustrates an example embodiment memory cell configuration.
  • FIGS. 5-7 diagrammatically illustrate example memory cell configurations alongside schematic diagrams of the configurations.
  • FIGS. 8-10 diagrammatically illustrate additional example memory cell configurations.
  • FIGS. 11-13 are diagrammatic cross-sectional views of a memory cell at various process stages of an example embodiment method of forming a memory cell.
  • FIGS. 14 and 15 are diagrammatic cross-sectional views of example embodiment memory cells.
  • DETAILED DESCRIPTION OF THE ILLUSTRATED EMBODIMENTS
  • Some embodiments described herein include recognition that the leakage problem of some conventional memory cells may be alleviated, or even prevented, by increasing the resistance of the memory cells.
  • FIG. 4 schematically illustrates an example embodiment memory cell 20. The memory cell comprises two resistors 22 and 24 in series between the conductive structures 1 and 3. The resistor 22 may comprise low resistance, and may be analogous to the resistor 10 described above relative to the prior art memory cell 5 of FIG. 2. The resistor 24 represents a modification to memory cell which increases resistance through the memory cell relative to the prior art memory cell. Such modification may include any of numerous changes within one or more materials of the memory cell, including, for example, changes in crystallinity, density, dopant concentration, etc.; as discussed below with reference to FIGS. 5-15.
  • The prior art memory cell 5 of FIG. 1 was shown to comprise a data storage region 7. Such prior art memory cell operated through use of a transitory structure 9 which extended through the data storage region in the LRS mode of the cell, and which may be fully or at least partially absent in the HRS mode of the cell. In some embodiments, a memory cell may be formed to have a data storage region with at least two physically different portions so that one of the portions supports a higher resistance segment of a transitory structure than another of the portions. In such embodiments, the resistor 24 of FIG. 4 may correspond to the resistance through the higher resistance segment of the transitory structure, and the resistor 22 may correspond to the resistance through the lower resistance segment of the transitory structure. The terms “higher resistance” and “lower resistance” are utilized to indicate resistance relative to one another, rather than relative to any external standard.
  • FIGS. 5-7 diagrammatically illustrate some example embodiment memory cells.
  • Referring to FIG. 5, a memory cell 20 a is shown to comprise a transitory structure 21 extending across the data storage region 7, and between the conductive structures 1 and 3. The transitory structure has a lower resistance segment 22 a and a higher resistance segment 24 a. The higher resistance segment is illustrated to be wider than the lower resistance segment, and such may be an accurate representation of some embodiments. However, the structure of FIG. 5 may also be considered to be a generalized diagram that can encompass any transitory structure having the illustrated relationship in which one segment of the transitory structure has a higher resistance than another.
  • In embodiments in which the lower resistance segment of the transitory structure is actually a physically narrow part of a filament extending across data storage region 7, such lower resistance segment may correspond to a tip of the transitory structure which is the part of the transitory structure nearest to the conductive structure 3. Such tip may directly contact a surface of conductive structure 3 in some embodiments, or may be spaced from the surface of the conductive structure by a small gap that charge “tunnels” during current flow across the data storage region. In some embodiments, the lower resistance segment 22 a may have a resistance approaching a possible theoretical minimum resistance of about 12.906 kilo-ohms.
  • The data storage region 7 has a thickness “T” between a surface of the conductive structure 1 and a surface of the conductive structure 3. In some embodiments, the data storage region may comprise one or more metal oxides extending entirely across “T”. In some embodiments, the lower resistance segment of the transitory structure 21 may extend a distance of less than or equal to about one-fourth of “T”. For instance, in some embodiments “T” may be from about 5 nanometers to about 20 nanometers, and the lower resistance segment may extend a distance of less than or equal to about 4 nanometers.
  • A schematic diagram is provided on the right side of FIG. 5. Such diagram represents the higher resistance segment of transitory structure 21 as a resistor 24 a, and represents the lower resistance segment as a resistor 22 a connected in series with the resistor 24 a.
  • FIG. 6 shows an example embodiment memory cell 20 b having a transitory structure 25 extending across the data storage region 7, and between the conductive structures 1 and 3. The transitory structure has a higher resistance segment 24 b between a pair of lower resistance segments 22 b and 30. The higher resistance segment is illustrated to be wider than the lower resistance segments, and such may be an accurate representation of some embodiments. However, the structure of FIG. 6 may also be considered to be a generalized diagram that can encompass any transitory structure having the illustrated relationship in which one segment of the transitory structure has a higher resistance than a pair of other segments. The lower resistance segments 22 b and 30 may have approximately the same resistance as one another in some embodiments, and may have different resistances than one another in other embodiments. In some embodiments, both of the lower resistance segments 22 b and 30 may have resistances approaching about 12.906 kilo-ohms, and may correspond to tips of the transitory structure 25 nearest the conductive structures 3 and 1, respectively.
  • In some embodiments, the transitory structure 25 of FIG. 6 may be considered to have a first lower resistance segment 22 b directly against a surface of conductive structure 3, and to have a second lower resistance segment 30 directly against a surface of conductive structure 1. The transitory structure may also be considered to have a higher resistance segment 24 b which is not directly against surfaces of either of the conductive structures 1 and 3, but which is instead spaced from such conductive structures by the lower resistance segments 22 b and 30. In some embodiments, the segments 22 b and 30 may be spaced from surfaces of conductive structures 3 and 1 by small gaps, even though such segments are the parts of the transitory structure closest to such conductive structures, provided that charge can “tunnel” such gaps during current flow along the transitory structure.
  • A schematic diagram is provided on the right side of FIG. 6. Such diagram represents the higher resistance segment of transitory structure 25 as a resistor 24 b, and represents the lower resistance segments as resistors 22 b and 30. The resistors 22 b, 24 b and 30 are connected in series.
  • FIG. 7 shows an example embodiment memory cell 20 c having a transitory structure 27 extending across the data storage region 7, and between the conductive structures 1 and 3. The transitory structure has a lower resistance segment 22 c between a pair of higher resistance segments 24 c and 32. The higher resistance segments are illustrated to be wider than the lower resistance segment, and such may be an accurate representation of some embodiments. However, the structure of FIG. 6 may also be considered to be a generalized diagram that can encompass any transitory structure having the illustrated relationship in which one segment of the transitory structure has a lower resistance than a pair of other segments. The higher resistance segments 24 c and 32 may have approximately the same resistance as one another in some embodiments, and may have different resistances than one another in other embodiments.
  • In some embodiments, the transitory structure 27 of FIG. 7 may be considered to have a first higher resistance segment 24 c directly against a surface of conductive structure 3, and to have a second higher resistance segment 32 directly against a surface of conductive structure 1. The transitory structure may also be considered to have a lower resistance segment 22 c which is not directly against surfaces of either of the conductive structures 1 and 3, but which is instead spaced from such conductive structures by the higher resistance segments 24 c and 32. In some embodiments, the segments 24 c and 32 may be spaced from surfaces of conductive structures 3 and 1 by small gaps, even though such segments are the parts of the transitory structure closest to such conductive structures, provided that charge can “tunnel” such gaps during current flow along the transitory structure.
  • A schematic diagram is provided on the right side of FIG. 7. Such diagram represents the higher resistance segments of transitory structure 27 as resistors 24 c and 32, and represents the lower resistance segment as a resistor 22 c. The resistors 22 c, 24 c and 32 are connected in series.
  • The constructions shown in FIGS. 5-7 are example constructions in which a transitory structure comprises at least one lower resistance segment and at least one higher resistance segment. Other embodiments may comprise other arrangements of lower resistance segments and a higher resistance segments than shown in FIGS. 5-7, and in some embodiments may comprise more than two lower resistance segments and/or more than two higher resistance segments.
  • The shown embodiments of FIGS. 5-7 have abrupt transitions where the higher resistance segments join to the lower resistance segments. In other embodiments, the transitions between the lower resistance segments and the higher resistance segments may be more gradual. For instance, FIGS. 8-10 show example embodiment memory cells 20 d-f analogous to the memory cells 20 a-c, respectively, of FIGS. 5-7; but diagrammatically illustrate gradual transitions between the lower resistance segments and the higher resistance segments of the transitory structures 21, 25 and 27, rather than the abrupt transitions of FIGS. 5-7.
  • The memory cells of FIGS. 5-10 may be formed utilizing any suitable processing. FIGS. 11-13 describe an example method which may be utilized to form the memory cell 20 a of FIG. 5.
  • FIG. 11 shows a construction 50 comprising a material 52 over the conductive structure 1. The material 52 is a first portion of a data storage region 7. The material 52 may comprise any material suitable for utilization in the data storage region. For instance, the material 52 may comprise a composition suitable for utilization in one or more of PCRAM, RRAM, CBRAM, PMC, etc. In some embodiments, the material 52 may comprise a metal oxide; and may, for example, comprise an oxide containing one or more of aluminum, antimony, barium, calcium, cesium, hafnium, iron, lanthanum, lead, magnesium, manganese, nickel, praseodymium, ruthenium, samarium, strontium, tantalum, tellurium, titanium, vanadium, yttrium and zirconium. In some embodiments, the material 52 may comprise multivalent metal oxide; and may, for example, comprise, consist essentially of, or consist of one or more of barium, ruthenium, strontium, titanium, calcium, manganese, praseodymium, lanthanum and samarium. In some embodiments, the material 52 may comprise chalcogenide-type material (for instance, a material comprising germanium in combination with one or more of antimony, tellurium, sulfur and selenium).
  • In the shown embodiment, the material 52 is deposited directly onto a surface 53 of conductive structure 1.
  • The conductive structure 1 may comprise any suitable electrically conductive material or combination of materials; and in some embodiments may comprise one or more of various metals (for instance, tungsten, titanium, copper, aluminum, etc.), metal-containing compositions (for instance, metal silicides, metal carbide, etc.), and conductively-doped semiconductor materials (for instance, conductively-doped silicon, conductively-doped germanium, etc.).
  • The material 52 may be deposited utilizing any suitable methodology, including, for example, one or more of physical vapor deposition (PVD), chemical vapor deposition (CVD) and atomic layer deposition (ALD).
  • The conductive structure 1 may be supported over a semiconductor substrate, such as a monocrystalline silicon wafer comprising one or more levels associated with integrated circuit fabrication. . The terms “semiconductive substrate,” “semiconductor construction” and “semiconductor substrate” mean any construction comprising semiconductor material, including, but not limited to, bulk semiconductor materials such as a semiconductor wafer (either alone or in assemblies comprising other materials), and semiconductor material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductor substrates described above.
  • Referring to FIG. 12, a material 54 is formed over material 52. A dashed line 55 is provided to diagrammatically illustrate an interface between materials 52 and 54. The material 54 corresponds to a second portion of the data storage region 7. Material 54 is physically different from material 52. In some embodiments, materials 52 and 54 may have an identical composition as one another, but may differ from one another in terms of one or more of density, order and crystallinity. In such embodiments, material 52 may be formed utilizing first deposition conditions, and material 54 may be formed utilizing second deposition conditions which differ from the first deposition conditions. For instance, material 52 may correspond to a first oxide deposited utilizing a first temperature and a first pressure, and material 54 may correspond to a second oxide deposited utilizing a second temperature and a second pressure; with the second temperature being different from the first temperature and/or with the second pressure being different from the first pressure. In some embodiments, the first and second metal oxides 52 and 54 may be identical in composition to one another, and may differ from one another only in one or more of density, order and crystallinity. In other embodiments, the first and second metal oxides 52 and 54 may be of different compositions relative to one another.
  • In an example embodiment, materials 52 and 54 may comprise, consist essentially of, or consist of an oxide comprising one or both of hafnium and zirconium. The material 54 may be formed utilizing a combination of temperature and pressure so that such material has a relatively low amount of disorder as compared to the material 52 which is formed utilizing a combination of temperature and pressure such that the material 52 has a relatively high amount of disorder. For instance, material 54 may be formed utilizing approximately atmospheric pressure, and a temperature of less than or equal to about 25° C.; and material 52 may be formed utilizing a temperature that is at least about 500° C. greater than the temperature utilized to form material 54, and/or a pressure which is at least about a factor of 50 greater than the pressure utilized to form material 52. The relatively disordered material 52 will support a portion of a transitory structure having higher resistance than the portion supported by the relatively ordered material 54. Thus, the materials 52 and 54 together support a transitory structure of the type shown in FIG. 5 as structure 21, with the segment 22 a of such transitory structure being supported by material 54, and the segment 24 a being supported by material 52.
  • The material 52 may be disordered relative to material 54 through any of a number of physical differences between the materials 52 and 54. For instance, material 52 may be more amorphous than material 54 (i.e., material 54 may have higher crystallinity than material 52); material 52 may have higher disorder of vacancy arrangements then material 54; may have less/more defects in a lattice; and/or may have greater disorder in distribution of the lattice defects.
  • The physical differences between materials 52 and 54 may be generated with other methods either in addition to, or alternatively to, the utilization of different deposition conditions for forming materials 52 and 54. For instance, in some embodiments dopant may be incorporated into one of the materials 52 and 54 to create a physical difference between materials 52 and 54. In some embodiments, the dopant may be incorporated into the material 52 that ultimately supports the higher resistance segment of a transitory structure. The dopant may be utilized to create disorder in material 52 through generation of disordered vacancy arrangements, creation of a disordered lattice, and/or reducing crystallinity within material 52.
  • In some embodiments, dopant is incorporated into material 52 by in situ incorporation of the dopant during deposition of material 52. In some embodiments, material 52 comprises metal oxide and the dopant comprises one or more elements, other than oxygen, selected from group 16 of the periodic table (for instance, comprises one or more of sulfur, selenium and tellurium). Such dopant may be present in material 52 to a concentration within a range of from about 0.5 atomic percent to about 50 atomic percent, and may be substantially or entirely absent from material 54 in order to create the desired physical difference between materials 52 and 54.
  • Referring to FIG. 13, conductive structure 3 is formed over material 54 to complete fabrication of memory cell 20 a. In the shown embodiment, the conductive structure 3 has a surface 57 which is directly against material 54. The conductive structure 3 may comprise any of the materials discussed above regarding conductive structure 1. The conductive structures 1 and 3 may have the same composition as one another in some embodiments, and may have different compositions from one another in other embodiments.
  • The materials 52 and 54 have a physical difference which promotes formation of a desired transitory structure as the memory cell 20 a is transitioned from a HRS mode to a LRS mode. The physical difference between materials 52 and 54 is present in both the HRS and LRS modes. Some prior art memory cells have physically different materials present in either the LRS mode or the HRS mode (for instance, phase change memory cells may have a crystalline region present in combination with an amorphous region), but the physical difference is not retained in both the LRS and HRS modes. Instead, the physical difference corresponds to a transitory structure formed in transitioning between the HRS and LRS modes. In contrast to such prior art memory cells, the memory cell of FIG. 13 has a physical difference between portions of the data storage region 7 which is retained in both the HRS and LRS modes of the cell.
  • One of the materials 52 and 54 of FIG. 13 may be referred to as a disordered material and the other as an ordered material, in some embodiments. In the embodiment of FIG. 13, the disordered material directly contacts a surface of one of the conductive structures 1 and 3, and the ordered material directly against a surface of the other of the conductive structures 1 and 3; and thus the embodiment of FIG. 13 is configured to support a transitory structure of the type shown in FIG. 5. In other embodiments, the disordered material may be between a pair of ordered materials so that the memory cell is configured to support a transitory structure of the type shown in FIG. 6; and in yet other embodiments the ordered material may be between a pair of disordered materials so that the memory cell is configured to support a transitory structure of the type shown in FIG. 7.
  • An example embodiment in which a disordered material is between a pair of ordered materials is shown in FIG. 14. Specifically, FIG. 14 shows a construction 60 comprising a data storage region 7 having a disordered region 62 between a pair of ordered regions 64 and 66. The regions 64 and 66 may be deposited utilizing conditions analogous to those described above with reference to FIG. 12 for deposition of material 54, and the disordered region 62 may be deposited utilizing conditions analogous to those discussed above with reference to FIG. 11 for deposition of material 52.
  • In some embodiments, the regions 62, 64 and 66 may consist of the same composition as one another, but differ from one another in physical properties so that regions 64 and 66 have more order than region 62. For instance, in some embodiments the entire thickness of data storage region 7 may comprise a metal oxide composition, with region 62 having lower density and/or lower crystallinity relative to regions 64 and 66. The regions 64 and 66 may comprise about the same amount of order as one another, or may differ from one another in the relative amount of order. In some embodiments, region 62 may have a higher concentration of dopant than regions 64 and 66. For instance, region 62 may be deposited while incorporating dopant into such region through in situ dopant incorporation methodologies. The region 62 may have a dopant concentration within a range of from about 0.5 atomic percent to about 50 atomic percent; and the dopant may be substantially or entirely absent from regions 64 and 66 in order to create the desired differences in disorder of region 62 relative to regions 64 and 66. In some embodiments, the regions 64 and 66 may have similar dopant concentration to another (which can include embodiments in which regions 64 and 66 have essentially no dopant concentration), and in other embodiments regions 64 and 66 may have a different dopant concentration relative to one another.
  • The construction 60 of FIG. 14 may be utilized to support a transitory structure of the type described with reference to FIG. 6; with lower resistance segments 30 and 22 b of the transitory structure being supported by the ordered regions 64 and 66, and with the higher resistance segment 24 b of the transitory structure being supported by the disordered region 62.
  • In some embodiments, the data storage region 7 may have a thickness between conductive structures 1 and 3 within a range of from about 5 nanometers to about 20 nanometers; and regions 64 and 66 may each have thicknesses of less than or equal to about 4 nanometers.
  • An example embodiment in which an ordered material is between a pair of disordered materials is shown in FIG. 15. Specifically, FIG. 15 shows a construction 70 comprising a data storage region 7 having an ordered region 72 between a pair of disordered regions 74 and 76. The disordered regions 74 and 76 may be deposited utilizing conditions analogous to those described above with reference to FIG. 11 for deposition of material 52, and the ordered region 72 may be deposited utilizing conditions analogous to those discussed above with reference to FIG. 12 for deposition of material 54.
  • In some embodiments, the regions 72, 74 and 76 may consist of the same composition as one another, but differ from one another in physical properties so that regions 74 and 76 have less order than region 72. For instance, in some embodiments the entire thickness of data storage region 7 may comprise a metal oxide composition, with region 72 having higher density, higher crystallinity and/or different order relative to regions 74 and 76. The regions 74 and 76 may comprise the same amount of disorder as one another, or may differ from one another in the relative amount of disorder. In some embodiments, regions 74 and 76 may have a higher concentration of dopant than region 72. For instance, regions 74 and 76 may be deposited while incorporating dopant into such regions through in situ dopant incorporation methodologies. The regions 74 and 76 may have dopant concentrations within a range of from about 0.5 atomic percent to about 50 atomic percent; and the dopant may be substantially or entirely absent from region 72 in order to create the desired differences in disorder of region 72 relative to regions 74 and 76. In some embodiments, the regions 74 and 76 may have similar dopant concentration to another, and in other embodiments regions 74 and 76 may have a different dopant concentration relative to one another.
  • The construction 70 of FIG. 15 may be utilized to support a transitory structure of the type described with reference to FIG. 7; with higher resistance segments 24 c and 32 of the transitory structure being supported by the disordered regions 74 and 76, and with the lower resistance segment 22 c of the transitory structure being supported by the ordered region 72.
  • In some embodiments, the data storage region 7 may have a thickness between conductive structures 1 and 3 within a range of from about 5 nanometers to about 20 nanometers; and region 72 may have a thickness of less than or equal to about 4 nanometers.
  • Although the constructions of FIGS. 13-15 are described as supporting cells of the types described in FIGS. 5-7, respectively; in other embodiments the constructions may support cells of the types described in FIGS. 8-10. For instance, if the transitions between adjacent materials of the data storage regions are graduated rather than abrupt, the constructions may be more likely to support cells of the types described in FIGS. 8-10 rather than cells of the types described in FIGS. 5-7.
  • In some embodiments, the incorporation of higher resistance segments of transitory structures into memory cells, as discussed above with reference to FIGS. 5-15, may enable development of memory cell arrays in which the individual memory cells are not paired with select devices. Instead, the memory cells will have sufficient resistance to enable leakage to be sufficiently controlled without utilization of select devices. In other embodiments, the memory cells of the types described above with reference to FIGS. 5-15 may be incorporated into conventional memory array architectures utilizing conventional select devices.
  • The illustrated memory cells may be incorporated into integrated memory arrays. In such embodiments, one of the conductive structures 1 and 3 may along a first access/sense line, and the other of the conductive structures may be along a second access/sense line; and the memory cell may be uniquely addressed in the array through the combination of the first and second access/sense lines.
  • The memory cells and arrays discussed above may be incorporated into electronic systems. Such electronic systems may be used in, for example, memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules. The electronic systems may be any of a broad range of systems, such as, for example, clocks, televisions, cell phones, personal computers, automobiles, industrial control systems, aircraft, etc.
  • The particular orientation of the various embodiments in the drawings is for illustrative purposes only, and the embodiments may be rotated relative to the shown orientations in some applications. The description provided herein, and the claims that follow, pertain to any structures that have the described relationships between various features, regardless of whether the structures are in the particular orientation of the drawings, or are rotated relative to such orientation.
  • The cross-sectional views of the accompanying illustrations only show features within the planes of the cross-sections, and do not show materials behind the planes of the cross-sections in order to simplify the drawings.
  • When a structure is referred to above as being “on” or “against” another structure, it can be directly on the other structure or intervening structures may also be present. In contrast, when a structure is referred to as being “directly on” or “directly against” another structure, there are no intervening structures present. When a structure is referred to as being “connected” or “coupled” to another structure, it can be directly connected or coupled to the other structure, or intervening structures may be present. In contrast, when a structure is referred to as being “directly connected” or “directly coupled” to another structure, there are no intervening structures present.
  • In some embodiments, the invention includes a memory cell. The memory cell comprises a data storage region between a pair of conductive structures. The data storage region is configured to support a transitory structure which alters resistance through the memory cell. The data storage region comprises two or more portions, with one of the portions supporting a higher resistance segment of the transitory structure, and another of the portions supporting a lower resistance segment of the transitory structure.
  • In some embodiments, the invention includes a method of forming a memory cell. A data storage region is formed over a first conductive structure, and a second conductive structure is formed over the data storage region. The data storage region is configured to support a transitory structure which alters resistance through the memory cell. The data storage region comprises two or more portions which are physically different from one another so that one of the portions supports a higher resistance segment of the transitory structure, and another of the portions supports a lower resistance segment of the transitory structure. The physical difference is present prior to formation of the transitory structure.
  • In some embodiments, the invention includes a method of forming a memory cell. A first oxide region is deposited over a first conductive structure, a second oxide region is deposited over the first oxide region, and a second conductive structure is formed over the second oxide region. The first and second oxide regions are together comprised by a data storage region configured to support a transitory structure which alters resistance through the memory cell. The first oxide region is different from one the second oxide region so that one of the oxide regions supports a higher resistance segment of the transitory structure than the other of the oxide regions.
  • In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.

Claims (16)

1. A memory cell, comprising:
a data storage region between a pair of conductive structures; the data storage region being configured to support a transitory structure which alters resistance through the memory cell, the transitory structure being a filament; and
wherein the data storage region comprises two or more portions; with one of the portions supporting a higher resistance segment of said transitory structure and another of the portions supporting a lower resistance segment of said transitory structure.
2. The memory cell of claim 1 wherein the data storage region comprises a thickness from a surface of the first conductive structure to a surface of the second conductive structure; and wherein the data storage region comprises one or more metal oxides entirely across said thickness.
3. The memory cell of claim 2 wherein the thickness is from about 5 to about 20 nm, and wherein the portion supporting the lower resistance segment has a thickness of less than or equal to about 4 nm.
4. The memory cell of claim 2 wherein the lower resistance segment is not directly against either of said surfaces.
5. The memory cell of claim 2 wherein the lower resistance segment is directly against one of said surfaces.
6. The memory cell of claim 2 wherein a first lower resistance segment is directly against one of said surfaces, and wherein a second lower resistance segment is directly against the other of said surfaces.
7. The memory cell of claim 6 wherein the first and second lower resistance segments have about the same resistance as one another.
8. The memory cell of claim 6 wherein the first and second lower resistance segments do not have about the same resistance as one another.
9. The memory cell of claim 2 wherein a first higher resistance segment is directly against one of said surfaces, and wherein a second higher resistance segment is directly against the other of said surfaces.
10. The memory cell of claim 9 wherein the first and second higher resistance segments have about the same resistance as one another.
11. The memory cell of claim 9 wherein the first and second higher resistance segments do not have about the same resistance as one another.
12. The memory cell of claim 1 wherein two or more of the portions differ from one another in concentration of one or more dopants.
13. The memory cell of claim 12 wherein;
the data storage region comprises metal oxide; and
the portion supporting the higher resistance segment comprises a dopant concentration within a range of from about 0.5 atomic percent to about 50 atomic percent; the dopant containing one or more elements other than oxygen selected from the group consisting of group 16 of the periodic table.
14. The memory cell of claim 1 wherein two or more of the portions differ from one another in density.
15. The memory cell of claim 1 wherein two or more of the portions differ from one another in crystallinity.
16-36. (canceled)
US13/464,934 2012-05-04 2012-05-04 Memory cells having-multi-portion data storage region Active US8558209B1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US13/464,934 US8558209B1 (en) 2012-05-04 2012-05-04 Memory cells having-multi-portion data storage region
US14/024,836 US8785288B2 (en) 2012-05-04 2013-09-12 Methods of making memory cells
US14/323,839 US9312480B2 (en) 2012-05-04 2014-07-03 Memory cells
US15/080,802 US9515261B2 (en) 2012-05-04 2016-03-25 Memory cells and methods of making memory cells

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US13/464,934 US8558209B1 (en) 2012-05-04 2012-05-04 Memory cells having-multi-portion data storage region

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US14/024,836 Division US8785288B2 (en) 2012-05-04 2013-09-12 Methods of making memory cells

Publications (2)

Publication Number Publication Date
US8558209B1 US8558209B1 (en) 2013-10-15
US20130292625A1 true US20130292625A1 (en) 2013-11-07

Family

ID=49321470

Family Applications (4)

Application Number Title Priority Date Filing Date
US13/464,934 Active US8558209B1 (en) 2012-05-04 2012-05-04 Memory cells having-multi-portion data storage region
US14/024,836 Active US8785288B2 (en) 2012-05-04 2013-09-12 Methods of making memory cells
US14/323,839 Active US9312480B2 (en) 2012-05-04 2014-07-03 Memory cells
US15/080,802 Active US9515261B2 (en) 2012-05-04 2016-03-25 Memory cells and methods of making memory cells

Family Applications After (3)

Application Number Title Priority Date Filing Date
US14/024,836 Active US8785288B2 (en) 2012-05-04 2013-09-12 Methods of making memory cells
US14/323,839 Active US9312480B2 (en) 2012-05-04 2014-07-03 Memory cells
US15/080,802 Active US9515261B2 (en) 2012-05-04 2016-03-25 Memory cells and methods of making memory cells

Country Status (1)

Country Link
US (4) US8558209B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160248006A1 (en) * 2013-11-01 2016-08-25 President And Fellows Of Harvard College Dopant-driven phase transitions in correlated metal oxides

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9153624B2 (en) * 2013-03-14 2015-10-06 Crossbar, Inc. Scaling of filament based RRAM

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100108975A1 (en) * 2008-11-05 2010-05-06 Seagate Technology Llc Non-volatile memory cell formation
US20100193761A1 (en) * 2009-01-30 2010-08-05 Seagate Technology Llc Programmable metallization memory cell with layered solid electrolyte structure
US20100314602A1 (en) * 2009-06-10 2010-12-16 Kensuke Takano Nonvolatile memory device and method for manufacturing same
US20110037043A1 (en) * 2009-08-12 2011-02-17 Junichi Wada Nonvolatile memory device and method of manufacturing the same
US20120104343A1 (en) * 2010-11-01 2012-05-03 Nirmal Ramaswamy Nonvolatile Memory Cells and Methods Of Forming Nonvolatile Memory Cell
US8264866B2 (en) * 2009-09-24 2012-09-11 Kabushiki Kaisha Toshiba Nonvolatile memory device and method for manufacturing same
US20130001504A1 (en) * 2010-11-19 2013-01-03 Takeki Ninomiya Nonvolatile memory element and method for manufacturing the same
US20130037772A1 (en) * 2011-08-11 2013-02-14 Micron Technology, Inc. Memory Cells
US20130075686A1 (en) * 2011-09-22 2013-03-28 Kabushiki Kaisha Toshiba Variable resistance memory

Family Cites Families (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8203154B2 (en) * 2001-10-16 2012-06-19 Alliance For Sustainable Energy, Llc Stacked switchable element and diode combination with a low breakdown switchable element
US8294025B2 (en) * 2002-06-08 2012-10-23 Solarity, Llc Lateral collection photovoltaics
CN101027797B (en) * 2004-09-27 2010-06-16 皇家飞利浦电子股份有限公司 Electric device with nanowires comprising a phase change material and manufacturing method thereof
US7282730B2 (en) * 2005-01-18 2007-10-16 Intel Corporation Forming a carbon layer between phase change layers of a phase change memory
WO2006079005A2 (en) * 2005-01-21 2006-07-27 William Marsh Rice University Metal-free silicon-molecule-nanotube testbed and memory device
US7420199B2 (en) * 2005-07-14 2008-09-02 Infineon Technologies Ag Resistivity changing memory cell having nanowire electrode
JP4911037B2 (en) * 2006-01-18 2012-04-04 富士通株式会社 Resistance memory element and manufacturing method thereof
KR100711517B1 (en) * 2006-04-12 2007-04-27 삼성전자주식회사 Phase-change memory device and method of manufacturing the same
US7547906B2 (en) * 2006-05-22 2009-06-16 Ovonyx, Inc. Multi-functional chalcogenide electronic devices having gain
JP4967176B2 (en) * 2007-05-10 2012-07-04 シャープ株式会社 Variable resistance element, method of manufacturing the same, and nonvolatile semiconductor memory device
CN104600057B (en) * 2007-09-12 2018-11-02 斯莫特克有限公司 Use nanostructure connection and bonding adjacent layers
US8183553B2 (en) * 2009-04-10 2012-05-22 Intermolecular, Inc. Resistive switching memory element including doped silicon electrode
US8900422B2 (en) * 2008-04-23 2014-12-02 Intermolecular, Inc. Yttrium and titanium high-K dielectric film
KR100983175B1 (en) * 2008-07-03 2010-09-20 광주과학기술원 Resistance RAM having oxide layer and solid electrolyte layer, and method for operating the same
KR101033303B1 (en) 2008-09-23 2011-05-09 광주과학기술원 Resistance RAM having carbide type solide electrolyte layer and manufacturing method thereof
US7897955B2 (en) * 2008-11-03 2011-03-01 Seagate Technology Llc Programmable resistive memory cell with filament placement structure
KR101526926B1 (en) * 2008-12-30 2015-06-10 삼성전자주식회사 Resist RAM and method of manufacturing the same
US8455855B2 (en) * 2009-01-12 2013-06-04 Micron Technology, Inc. Memory cell having dielectric memory element
EP2259267B1 (en) 2009-06-02 2013-08-21 Imec Method for manufacturing a resistive switching memory cell comprising a nickel oxide layer operable at low-power and memory cells obtained thereof
US8107218B2 (en) * 2009-06-02 2012-01-31 Micron Technology, Inc. Capacitors
US7936585B2 (en) * 2009-07-13 2011-05-03 Seagate Technology Llc Non-volatile memory cell with non-ohmic selection layer
KR101567976B1 (en) * 2009-07-23 2015-11-11 삼성전자주식회사 Semiconductor device
US8203134B2 (en) * 2009-09-21 2012-06-19 Micron Technology, Inc. Memory devices with enhanced isolation of memory cells, systems including same and methods of forming same
JP2011096714A (en) * 2009-10-27 2011-05-12 Nara Institute Of Science & Technology Resistive random access memory having metal nano particle
US20110193043A1 (en) 2010-02-05 2011-08-11 Albert Chin Ultra-Low Energy RRAM with Good Endurance and Retention
US8048755B2 (en) * 2010-02-08 2011-11-01 Micron Technology, Inc. Resistive memory and methods of processing resistive memory
JP2012018964A (en) * 2010-07-06 2012-01-26 Sony Corp Memory element and driving method thereof, and memory device
CN102479925A (en) * 2010-11-30 2012-05-30 中国科学院微电子研究所 Resistance transformation type memorizer structure with high ratio of transformation and preparation method thereof
US8530322B2 (en) * 2010-12-16 2013-09-10 Intermolecular, Inc. Method of forming stacked metal oxide layers
US8331131B2 (en) * 2011-01-31 2012-12-11 Hewlett-Packard Development Company, L.P. Changing a memristor state
US8488365B2 (en) * 2011-02-24 2013-07-16 Micron Technology, Inc. Memory cells

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100108975A1 (en) * 2008-11-05 2010-05-06 Seagate Technology Llc Non-volatile memory cell formation
US20100193761A1 (en) * 2009-01-30 2010-08-05 Seagate Technology Llc Programmable metallization memory cell with layered solid electrolyte structure
US20100314602A1 (en) * 2009-06-10 2010-12-16 Kensuke Takano Nonvolatile memory device and method for manufacturing same
US20110037043A1 (en) * 2009-08-12 2011-02-17 Junichi Wada Nonvolatile memory device and method of manufacturing the same
US8264866B2 (en) * 2009-09-24 2012-09-11 Kabushiki Kaisha Toshiba Nonvolatile memory device and method for manufacturing same
US20120104343A1 (en) * 2010-11-01 2012-05-03 Nirmal Ramaswamy Nonvolatile Memory Cells and Methods Of Forming Nonvolatile Memory Cell
US20130001504A1 (en) * 2010-11-19 2013-01-03 Takeki Ninomiya Nonvolatile memory element and method for manufacturing the same
US20130037772A1 (en) * 2011-08-11 2013-02-14 Micron Technology, Inc. Memory Cells
US20130075686A1 (en) * 2011-09-22 2013-03-28 Kabushiki Kaisha Toshiba Variable resistance memory

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160248006A1 (en) * 2013-11-01 2016-08-25 President And Fellows Of Harvard College Dopant-driven phase transitions in correlated metal oxides
US10600959B2 (en) * 2013-11-01 2020-03-24 President And Fellows Of Harvard College Dopant-driven phase transitions in correlated metal oxides

Also Published As

Publication number Publication date
US8785288B2 (en) 2014-07-22
US9515261B2 (en) 2016-12-06
US9312480B2 (en) 2016-04-12
US20160211448A1 (en) 2016-07-21
US20140319444A1 (en) 2014-10-30
US8558209B1 (en) 2013-10-15
US20140011322A1 (en) 2014-01-09

Similar Documents

Publication Publication Date Title
US10991882B2 (en) Methods of forming resistive memory elements
US9024285B2 (en) Nanoscale switching devices with partially oxidized electrodes
US8891284B2 (en) Memristors based on mixed-metal-valence compounds
US7639523B2 (en) Stabilized resistive switching memory
US8686389B1 (en) Diffusion barrier layer for resistive random access memory cells
US9117998B2 (en) Nonvolatile memory cells and methods of forming nonvolatile memory cells
US8962387B2 (en) Methods of forming memory cells
GB2561168B (en) A switching resistor and method of making such a device
KR20140118177A (en) Resistive random access memory
US20110253966A1 (en) Ionic-modulated dopant profile control in nanoscale switching devices
US9515261B2 (en) Memory cells and methods of making memory cells
US9444042B2 (en) Memory cells and methods of forming memory cells
US20120286229A1 (en) Memory Cells
US20150380645A1 (en) Memory Cells and Methods of Forming Memory Cells

Legal Events

Date Code Title Description
AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SANDHU, GURTEJ S.;PANDEY, SUMEET C.;REEL/FRAME:028161/0950

Effective date: 20120503

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date: 20180629

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date: 20190731

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8