US20130285134A1 - Non-volatile memory device formed with etch stop layer in shallow trench isolation region - Google Patents

Non-volatile memory device formed with etch stop layer in shallow trench isolation region Download PDF

Info

Publication number
US20130285134A1
US20130285134A1 US13/456,471 US201213456471A US2013285134A1 US 20130285134 A1 US20130285134 A1 US 20130285134A1 US 201213456471 A US201213456471 A US 201213456471A US 2013285134 A1 US2013285134 A1 US 2013285134A1
Authority
US
United States
Prior art keywords
sti
etch stop
stop layer
recess
floating gate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US13/456,471
Inventor
Erwan Dornel
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US13/456,471 priority Critical patent/US20130285134A1/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ERWAN DORNEL
Publication of US20130285134A1 publication Critical patent/US20130285134A1/en
Priority to US14/525,424 priority patent/US9659781B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/401Multistep manufacturing processes
    • H01L29/4011Multistep manufacturing processes for data storage electrodes
    • H01L29/40114Multistep manufacturing processes for data storage electrodes the electrodes comprising a conductor-insulator-conductor-insulator-semiconductor structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76224Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
    • H01L21/76232Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials of trenches having a shape other than rectangular or V-shape, e.g. rounded corners, oblique or rounded trench walls
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42324Gate electrodes for transistors with a floating gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42324Gate electrodes for transistors with a floating gate
    • H01L29/42336Gate electrodes for transistors with a floating gate with one gate at least partly formed in a trench
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66825Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a floating gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • H01L29/7881Programmable transistors with only two possible levels of programmation
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates

Definitions

  • This disclosure relates generally to the field of computer memory, and more particular to a non-volatile memory (NVM) device formed with an etch stop layer in the shallow trench isolation (STI) regions.
  • NVM non-volatile memory
  • NVM devices are used in various types of computer memory, for example, flash devices.
  • An NVM device includes a floating gate separated from a control gate by a gate dielectric layer.
  • a major concern in NVM devices is the gate coupling factor.
  • a high gate coupling factor results in good control of the floating gate by the control gate during device operation and increases NVM device performance.
  • the gate coupling factor of a NVM device is dependent on both the capacitance between the control gate and the floating gate, and the capacitance between the floating gate and the substrate. For an increase of 1 volt (V) of the control gate potential, the floating gate potential increases by a factor ⁇ CG , which is a factor related to the coupling factor between the floating gate and the control gate.
  • ⁇ CG needs to be relatively low to ensure good control of the floating gate by the control gate during device operation.
  • capacitance that exists between the floating gate and the device substrate may act to raise ⁇ CG . Therefore, in order to raise the gate coupling factor of a NVM device, the capacitance between the control gate and the floating gate needs to be raised and/or the capacitance between the substrate and the floating gate needs to be lowered.
  • One way to increase the capacitance between the floating gate and the control gate is to decrease the equivalent oxide thickness (EOT) of the gate dielectric located between the floating gate and control gate.
  • EOT equivalent oxide thickness
  • Various floating gate shapes that are used in NVM devices to increase the capacitance between the floating gate and the control gate may also have the effect of increasing the capacitance between the floating gate and the substrate, which results in a relatively low net increase in the gate coupling factor of the device, and hence low increase in NVM device performance.
  • a method in one aspect, includes forming a shallow trench isolation (STI) region in a substrate, the STI region comprising an etch stop layer; etching the STI region by a first etch to the etch stop layer to form a recess in the STI region; and forming a floating gate, the floating gate comprising a portion that extends into the recess in the STI region, wherein the etch stop layer separates the portion of the floating gate that extends into the recess in the STI region from the substrate.
  • STI shallow trench isolation
  • a device in another aspect, includes a substrate; a shallow trench isolation (STI) region located in the substrate, the STI region comprising an etch stop layer, and further comprising a recess in the STI region, the recess having a bottom and sides, wherein the sides of the recess are defined by the etch stop layer; and a floating gate, wherein a portion of the floating gate is located on a side of the recess in the STI region and is separated from the substrate by the etch stop layer.
  • STI shallow trench isolation
  • FIG. 1 illustrates a flowchart of an embodiment of a method of forming a NVM device formed with an etch stop layer in a STI region.
  • FIGS. 2A-B illustrate flowcharts of embodiments of methods of forming a shallow trench isolation (STI) region with an etch stop layer for a NVM device.
  • STI shallow trench isolation
  • FIG. 3 is a cross sectional view illustrating an embodiment of a substrate after formation of a padox layer over the substrate.
  • FIG. 4 is a cross sectional view illustrating an embodiment of a device after formation of a nitride layer over the oxide layer.
  • FIG. 5 is a cross sectional view illustrating an embodiment of a device after patterning the nitride layer and the oxide layer.
  • FIG. 6 is a cross sectional view illustrating an embodiment of a device after formation of a STI trench.
  • FIG. 7 is a cross sectional view illustrating an embodiment of a device after formation of a STI liner in the STI trench.
  • FIG. 8 is a cross sectional view illustrating an embodiment of a device after formation of an etch stop layer over the STI liner.
  • FIG. 9 is a cross sectional view illustrating an embodiment of a device after formation of a STI oxide fill.
  • FIG. 10 is a cross sectional view illustrating an embodiment of a device after chemical mechanical polishing of the STI oxide fill and removal of the patterned padox and nitride.
  • FIG. 11 is a cross sectional view illustrating an embodiment a device after etching the STI oxide fill down to the etch stop layer.
  • FIG. 12 is a cross sectional view illustrating an embodiment of a device after well implantation and tunnel oxide growth.
  • FIGS. 13A-B are cross sectional views illustrating embodiments of a device after formation of floating gates.
  • FIG. 14 is cross sectional view illustrating an embodiment of a device after formation of a gate dielectric layer.
  • FIG. 15 is a cross sectional view illustrating an embodiment of a device after formation of a control gate.
  • FIG. 16 is a cross sectional view illustrating an embodiment of a device after etching a portion of the etch stop layer located at the bottom of the STI trench.
  • FIG. 17 is a cross sectional view illustrating an embodiment of a device after formation of a STI oxide fill.
  • FIG. 18 is a cross sectional view illustrating an embodiment of a device after chemical mechanical polishing of the oxide fill and removal of the patterned padox and nitride.
  • FIG. 19 is a cross sectional view illustrating an embodiment of a device after etching a portion of the STI oxide fill to the etch stop layer.
  • FIG. 20 is a cross sectional view illustrating an embodiment of a device after well implantation and tunnel oxide growth.
  • FIGS. 21A-B are cross sectional views illustrating embodiments of a device after formation of floating gates.
  • FIG. 22 is a schematic block diagram of a cross sectional view illustrating an embodiment of a device after formation of a gate dielectric layer.
  • FIG. 23 is a schematic block diagram of a cross sectional view illustrating an embodiment of a device after formation of a control gate.
  • Embodiments of a NVM device formed with an etch stop layer in a shallow trench isolation (STI) region, and a method of forming a NVM device with an etch stop layer in a STI region are provided, with exemplary embodiments being discussed below in detail.
  • Inclusion of an etch stop layer in the STI region allows controlled etching of a recess in the STI region.
  • the floating gate and the control gate of the NVM device are then formed such that they extend into the recess in the STI region, inducing a relatively high capacitance between the floating gate and the control gate.
  • the floating gate may be separated from the substrate by the etch stop layer, so that the distance between the floating gate and substrate may be relatively high, resulting in a relatively low capacitance between the substrate and the floating gate.
  • the overall coupling factor of the device may be thereby increased.
  • the etch stop layer may be located on the both the sides and bottom of the STI trench in some embodiments, or may only be located on the sides of the STI trench in other embodiments. Inclusion of etch stop layers in the STI regions between NVM devices may also reduce variability in the gate coupling factor across a plurality of NVM devices.
  • FIG. 1 shows a flowchart of a method 100 of forming a NVM device with an etch stop layer in a shallow trench isolation (STI) region.
  • STI shallow trench isolation
  • the etch stop layer in the STI region may be formed such that the etch stop layer only covers the sides of the STI trench; formation of a STI region including such an etch stop layer in the STI region is discussed with respect to method 200 B of FIG. 2B , and the process flow of formation of a memory device according to the first embodiment is discussed with respect to FIGS. 3-8 and 16 - 23 .
  • FIG. 2A A flowchart of a method 200 A of formation of the STI regions according to the first embodiment is shown in FIG. 2A .
  • a padox layer which comprises a uniform, relatively thin layer of oxide, may be formed on a top surface of a silicon substrate.
  • FIG. 3 shows an embodiment of a device 300 including a silicon substrate 301 after formation of a padox layer 302 on the top surface of the silicon substrate.
  • flow proceeds to block 202 A, in which a nitride layer may be formed over the padox layer.
  • FIG. 4 shows the device 300 of FIG. 3 after formation of a nitride 401 over the padox layer 302 .
  • FIG. 5 shows the device 400 of FIG. 4 after etching the nitride 401 and the padox layer 302 .
  • the STI trench may be etched in the silicon substrate.
  • FIG. 6 shows the device 500 of FIG. 5 after etching of an STI trench 601 in the silicon substrate 301 .
  • FIG. 2A After etching of the STI trench, flow of method 200 A of FIG. 2A proceeds to block 205 A, in which an STI liner may be formed in the STI trenches.
  • the STI liner may comprise oxide, and may be formed by any appropriate method.
  • FIG. 7 shows the device 600 of FIG. 6 after formation of an STI liner 701 on the bottom and sides of the STI trench 601 .
  • FIG. 8 shows an embodiment of the device 700 of FIG. 6 after deposition of the etch stop layer 801 over the STI liner 701 .
  • the etch stop layer covers the bottom and sides of the STI trench 601 .
  • the thickness of the etch stop layer determines the distance between the floating gate (discussed below with respect to block 104 ) and the substrate; therefore the deposition of the etch stop layer may be controlled to produce an etch stop layer having a desired thickness to improve the operation of the finished NVM device.
  • FIG. 9 shows the device 800 of FIG. 8 after deposition of the oxide fill 901 over the device 800 ; the oxide fill 901 fills the STI trench 601 and covers the etch stop layer 801 .
  • the top of the STI oxide fill may be polished down to expose the top surface of the etch stop layer, the excess etch stop and nitride on top of the substrate are removed by etching, the padox may be removed by etching so as to expose the top surface of the silicon substrate, and the top of oxide fill may be further removed to the level of the top surface of the silicon substrate.
  • the excess oxide fill may be removed by chemical mechanical polishing (CMP) in some embodiments.
  • FIG. 10 shows the device 900 of FIG. 9 after removal of the excess portion of oxide fill 901 , the excess portion of the etch stop layer 801 , nitride 401 , and padox layer 302 to expose the top surface of silicon substrate 301 .
  • Device 1000 of FIG. 10 comprises a silicon substrate 301 with STI regions including STI liner 701 , etch stop layer 801 over the STI liner 701 , and STI oxide fill 1001 .
  • FIG. 11 shows the device 1000 of FIG. 10 after etching the oxide fill 1001 down to etch stop layer 801 to form recess 1101 .
  • Flow of method 100 of FIG. 1 then proceeds to block 103 , in which well implantation and tunnel oxide growth may be performed.
  • the well implantation forms active regions in the silicon substrate near the top surface of the substrate.
  • the well implantation may be performed before etching of the STI oxide fill may be performed in block 102 of FIG. 1 .
  • tunnel oxide may be grown over the implanted well regions of the substrate.
  • the well region implantation and the tunnel oxide growth may be performed by any appropriate method.
  • the tunnel oxide may be grown by chemical vapor deposition (CVD) or in-situ steam generation (ISSG) in various embodiments.
  • the tunnel oxide may comprise a high k dielectric such as hafnium oxide (HfO 2 ), hafnium silicate (HfSiO 2 ) nitrided hafnium silicate (HfSiON), silicon oxinitride (SiO x N y ), silicon nitride (Si 3 N 4 ) or aluminum oxide (Al 2 O 3 ) in some embodiments.
  • HfO 2 hafnium oxide
  • HfSiO 2 hafnium silicate
  • HfSiON nitrided hafnium silicate
  • SiO x N y silicon nitride
  • Si 3 N 4 silicon nitride
  • Al 2 O 3 aluminum oxide
  • FIG. 12 shows the device 1100 of FIG. 11 after implantation of well regions 1202 in the silicon substrate 301 , and after growth of tunnel oxide 1201 over the well regions 1202 .
  • the floating gates may be formed by deposition and patterning of a floating gate material, which may comprise polysilicon or a metal such as titanium nitride (TiN), titanium aluminum nitride (TiAlN), and tantalum nitride (TaN), or may comprise multiple layers, such as a polysilicon layer on top of one or more metal layers.
  • the floating gates may be deposited by conformal deposition, and are formed such that a portion of the floating gates may be located on the etch stop layer in the STI recess that was formed by removal of the oxide fill from the STI regions.
  • the sides of the floating gates may be vertical, or in other embodiments the sides of the floating gates may be sloped.
  • the etch chemistry of the etch that is used to pattern a polysilicon floating gate may be CH x F y +O 2 , and the angle of the slope may be about 10 degrees.
  • the etch chemistry used to pattern a polysilicon floating gate may be HBr+O or HCl+O. Floating gates with sloped sides may help to prevent formation of voids during deposition of the control gate (discussed below with respect to block 106 and FIG. 15 ).
  • FIGS. 13A-B show the device 1200 of FIG. 12 after formation of floating gates 1301 A, 1302 A, 1301 B, and 1302 B.
  • Floating gates 1301 A and 1302 A as shown in FIG. 13A have vertical sides extending into recess 1101
  • floating gates 1301 B and 1302 b as shown in FIG. 13B has sloped sides extending into recess 1101 .
  • the depth and shape of the floating gates 1301 A, 1302 A, 1301 B, and 1302 B may be dependent on the etch chemistry used to pattern the floating gate material after it is deposited; a floating gate such as floating gates 1301 A, 1302 A, 1301 B, and 1302 B may have any appropriate depth and shape in various embodiments.
  • FIGS. 14-15 which illustrate further processing steps of method 100 of FIG. 1 , are shown with respect to an example device 1300 A including floating gates 1301 A and 1302 A with vertical sides, the same processing steps may be applied to the device 1300 B including floating gates 1301 B and 1302 B with sloped sides to form a memory device in various embodiments.
  • a NVM that includes floating gates such as floating gates 1301 A-B having sloped sides may help to prevent void formation during deposition of the control gate.
  • Each of floating gates 1301 A, 1302 A, 1301 B, and 1302 B comprise a portion that is located in the STI recess 1101 on the etch stop layer 801 , which separates the floating gates 1301 A, 1302 A, 1301 B, and 1302 B from the substrate 301 , lowering the capacitance between the floating gates 1301 A, 1302 A, 1301 B, and 1302 B and the substrate 301 .
  • a gate dielectric layer may be deposited over the device, covering the floating gates and the etch stop layer located at the bottom of the recess.
  • the gate dielectric layer may be formed by conformal deposition, and may include one or more layers of oxide and/or nitride.
  • the gate dielectric layer may comprise a high k dielectric such as HfO 2 , HfSiO 2 , HfSiON, SiO x N y or Al 2 O 3 in some embodiments. Additionally, in some embodiments, the gate dielectric layer may include an oxide-nitride-oxide (ONO) dielectric layer.
  • FIG. 14 shows the device 1300 A of FIG. 13A after formation of the gate dielectric layer 1401 over the floating gates 1301 A and 1302 A and the portion of the etch stop layer 801 that is located at the bottom of recess 1101 .
  • control gate may be formed over the gate dielectric layer.
  • the control gate may comprise polysilicon or a metal such as TiN, TiAlN, or TaN, and may be deposited using any appropriate method of deposition.
  • the control gate may be separated from the floating gates by the gate dielectric layer. Both the floating gates and the control gate extend into the recess in the STI region that is defined by the etch stop layer, and the floating gate may be separated from the substrate by the etch stop layer, thereby improving the gate coupling factor of the NVM device.
  • FIG. 15 shows the device 1400 after formation of a control gate 1501 to form a NVM device 1500 . As shown in FIG.
  • both the control gate 1501 and the floating gates 1301 A and 1302 A extend into the recess defined by etch stop layer 801 .
  • the etch stop layer 801 also separates the substrate 301 and the floating gates (for example, portion 1502 of floating gate 1301 A).
  • STI regions comprising an etch stop layer may be formed in a wafer comprising a silicon substrate.
  • a flowchart of a method 200 B of formation of the STI regions according to the second embodiment is shown in FIG. 2B .
  • a padox layer which comprises uniform, relatively thin layer of oxide, may be formed on a top surface of a silicon substrate.
  • FIG. 3 shows an embodiment of a device 300 including a silicon substrate 301 after formation of a padox layer 302 on the top surface of the silicon substrate. Then, returning to FIG. 2B , flow proceeds to block 202 B, in which a nitride layer may be formed over the padox layer.
  • FIG. 4 shows the device 300 of FIG. 3 after formation of a nitride 401 over the padox layer 302 .
  • the nitride and the padox may be etched to form a mask for etching of an STI trench.
  • the padox acts as an etch stop for the nitride during patterning of the nitride; the padox may then be subsequently patterned.
  • FIG. 5 shows the device 400 of FIG. 4 after etching the nitride 401 and the padox layer 302 .
  • the STI trench may be etched in the silicon substrate.
  • FIG. 6 shows the device 500 of FIG. 5 after etching of an STI trench 601 in the silicon substrate 301 .
  • FIG. 7 shows the device 600 of FIG. 6 after formation of an STI liner 701 on the bottom and sides of the STI trench 601 .
  • FIG. 8 shows an embodiment of the device 700 of FIG. 6 after deposition of the etch stop layer 801 over the STI liner 701 .
  • the etch stop layer covers the bottom and sides of the STI trench 601 .
  • the thickness of the etch stop layer determines the distance between the floating gate (discussed below with respect to block 104 ) and the substrate; therefore the deposition of the etch stop layer may be controlled to produce an etch stop layer having a desired thickness to improve the operation of the finished NVM device.
  • FIG. 16 shows the device 800 of FIG. 8 after removal of the portion of the etch stop layer 801 located at the bottom of the STI trench 601 , exposing the bottom 1601 of the STI trench 601 .
  • Method 200 B of FIG. 2B then proceeds to block 208 B, in which an STI oxide fill may be deposited over the device, filling STI trench over the etch stop layer.
  • FIG. 17 shows the device 1600 of FIG. 16 after deposition of the oxide fill 1701 over the device 1600 ; the oxide fill 1701 fills the STI trench 601 and covers the etch stop layer 801 .
  • the top of the STI oxide fill may be polished down to expose the top surface of the etch stop layer, the excess etch stop and nitride on top of the substrate may be removed by etching, the padox may be removed by etching so as to expose the top surface of the silicon substrate, and the top of oxide fill may be further removed to the level of the top surface of the silicon substrate.
  • the excess oxide fill may be removed by chemical mechanical polishing (CMP) in some embodiments.
  • FIG. 18 shows the device 1700 of FIG. 17 after removal of the excess portion of oxide fill 1701 , the excess portion of the etch stop layer 801 , nitride 401 , and padox layer 302 to expose the top surface of silicon substrate 301 .
  • Device 1800 of FIG. 18 comprises a silicon substrate 301 with STI regions including STI liner 701 , etch stop layer 801 over the STI liner 701 , and STI oxide fill 1801 .
  • FIG. 19 shows the device 1800 of FIG. 18 after etching the oxide fill 1801 to etch stop layer 801 on the sides of the STI trench to form recess 1902 , leaving oxide fill 1901 at the bottom of the STI trench.
  • Flow of method 100 of FIG. 1 then proceeds to block 103 , in which well implantation and tunnel oxide growth are performed.
  • the well implantation forms active regions in the silicon substrate near the top surface of the substrate.
  • the well implantation may be performed before etching of the STI oxide fill is performed in block 102 of FIG. 1 .
  • tunnel oxide may be grown over the implanted well regions of the substrate.
  • the well region implantation and the tunnel oxide growth may be performed by any appropriate method.
  • the tunnel oxide may be grown by chemical vapor deposition (CVD) or in-situ steam generation (ISSG) in various embodiments.
  • the tunnel oxide may comprise a high k dielectric such as HfO 2 , HfSiO 2 , HfSiON, SiO x N y or Al 2 O 3 in some embodiments.
  • the order of blocks 102 and 103 in method 100 of FIG. 1 may be reversed, and the etch of the oxide fill that is performed in block 102 may be performed after the well implantation and tunnel oxide growth of block 103 .
  • FIG. 20 shows the device 1900 of FIG. 19 after implantation of well regions 2002 in the silicon substrate 301 , and after growth of tunnel oxide 2001 over the well regions 2002 .
  • the floating gates are formed by deposition and patterning of a floating gate material, which may be polysilicon or a metal such as TiN, TiAlN, or TaN.
  • the floating gates may be deposited by conformal deposition, and formed such that a portion of the floating gate located on the etch stop layer in the STI recess that was formed by removal of the oxide fill from the STI regions.
  • the sides of the floating gates may be vertical, or in other embodiments the sides of the floating gates may be sloped.
  • the etch chemistry of the etch that is used to pattern a polysilicon floating gate may be CH x F y +O 2 , and the angle of the slope may be about 10 degrees. In other embodiments, the etch chemistry used to pattern a polysilicon floating gate may be HBr+O or HCl+O. Floating gates with sloped sides may help to prevent formation of voids during deposition of the control gate (discussed below with respect to block 106 and FIG. 23 ). Additionally, in some embodiments, the sides of the floating gate regions may be implanted with dopants after deposition. The implantation may comprise tilted implantation in some embodiments. FIGS. 21A-B show the device 2000 of FIG.
  • FIG. 21A Floating gates 2101 A and 2102 A as shown in FIG. 21A have vertical sides extending into recess 1902
  • floating gates 2101 B and 2102 b as shown in FIG. 21B has sloped sides extending into recess 1902 .
  • the depth and shape of the floating gates 2101 A, 2102 A, 2101 B, and 2102 B may be dependent on the etch chemistry used to pattern the floating gate material after it is deposited; a floating gate such as floating gates 2101 A, 2102 A, 2101 B, and 2102 B may have any appropriate depth and shape in various embodiments.
  • FIGS. 22-23 which illustrate further processing steps of method 100 of FIG.
  • a NVM that includes floating gates such as floating gates 2101 A-B having sloped sides may help to prevent void formation during deposition of the control gate.
  • Each of floating gates 2101 A, 2102 A, 2101 B, and 2102 B comprise a portion that may be located in the STI recess 1902 on the etch stop layer 801 , which separates the floating gates 2101 A, 2102 A, 2101 B, and 2102 B from the substrate 301 , lowering the capacitance between the floating gates 2101 A, 2102 A, 2101 B, and 2102 B and the substrate 301 .
  • a gate dielectric layer may be deposited over the device, covering the floating gates and the etch stop layer located at the bottom of the recess.
  • the gate dielectric layer may be formed by conformal deposition, and may include one or more layers of oxide and/or nitride.
  • the gate dielectric layer may comprise a high k dielectric such as HfO 2 , HfSiO 2 , HfSiON, SiO x N y or Al 2 O 3 in some embodiments. Additionally, in some embodiments, the gate dielectric layer may include an oxide-nitride-oxide (ONO) dielectric layer.
  • FIG. 22 shows the device 2100 A of FIG. 21A after formation of the gate dielectric layer 2201 over the floating gates 2101 A and 2102 A and remaining oxide fill 1901 located at the bottom of recess 1902 .
  • control gate may be formed over the gate dielectric layer.
  • the control gate may comprise polysilicon or a metal such as TiN, TiAlN, or TaN, and may be deposited using any appropriate method of deposition.
  • the control gate may be separated from the floating gates by the gate dielectric layer. Both the floating gates and the control gate extend into the recess in the STI region defined by the etch stop layer and the remaining oxide fill, and the floating gate may be separated from the substrate by the etch stop layer, thereby improving the gate coupling factor of the NVM device.
  • FIG. 23 shows the device 2200 after formation of a control gate 2301 to form a NVM device 2300 . As shown in FIG.
  • both the control gate 2301 and the floating gates 2101 A and 2102 A extend into the recess defined by etch stop layer 801 and the remaining oxide fill 1901 .
  • the etch stop layer 801 also separates the substrate 301 and the floating gates (for example, portion 2302 of floating gate 2101 A).
  • the technical effects and benefits of exemplary embodiments include formation of an NVM memory device having an improved gate coupling factor and therefore improved performance.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Memories (AREA)
  • Non-Volatile Memory (AREA)

Abstract

A method includes forming a shallow trench isolation (STI) region in a substrate, the STI region comprising an etch stop layer; etching the STI region by a first etch to the etch stop layer to form a recess in the STI region; and forming a floating gate, the floating gate comprising a portion that extends into the recess in the STI region, wherein the etch stop layer separates the portion of the floating gate that extends into the recess in the STI region from the substrate.

Description

    BACKGROUND
  • This disclosure relates generally to the field of computer memory, and more particular to a non-volatile memory (NVM) device formed with an etch stop layer in the shallow trench isolation (STI) regions.
  • NVM devices are used in various types of computer memory, for example, flash devices. An NVM device includes a floating gate separated from a control gate by a gate dielectric layer. A major concern in NVM devices is the gate coupling factor. A high gate coupling factor results in good control of the floating gate by the control gate during device operation and increases NVM device performance. The gate coupling factor of a NVM device is dependent on both the capacitance between the control gate and the floating gate, and the capacitance between the floating gate and the substrate. For an increase of 1 volt (V) of the control gate potential, the floating gate potential increases by a factor αCG, which is a factor related to the coupling factor between the floating gate and the control gate. αCG needs to be relatively low to ensure good control of the floating gate by the control gate during device operation. However, capacitance that exists between the floating gate and the device substrate may act to raise αCG. Therefore, in order to raise the gate coupling factor of a NVM device, the capacitance between the control gate and the floating gate needs to be raised and/or the capacitance between the substrate and the floating gate needs to be lowered.
  • One way to increase the capacitance between the floating gate and the control gate is to decrease the equivalent oxide thickness (EOT) of the gate dielectric located between the floating gate and control gate. However, if the gate dielectric is made too thin, a tunneling current between the floating gate and control gate may arise, leading to the loss of data that is stored in the NVM device. Various floating gate shapes that are used in NVM devices to increase the capacitance between the floating gate and the control gate may also have the effect of increasing the capacitance between the floating gate and the substrate, which results in a relatively low net increase in the gate coupling factor of the device, and hence low increase in NVM device performance.
  • BRIEF SUMMARY
  • In one aspect, a method includes forming a shallow trench isolation (STI) region in a substrate, the STI region comprising an etch stop layer; etching the STI region by a first etch to the etch stop layer to form a recess in the STI region; and forming a floating gate, the floating gate comprising a portion that extends into the recess in the STI region, wherein the etch stop layer separates the portion of the floating gate that extends into the recess in the STI region from the substrate.
  • In another aspect, a device includes a substrate; a shallow trench isolation (STI) region located in the substrate, the STI region comprising an etch stop layer, and further comprising a recess in the STI region, the recess having a bottom and sides, wherein the sides of the recess are defined by the etch stop layer; and a floating gate, wherein a portion of the floating gate is located on a side of the recess in the STI region and is separated from the substrate by the etch stop layer.
  • Additional features are realized through the techniques of the present exemplary embodiment. Other embodiments are described in detail herein and are considered a part of what is claimed. For a better understanding of the features of the exemplary embodiment, refer to the description and to the drawings.
  • BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
  • Referring now to the drawings wherein like elements are numbered alike in the several FIGURES:
  • FIG. 1 illustrates a flowchart of an embodiment of a method of forming a NVM device formed with an etch stop layer in a STI region.
  • FIGS. 2A-B illustrate flowcharts of embodiments of methods of forming a shallow trench isolation (STI) region with an etch stop layer for a NVM device.
  • FIG. 3 is a cross sectional view illustrating an embodiment of a substrate after formation of a padox layer over the substrate.
  • FIG. 4 is a cross sectional view illustrating an embodiment of a device after formation of a nitride layer over the oxide layer.
  • FIG. 5 is a cross sectional view illustrating an embodiment of a device after patterning the nitride layer and the oxide layer.
  • FIG. 6 is a cross sectional view illustrating an embodiment of a device after formation of a STI trench.
  • FIG. 7 is a cross sectional view illustrating an embodiment of a device after formation of a STI liner in the STI trench.
  • FIG. 8 is a cross sectional view illustrating an embodiment of a device after formation of an etch stop layer over the STI liner.
  • FIG. 9 is a cross sectional view illustrating an embodiment of a device after formation of a STI oxide fill.
  • FIG. 10 is a cross sectional view illustrating an embodiment of a device after chemical mechanical polishing of the STI oxide fill and removal of the patterned padox and nitride.
  • FIG. 11 is a cross sectional view illustrating an embodiment a device after etching the STI oxide fill down to the etch stop layer.
  • FIG. 12 is a cross sectional view illustrating an embodiment of a device after well implantation and tunnel oxide growth.
  • FIGS. 13A-B are cross sectional views illustrating embodiments of a device after formation of floating gates.
  • FIG. 14 is cross sectional view illustrating an embodiment of a device after formation of a gate dielectric layer.
  • FIG. 15 is a cross sectional view illustrating an embodiment of a device after formation of a control gate.
  • FIG. 16 is a cross sectional view illustrating an embodiment of a device after etching a portion of the etch stop layer located at the bottom of the STI trench.
  • FIG. 17 is a cross sectional view illustrating an embodiment of a device after formation of a STI oxide fill.
  • FIG. 18 is a cross sectional view illustrating an embodiment of a device after chemical mechanical polishing of the oxide fill and removal of the patterned padox and nitride.
  • FIG. 19 is a cross sectional view illustrating an embodiment of a device after etching a portion of the STI oxide fill to the etch stop layer.
  • FIG. 20 is a cross sectional view illustrating an embodiment of a device after well implantation and tunnel oxide growth.
  • FIGS. 21A-B are cross sectional views illustrating embodiments of a device after formation of floating gates.
  • FIG. 22 is a schematic block diagram of a cross sectional view illustrating an embodiment of a device after formation of a gate dielectric layer.
  • FIG. 23 is a schematic block diagram of a cross sectional view illustrating an embodiment of a device after formation of a control gate.
  • DETAILED DESCRIPTION
  • Embodiments of a NVM device formed with an etch stop layer in a shallow trench isolation (STI) region, and a method of forming a NVM device with an etch stop layer in a STI region are provided, with exemplary embodiments being discussed below in detail. Inclusion of an etch stop layer in the STI region allows controlled etching of a recess in the STI region. The floating gate and the control gate of the NVM device are then formed such that they extend into the recess in the STI region, inducing a relatively high capacitance between the floating gate and the control gate. The floating gate may be separated from the substrate by the etch stop layer, so that the distance between the floating gate and substrate may be relatively high, resulting in a relatively low capacitance between the substrate and the floating gate. The overall coupling factor of the device may be thereby increased. The etch stop layer may be located on the both the sides and bottom of the STI trench in some embodiments, or may only be located on the sides of the STI trench in other embodiments. Inclusion of etch stop layers in the STI regions between NVM devices may also reduce variability in the gate coupling factor across a plurality of NVM devices.
  • FIG. 1 shows a flowchart of a method 100 of forming a NVM device with an etch stop layer in a shallow trench isolation (STI) region. Two embodiments of the process flow of FIG. 1 are discussed in detail. In the first embodiment, the etch stop layer in the STI region may be formed such that the etch stop layer covers the sides and bottom of the STI trench; formation of a STI region including such an etch stop layer in the STI region is discussed with respect to method 200A of FIG. 2A, and the process flow of formation of a memory device according to the first embodiment is discussed with respect to FIGS. 3-15. In the second embodiment, the etch stop layer in the STI region may be formed such that the etch stop layer only covers the sides of the STI trench; formation of a STI region including such an etch stop layer in the STI region is discussed with respect to method 200B of FIG. 2B, and the process flow of formation of a memory device according to the first embodiment is discussed with respect to FIGS. 3-8 and 16-23.
  • Turning to the first embodiment of the process flow of method 100 of FIG. 1, first, in block 101 of FIG. 1, STI regions comprising an etch stop layer may be formed in a wafer comprising a silicon substrate. A flowchart of a method 200A of formation of the STI regions according to the first embodiment is shown in FIG. 2A. Referring to FIG. 2A, in block 201A, first, a padox layer, which comprises a uniform, relatively thin layer of oxide, may be formed on a top surface of a silicon substrate. FIG. 3 shows an embodiment of a device 300 including a silicon substrate 301 after formation of a padox layer 302 on the top surface of the silicon substrate. Then, returning to FIG. 2A, flow proceeds to block 202A, in which a nitride layer may be formed over the padox layer.
  • FIG. 4 shows the device 300 of FIG. 3 after formation of a nitride 401 over the padox layer 302.
  • Next, returning to method 200A of FIG. 2A, in block 203A the nitride and the padox are etched to form a mask for etching of an STI trench. The padox acts as an etch stop for the nitride during patterning of the nitride; the padox may then be subsequently patterned. FIG. 5 shows the device 400 of FIG. 4 after etching the nitride 401 and the padox layer 302. Then, proceeding to block 204A of method 200A of FIG. 2A, the STI trench may be etched in the silicon substrate. FIG. 6 shows the device 500 of FIG. 5 after etching of an STI trench 601 in the silicon substrate 301. After etching of the STI trench, flow of method 200A of FIG. 2A proceeds to block 205A, in which an STI liner may be formed in the STI trenches. The STI liner may comprise oxide, and may be formed by any appropriate method. FIG. 7 shows the device 600 of FIG. 6 after formation of an STI liner 701 on the bottom and sides of the STI trench 601.
  • Flow of method 200A of FIG. 2A then proceeds to block 206A, in which the etch stop layer may be deposited over the STI liner in the STI trench. The etch stop layer may comprise nitride. FIG. 8 shows an embodiment of the device 700 of FIG. 6 after deposition of the etch stop layer 801 over the STI liner 701. The etch stop layer covers the bottom and sides of the STI trench 601. The thickness of the etch stop layer determines the distance between the floating gate (discussed below with respect to block 104) and the substrate; therefore the deposition of the etch stop layer may be controlled to produce an etch stop layer having a desired thickness to improve the operation of the finished NVM device. Method 200A of FIG. 2A then proceeds to block 207A, in which an STI oxide fill may be deposited over the device, filling STI trench over the etch stop layer. FIG. 9 shows the device 800 of FIG. 8 after deposition of the oxide fill 901 over the device 800; the oxide fill 901 fills the STI trench 601 and covers the etch stop layer 801. Lastly, in block 208A of FIG. 2A, the top of the STI oxide fill may be polished down to expose the top surface of the etch stop layer, the excess etch stop and nitride on top of the substrate are removed by etching, the padox may be removed by etching so as to expose the top surface of the silicon substrate, and the top of oxide fill may be further removed to the level of the top surface of the silicon substrate. The excess oxide fill may be removed by chemical mechanical polishing (CMP) in some embodiments. FIG. 10 shows the device 900 of FIG. 9 after removal of the excess portion of oxide fill 901, the excess portion of the etch stop layer 801, nitride 401, and padox layer 302 to expose the top surface of silicon substrate 301. Device 1000 of FIG. 10 comprises a silicon substrate 301 with STI regions including STI liner 701, etch stop layer 801 over the STI liner 701, and STI oxide fill 1001.
  • Returning to method 100 of FIG. 1, after formation of STI regions including an etch stop layer on the sides and bottom of the STI trench according to the method 200A outlined in FIG. 2A in block 101 of FIG. 1, flow proceeds to block 102, in which the oxide fill in the STI regions may be etched to form a recess. In the first embodiment of the process flow of FIG. 1, the oxide fill may be etched down to the etch stop layer on the sides and the bottom of the STI trench. The etch of the oxide fill may comprise a hydrofluoric (HF) etch in some embodiments. FIG. 11 shows the device 1000 of FIG. 10 after etching the oxide fill 1001 down to etch stop layer 801 to form recess 1101.
  • Flow of method 100 of FIG. 1 then proceeds to block 103, in which well implantation and tunnel oxide growth may be performed. The well implantation forms active regions in the silicon substrate near the top surface of the substrate. In some embodiments, the well implantation may be performed before etching of the STI oxide fill may be performed in block 102 of FIG. 1. After well implantation, tunnel oxide may be grown over the implanted well regions of the substrate. The well region implantation and the tunnel oxide growth may be performed by any appropriate method. For example, the tunnel oxide may be grown by chemical vapor deposition (CVD) or in-situ steam generation (ISSG) in various embodiments. The tunnel oxide may comprise a high k dielectric such as hafnium oxide (HfO2), hafnium silicate (HfSiO2) nitrided hafnium silicate (HfSiON), silicon oxinitride (SiOxNy), silicon nitride (Si3N4) or aluminum oxide (Al2O3) in some embodiments. In some embodiments, the order of blocks 102 and 103 in method 100 of FIG. 1 may be reversed, and the etch of the oxide fill that is performed in block 102 may be performed after the well implantation and tunnel oxide growth of block 103. FIG. 12 shows the device 1100 of FIG. 11 after implantation of well regions 1202 in the silicon substrate 301, and after growth of tunnel oxide 1201 over the well regions 1202.
  • Turning again to method 100 of FIG. 1, in block 104, the floating gates may be formed by deposition and patterning of a floating gate material, which may comprise polysilicon or a metal such as titanium nitride (TiN), titanium aluminum nitride (TiAlN), and tantalum nitride (TaN), or may comprise multiple layers, such as a polysilicon layer on top of one or more metal layers. The floating gates may be deposited by conformal deposition, and are formed such that a portion of the floating gates may be located on the etch stop layer in the STI recess that was formed by removal of the oxide fill from the STI regions. In various embodiments, the sides of the floating gates may be vertical, or in other embodiments the sides of the floating gates may be sloped. In embodiments in which the sides of the floating gates are sloped, the etch chemistry of the etch that is used to pattern a polysilicon floating gate may be CHxFy+O2, and the angle of the slope may be about 10 degrees. In other embodiments, the etch chemistry used to pattern a polysilicon floating gate may be HBr+O or HCl+O. Floating gates with sloped sides may help to prevent formation of voids during deposition of the control gate (discussed below with respect to block 106 and FIG. 15). Additionally, in some embodiments, the sides of the floating gate regions may be implanted with dopants after deposition. The implantation may comprise tilted implantation in some embodiments. FIGS. 13A-B show the device 1200 of FIG. 12 after formation of floating gates 1301A, 1302A, 1301B, and 1302B. Floating gates 1301A and 1302A as shown in FIG. 13A have vertical sides extending into recess 1101, and floating gates 1301B and 1302 b as shown in FIG. 13B has sloped sides extending into recess 1101. The depth and shape of the floating gates 1301A, 1302A, 1301B, and 1302B may be dependent on the etch chemistry used to pattern the floating gate material after it is deposited; a floating gate such as floating gates 1301A, 1302A, 1301B, and 1302B may have any appropriate depth and shape in various embodiments. Additionally, while FIGS. 14-15, which illustrate further processing steps of method 100 of FIG. 1, are shown with respect to an example device 1300A including floating gates 1301A and 1302A with vertical sides, the same processing steps may be applied to the device 1300B including floating gates 1301B and 1302B with sloped sides to form a memory device in various embodiments. A NVM that includes floating gates such as floating gates 1301A-B having sloped sides may help to prevent void formation during deposition of the control gate. Each of floating gates 1301A, 1302A, 1301B, and 1302B comprise a portion that is located in the STI recess 1101 on the etch stop layer 801, which separates the floating gates 1301A, 1302A, 1301B, and 1302B from the substrate 301, lowering the capacitance between the floating gates 1301A, 1302A, 1301B, and 1302B and the substrate 301.
  • Returning to method 100 of FIG. 1, in block 105, a gate dielectric layer may be deposited over the device, covering the floating gates and the etch stop layer located at the bottom of the recess. The gate dielectric layer may be formed by conformal deposition, and may include one or more layers of oxide and/or nitride. The gate dielectric layer may comprise a high k dielectric such as HfO2, HfSiO2, HfSiON, SiOxNy or Al2O3 in some embodiments. Additionally, in some embodiments, the gate dielectric layer may include an oxide-nitride-oxide (ONO) dielectric layer. FIG. 14 shows the device 1300A of FIG. 13A after formation of the gate dielectric layer 1401 over the floating gates 1301A and 1302A and the portion of the etch stop layer 801 that is located at the bottom of recess 1101.
  • Lastly, the flow of method 100 of FIG. 1 proceeds to block 106, in which the control gate may be formed over the gate dielectric layer. The control gate may comprise polysilicon or a metal such as TiN, TiAlN, or TaN, and may be deposited using any appropriate method of deposition. The control gate may be separated from the floating gates by the gate dielectric layer. Both the floating gates and the control gate extend into the recess in the STI region that is defined by the etch stop layer, and the floating gate may be separated from the substrate by the etch stop layer, thereby improving the gate coupling factor of the NVM device. FIG. 15 shows the device 1400 after formation of a control gate 1501 to form a NVM device 1500. As shown in FIG. 15, both the control gate 1501 and the floating gates 1301A and 1302A extend into the recess defined by etch stop layer 801. The etch stop layer 801 also separates the substrate 301 and the floating gates (for example, portion 1502 of floating gate 1301A).
  • The second embodiment of the process flow of method 100 of FIG. 1, in which the etch stop layer may be located only on the sides of the STI trench, is now discussed with respect to FIG. 2B, FIGS. 3-8, and 16-23. First, in block 101 of FIG. 1, STI regions comprising an etch stop layer may be formed in a wafer comprising a silicon substrate. A flowchart of a method 200B of formation of the STI regions according to the second embodiment is shown in FIG. 2B. Referring to FIG. 2B, in block 201B, first, a padox layer, which comprises uniform, relatively thin layer of oxide, may be formed on a top surface of a silicon substrate. FIG. 3 shows an embodiment of a device 300 including a silicon substrate 301 after formation of a padox layer 302 on the top surface of the silicon substrate. Then, returning to FIG. 2B, flow proceeds to block 202B, in which a nitride layer may be formed over the padox layer. FIG. 4 shows the device 300 of FIG. 3 after formation of a nitride 401 over the padox layer 302.
  • Next, returning to method 200B of FIG. 2B, in block 203B the nitride and the padox may be etched to form a mask for etching of an STI trench. The padox acts as an etch stop for the nitride during patterning of the nitride; the padox may then be subsequently patterned. FIG. 5 shows the device 400 of FIG. 4 after etching the nitride 401 and the padox layer 302. Then, proceeding to block 204B of method 200B of FIG. 2B, the STI trench may be etched in the silicon substrate. FIG. 6 shows the device 500 of FIG. 5 after etching of an STI trench 601 in the silicon substrate 301. After etching of the STI trench, flow of method 200B of FIG. 2B proceeds to block 205B, in which an STI liner may be formed in the STI trenches. The STI liner may comprise oxide, and may be formed by any appropriate method. FIG. 7 shows the device 600 of FIG. 6 after formation of an STI liner 701 on the bottom and sides of the STI trench 601.
  • Flow of method 200B of FIG. 2B then proceeds to block 206B, in which the etch stop layer may be deposited over the STI liner in the STI trench. The etch stop layer may comprise nitride. FIG. 8 shows an embodiment of the device 700 of FIG. 6 after deposition of the etch stop layer 801 over the STI liner 701. The etch stop layer covers the bottom and sides of the STI trench 601. The thickness of the etch stop layer determines the distance between the floating gate (discussed below with respect to block 104) and the substrate; therefore the deposition of the etch stop layer may be controlled to produce an etch stop layer having a desired thickness to improve the operation of the finished NVM device. Then, in block 207B of method 200B of FIG. 2B, a portion of the etch stop layer located at the bottom of the STI trench may be removed. Removal of the portion of the etch stop layer located at the bottom of the STI trench may be performed using an anisotropic nitride etch or a CHxFy+O2 etch. FIG. 16 shows the device 800 of FIG. 8 after removal of the portion of the etch stop layer 801 located at the bottom of the STI trench 601, exposing the bottom 1601 of the STI trench 601.
  • Method 200B of FIG. 2B then proceeds to block 208B, in which an STI oxide fill may be deposited over the device, filling STI trench over the etch stop layer. FIG. 17 shows the device 1600 of FIG. 16 after deposition of the oxide fill 1701 over the device 1600; the oxide fill 1701 fills the STI trench 601 and covers the etch stop layer 801. Lastly, in block 209B of FIG. 2B, the top of the STI oxide fill may be polished down to expose the top surface of the etch stop layer, the excess etch stop and nitride on top of the substrate may be removed by etching, the padox may be removed by etching so as to expose the top surface of the silicon substrate, and the top of oxide fill may be further removed to the level of the top surface of the silicon substrate. The excess oxide fill may be removed by chemical mechanical polishing (CMP) in some embodiments. FIG. 18 shows the device 1700 of FIG. 17 after removal of the excess portion of oxide fill 1701, the excess portion of the etch stop layer 801, nitride 401, and padox layer 302 to expose the top surface of silicon substrate 301. Device 1800 of FIG. 18 comprises a silicon substrate 301 with STI regions including STI liner 701, etch stop layer 801 over the STI liner 701, and STI oxide fill 1801.
  • Returning to method 100 of FIG. 1, after formation of STI regions including an etch stop layer on the sides of the STI trench according to the method 200B outlined in FIG. 2B in block 101 of FIG. 1, flow proceeds to block 102, in which the oxide fill in the STI regions may be etched to form a recess. In the second embodiment of the process flow of FIG. 1, the oxide fill may be partially etched, such that the etch stop layer controls the location of the sides of the recess, while a portion of the oxide fill remains at the bottom of the STI trench. The etch of the oxide fill may comprise a hydrofluoric (HF) etch in some embodiments. FIG. 19 shows the device 1800 of FIG. 18 after etching the oxide fill 1801 to etch stop layer 801 on the sides of the STI trench to form recess 1902, leaving oxide fill 1901 at the bottom of the STI trench.
  • Flow of method 100 of FIG. 1 then proceeds to block 103, in which well implantation and tunnel oxide growth are performed. The well implantation forms active regions in the silicon substrate near the top surface of the substrate. In some embodiments, the well implantation may be performed before etching of the STI oxide fill is performed in block 102 of FIG. 1. After well implantation, tunnel oxide may be grown over the implanted well regions of the substrate. The well region implantation and the tunnel oxide growth may be performed by any appropriate method. For example, the tunnel oxide may be grown by chemical vapor deposition (CVD) or in-situ steam generation (ISSG) in various embodiments. The tunnel oxide may comprise a high k dielectric such as HfO2, HfSiO2, HfSiON, SiOxNy or Al2O3 in some embodiments. In some embodiments, the order of blocks 102 and 103 in method 100 of FIG. 1 may be reversed, and the etch of the oxide fill that is performed in block 102 may be performed after the well implantation and tunnel oxide growth of block 103. FIG. 20 shows the device 1900 of FIG. 19 after implantation of well regions 2002 in the silicon substrate 301, and after growth of tunnel oxide 2001 over the well regions 2002.
  • Turning again to method 100 of FIG. 1, in block 104, the floating gates are formed by deposition and patterning of a floating gate material, which may be polysilicon or a metal such as TiN, TiAlN, or TaN. The floating gates may be deposited by conformal deposition, and formed such that a portion of the floating gate located on the etch stop layer in the STI recess that was formed by removal of the oxide fill from the STI regions. In various embodiments, the sides of the floating gates may be vertical, or in other embodiments the sides of the floating gates may be sloped. In embodiments in which the sides of the floating gates are sloped, the etch chemistry of the etch that is used to pattern a polysilicon floating gate may be CHxFy+O2, and the angle of the slope may be about 10 degrees. In other embodiments, the etch chemistry used to pattern a polysilicon floating gate may be HBr+O or HCl+O. Floating gates with sloped sides may help to prevent formation of voids during deposition of the control gate (discussed below with respect to block 106 and FIG. 23). Additionally, in some embodiments, the sides of the floating gate regions may be implanted with dopants after deposition. The implantation may comprise tilted implantation in some embodiments. FIGS. 21A-B show the device 2000 of FIG. 20 after formation of floating gates 2101A, 2102A, 2101B, and 2102B. Floating gates 2101A and 2102A as shown in FIG. 21A have vertical sides extending into recess 1902, and floating gates 2101B and 2102 b as shown in FIG. 21B has sloped sides extending into recess 1902. The depth and shape of the floating gates 2101A, 2102A, 2101B, and 2102B may be dependent on the etch chemistry used to pattern the floating gate material after it is deposited; a floating gate such as floating gates 2101A, 2102A, 2101B, and 2102B may have any appropriate depth and shape in various embodiments. Additionally, while FIGS. 22-23, which illustrate further processing steps of method 100 of FIG. 1, are shown with respect to an example device 2100A including floating gates 2101A and 2102A with vertical sides, the same processing steps may be applied to the device 2100B including floating gates 2101B and 2102B with sloped sides to form a memory device in various embodiments. A NVM that includes floating gates such as floating gates 2101A-B having sloped sides may help to prevent void formation during deposition of the control gate. Each of floating gates 2101A, 2102A, 2101B, and 2102B comprise a portion that may be located in the STI recess 1902 on the etch stop layer 801, which separates the floating gates 2101A, 2102A, 2101B, and 2102B from the substrate 301, lowering the capacitance between the floating gates 2101A, 2102A, 2101B, and 2102B and the substrate 301.
  • Returning to method 100 of FIG. 1, in block 105, a gate dielectric layer may be deposited over the device, covering the floating gates and the etch stop layer located at the bottom of the recess. The gate dielectric layer may be formed by conformal deposition, and may include one or more layers of oxide and/or nitride. The gate dielectric layer may comprise a high k dielectric such as HfO2, HfSiO2, HfSiON, SiOxNy or Al2O3 in some embodiments. Additionally, in some embodiments, the gate dielectric layer may include an oxide-nitride-oxide (ONO) dielectric layer. FIG. 22 shows the device 2100A of FIG. 21A after formation of the gate dielectric layer 2201 over the floating gates 2101A and 2102A and remaining oxide fill 1901 located at the bottom of recess 1902.
  • Lastly, the flow of method 100 of FIG. 1 proceeds to block 106, in which the control gate may be formed over the gate dielectric layer. The control gate may comprise polysilicon or a metal such as TiN, TiAlN, or TaN, and may be deposited using any appropriate method of deposition. The control gate may be separated from the floating gates by the gate dielectric layer. Both the floating gates and the control gate extend into the recess in the STI region defined by the etch stop layer and the remaining oxide fill, and the floating gate may be separated from the substrate by the etch stop layer, thereby improving the gate coupling factor of the NVM device. FIG. 23 shows the device 2200 after formation of a control gate 2301 to form a NVM device 2300. As shown in FIG. 23, both the control gate 2301 and the floating gates 2101A and 2102A extend into the recess defined by etch stop layer 801 and the remaining oxide fill 1901. The etch stop layer 801 also separates the substrate 301 and the floating gates (for example, portion 2302 of floating gate 2101A).
  • The technical effects and benefits of exemplary embodiments include formation of an NVM memory device having an improved gate coupling factor and therefore improved performance.
  • The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an”, and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
  • The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated.

Claims (20)

1. A method comprising:
forming a shallow trench isolation (STI) region in a substrate, the STI region comprising an etch stop layer;
etching the STI region by a first etch to the etch stop layer to form a recess in the STI region; and
forming a floating gate, the floating gate comprising a portion that extends into the recess in the STI region, wherein the etch stop layer separates the portion of the floating gate that extends into the recess in the STI region from the substrate.
2. The method of claim 1, wherein forming the STI region comprises:
etching a STI trench in the substrate by a second etch, the STI trench comprising a bottom and sides;
forming a STI liner on the bottom and sides of the STI trench;
forming the etch stop layer over the STI liner; and
forming an oxide fill over the etch stop layer.
3. The method of claim 2, further comprising etching a portion of the etch stop layer located on the bottom of the STI trench by a third etch before forming the oxide fill.
4. The method of claim 3, wherein the third etch comprises one of an anisotropic nitride etch and a CHxFy+O2 etch.
5. The method of claim 2, wherein the first etch comprises etching the oxide fill.
6. The method of claim 1, wherein the etch stop layer comprises nitride.
7. The method of claim 1, wherein the floating gate comprises a floating gate material comprising one of polysilicon, titanium nitride (TiN), titanium aluminum nitride (TiAlN), and tantalum nitride (TaN), and wherein forming the floating gate comprises conformal deposition of the floating gate material and etching of the deposited floating gate material by a fourth etch.
8. The method of claim 7, wherein the floating gate comprises sloped sides having an angle of about 10 degrees, and wherein the fourth etch comprises CHxFy+O2.
9. The method of claim 1, wherein the recess in the STI region comprises a bottom and sides comprising the etch stop layer.
10. The method of claim 1, wherein the recess in the STI region comprises a bottom and sides, wherein the bottom of the recess comprises an oxide fill of the STI region, and wherein the sides of the recess comprise the etch stop layer.
11. A device, comprising:
a substrate;
a shallow trench isolation (STI) region located in the substrate, the STI region comprising an etch stop layer, and further comprising a recess in the STI region, the recess having a bottom and sides, wherein the sides of the recess are defined by the etch stop layer; and
a floating gate, wherein a portion of the floating gate is located on a side of the recess in the STI region and is separated from the substrate by the etch stop layer.
12. The device of claim 11, wherein the etch stop layer comprises nitride, and, wherein the floating gate comprises one of polysilicon, titanium nitride (TiN), titanium aluminum nitride (TiAlN), and tantalum nitride (TaN).
13. The device of claim 11, wherein the etch stop layer is located over a STI liner of the STI region.
14. The device of claim 11, wherein the bottom of the recess comprises the etch stop layer.
15. The device of claim 11, wherein the bottom of the recess comprises an oxide fill of the STI region.
16. The device of claim 11, wherein the floating gate comprises sloped sides, and wherein the sloped sides of the floating gate have an angle of about 10 degrees.
17. The device of claim 11, further comprising tunnel oxide located directly underneath the floating gate on the substrate, and well regions located in the substrate underneath the tunnel oxide.
18. The device of claim 11, further comprising:
a gate dielectric layer located over the floating gate; and
a control gate located over the gate dielectric layer, wherein a portion of the control gate extends into the recess in the STI region.
19. The device of claim 18, wherein the gate dielectric layer is located directly on a portion of the etch stop layer that is located at the bottom of the recess in the STI region.
20. The device of claim 18, wherein the gate dielectric layer is located directly on an oxide fill located at the bottom of the recess in the STI region.
US13/456,471 2012-04-26 2012-04-26 Non-volatile memory device formed with etch stop layer in shallow trench isolation region Abandoned US20130285134A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US13/456,471 US20130285134A1 (en) 2012-04-26 2012-04-26 Non-volatile memory device formed with etch stop layer in shallow trench isolation region
US14/525,424 US9659781B2 (en) 2012-04-26 2014-10-28 Method for forming a floating gate in a recess of a shallow trench isolation (STI) region

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US13/456,471 US20130285134A1 (en) 2012-04-26 2012-04-26 Non-volatile memory device formed with etch stop layer in shallow trench isolation region

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US14/525,424 Division US9659781B2 (en) 2012-04-26 2014-10-28 Method for forming a floating gate in a recess of a shallow trench isolation (STI) region

Publications (1)

Publication Number Publication Date
US20130285134A1 true US20130285134A1 (en) 2013-10-31

Family

ID=49476535

Family Applications (2)

Application Number Title Priority Date Filing Date
US13/456,471 Abandoned US20130285134A1 (en) 2012-04-26 2012-04-26 Non-volatile memory device formed with etch stop layer in shallow trench isolation region
US14/525,424 Expired - Fee Related US9659781B2 (en) 2012-04-26 2014-10-28 Method for forming a floating gate in a recess of a shallow trench isolation (STI) region

Family Applications After (1)

Application Number Title Priority Date Filing Date
US14/525,424 Expired - Fee Related US9659781B2 (en) 2012-04-26 2014-10-28 Method for forming a floating gate in a recess of a shallow trench isolation (STI) region

Country Status (1)

Country Link
US (2) US20130285134A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20170229339A1 (en) * 2015-08-20 2017-08-10 Sandisk Technologies Llc Shallow trench isolation trenches and methods for nand memory
EP3958298A1 (en) * 2020-08-19 2022-02-23 Samsung Electronics Co., Ltd. Semiconductor devices, nonvolatile memory devices including the same, electronic systems including the same, and methods for fabricating the same

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20210143275A1 (en) * 2019-11-11 2021-05-13 Integrated Silicon Solution Inc. Finfet stack gate memory and mehod of forming thereof

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5117276A (en) * 1989-08-14 1992-05-26 Fairchild Camera And Instrument Corp. High performance interconnect system for an integrated circuit
US6074927A (en) * 1998-06-01 2000-06-13 Advanced Micro Devices, Inc. Shallow trench isolation formation with trench wall spacer
US6159801A (en) * 1999-04-26 2000-12-12 Taiwan Semiconductor Manufacturing Company Method to increase coupling ratio of source to floating gate in split-gate flash
US6452246B1 (en) * 1999-07-16 2002-09-17 Mitsubishi Denki Kabushiki Kaisha Semiconductor device having an improved isolation structure, and method of manufacturing the semiconductor device
US20030068898A1 (en) * 2001-10-10 2003-04-10 Chun-Hung Lee Dry etching method for manufacturing processes of semiconductor devices
US20090026525A1 (en) * 2007-07-23 2009-01-29 Powerchip Semiconductor Corp. Memory and method for fabricating the same
US20120098088A1 (en) * 2010-10-21 2012-04-26 Nanya Technology Corp. Method of forming isolation structure and semiconductor device with the isolation structure

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5045490A (en) * 1990-01-23 1991-09-03 Texas Instruments Incorporated Method of making a pleated floating gate trench EPROM
US6589840B2 (en) 2001-06-27 2003-07-08 Vanguard International Semiconductor Corporation Nonvolatile memory device with reduced floating gate and increased coupling ratio and manufacturing method thereof
AU2003216649A1 (en) 2002-05-08 2003-11-11 Koninklijke Philips Electronics N.V. Floating gate memory cells with increased coupling ratio
US7371629B2 (en) 2002-12-09 2008-05-13 Taiwan Semiconductor Manufacturing Company N/PMOS saturation current, HCE, and Vt stability by contact etch stop film modifications
KR100641060B1 (en) 2005-07-22 2006-11-01 삼성전자주식회사 Method of manufacturing a gate structure and method of manufacturing a semiconductor device using the same
US7811887B2 (en) 2006-11-02 2010-10-12 Saifun Semiconductors Ltd. Forming silicon trench isolation (STI) in semiconductor devices self-aligned to diffusion
US7767546B1 (en) 2009-01-12 2010-08-03 International Business Machines Corporation Low cost fabrication of double box back gate silicon-on-insulator wafers with built-in shallow trench isolation in back gate layer
JP2011035268A (en) 2009-08-04 2011-02-17 Toshiba Corp Semiconductor memory device, and method of manufacturing the same

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5117276A (en) * 1989-08-14 1992-05-26 Fairchild Camera And Instrument Corp. High performance interconnect system for an integrated circuit
US6074927A (en) * 1998-06-01 2000-06-13 Advanced Micro Devices, Inc. Shallow trench isolation formation with trench wall spacer
US6159801A (en) * 1999-04-26 2000-12-12 Taiwan Semiconductor Manufacturing Company Method to increase coupling ratio of source to floating gate in split-gate flash
US6452246B1 (en) * 1999-07-16 2002-09-17 Mitsubishi Denki Kabushiki Kaisha Semiconductor device having an improved isolation structure, and method of manufacturing the semiconductor device
US20030068898A1 (en) * 2001-10-10 2003-04-10 Chun-Hung Lee Dry etching method for manufacturing processes of semiconductor devices
US20090026525A1 (en) * 2007-07-23 2009-01-29 Powerchip Semiconductor Corp. Memory and method for fabricating the same
US20120098088A1 (en) * 2010-10-21 2012-04-26 Nanya Technology Corp. Method of forming isolation structure and semiconductor device with the isolation structure

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20170229339A1 (en) * 2015-08-20 2017-08-10 Sandisk Technologies Llc Shallow trench isolation trenches and methods for nand memory
US9934999B2 (en) * 2015-08-20 2018-04-03 Sandisk Technologies Llc Shallow trench isolation trenches and methods for NAND memory
EP3958298A1 (en) * 2020-08-19 2022-02-23 Samsung Electronics Co., Ltd. Semiconductor devices, nonvolatile memory devices including the same, electronic systems including the same, and methods for fabricating the same
US12016177B2 (en) 2020-08-19 2024-06-18 Samsung Electronics Co., Ltd. Semiconductor devices, nonvolatile memory devices including the same, electronic systems including the same, and methods for fabricating the same

Also Published As

Publication number Publication date
US20150041878A1 (en) 2015-02-12
US9659781B2 (en) 2017-05-23

Similar Documents

Publication Publication Date Title
CN103824859B (en) Semiconductor devices and its manufacture method
KR100663366B1 (en) Method of fabricating flash memory devices having self-aligned floating gate and related device
KR100475081B1 (en) SONOS type EEPROM and method for fabricating the same
JP4791799B2 (en) Semiconductor memory device and manufacturing method thereof
TWI238496B (en) Nonvolatile memory fabrication methods in which a dielectric layer underlying a floating gate layer is spaced from an edge of an isolation trench and/or an edge of the floating gate layer
US20060202263A1 (en) Nonvolatile semiconductor memory device and method of fabricating the same
US8735959B2 (en) Non-volatile memory device formed by dual floating gate deposit
TWI641114B (en) Method of forming pairs of three-gate non-volatile flash memory cells using two polysilicon deposition steps
US9761680B2 (en) Semiconductor device with embedded non-volatile memory and method of fabricating semiconductor device
EP3499580A1 (en) Method of manufacturing a 3d semiconductor memory device and device manufactured using such method
CN104009040A (en) Semiconductor storage device and method of manufacturing the same
CN106981419B (en) Method for manufacturing semiconductor device
US6828212B2 (en) Method of forming shallow trench isolation structure in a semiconductor device
JP2006511076A (en) Vertical split gate non-volatile memory cell and manufacturing method
US9659781B2 (en) Method for forming a floating gate in a recess of a shallow trench isolation (STI) region
KR100673007B1 (en) Non-volatile semiconductor memory device and method of fabrication the same
KR100587186B1 (en) Low power flash memory cell and method
US7807577B2 (en) Fabrication of integrated circuits with isolation trenches
TW202121662A (en) Method of forming split-gate flash memory cell with spacer defined floating gate and discretely formed polysilicon gates
US10121669B2 (en) Flash memory fabrication method
US20070004099A1 (en) NAND flash memory device and method of manufacturing the same
CN1531098A (en) Semiconductor circuit device with ditch insulation and producing method thereof
CN115000072A (en) Method of forming a semiconductor device having a memory cell, a high voltage device and a logic device on a substrate
JP2010225916A (en) Semiconductor device, and method of manufacturing the same
KR20120124728A (en) Method for fabricating nonvolatile memory device

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ERWAN DORNEL;REEL/FRAME:028110/0897

Effective date: 20120417

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION