US20130234795A1 - Free-fly class d power amplifier - Google Patents
Free-fly class d power amplifier Download PDFInfo
- Publication number
- US20130234795A1 US20130234795A1 US13/416,841 US201213416841A US2013234795A1 US 20130234795 A1 US20130234795 A1 US 20130234795A1 US 201213416841 A US201213416841 A US 201213416841A US 2013234795 A1 US2013234795 A1 US 2013234795A1
- Authority
- US
- United States
- Prior art keywords
- coupled
- enable
- signals
- driver
- output
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/20—Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
- H03F3/21—Power amplifiers, e.g. Class B amplifiers, Class C amplifiers with semiconductor devices only
- H03F3/217—Class D power amplifiers; Switching amplifiers
- H03F3/2173—Class D power amplifiers; Switching amplifiers of the bridge type
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/56—Modifications of input or output impedances, not otherwise provided for
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/387—A circuit being added at the output of an amplifier to adapt the output impedance of the amplifier
Definitions
- the invention relates generally to a class D amplifier and, more particularly, to a free-fly class D power amplifier (PA).
- PA free-fly class D power amplifier
- This PA 100 generally comprises drivers 102 - 1 to 102 -N (which are typically inverters), capacitors CI 1 to CIN, and a matching network 104 .
- drivers 102 - 1 to 102 -N which are typically inverters
- capacitors CI 1 to CIN and a matching network 104 .
- a predetermined number of capacitors i.e., capacitor CI 1 to CIn
- the remainder i.e., capacitors CI(n+1) to CIN
- This generates an effective capacitance CIEFF that is the sum of the switched capacitor (i.e., CIEFF CI 1 + . . .
- VEFF effective supply voltage
- a functionally equivalent circuit having an inverter 106 that represents the drivers 102 - 1 to 102 -N and that includes the effective capacitance CIEFF and effective supply voltage VEFF can be seen in FIG. 2 .
- RF radio frequency
- An embodiment of the present invention accordingly, provides an apparatus.
- the apparatus comprises a first driver having a first input, a first output, and a first parasitic capacitance, wherein the first input is configured to receive complementary first and second radio frequency (RF) signals, and wherein there is a first set of free-fly intervals between consecutive pulses from the first and second RF signals; a second driver having a second input, a second output, and a second parasitic capacitance, wherein the second input is configured to receive complementary third and fourth RF signals, and wherein there is a second set of free-fly intervals between consecutive pulses from the third and fourth RF signals; a switch network that is coupled to the first and second outputs and that is configured to couple the first and second outputs together when the second driver is enabled; a first output capacitor that is coupled to the first output; a second output capacitor that is coupled to the second output; and a matching network that is coupled to the first and second output capacitors.
- RF radio frequency
- the switch network further comprises a switch that is coupled between the first and second outputs.
- the apparatus further comprises: a first enable circuit that is coupled to the first driver and that receives the first and second RF signals; a second enable circuit that is coupled to the first driver and that receives the third and fourth RF signals; and a controller that is coupled to the first and second enable circuits so as to provide first and second enable signals and that is coupled to control the switch.
- the first driver further comprises: a PMOS transistor that is coupled to the first enable circuit at its gate and the first output capacitor at its drain; and an NMOS transistor that is coupled to the first enable circuit at its gate and the first output capacitor at its drain.
- the first enable circuit further comprises: a first logic circuit that is coupled to the gate of the PMOS transistor and the controller; and a second logic circuit that is coupled to the gate of the NMOS transistor and the controller.
- the first and second logic circuits further comprise AND gates.
- the first and third RF signals are substantially the same signal, and wherein the second and fourth RF signals are substantially the same signal.
- a method comprises asserting a first enable signal so as to enable a first driver, wherein the first driver has a first output and a first parasitic capacitance; asserting a second enable signal so as to enable a second driver, wherein the second driver has a second output and a second parasitic capacitance; coupling the first and second outputs together when the second driver is enabled; applying pulses from complementary first and second RF signals to the first driver, wherein there is a first set of free-fly intervals between consecutive pulses from the first and second RF signals; and applying pulses from complementary third and fourth RF signals to the second driver, wherein there is a second set of free-fly interval between consecutive pulses from the third and fourth RF signals.
- the step of asserting the first enable signal further comprises: providing the first enable signal to first and second logic circuits; receiving, by the first logic circuit the first RF signal; and receiving, by the second logic circuit the second RF signal.
- the step of asserting the second enable signal further comprises: providing the second enable signal to third and fourth logic circuits; receiving, by the third logic circuit the third RF signal; and receiving, by the fourth logic circuit the fourth RF signal.
- the first, second, third, and fourth logic circuits further comprise AND gates.
- an apparatus comprising a controller that is configured to select an output power level by asserting a set of enable signals from a plurality of enable signals; a plurality of enable circuits, wherein each enable circuit is coupled to the controller so as to receive at least one of the enable signals, and wherein each enable circuit is configured to receive complementary first and second RF signals, and wherein there is a free-fly interval between consecutive pulses from the first and second RF signals for each set; a plurality of drivers, wherein each driver has an input, an output, and a parasitic capacitance, wherein the input of each driver is coupled to at least one of the enable circuits; a switch network that is coupled to the output of each driver and that is coupled to the controller, wherein the couples the outputs of the drivers together based at least in part on the set of enable signals that are asserted to select the output power level; a plurality of output capacitors, wherein each output capacitor is coupled to the output of at least one of the drivers;
- the plurality of drivers are arranged in a sequence
- the switch network further comprises a plurality of switches, wherein each switch is coupled between outputs of consecutive drivers in the sequence.
- each enable circuit further comprises: a first logic circuit that is coupled to the controller so as to receive at least one of the enable signals and that receives the first RF signal; and a second logic circuit that is coupled to the controller so as to receive at least one of the enable signals and that receives the second RF signal.
- each driver further comprises: a PMOS transistor that is coupled at its gate to the first logic circuit of its corresponding enable circuit and that is coupled at its drain to its corresponding output capacitor; and an NMOS transistor that is coupled at its gate to the second logic gate of its corresponding enable circuit and that is coupled at its drain to its corresponding output capacitor.
- the first and second logic circuits further comprise AND gates.
- each switch further comprises a transmission gate.
- each switch further comprises a microelectromechanical systems (MEMS) switch, a relay, or CMOS switch.
- MEMS microelectromechanical systems
- FIG. 1 is a diagram of an example of a conventional class D PA that is capable of amplitude modulation
- FIG. 2 is a diagram of a functionally equivalent circuit to the PA of FIG. 1 ;
- FIG. 3 is a diagram of an example of a PA in accordance with the present invention.
- FIG. 4 is a diagram of an example of the enable circuit and driver for the PA of FIG. 3 ;
- FIG. 5 is a diagram of an example of the switching network of FIG. 3 ;
- FIG. 6 is a diagram of an example of a functionally equivalent circuit to the PA of FIG. 3 ;
- FIGS. 7-10 are diagrams depicting the drain efficiency for an example of the PA of FIG. 3 ;
- FIG. 11 is a diagram comparing the efficiencies for examples of the PA of FIGS. 1 and 3 .
- PA 200 is generally comprised of enable circuits 202 - 1 to 202 -R, controller 204 , drivers 206 - 1 to 206 -R, a switch network 208 , output capacitors CO- 1 to CO-N (which can, for example, each have approximately the same capacitance), and a matching network 104 .
- the drivers 206 - 1 to 206 -R are generally comprised of transistors Q 1 and Q 2 (which are typically PMOS and NMOS transistors, respectively), which, respectively, have parasitic capacitances CP 1 and CP 2 and which, respectively, receive RF input signals RFINU and RFIND via the logic circuits 302 and 304 (i.e., AND gates or other functionally equivalent logic circuits) of enable circuits 202 - 1 to 202 -R.
- transistors Q 1 and Q 2 which are typically PMOS and NMOS transistors, respectively
- parasitic capacitances CP 1 and CP 2 which, respectively, receive RF input signals RFINU and RFIND via the logic circuits 302 and 304 (i.e., AND gates or other functionally equivalent logic circuits) of enable circuits 202 - 1 to 202 -R.
- the switch network or bridge switch 208 generally comprises switches S- 2 to S-R (which can, for example, be and are shown as transmission gates) that are each coupled between consecutive or adjacent outputs of drivers 206 - 1 to 206 -R and that are controlled by the signal CNTL[2:R] from controller 204 .
- the matching network 104 may include inductor, capacitors, and resistors.
- Microelectromechanical system (MEMS) switches, relays, or other CMOS switches may also be employed as switches S- 2 to S-R.
- an RF output signal RFOUT is generated and applied to load RL.
- the PA 200 has a several output power levels, which are selected by the controller through the activation and deactivation of drivers 202 - 1 to 202 -R with enable signal EN[1:R].
- Each enable circuit 202 - 1 to 202 -R typically receives the input RF signals RFINU and RFIND at its input, and, based on the desired output level, a corresponding number of enable circuit 202 - 1 to 202 -R are activated, allowing RF signals RFINU and RFIND to be passed along to the corresponding drivers 206 - 1 to 206 -R.
- RFINU and RFIND are generally complementary pulse width modulated (PWM) input signals that are able to activate transistors Q 1 and Q 2 within drivers 206 - 1 to 206 -R, but for PA 200 , these signals are not “adjacent” to one another, meaning that these signals are truly complementary from a timing perspective. Between consecutive pulses of the signals RFINU and RFIND, there is a free-fly or dead time interval, meaning that there is an interval between consecutive activations of transistors Q 1 and Q 2 .
- PWM pulse width modulated
- the parasitic capacitance of the PA 200 can be tuned. Typically, this can be accomplished by activating switches S- 2 to S-R in accordance with the desired power level. For example, for a power level of 2, the enable signals EN[ 1 ] and EN[ 2 ] would be asserted so as to activate enable circuits 202 - 1 and 202 - 1 , and the control signal CNTL[ 2 ] would be asserted to activate or close switch S- 2 .
- the enable signals EN[ 1 ] to EN[ 4 ] would be asserted so as to activate enable circuits 202 - 1 to 202 - 4
- the control signal CNTL[ 2 ] to CNTL[ 4 ] would be asserted to activate or close switch S- 2 , S- 3 , and S- 4 .
- the parasitic capacitance increases, allowing a desirable (i.e., theoretically optimal) voltage to develop. This, therefore, provides a significant improvement in drain efficiency, especially at power outputs levels lower than a maximum or upper limit.
- transistors Q 3 and Q 4 represent drivers 206 - 1 to 206 -n, which have been activated or enabled corresponding to a desired power level (denoted “n”).
- capacitors CO- 1 to CO-n are coupled in parallel with one another, providing a total output capacitance of N*CO.
- drivers 206 -(n+1) to 206 -R are inactivated, capacitors CO-(n+1) to CO-R are coupled between matching network 104 and ground.
- the total parasitic capacitance for power level n is also n 2 *CP (as provided through switch network 208 ) so as to provide the proper RF matching.
- PA 200 employs four drivers (i.e., 206 - 1 to 206 - 4 ), four enable circuits (i.e., 202 - 1 to 202 - 4 ), and three switches (i.e., S- 2 to S 4 ) so as to have four output levels.
- enable circuit 202 - 1 is activated, so as to provide an output power of about 8 mW.
- the drain voltage of driver 206 - 1 for level 1 can be seen in FIG. 7 with a drain efficiency of about 50%.
- the output power is about 35 mW, and the drain efficiency (which can be seen in FIG. 8 ) is about 78%.
- the drain efficiency is about 86% and 91% (respectively and which is shown in FIGS. 9 and 10 ) for output power levels of about 89 mW and about 170 mW (respectively). This improvement in efficiency is dramatically higher than a comparative 4-level PA 100 , which can be seen in FIG. 11 .
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Amplifiers (AREA)
Abstract
A method is provided. A first enable signal is asserted so as to enable a first driver, where the first driver has a first output and a first parasitic capacitance. A second enable signal is asserted so as to enable a second driver, where the second driver has a second output and a second parasitic capacitance. The first and second outputs are coupled together by a switching network when the second driver is enabled. Pulses from complementary first and second radio frequency (RF) signals are applied to the first driver, where there is a first set of free-fly intervals between consecutive pulses from the first and second RF signals, and pulses from complementary third and fourth RF signals are applied to the second driver, wherein there is a second set of free-fly interval between consecutive pulses from the third and fourth RF signals.
Description
- The invention relates generally to a class D amplifier and, more particularly, to a free-fly class D power amplifier (PA).
- Turning to
FIG. 1 , an example of a conventionalclass D PA 100 that is capable of amplitude modulation can be seen. ThisPA 100 generally comprises drivers 102-1 to 102-N (which are typically inverters), capacitors CI1 to CIN, and amatching network 104. In operation, a predetermined number of capacitors (i.e., capacitor CI1 to CIn) are switched, while the remainder (i.e., capacitors CI(n+1) to CIN) are left “off.” This generates an effective capacitance CIEFF that is the sum of the switched capacitor (i.e., CIEFF=CI1+ . . . +CIn) and an effective supply voltage VEFF (i.e., VEFF=VDD*(n/N)). A functionally equivalent circuit having aninverter 106 that represents the drivers 102-1 to 102-N and that includes the effective capacitance CIEFF and effective supply voltage VEFF can be seen inFIG. 2 . This allows an output radio frequency (RF) signal RFOUT to be generated from an input RF signal RFIN (which can be amplitude modulated) so as to be applied to the load RL. - A problem with this configuration, however, is that the switching losses is a function of the effective capacitance CIEFF and frequency. These losses can be so significant so as to be prohibitive for many applications, and the efficiency can be very low. In particular, the efficiency of
PA 100 may only reach about 54%. Therefore, there is a need for an improved class D PA. - Some other conventional circuits are: Yoo et al., “A Switched-Capacitor Power Amplifier for EER/Polar Transmitters,” IEEE Intl, Solid-State Circuits Conference Digest of Technical Papers (ISSCC) 2011, Feb. 20-24, 2011, pp. 428-430; U.S. Pat. No. 6,882,829; U.S. Pat. No. 7,509,102; U.S. Pat. No. 7,733,187; and U.S. Pat. No. 7,831,227.
- An embodiment of the present invention, accordingly, provides an apparatus. The apparatus comprises a first driver having a first input, a first output, and a first parasitic capacitance, wherein the first input is configured to receive complementary first and second radio frequency (RF) signals, and wherein there is a first set of free-fly intervals between consecutive pulses from the first and second RF signals; a second driver having a second input, a second output, and a second parasitic capacitance, wherein the second input is configured to receive complementary third and fourth RF signals, and wherein there is a second set of free-fly intervals between consecutive pulses from the third and fourth RF signals; a switch network that is coupled to the first and second outputs and that is configured to couple the first and second outputs together when the second driver is enabled; a first output capacitor that is coupled to the first output; a second output capacitor that is coupled to the second output; and a matching network that is coupled to the first and second output capacitors.
- In accordance with an embodiment of the present invention, the switch network further comprises a switch that is coupled between the first and second outputs.
- In accordance with an embodiment of the present invention, the apparatus further comprises: a first enable circuit that is coupled to the first driver and that receives the first and second RF signals; a second enable circuit that is coupled to the first driver and that receives the third and fourth RF signals; and a controller that is coupled to the first and second enable circuits so as to provide first and second enable signals and that is coupled to control the switch.
- In accordance with an embodiment of the present invention, the first driver further comprises: a PMOS transistor that is coupled to the first enable circuit at its gate and the first output capacitor at its drain; and an NMOS transistor that is coupled to the first enable circuit at its gate and the first output capacitor at its drain.
- In accordance with an embodiment of the present invention, the first enable circuit further comprises: a first logic circuit that is coupled to the gate of the PMOS transistor and the controller; and a second logic circuit that is coupled to the gate of the NMOS transistor and the controller.
- In accordance with an embodiment of the present invention, the first and second logic circuits further comprise AND gates.
- In accordance with an embodiment of the present invention, the first and third RF signals are substantially the same signal, and wherein the second and fourth RF signals are substantially the same signal.
- In accordance with an embodiment of the present invention, a method is provided. The method comprises asserting a first enable signal so as to enable a first driver, wherein the first driver has a first output and a first parasitic capacitance; asserting a second enable signal so as to enable a second driver, wherein the second driver has a second output and a second parasitic capacitance; coupling the first and second outputs together when the second driver is enabled; applying pulses from complementary first and second RF signals to the first driver, wherein there is a first set of free-fly intervals between consecutive pulses from the first and second RF signals; and applying pulses from complementary third and fourth RF signals to the second driver, wherein there is a second set of free-fly interval between consecutive pulses from the third and fourth RF signals.
- In accordance with an embodiment of the present invention, the step of asserting the first enable signal further comprises: providing the first enable signal to first and second logic circuits; receiving, by the first logic circuit the first RF signal; and receiving, by the second logic circuit the second RF signal.
- In accordance with an embodiment of the present invention, the step of asserting the second enable signal further comprises: providing the second enable signal to third and fourth logic circuits; receiving, by the third logic circuit the third RF signal; and receiving, by the fourth logic circuit the fourth RF signal.
- In accordance with an embodiment of the present invention, the first, second, third, and fourth logic circuits further comprise AND gates.
- In accordance with an embodiment of the present invention, an apparatus is provided. The apparatus comprises a controller that is configured to select an output power level by asserting a set of enable signals from a plurality of enable signals; a plurality of enable circuits, wherein each enable circuit is coupled to the controller so as to receive at least one of the enable signals, and wherein each enable circuit is configured to receive complementary first and second RF signals, and wherein there is a free-fly interval between consecutive pulses from the first and second RF signals for each set; a plurality of drivers, wherein each driver has an input, an output, and a parasitic capacitance, wherein the input of each driver is coupled to at least one of the enable circuits; a switch network that is coupled to the output of each driver and that is coupled to the controller, wherein the couples the outputs of the drivers together based at least in part on the set of enable signals that are asserted to select the output power level; a plurality of output capacitors, wherein each output capacitor is coupled to the output of at least one of the drivers; and a matching network that is coupled to each output capacitor.
- In accordance with an embodiment of the present invention, the plurality of drivers are arranged in a sequence, and wherein the switch network further comprises a plurality of switches, wherein each switch is coupled between outputs of consecutive drivers in the sequence.
- In accordance with an embodiment of the present invention, each enable circuit further comprises: a first logic circuit that is coupled to the controller so as to receive at least one of the enable signals and that receives the first RF signal; and a second logic circuit that is coupled to the controller so as to receive at least one of the enable signals and that receives the second RF signal.
- In accordance with an embodiment of the present invention, each driver further comprises: a PMOS transistor that is coupled at its gate to the first logic circuit of its corresponding enable circuit and that is coupled at its drain to its corresponding output capacitor; and an NMOS transistor that is coupled at its gate to the second logic gate of its corresponding enable circuit and that is coupled at its drain to its corresponding output capacitor.
- In accordance with an embodiment of the present invention, the first and second logic circuits further comprise AND gates.
- In accordance with an embodiment of the present invention, each switch further comprises a transmission gate.
- In accordance with an embodiment of the present invention, each switch further comprises a microelectromechanical systems (MEMS) switch, a relay, or CMOS switch.
- The foregoing has outlined rather broadly the features and technical advantages of the present invention in order that the detailed description of the invention that follows may be better understood. Additional features and advantages of the invention will be described hereinafter which form the subject of the claims of the invention. It should be appreciated by those skilled in the art that the conception and the specific embodiment disclosed may be readily utilized as a basis for modifying or designing other structures for carrying out the same purposes of the present invention. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the invention as set forth in the appended claims.
- For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
-
FIG. 1 is a diagram of an example of a conventional class D PA that is capable of amplitude modulation; -
FIG. 2 is a diagram of a functionally equivalent circuit to the PA ofFIG. 1 ; -
FIG. 3 is a diagram of an example of a PA in accordance with the present invention; -
FIG. 4 is a diagram of an example of the enable circuit and driver for the PA ofFIG. 3 ; -
FIG. 5 is a diagram of an example of the switching network ofFIG. 3 ; -
FIG. 6 is a diagram of an example of a functionally equivalent circuit to the PA ofFIG. 3 ; -
FIGS. 7-10 are diagrams depicting the drain efficiency for an example of the PA ofFIG. 3 ; and -
FIG. 11 is a diagram comparing the efficiencies for examples of the PA ofFIGS. 1 and 3 . - Refer now to the drawings wherein depicted elements are, for the sake of clarity, not necessarily shown to scale and wherein like or similar elements are designated by the same reference numeral through the several views.
- Turning to
FIGS. 3-5 , an example of aclass D PA 200 in accordance with an embodiment of the present invention can be seen. As shown,PA 200 is generally comprised of enable circuits 202-1 to 202-R,controller 204, drivers 206-1 to 206-R, aswitch network 208, output capacitors CO-1 to CO-N (which can, for example, each have approximately the same capacitance), and amatching network 104. The drivers 206-1 to 206-R are generally comprised of transistors Q1 and Q2 (which are typically PMOS and NMOS transistors, respectively), which, respectively, have parasitic capacitances CP1 and CP2 and which, respectively, receive RF input signals RFINU and RFIND via thelogic circuits 302 and 304 (i.e., AND gates or other functionally equivalent logic circuits) of enable circuits 202-1 to 202-R. The switch network orbridge switch 208 generally comprises switches S-2 to S-R (which can, for example, be and are shown as transmission gates) that are each coupled between consecutive or adjacent outputs of drivers 206-1 to 206-R and that are controlled by the signal CNTL[2:R] fromcontroller 204. Also, thematching network 104 may include inductor, capacitors, and resistors. Microelectromechanical system (MEMS) switches, relays, or other CMOS switches may also be employed as switches S-2 to S-R. - In operation, an RF output signal RFOUT is generated and applied to load RL. Typically, the
PA 200 has a several output power levels, which are selected by the controller through the activation and deactivation of drivers 202-1 to 202-R with enable signal EN[1:R]. Each enable circuit 202-1 to 202-R typically receives the input RF signals RFINU and RFIND at its input, and, based on the desired output level, a corresponding number of enable circuit 202-1 to 202-R are activated, allowing RF signals RFINU and RFIND to be passed along to the corresponding drivers 206-1 to 206-R. These signals RFINU and RFIND are generally complementary pulse width modulated (PWM) input signals that are able to activate transistors Q1 and Q2 within drivers 206-1 to 206-R, but forPA 200, these signals are not “adjacent” to one another, meaning that these signals are truly complementary from a timing perspective. Between consecutive pulses of the signals RFINU and RFIND, there is a free-fly or dead time interval, meaning that there is an interval between consecutive activations of transistors Q1 and Q2. Because one of the parasitic capacitances CP1 and CP2 is charged as a result of its transistor Q1 or Q2 being “on,” the parasitic capacitor CP1 or CP2 creates distortion when it is discharged during this free-fly interval, which has the effect of reducing the interval. This results in an improvement inefficiency by itself - To better improve efficiency beyond use of the free-fly intervals alone, the parasitic capacitance of the
PA 200 can be tuned. Typically, this can be accomplished by activating switches S-2 to S-R in accordance with the desired power level. For example, for a power level of 2, the enable signals EN[1] and EN[2] would be asserted so as to activate enable circuits 202-1 and 202-1, and the control signal CNTL[2] would be asserted to activate or close switch S-2. As another example, for a power level of 4, the enable signals EN[1] to EN[4] would be asserted so as to activate enable circuits 202-1 to 202-4, and the control signal CNTL[2] to CNTL[4] would be asserted to activate or close switch S-2, S-3, and S-4. When these switches S-2 to S-R inswitch network 208 are activated in accordance with the desired power level, the parasitic capacitance increases, allowing a desirable (i.e., theoretically optimal) voltage to develop. This, therefore, provides a significant improvement in drain efficiency, especially at power outputs levels lower than a maximum or upper limit. - As an example, in
FIG. 6 , there is an example of a functionally equivalent circuit ofPA 200. For this circuit, transistors Q3 and Q4 represent drivers 206-1 to 206-n, which have been activated or enabled corresponding to a desired power level (denoted “n”). As shown, capacitors CO-1 to CO-n are coupled in parallel with one another, providing a total output capacitance of N*CO. Additionally, because drivers 206-(n+1) to 206-R are inactivated, capacitors CO-(n+1) to CO-R are coupled betweenmatching network 104 and ground. The total parasitic capacitance for power level n is also n2*CP (as provided through switch network 208) so as to provide the proper RF matching. - To illustrate, the improvement in efficiency, it can be assumed (as an example) that
PA 200 employs four drivers (i.e., 206-1 to 206-4), four enable circuits (i.e., 202-1 to 202-4), and three switches (i.e., S-2 to S4) so as to have four output levels. In this example, for the lowest output level (i.e., level 1), enable circuit 202-1 is activated, so as to provide an output power of about 8 mW. The drain voltage of driver 206-1 forlevel 1 can be seen inFIG. 7 with a drain efficiency of about 50%. For level 2 (where enable circuits 202-1 and 202-2 and switch S-2 are activated), the output power is about 35 mW, and the drain efficiency (which can be seen inFIG. 8 ) is about 78%. Similarly, forpower levels 3 and 4, the drain efficiency is about 86% and 91% (respectively and which is shown inFIGS. 9 and 10 ) for output power levels of about 89 mW and about 170 mW (respectively). This improvement in efficiency is dramatically higher than a comparative 4-level PA 100, which can be seen inFIG. 11 . - Having thus described the present invention by reference to certain of its preferred embodiments, it is noted that the embodiments disclosed are illustrative rather than limiting in nature and that a wide range of variations, modifications, changes, and substitutions are contemplated in the foregoing disclosure and, in some instances, some features of the present invention may be employed without a corresponding use of the other features. Accordingly, it is appropriate that the appended claims be construed broadly and in a manner consistent with the scope of the invention.
Claims (19)
1. An apparatus comprising:
a first driver having a first input, a first output, and a first parasitic capacitance, wherein the first input is configured to receive complementary first and second radio frequency (RF) signals, and wherein there is a first set of free-fly intervals between consecutive pulses from the first and second RF signals;
a second driver having a second input, a second output, and a second parasitic capacitance, wherein the second input is configured to receive complementary third and fourth RF signals, and wherein there is a second set of free-fly intervals between consecutive pulses from the third and fourth RF signals;
a switch network that is coupled to the first and second outputs and that is configured to couple the first and second outputs together when the second driver is enabled;
a first output capacitor that is coupled to the first output;
a second output capacitor that is coupled to the second output; and
a matching network that is coupled to the first and second output capacitors.
2. The apparatus of claim 1 , wherein the switch network further comprises a switch that is coupled between the first and second outputs.
3. The apparatus of claim 2 , wherein the apparatus further comprises:
a first enable circuit that is coupled to the first driver and that receives the first and second RF signals;
a second enable circuit that is coupled to the first driver and that receives the third and fourth RF signals;
a controller that is coupled to the first and second enable circuits so as to provide first and second enable signals and that is coupled to control the switch.
4. The apparatus of claim 3 , wherein the first driver further comprises:
a PMOS transistor that is coupled to the first enable circuit at its gate and the first output capacitor at its drain; and
an NMOS transistor that is coupled to the first enable circuit at its gate and the first output capacitor at its drain.
5. The apparatus of claim 4 , wherein the first enable circuit further comprises:
a first logic circuit that is coupled to the gate of the PMOS transistor and the controller; and
a second logic circuit that is coupled to the gate of the NMOS transistor and the controller.
6. The apparatus of claim 5 , wherein the first and second logic circuits further comprise AND gates.
7. The apparatus of claim 6 , wherein the first and third RF signals are substantially the same signal, and wherein the second and fourth RF signals are substantially the same signal.
8. A method comprising:
asserting a first enable signal so as to enable a first driver, wherein the first driver has a first output and a first parasitic capacitance;
asserting a second enable signal so as to enable a second driver, wherein the second driver has a second output and a second parasitic capacitance;
coupling the first and second outputs together when the second driver is enabled applying pulses from complementary first and second RF signals to the first driver, wherein there is a first set of free-fly intervals between consecutive pulses from the first and second RF signals; and
applying pulses from complementary third and fourth RF signals to the second driver, wherein there is a second set of free-fly interval between consecutive pulses from the third and fourth RF signals.
9. The method of claim 8 , wherein the step of asserting the first enable signal further comprises:
providing the first enable signal to first and second logic circuits;
receiving, by the first logic circuit the first RF signal; and
receiving, by the second logic circuit the second RF signal.
10. The method of claim 9 , wherein the step of asserting the second enable signal further comprises:
providing the second enable signal to third and fourth logic circuits;
receiving, by the third logic circuit the third RF signal; and
receiving, by the fourth logic circuit the fourth RF signal.
11. The method of claim 10 , wherein the first, second, third, and fourth logic circuits further comprise AND gates.
12. The method of claim 11 , wherein the first and third RF signals are substantially the same signal, and wherein the second and fourth RF signals are substantially the same signal.
13. An apparatus comprising:
a controller that is configured to select an output power level by asserting a set of enable signals from a plurality of enable signals;
a plurality of enable circuits, wherein each enable circuit is coupled to the controller so as to receive at least one of the enable signals, and wherein each enable circuit is configured to receive complementary first and second RF signals, and wherein there is a free-fly interval between consecutive pulses from the first and second RF signals for each set;
a plurality of drivers, wherein each driver has an input, an output, and a parasitic capacitance, wherein the input of each driver is coupled to at least one of the enable circuits;
a switch network that is coupled to the output of each driver and that is coupled to the controller, wherein the couples the outputs of the drivers together based at least in part on the set of enable signals that are asserted to select the output power level;
a plurality of output capacitors, wherein each output capacitor is coupled to the output of at least one of the drivers; and
a matching network that is coupled to each output capacitor.
14. The apparatus of claim 13 , wherein the plurality of drivers are arranged in a sequence, and wherein the switch network further comprises a plurality of switches, wherein each switch is coupled between outputs of consecutive drivers in the sequence.
15. The apparatus of claim 14 , wherein each enable circuit further comprises:
a first logic circuit that is coupled to the controller so as to receive at least one of the enable signals and that receives the first RF signal; and
a second logic circuit that is coupled to the controller so as to receive at least one of the enable signals and that receives the second RF signal.
16. The apparatus of claim 15 , wherein each driver further comprises:
a PMOS transistor that is coupled at its gate to the first logic circuit of its corresponding enable circuit and that is coupled at its drain to its corresponding output capacitor; and
an NMOS transistor that is coupled at its gate to the second logic gate of its corresponding enable circuit and that is coupled at its drain to its corresponding output capacitor.
17. The apparatus of claim 16 , wherein the first and second logic circuits further comprise AND gates.
18. The apparatus of claim 17 , wherein each switch further comprises a transmission gate.
19. The apparatus of claim 17 , wherein each switch further comprises a microelectromechanical systems (MEMS) switch, a relay, or CMOS switch.
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/416,841 US8519791B1 (en) | 2012-03-09 | 2012-03-09 | Free-fly class D power amplifier |
CN201380012786.2A CN104160620A (en) | 2012-03-09 | 2013-03-11 | Free-fly class d power amplifier |
JP2014561182A JP6100288B2 (en) | 2012-03-09 | 2013-03-11 | Free fly class D power amplifier |
PCT/US2013/030190 WO2013134764A1 (en) | 2012-03-09 | 2013-03-11 | Free-fly class d power amplifier |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/416,841 US8519791B1 (en) | 2012-03-09 | 2012-03-09 | Free-fly class D power amplifier |
Publications (2)
Publication Number | Publication Date |
---|---|
US8519791B1 US8519791B1 (en) | 2013-08-27 |
US20130234795A1 true US20130234795A1 (en) | 2013-09-12 |
Family
ID=48999758
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/416,841 Active 2032-04-07 US8519791B1 (en) | 2012-03-09 | 2012-03-09 | Free-fly class D power amplifier |
Country Status (4)
Country | Link |
---|---|
US (1) | US8519791B1 (en) |
JP (1) | JP6100288B2 (en) |
CN (1) | CN104160620A (en) |
WO (1) | WO2013134764A1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2015122622A (en) * | 2013-12-24 | 2015-07-02 | パナソニック株式会社 | Power amplification device and transmission apparatus |
JP2015162726A (en) * | 2014-02-26 | 2015-09-07 | パナソニック株式会社 | Power amplifying device and transmitter |
US20170373649A1 (en) * | 2016-06-27 | 2017-12-28 | Stichting Imec Nederland | Methods and Devices for Ramping a Switched Capacitor Power Amplifier |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN103513740A (en) * | 2012-06-28 | 2014-01-15 | 鸿富锦精密工业(深圳)有限公司 | Hard disk power supply circuit and hard disk back plate |
JP7015743B2 (en) | 2018-06-18 | 2022-02-03 | ルネサスエレクトロニクス株式会社 | Wireless transmitter and wireless communication device |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH10190378A (en) * | 1996-12-27 | 1998-07-21 | Nec Corp | Super highly efficient linear amplifier |
US7265618B1 (en) * | 2000-05-04 | 2007-09-04 | Matsushita Electric Industrial Co., Ltd. | RF power amplifier having high power-added efficiency |
FR2804257B1 (en) * | 2000-01-21 | 2005-02-25 | Harris Corp | RF POWER AMPLIFIER AND ITS IMPROVEMENTS |
US6211735B1 (en) * | 2000-01-21 | 2001-04-03 | Harris Corporation | RF power amplifier having improved power supply for RF drive circuits |
JP3410061B2 (en) * | 2000-02-07 | 2003-05-26 | 株式会社 デジアン・テクノロジー | Class D amplifier |
US6628166B2 (en) * | 2000-03-03 | 2003-09-30 | Tripath Technology, Inc. | RF communication system using an RF digital amplifier |
JP2003017943A (en) * | 2001-06-29 | 2003-01-17 | Matsushita Electric Ind Co Ltd | Amplitude modulator |
US6882829B2 (en) | 2002-04-02 | 2005-04-19 | Texas Instruments Incorporated | Integrated circuit incorporating RF antenna switch and power amplifier |
US20090115525A1 (en) * | 2004-10-22 | 2009-05-07 | University Of Florida Research Foundation, Inc. | Frequency tunable low noise amplifier |
US7509102B2 (en) | 2006-04-07 | 2009-03-24 | Broadcom Corporation | DAC based switching power amplifier |
US7733187B2 (en) | 2006-10-13 | 2010-06-08 | Panasonic Corporation | High frequency power amplifier |
JP4790652B2 (en) * | 2007-03-29 | 2011-10-12 | 富士通株式会社 | Digitally controlled transmitter and control method thereof |
US7714649B1 (en) * | 2008-06-02 | 2010-05-11 | Rockwell Collins, Inc. | High-efficiency linear amplifier using non linear circuits |
JP2009296478A (en) * | 2008-06-09 | 2009-12-17 | Oki Semiconductor Co Ltd | Amplification circuit |
US7948312B2 (en) * | 2009-05-13 | 2011-05-24 | Qualcomm, Incorporated | Multi-bit class-D power amplifier system |
EP2333950B1 (en) * | 2009-11-30 | 2016-06-29 | Technische Universiteit Delft | Digital power amplifier with I/Q combination |
-
2012
- 2012-03-09 US US13/416,841 patent/US8519791B1/en active Active
-
2013
- 2013-03-11 JP JP2014561182A patent/JP6100288B2/en active Active
- 2013-03-11 CN CN201380012786.2A patent/CN104160620A/en active Pending
- 2013-03-11 WO PCT/US2013/030190 patent/WO2013134764A1/en active Application Filing
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2015122622A (en) * | 2013-12-24 | 2015-07-02 | パナソニック株式会社 | Power amplification device and transmission apparatus |
JP2015162726A (en) * | 2014-02-26 | 2015-09-07 | パナソニック株式会社 | Power amplifying device and transmitter |
US20170373649A1 (en) * | 2016-06-27 | 2017-12-28 | Stichting Imec Nederland | Methods and Devices for Ramping a Switched Capacitor Power Amplifier |
US10236835B2 (en) * | 2016-06-27 | 2019-03-19 | Stichting Imec Nederland | Methods and devices for ramping a switched capacitor power amplifier |
Also Published As
Publication number | Publication date |
---|---|
CN104160620A (en) | 2014-11-19 |
WO2013134764A1 (en) | 2013-09-12 |
JP2015509693A (en) | 2015-03-30 |
JP6100288B2 (en) | 2017-03-22 |
US8519791B1 (en) | 2013-08-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7705674B2 (en) | Amplifier driver | |
US8390339B2 (en) | Radio-frequency semiconductor switch | |
US8519791B1 (en) | Free-fly class D power amplifier | |
US8289072B2 (en) | Semiconductor switch | |
EP2955843B1 (en) | Push-pull amplification systems and methods | |
US11791816B2 (en) | Driver circuitry and operation | |
US11980913B2 (en) | Driver circuitry and operation | |
US12108223B2 (en) | Driver circuits | |
US10819236B2 (en) | Control of a power stage of a switched-mode power supply | |
JP5685664B2 (en) | Semiconductor switch | |
US11381239B1 (en) | Driver circuitry | |
US8305139B1 (en) | Methods and apparatuses for high power and/or high frequency devices | |
JP5538610B2 (en) | Semiconductor switch | |
US10411706B1 (en) | Wide-band digital buffer driver | |
CN116097559A (en) | Driver circuit and operation |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TEXAS INSTRUMENTS INCORPORATED, TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HUR, JOONHOI;DING, LEI;HEZAR, RAHMI;AND OTHERS;SIGNING DATES FROM 20120306 TO 20120308;REEL/FRAME:027847/0602 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |