US20120142187A1 - Semiconductor device with through substrate via - Google Patents
Semiconductor device with through substrate via Download PDFInfo
- Publication number
- US20120142187A1 US20120142187A1 US13/400,592 US201213400592A US2012142187A1 US 20120142187 A1 US20120142187 A1 US 20120142187A1 US 201213400592 A US201213400592 A US 201213400592A US 2012142187 A1 US2012142187 A1 US 2012142187A1
- Authority
- US
- United States
- Prior art keywords
- substrate
- outer tube
- semiconductor device
- substrate via
- dielectric layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 78
- 239000004065 semiconductor Substances 0.000 title claims description 28
- 239000000463 material Substances 0.000 claims abstract description 26
- 230000000149 penetrating effect Effects 0.000 claims abstract description 5
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 12
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 12
- 229910052802 copper Inorganic materials 0.000 claims description 12
- 239000010949 copper Substances 0.000 claims description 12
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 12
- 238000004519 manufacturing process Methods 0.000 claims description 11
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 claims description 10
- 229910052721 tungsten Inorganic materials 0.000 claims description 10
- 239000010937 tungsten Substances 0.000 claims description 10
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 9
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 9
- 238000000059 patterning Methods 0.000 claims description 4
- 238000000034 method Methods 0.000 description 10
- 230000008569 process Effects 0.000 description 7
- 229910052710 silicon Inorganic materials 0.000 description 6
- 239000010703 silicon Substances 0.000 description 6
- 239000004020 conductor Substances 0.000 description 4
- 238000005530 etching Methods 0.000 description 4
- 230000010354 integration Effects 0.000 description 4
- 235000012431 wafers Nutrition 0.000 description 4
- 239000003989 dielectric material Substances 0.000 description 3
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 238000000231 atomic layer deposition Methods 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 230000006872 improvement Effects 0.000 description 2
- 229920002120 photoresistant polymer Polymers 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 229910052709 silver Inorganic materials 0.000 description 2
- 239000004332 silver Substances 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 239000010409 thin film Substances 0.000 description 2
- 229910000980 Aluminium gallium arsenide Inorganic materials 0.000 description 1
- 229930091051 Arenine Natural products 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- WCCJDBZJUYKDBF-UHFFFAOYSA-N copper silicon Chemical compound [Si].[Cu] WCCJDBZJUYKDBF-UHFFFAOYSA-N 0.000 description 1
- 238000005336 cracking Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000032798 delamination Effects 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 238000010899 nucleation Methods 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 238000012536 packaging technology Methods 0.000 description 1
- 229920000307 polymer substrate Polymers 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 239000011347 resin Substances 0.000 description 1
- 229920005989 resin Polymers 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/481—Internal lead connections, e.g. via connections, feedthrough structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76898—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/94—Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06541—Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
- H01L2225/06544—Design considerations for via connections, e.g. geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01019—Potassium [K]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/095—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
- H01L2924/097—Glass-ceramics, e.g. devitrified glass
- H01L2924/09701—Low temperature co-fired ceramic [LTCC]
Definitions
- the present invention relates to interconnection technologies within semiconductor chips, especially to semiconductor devices with Through-Silicon-Via (TSV).
- TSV Through-Silicon-Via
- One method of scaling down includes three-dimensional stacking of chips used to form a stacked integrated circuit package.
- Three-dimensional (3-D) die stacking increases integration density and chip functionality by vertically integrating two or more dice.
- 3-D integration also improves interconnect speed by decreasing interconnect wire length, and reduces power dissipation and crosstalk.
- TSV Through-Silicon-Via
- TSV is created through a substrate (e.g. wafer), by forming a via extending from a front surface to a back surface of the substrate, and filling the via with a conductive material.
- a substrate e.g. wafer
- the conductive material is copper.
- Copper has a coefficients of thermal expansion (CTE) of approximately 16.5 ⁇ 10 ⁇ 6 /K
- silicon has a CTE of approximately 4.68 ⁇ 10 ⁇ 6 /K.
- CTE coefficients of thermal expansion
- via size may be reduced, spacing between adjacent vias may be increased, or vias may be positioned far from active circuitry.
- Each of these options may lead to increased chip size, lower density circuits or increased cost per chip.
- a semiconductor device with a through substrate via includes: a substrate; and a through substrate via penetrating the substrate, wherein the through substrate via comprises: an outer tube penetrating the substrate; at least one inner tube disposed within the outer tube; a dielectric layer lining on a side wall of the outer tube, and a side wall of the inner tube respectively; a strength-enhanced material filling the inner tube; and a conductive layer filling the outer tube.
- a method of fabricating a semiconductor device with a through substrate via includes: providing a substrate; patterning the substrate to form at least one inner tube in the substrate; forming a first dielectric layer on an exposed surface of the inner tube; forming a strength-enhanced material filling the inner tube; patterning the first dielectric layer and the substrate to form an outer tube, wherein the inner tube is surrounded by the outer tube; forming a second dielectric layer on a side wall of the inner tube, and a side wall of the outer tube; and filling the outer tube with a conductive layer.
- a novel structure of a through substrate via is provided.
- the novel structure is composed of the outer tube with a plurality of inner tubes within.
- the conductive layer for connecting stacked wafers or stacked chips fills up the outer tube.
- the inner tube is filled with strength-enhanced material for increasing the mechanical strength of the through substrate via. Because of the numerous inner tubes inside the outer tube, the stress formed due to CTE mismatch can be dispersed.
- FIG. 1 to FIG. 7B depicts the fabricating method of a semiconductor device with a through substrate via according to a preferred embodiment of the present invention.
- FIG. 8 depicts top view of a semiconductor device with a through substrate via according to another embodiment of the present invention.
- FIG. 1 to FIG. 7B depicts an exemplary method of fabricating a semiconductor device with a through substrate via according to a preferred embodiment of the present invention.
- FIG. 3B is a sectional view of FIG. 3A taken along line AA′.
- FIG. 5B is a sectional view of FIG. 5A taken along line AA′.
- FIG. 6B is a sectional view of FIG. 6A taken along line AA′.
- FIG. 7B is a sectional view of FIG. 7A taken along line AA′.
- FIG. 8 depicts a top view of a semiconductor device with a through substrate via according to another embodiment of the present invention.
- a substrate 10 having a front side 12 and a back side 14 is provided.
- the substrate 10 may be crystalline semiconductors made from Si, SiGe, Ge, GeAs, AlGaAs, an SOI substrate, a glass substrate, a ceramic substrate, a polymer substrate, or a resin material, etc.
- the back side 14 of the substrate 10 is depicted facing down in the figure.
- the front side 12 of the substrate 10 has circuit elements on it.
- a semiconductor element 16 such as a thin film transistor (TFT), or a MOS device is disposed in and on the front side 12 of the substrate 10 .
- the substrate 10 and the semiconductor device 16 are covered by a dielectric layer 18 and a hard mask 20 .
- the dielectric layer 18 may be an inter metal dielectric (IMD) layer.
- IMD inter metal dielectric
- a patterned mask 22 such as a patterned photoresist having at least one inner tube pattern is formed on the hard mask 20 .
- the hard mask 20 and the dielectric layer 18 are etched by taking the patterned mask 22 as an etching mask.
- the pattern in the patterned mask 22 is transferred to the hard mask 20 and the dielectric layer 18 .
- the patterned mask 22 is removed. Later, the substrate 10 is etched to form at least one inner tube 24 in the substrate 10 by taking the hard mask 20 and the dielectric layer 18 as a mask.
- nine inner tubes 24 are showed for illustration purposes. However, based on different requirements, the number of the inner tubes 24 can be adjusted depending on different requirements. Moreover, the size of the inner tubes 24 may be different. For example, among all the inner tubes 24 , the inner tube 241 surrounded by other inner tubes 242 can be the largest. It is noteworthy that the lower end of each of the inner tubes 24 has a distance d 1 lower than the front side 12 of the substrate 10 .
- the distance d 1 is advantageously 1 ⁇ m to 7 ⁇ m. However, the distance d 1 may be adjusted based on different product requirements. Furthermore, the inner tubes 24 do not penetrate the substrate 10 . It should be understood that the shape of the inner tubes 24 is not limited to cylinder, other shapes such as trihedron, tetrahedron, pentahedron and hexahedron can be employed to the inner tubes 24 .
- a dielectric layer 26 such as silicon oxide or silicon nitride is formed on the side wall of each of the inner tubes 24 , and the top surface of the hard mask 20 .
- the dielectric layer 26 is preferably silicon oxide formed by a chemical vapor deposition (CVD) or atomic layer deposition (ALD) process.
- CVD chemical vapor deposition
- ALD atomic layer deposition
- a strength-enhanced material 28 such as silicon oxide or silicon nitride is formed to fill up each of the inner tubes 24 . Excess strength-enhanced material 28 above the dielectric layer 26 may be removed by chemical mechanical polishing (CMP).
- CMP chemical mechanical polishing
- the strength-enhanced material 28 is preferably silicon nitride.
- other materials can be utilized to form the strength-enhanced material 28 , as long as the material of the strength-enhanced material 28 is different from that of the dielectric layer 26 .
- a patterned mask 30 such as a patterned photoresist layer is formed to cover part of the dielectric layer 26 .
- the inner tubes 24 and the strength-enhanced material 28 inside the inner tubes 24 , the dielectric layer 26 between each of the inner tubes 24 , the dielectric layer 26 around the inner tubes 24 are exposed through the patterned mask 30 .
- an etching process is performed by taking the patterned mask 30 , the strength-enhanced material 28 as an etching mask to remove the dielectric layer 26 , the hard mask 20 , the dielectric layer 18 and the substrate 10 so as to form an outer tube 32 surrounding the numerous inner tubes 24 .
- the shape of the outer tube 32 is not limited to cylinder, other shapes such as trihedron, tetrahedron, pentahedron and hexahedron can be employed to the outer tube 32 . Then, the patterned mask 30 is removed.
- the dielectric layer 26 ′ is preferably silicon oxide. However, other dielectric materials can be utilized to form the dielectric layer 26 ′, as long as the material of the strength-enhanced material 28 is different from that of the dielectric layer 26 ′.
- a conductive layer 34 is formed to fill up the outer tube 32 and covers the outer tube 32 , the inner tubes 24 , the dielectric layer 26 ′ and the semiconductor element 16 .
- the conductive layer 34 may include copper, tungsten, gold, silver, aluminum or other conductive materials.
- the conductive layer 34 may be a multi-layer structure.
- the conductive layer 34 may be a copper layer with a seeding layer of copper, or a tungsten layer with a layer of titanium nitride serving as an interface layer.
- the conductive layer 34 is advantageously tungsten.
- a planarization process is performed to remove the conductive layer 34 covered on the dielectric layer 18 by taking the dielectric layer 26 ′ and the hard mask 20 as a stop layer. Therefore, the conductive layer 34 , the dielectric layer 26 ′ and the hard mask 20 above the top surface of the dielectric layer 18 are removed.
- the planarization process may be a chemical mechanical polishing. An etching process or any suitable process may be employed to remove the conductive layer 34 outside of the outer tube 32 .
- a semiconductor device with a through substrate via 40 is completed. After that, the substrate 10 may be thinned before bonding to another substrate to form a wafer stack.
- each of the inner tubes 24 may have a distance d 2 distant from the back side 14 of the substrate 10 .
- the distance d 2 is preferably 43 ⁇ m to 49 ⁇ m, but not limited to it.
- the distance d 2 can be altered based on the product size.
- a semiconductor device with a through substrate via 40 includes: a substrate 10 having a front side 12 and a back side 14 .
- the back side 14 of the substrate 10 is depicted facing down in the figure.
- a stress-released through substrate via 42 penetrates the substrate 10 .
- the stress-released through substrate via 42 includes an outer tube 32 penetrating the substrate 10 .
- a least one inner tube 24 is disposed within the outer tube 32 .
- FIG. 7A there are nine inner tubes 24 within the outer tube 32 .
- the invention is not limited to nine inner tubes illustrated in FIG. 7A .
- the number of the inner tubes 24 can be adjusted based on different requirements. Furthermore, the size of each of the inner tubes 24 can be adjusted. For example, the inner tube 241 at the center of the outer tube 32 can be larger than other inner tubes 242 .
- a dielectric layer 26 ′ lines on the side wall of the outer tube 32 , and the side wall of each of the inner tubes 24 respectively.
- the dielectric layer 26 ′ may be silicon oxide, silicon nitride or other dielectric materials. In this embodiment, the dielectric layer 26 ′ is preferably silicon oxide.
- a strength-enhanced material 28 fills up each of the inner tubes 24 .
- the strength-enhanced material 28 may be silicon oxide, silicon nitride or other dielectric materials.
- the strength-enhanced material 28 is preferably silicon nitride. Moreover, the material of the strength-enhanced material 28 should be different from that of the dielectric layer 26 ′.
- a conductive layer 34 fills up the outer tube 32 .
- the conductive layer 34 may be copper, tungsten, gold, silver, aluminum or other conductive materials. Preferably, the conductive layer 34 in this embodiment is tungsten.
- each of the inner tubes 24 has a distance d 1 lower than the front side 12 of the substrate 10 .
- the distance d 1 is advantageously 1 ⁇ m to 7 ⁇ m. More specifically, the lower end of each of the inner tubes 24 has distance d 2 distant from the back side 14 of the substrate 10 .
- the distance d 2 is preferably 43 ⁇ m to 49 ⁇ m, but not limited to it.
- the distance d 1 is decided basing on the depth of the semiconductor element 16 .
- the shape of the outer tube 34 and the inner tubes 24 may be cylinder, trihedron, tetrahedron, pentahedron or hexahedron.
- the outer tube 32 and the inner tubes 24 have a shape of tetrahedron.
- the feature of the embodiment in the present invention is that there are numerous inner tubes disposed inside the outer tube.
- the stress arises from CTE mismatch can be distributed onto the numerous inner tubes.
- the silicon nitride filling within the inner tubes can increase the strength of the top portion of the through substrate via.
- the top portion of the through substrate via refers to 1 ⁇ 7 ⁇ m below the front side of the substrate. Therefore, the semiconductor element near the through substrate via will not be deteriorated by the stress.
- tungsten has a CTE of is approximately 4.5 10 ⁇ 6 /K
- silicon nitride has a CTE of approximately 3.3 10 ⁇ 6 /K.
- the copper has a CTE of approximately 16.5 10 ⁇ 6 /K
- silicon has a CTE of approximately 4.68 10 ⁇ 6 /K. Therefore, the CTE of copper is much greater than that of the silicon.
- tungsten has a similar CTE as compared to silicon. Therefore, a through substrate via with tungsten as the conductive layer will have smaller stress generated by CTE mismatch than a through substrate via with copper as the conductive layer.
- silicon nitride has even smaller CTE than tungsten. As a result, the silicon nitride filling inside the inner tubes merely generate small stress.
- the through substrate via described in the foregoing preferred embodiment possesses a structure with low stress generated by the CTE mismatch.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- This application is a division of U.S. application Ser. No. 12/761,413 filed Apr. 16, 2010.
- 1. Field of the Invention
- The present invention relates to interconnection technologies within semiconductor chips, especially to semiconductor devices with Through-Silicon-Via (TSV).
- 2. Description of the Prior Art
- Since the invention of integrated circuits, the semiconductor industry has experienced continuous rapid growth due to constant improvements in the integration density of various electronic components. For the most part, this improvement in integration density has come from repeated reductions in the minimum feature size, allowing more components to be integrated into chips.
- One method of scaling down includes three-dimensional stacking of chips used to form a stacked integrated circuit package. Three-dimensional (3-D) die stacking increases integration density and chip functionality by vertically integrating two or more dice. 3-D integration also improves interconnect speed by decreasing interconnect wire length, and reduces power dissipation and crosstalk.
- Therefore, the Through-Silicon-Via (TSV) connection is developed to use in forming interconnects for stacked wafers, stacked chip, and/or combinations thereof for 3-D packaging technologies.
- TSV is created through a substrate (e.g. wafer), by forming a via extending from a front surface to a back surface of the substrate, and filling the via with a conductive material. Generally the conductive material is copper.
- Copper has a coefficients of thermal expansion (CTE) of approximately 16.5×10−6/K, and silicon has a CTE of approximately 4.68×10−6/K. Thus, this CTE mismatch may result in significant stress between the silicon and copper.
- Because of the CTE mismatch, under normal operation, a mechanical stress may be induced at a copper-silicon interface when the package undergoes a temperature excursion. The stress may result in numerous problems, including thin-film delamination, cracking of the silicon and reduced transistor performance.
- To maintain a mechanical stress resulting from a CTE mismatch for a given temperature excursion, via size may be reduced, spacing between adjacent vias may be increased, or vias may be positioned far from active circuitry. Each of these options may lead to increased chip size, lower density circuits or increased cost per chip.
- In an exemplary embodiment, a semiconductor device with a through substrate via includes: a substrate; and a through substrate via penetrating the substrate, wherein the through substrate via comprises: an outer tube penetrating the substrate; at least one inner tube disposed within the outer tube; a dielectric layer lining on a side wall of the outer tube, and a side wall of the inner tube respectively; a strength-enhanced material filling the inner tube; and a conductive layer filling the outer tube.
- In another exemplary embodiment, a method of fabricating a semiconductor device with a through substrate via, includes: providing a substrate; patterning the substrate to form at least one inner tube in the substrate; forming a first dielectric layer on an exposed surface of the inner tube; forming a strength-enhanced material filling the inner tube; patterning the first dielectric layer and the substrate to form an outer tube, wherein the inner tube is surrounded by the outer tube; forming a second dielectric layer on a side wall of the inner tube, and a side wall of the outer tube; and filling the outer tube with a conductive layer.
- A novel structure of a through substrate via is provided. The novel structure is composed of the outer tube with a plurality of inner tubes within. The conductive layer for connecting stacked wafers or stacked chips fills up the outer tube. Furthermore, the inner tube is filled with strength-enhanced material for increasing the mechanical strength of the through substrate via. Because of the numerous inner tubes inside the outer tube, the stress formed due to CTE mismatch can be dispersed.
- These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
- The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings:
-
FIG. 1 toFIG. 7B depicts the fabricating method of a semiconductor device with a through substrate via according to a preferred embodiment of the present invention; and -
FIG. 8 depicts top view of a semiconductor device with a through substrate via according to another embodiment of the present invention. -
FIG. 1 toFIG. 7B depicts an exemplary method of fabricating a semiconductor device with a through substrate via according to a preferred embodiment of the present invention.FIG. 3B is a sectional view ofFIG. 3A taken along line AA′.FIG. 5B is a sectional view ofFIG. 5A taken along line AA′.FIG. 6B is a sectional view ofFIG. 6A taken along line AA′.FIG. 7B is a sectional view ofFIG. 7A taken along line AA′.FIG. 8 depicts a top view of a semiconductor device with a through substrate via according to another embodiment of the present invention. - As shown in
FIG. 1 , first, asubstrate 10 having afront side 12 and aback side 14 is provided. Thesubstrate 10 may be crystalline semiconductors made from Si, SiGe, Ge, GeAs, AlGaAs, an SOI substrate, a glass substrate, a ceramic substrate, a polymer substrate, or a resin material, etc. Theback side 14 of thesubstrate 10 is depicted facing down in the figure. Thefront side 12 of thesubstrate 10 has circuit elements on it. For example, asemiconductor element 16 such as a thin film transistor (TFT), or a MOS device is disposed in and on thefront side 12 of thesubstrate 10. Then, thesubstrate 10 and thesemiconductor device 16 are covered by adielectric layer 18 and ahard mask 20. Thedielectric layer 18 may be an inter metal dielectric (IMD) layer. - Next, a patterned
mask 22 such as a patterned photoresist having at least one inner tube pattern is formed on thehard mask 20. Referring toFIG. 2 , later, thehard mask 20 and thedielectric layer 18 are etched by taking the patternedmask 22 as an etching mask. The pattern in the patternedmask 22 is transferred to thehard mask 20 and thedielectric layer 18. - As shown in
FIG. 3A andFIG. 3B , the patternedmask 22 is removed. Later, thesubstrate 10 is etched to form at least oneinner tube 24 in thesubstrate 10 by taking thehard mask 20 and thedielectric layer 18 as a mask. As set forth inFIG. 3A , nineinner tubes 24 are showed for illustration purposes. However, based on different requirements, the number of theinner tubes 24 can be adjusted depending on different requirements. Moreover, the size of theinner tubes 24 may be different. For example, among all theinner tubes 24, theinner tube 241 surrounded by otherinner tubes 242 can be the largest. It is noteworthy that the lower end of each of theinner tubes 24 has a distance d1 lower than thefront side 12 of thesubstrate 10. The distance d1 is advantageously 1 μm to 7 μm. However, the distance d1 may be adjusted based on different product requirements. Furthermore, theinner tubes 24 do not penetrate thesubstrate 10. It should be understood that the shape of theinner tubes 24 is not limited to cylinder, other shapes such as trihedron, tetrahedron, pentahedron and hexahedron can be employed to theinner tubes 24. - As shown in
FIG. 4 , adielectric layer 26 such as silicon oxide or silicon nitride is formed on the side wall of each of theinner tubes 24, and the top surface of thehard mask 20. In this embodiment, thedielectric layer 26 is preferably silicon oxide formed by a chemical vapor deposition (CVD) or atomic layer deposition (ALD) process. After that, a strength-enhancedmaterial 28 such as silicon oxide or silicon nitride is formed to fill up each of theinner tubes 24. Excess strength-enhancedmaterial 28 above thedielectric layer 26 may be removed by chemical mechanical polishing (CMP). The strength-enhancedmaterial 28 is preferably silicon nitride. However, other materials can be utilized to form the strength-enhancedmaterial 28, as long as the material of the strength-enhancedmaterial 28 is different from that of thedielectric layer 26. - As shown in
FIG. 5A and 5B , a patternedmask 30 such as a patterned photoresist layer is formed to cover part of thedielectric layer 26. Theinner tubes 24 and the strength-enhancedmaterial 28 inside theinner tubes 24, thedielectric layer 26 between each of theinner tubes 24, thedielectric layer 26 around theinner tubes 24 are exposed through the patternedmask 30. - As shown in
FIGS. 6A and 6B , an etching process is performed by taking the patternedmask 30, the strength-enhancedmaterial 28 as an etching mask to remove thedielectric layer 26, thehard mask 20, thedielectric layer 18 and thesubstrate 10 so as to form anouter tube 32 surrounding the numerousinner tubes 24. The shape of theouter tube 32 is not limited to cylinder, other shapes such as trihedron, tetrahedron, pentahedron and hexahedron can be employed to theouter tube 32. Then, the patternedmask 30 is removed. Next, a thermal oxidation process or a deposition process is performed to form adielectric layer 26′ on the sidewall of each of theinner tubes 24, and the sidewall of theouter tube 32 and the top surface of thehard mask 20. Thedielectric layer 26′ is preferably silicon oxide. However, other dielectric materials can be utilized to form thedielectric layer 26′, as long as the material of the strength-enhancedmaterial 28 is different from that of thedielectric layer 26′. - Referring to
FIGS. 7A and 7B , aconductive layer 34 is formed to fill up theouter tube 32 and covers theouter tube 32, theinner tubes 24, thedielectric layer 26′ and thesemiconductor element 16. Theconductive layer 34 may include copper, tungsten, gold, silver, aluminum or other conductive materials. Moreover, theconductive layer 34 may be a multi-layer structure. For example, theconductive layer 34 may be a copper layer with a seeding layer of copper, or a tungsten layer with a layer of titanium nitride serving as an interface layer. According to a preferred embodiment of the present invention, theconductive layer 34 is advantageously tungsten. Later, a planarization process is performed to remove theconductive layer 34 covered on thedielectric layer 18 by taking thedielectric layer 26′ and thehard mask 20 as a stop layer. Therefore, theconductive layer 34, thedielectric layer 26′ and thehard mask 20 above the top surface of thedielectric layer 18 are removed. The planarization process may be a chemical mechanical polishing. An etching process or any suitable process may be employed to remove theconductive layer 34 outside of theouter tube 32. At this point, a semiconductor device with a through substrate via 40 is completed. After that, thesubstrate 10 may be thinned before bonding to another substrate to form a wafer stack. After thinning, the lower end of each of theinner tubes 24 may have a distance d2 distant from theback side 14 of thesubstrate 10. The distance d2 is preferably 43 μm to 49 μm, but not limited to it. The distance d2 can be altered based on the product size. - According to another preferred embodiment of the present invention, a semiconductor device with a through substrate via 40 is provided. Referring to
FIGS. 7A and 7B , a semiconductor device with a through substrate via 40 includes: asubstrate 10 having afront side 12 and aback side 14. Theback side 14 of thesubstrate 10 is depicted facing down in the figure. A stress-released through substrate via 42 penetrates thesubstrate 10. The stress-released through substrate via 42 includes anouter tube 32 penetrating thesubstrate 10. A least oneinner tube 24 is disposed within theouter tube 32. InFIG. 7A , there are nineinner tubes 24 within theouter tube 32. However, it should be understood that the invention is not limited to nine inner tubes illustrated inFIG. 7A . The number of theinner tubes 24 can be adjusted based on different requirements. Furthermore, the size of each of theinner tubes 24 can be adjusted. For example, theinner tube 241 at the center of theouter tube 32 can be larger than otherinner tubes 242. Adielectric layer 26′ lines on the side wall of theouter tube 32, and the side wall of each of theinner tubes 24 respectively. Thedielectric layer 26′ may be silicon oxide, silicon nitride or other dielectric materials. In this embodiment, thedielectric layer 26′ is preferably silicon oxide. A strength-enhancedmaterial 28 fills up each of theinner tubes 24. The strength-enhancedmaterial 28 may be silicon oxide, silicon nitride or other dielectric materials. But, the strength-enhancedmaterial 28 is preferably silicon nitride. Moreover, the material of the strength-enhancedmaterial 28 should be different from that of thedielectric layer 26′. Aconductive layer 34 fills up theouter tube 32. Theconductive layer 34 may be copper, tungsten, gold, silver, aluminum or other conductive materials. Preferably, theconductive layer 34 in this embodiment is tungsten. - The lower end of each of the
inner tubes 24 has a distance d1 lower than thefront side 12 of thesubstrate 10. The distance d1 is advantageously 1 μm to 7 μm. More specifically, the lower end of each of theinner tubes 24 has distance d2 distant from theback side 14 of thesubstrate 10. The distance d2 is preferably 43 μμm to 49 μm, but not limited to it. The distance d1 is decided basing on the depth of thesemiconductor element 16. - The shape of the
outer tube 34 and theinner tubes 24 may be cylinder, trihedron, tetrahedron, pentahedron or hexahedron. For example, as shown inFIG. 8 , theouter tube 32 and theinner tubes 24 have a shape of tetrahedron. - The feature of the embodiment in the present invention is that there are numerous inner tubes disposed inside the outer tube. The stress arises from CTE mismatch can be distributed onto the numerous inner tubes. Furthermore, the silicon nitride filling within the inner tubes can increase the strength of the top portion of the through substrate via. The top portion of the through substrate via refers to 1˜7 μm below the front side of the substrate. Therefore, the semiconductor element near the through substrate via will not be deteriorated by the stress. Moreover, tungsten has a CTE of is approximately 4.5 10−6/K, and silicon nitride has a CTE of approximately 3.3 10−6/K. As illustrated in the foregoing description, the copper has a CTE of approximately 16.5 10−6/K, and silicon has a CTE of approximately 4.68 10−6/K. Therefore, the CTE of copper is much greater than that of the silicon. Compared to copper, tungsten has a similar CTE as compared to silicon. Therefore, a through substrate via with tungsten as the conductive layer will have smaller stress generated by CTE mismatch than a through substrate via with copper as the conductive layer. Furthermore, silicon nitride has even smaller CTE than tungsten. As a result, the silicon nitride filling inside the inner tubes merely generate small stress. As a result, the through substrate via described in the foregoing preferred embodiment possesses a structure with low stress generated by the CTE mismatch.
- Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims (9)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/400,592 US8202801B1 (en) | 2010-04-16 | 2012-02-21 | Method of fabricating a semiconductor device with through substrate via |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/761,413 US8148824B2 (en) | 2010-04-16 | 2010-04-16 | Semiconductor device with through substrate via |
US13/400,592 US8202801B1 (en) | 2010-04-16 | 2012-02-21 | Method of fabricating a semiconductor device with through substrate via |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/761,413 Division US8148824B2 (en) | 2010-04-16 | 2010-04-16 | Semiconductor device with through substrate via |
Publications (2)
Publication Number | Publication Date |
---|---|
US20120142187A1 true US20120142187A1 (en) | 2012-06-07 |
US8202801B1 US8202801B1 (en) | 2012-06-19 |
Family
ID=44779166
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/761,413 Active 2030-09-25 US8148824B2 (en) | 2010-04-16 | 2010-04-16 | Semiconductor device with through substrate via |
US13/400,592 Active US8202801B1 (en) | 2010-04-16 | 2012-02-21 | Method of fabricating a semiconductor device with through substrate via |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/761,413 Active 2030-09-25 US8148824B2 (en) | 2010-04-16 | 2010-04-16 | Semiconductor device with through substrate via |
Country Status (3)
Country | Link |
---|---|
US (2) | US8148824B2 (en) |
CN (1) | CN102222654B (en) |
TW (1) | TWI397162B (en) |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8693163B2 (en) * | 2010-09-01 | 2014-04-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cylindrical embedded capacitors |
US8283785B2 (en) | 2010-09-20 | 2012-10-09 | Micron Technology, Inc. | Interconnect regions |
JP2012164702A (en) * | 2011-02-03 | 2012-08-30 | Elpida Memory Inc | Semiconductor device |
US8519515B2 (en) * | 2011-04-13 | 2013-08-27 | United Microlectronics Corp. | TSV structure and method for forming the same |
CN103325749A (en) * | 2012-03-22 | 2013-09-25 | 德州仪器公司 | Integrated circuit (IC) having TSVs and stress compensating layer |
CN103378028B (en) * | 2012-04-13 | 2016-01-13 | 南亚科技股份有限公司 | There is semiconductor structure and its formation method of stress protection structure |
US8772946B2 (en) * | 2012-06-08 | 2014-07-08 | Invensas Corporation | Reduced stress TSV and interposer structures |
US9070698B2 (en) * | 2012-11-01 | 2015-06-30 | International Business Machines Corporation | Through-substrate via shielding |
US8916979B2 (en) | 2012-12-28 | 2014-12-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Through-vias and methods of forming the same |
CN104253109A (en) * | 2013-06-26 | 2014-12-31 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor device and manufacturing method thereof |
US9147642B2 (en) | 2013-10-31 | 2015-09-29 | Nanya Technology Corporation | Integrated circuit device |
US9911689B2 (en) * | 2013-12-23 | 2018-03-06 | Intel Corporation | Through-body-via isolated coaxial capacitor and techniques for forming same |
US9236328B1 (en) * | 2014-10-27 | 2016-01-12 | International Business Machines Corporation | Electrical and optical through-silicon-via (TSV) |
US11398415B2 (en) * | 2018-09-19 | 2022-07-26 | Intel Corporation | Stacked through-silicon vias for multi-device packages |
US20230275012A1 (en) * | 2022-02-28 | 2023-08-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dielectric anchors for anchoring a conductive pillar |
CN118352244A (en) * | 2023-01-06 | 2024-07-16 | 长鑫存储技术有限公司 | Interposer structure, package structure and integrated circuit board structure |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6180536B1 (en) * | 1998-06-04 | 2001-01-30 | Cornell Research Foundation, Inc. | Suspended moving channels and channel actuators for microfluidic applications and method for making |
US20070052067A1 (en) * | 2005-08-31 | 2007-03-08 | Sanyo Electric Co., Ltd | Semiconductor device, method of manufacturing the same, circuit board, and method of manufacturing the same |
US20100048019A1 (en) * | 2005-09-29 | 2010-02-25 | Nec Electronics Corporation | Method for manufacturing a semiconductor device |
US20100197134A1 (en) * | 2005-06-14 | 2010-08-05 | John Trezza | Coaxial through chip connection |
US7898087B2 (en) * | 2006-08-11 | 2011-03-01 | International Business Machines Corporation | Integrated chip carrier with compliant interconnects |
US7964972B2 (en) * | 2004-06-30 | 2011-06-21 | Renesas Electronics Corporation | Semiconductor device providing a first electrical conductor and a second electrical conductor in one through hole and method for manufacturing the same |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3895987B2 (en) * | 2001-12-27 | 2007-03-22 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
US6790775B2 (en) * | 2002-10-31 | 2004-09-14 | Hewlett-Packard Development Company, L.P. | Method of forming a through-substrate interconnect |
JP4289146B2 (en) * | 2003-03-27 | 2009-07-01 | セイコーエプソン株式会社 | Manufacturing method of three-dimensional mounting type semiconductor device |
JP4387269B2 (en) * | 2004-08-23 | 2009-12-16 | 株式会社テクニスコ | Glass substrate with vias and method for forming vias |
US7215032B2 (en) * | 2005-06-14 | 2007-05-08 | Cubic Wafer, Inc. | Triaxial through-chip connection |
US7402515B2 (en) | 2005-06-28 | 2008-07-22 | Intel Corporation | Method of forming through-silicon vias with stress buffer collars and resulting devices |
KR100826979B1 (en) * | 2006-09-30 | 2008-05-02 | 주식회사 하이닉스반도체 | Stack package and method for fabricating the same |
US7772123B2 (en) * | 2008-06-06 | 2010-08-10 | Infineon Technologies Ag | Through substrate via semiconductor components |
JP2010010324A (en) * | 2008-06-26 | 2010-01-14 | Toshiba Corp | Semiconductor device and method of manufacturing the same |
-
2010
- 2010-04-16 US US12/761,413 patent/US8148824B2/en active Active
- 2010-05-21 TW TW099116280A patent/TWI397162B/en active
- 2010-06-04 CN CN201010198506XA patent/CN102222654B/en active Active
-
2012
- 2012-02-21 US US13/400,592 patent/US8202801B1/en active Active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6180536B1 (en) * | 1998-06-04 | 2001-01-30 | Cornell Research Foundation, Inc. | Suspended moving channels and channel actuators for microfluidic applications and method for making |
US7964972B2 (en) * | 2004-06-30 | 2011-06-21 | Renesas Electronics Corporation | Semiconductor device providing a first electrical conductor and a second electrical conductor in one through hole and method for manufacturing the same |
US20100197134A1 (en) * | 2005-06-14 | 2010-08-05 | John Trezza | Coaxial through chip connection |
US20070052067A1 (en) * | 2005-08-31 | 2007-03-08 | Sanyo Electric Co., Ltd | Semiconductor device, method of manufacturing the same, circuit board, and method of manufacturing the same |
US20100048019A1 (en) * | 2005-09-29 | 2010-02-25 | Nec Electronics Corporation | Method for manufacturing a semiconductor device |
US7898087B2 (en) * | 2006-08-11 | 2011-03-01 | International Business Machines Corporation | Integrated chip carrier with compliant interconnects |
Also Published As
Publication number | Publication date |
---|---|
US20110254169A1 (en) | 2011-10-20 |
US8202801B1 (en) | 2012-06-19 |
TW201138039A (en) | 2011-11-01 |
CN102222654B (en) | 2013-04-03 |
US8148824B2 (en) | 2012-04-03 |
TWI397162B (en) | 2013-05-21 |
CN102222654A (en) | 2011-10-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8202801B1 (en) | Method of fabricating a semiconductor device with through substrate via | |
US10629568B2 (en) | Stacked integrated circuits with redistribution lines | |
CN102420210B (en) | Device with through-silicon via (tsv) and method of forming the same | |
US8884440B2 (en) | Integrated circuit device including through-silicon via structure having offset interface | |
US20170053872A1 (en) | Integrated Circuit Devices Having Through-Silicon Via Structures and Methods of Manufacturing the Same | |
US20220013502A1 (en) | Semiconductor packages | |
US10297583B2 (en) | Semiconductor device package and methods of packaging thereof | |
TWI553802B (en) | Silicon interposer structure, package structure and method of forming silicon interposer structure | |
US11302662B2 (en) | Semiconductor package with air gap and manufacturing method thereof | |
TWI418000B (en) | Semiconductor structures and methods of forming the same | |
TW201308556A (en) | 3-D integration using multi stage vias | |
TWI812168B (en) | Three-dimensional device structure and forming method thereof | |
US20150303108A1 (en) | Method for forming semiconductor device | |
TW202310186A (en) | Three-dimensional device structure | |
US20120032339A1 (en) | Integrated circuit structure with through via for heat evacuating | |
US10607924B1 (en) | Semiconductor package structure and method for preparing the same | |
US20240105619A1 (en) | Semiconductor device and method of manufacture | |
CN113644039B (en) | Semiconductor structure and forming method thereof | |
CN113611685A (en) | Semiconductor packaging structure and preparation method thereof | |
US20150179580A1 (en) | Hybrid interconnect structure and method for fabricating the same | |
US9899314B2 (en) | Semiconductor substrate and fabrication method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NANYA TECHNOLOGY CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIN, SHIAN-JYH;REEL/FRAME:027732/0869 Effective date: 20100415 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |