US20120103932A1 - Methods for fabricating current-carrying structures using voltage switchable dielectric materials - Google Patents
Methods for fabricating current-carrying structures using voltage switchable dielectric materials Download PDFInfo
- Publication number
- US20120103932A1 US20120103932A1 US13/347,585 US201213347585A US2012103932A1 US 20120103932 A1 US20120103932 A1 US 20120103932A1 US 201213347585 A US201213347585 A US 201213347585A US 2012103932 A1 US2012103932 A1 US 2012103932A1
- Authority
- US
- United States
- Prior art keywords
- substrate
- voltage
- current
- switchable dielectric
- dielectric material
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims abstract description 138
- 239000003989 dielectric material Substances 0.000 title abstract description 132
- 230000008569 process Effects 0.000 claims abstract description 102
- 239000004020 conductor Substances 0.000 claims abstract description 66
- 238000009713 electroplating Methods 0.000 claims abstract description 15
- 150000002500 ions Chemical class 0.000 claims abstract description 14
- 239000000758 substrate Substances 0.000 claims description 336
- 239000000463 material Substances 0.000 claims description 84
- 230000015572 biosynthetic process Effects 0.000 claims description 51
- 238000007747 plating Methods 0.000 claims description 35
- 238000000151 deposition Methods 0.000 claims description 20
- 239000000696 magnetic material Substances 0.000 claims description 8
- 230000000873 masking effect Effects 0.000 claims description 8
- 229910052737 gold Inorganic materials 0.000 claims description 6
- 230000002441 reversible effect Effects 0.000 claims description 6
- 239000004065 semiconductor Substances 0.000 claims description 6
- 229910052802 copper Inorganic materials 0.000 claims description 5
- 238000005498 polishing Methods 0.000 claims description 5
- 229910052709 silver Inorganic materials 0.000 claims description 4
- 229910052782 aluminium Inorganic materials 0.000 claims description 3
- 229910052718 tin Inorganic materials 0.000 claims description 3
- 239000010410 layer Substances 0.000 description 115
- 238000005755 formation reaction Methods 0.000 description 50
- 229920002120 photoresistant polymer Polymers 0.000 description 21
- 230000008901 benefit Effects 0.000 description 19
- 239000000203 mixture Substances 0.000 description 15
- 239000002245 particle Substances 0.000 description 15
- 239000002243 precursor Substances 0.000 description 13
- 239000008151 electrolyte solution Substances 0.000 description 11
- 239000000243 solution Substances 0.000 description 10
- 238000004519 manufacturing process Methods 0.000 description 9
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 8
- 238000005530 etching Methods 0.000 description 6
- 239000000843 powder Substances 0.000 description 6
- 239000000853 adhesive Substances 0.000 description 5
- 230000001070 adhesive effect Effects 0.000 description 5
- 230000006870 function Effects 0.000 description 5
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 5
- 239000010931 gold Substances 0.000 description 5
- 239000012811 non-conductive material Substances 0.000 description 5
- 238000000059 patterning Methods 0.000 description 5
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 4
- KWYUFKZDYYNOTN-UHFFFAOYSA-M Potassium hydroxide Chemical compound [OH-].[K+] KWYUFKZDYYNOTN-UHFFFAOYSA-M 0.000 description 4
- 239000010949 copper Substances 0.000 description 4
- 239000003431 cross linking reagent Substances 0.000 description 4
- 230000008021 deposition Effects 0.000 description 4
- 229910052759 nickel Inorganic materials 0.000 description 4
- 229920005596 polymer binder Polymers 0.000 description 4
- 239000002491 polymer binding agent Substances 0.000 description 4
- 230000002829 reductive effect Effects 0.000 description 4
- 238000004891 communication Methods 0.000 description 3
- 238000009472 formulation Methods 0.000 description 3
- 230000013011 mating Effects 0.000 description 3
- 238000010899 nucleation Methods 0.000 description 3
- 239000004033 plastic Substances 0.000 description 3
- 229920005989 resin Polymers 0.000 description 3
- 239000011347 resin Substances 0.000 description 3
- 238000012216 screening Methods 0.000 description 3
- 239000004332 silver Substances 0.000 description 3
- 235000012431 wafers Nutrition 0.000 description 3
- XEEYBQQBJWHFJM-UHFFFAOYSA-N Iron Chemical compound [Fe] XEEYBQQBJWHFJM-UHFFFAOYSA-N 0.000 description 2
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 2
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 2
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 239000011230 binding agent Substances 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 238000011161 development Methods 0.000 description 2
- -1 filaments Substances 0.000 description 2
- 239000012530 fluid Substances 0.000 description 2
- 238000003384 imaging method Methods 0.000 description 2
- 239000007788 liquid Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000000465 moulding Methods 0.000 description 2
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 2
- 229920003223 poly(pyromellitimide-1,4-diphenyl ether) Polymers 0.000 description 2
- 238000012545 processing Methods 0.000 description 2
- 230000000717 retained effect Effects 0.000 description 2
- 239000011135 tin Substances 0.000 description 2
- 238000007740 vapor deposition Methods 0.000 description 2
- 229910052580 B4C Inorganic materials 0.000 description 1
- 229910001369 Brass Inorganic materials 0.000 description 1
- 229910000906 Bronze Inorganic materials 0.000 description 1
- BVKZGUZCCUSVTD-UHFFFAOYSA-L Carbonate Chemical compound [O-]C([O-])=O BVKZGUZCCUSVTD-UHFFFAOYSA-L 0.000 description 1
- FYYHWMGAXLPEAU-UHFFFAOYSA-N Magnesium Chemical compound [Mg] FYYHWMGAXLPEAU-UHFFFAOYSA-N 0.000 description 1
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 1
- 229920000297 Rayon Polymers 0.000 description 1
- QAOWNCQODCNURD-UHFFFAOYSA-L Sulfate Chemical compound [O-]S([O-])(=O)=O QAOWNCQODCNURD-UHFFFAOYSA-L 0.000 description 1
- 229910052790 beryllium Inorganic materials 0.000 description 1
- ATBAMAFKBVZNFJ-UHFFFAOYSA-N beryllium atom Chemical compound [Be] ATBAMAFKBVZNFJ-UHFFFAOYSA-N 0.000 description 1
- 229910052797 bismuth Inorganic materials 0.000 description 1
- JCXGWMGPZLAOME-UHFFFAOYSA-N bismuth atom Chemical compound [Bi] JCXGWMGPZLAOME-UHFFFAOYSA-N 0.000 description 1
- INAHAJYZKVIDIZ-UHFFFAOYSA-N boron carbide Chemical compound B12B3B4C32B41 INAHAJYZKVIDIZ-UHFFFAOYSA-N 0.000 description 1
- 239000010951 brass Substances 0.000 description 1
- 239000010974 bronze Substances 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 239000000969 carrier Substances 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 239000010952 cobalt-chrome Substances 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- KUNSUQLRTQLHQQ-UHFFFAOYSA-N copper tin Chemical compound [Cu].[Sn] KUNSUQLRTQLHQQ-UHFFFAOYSA-N 0.000 description 1
- 230000001627 detrimental effect Effects 0.000 description 1
- XPPKVPWEQAFLFU-UHFFFAOYSA-J diphosphate(4-) Chemical compound [O-]P([O-])(=O)OP([O-])([O-])=O XPPKVPWEQAFLFU-UHFFFAOYSA-J 0.000 description 1
- 235000011180 diphosphates Nutrition 0.000 description 1
- 239000006185 dispersion Substances 0.000 description 1
- 238000004090 dissolution Methods 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 239000008393 encapsulating agent Substances 0.000 description 1
- 239000003822 epoxy resin Substances 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 239000003365 glass fiber Substances 0.000 description 1
- 229910052742 iron Inorganic materials 0.000 description 1
- 239000011133 lead Substances 0.000 description 1
- 229910052749 magnesium Inorganic materials 0.000 description 1
- 239000011777 magnesium Substances 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- NFFIWVVINABMKP-UHFFFAOYSA-N methylidynetantalum Chemical compound [Ta]#C NFFIWVVINABMKP-UHFFFAOYSA-N 0.000 description 1
- 238000004377 microelectronic Methods 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- 239000011733 molybdenum Substances 0.000 description 1
- 239000003921 oil Substances 0.000 description 1
- 229920000620 organic polymer Polymers 0.000 description 1
- 229910052763 palladium Inorganic materials 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 229920000647 polyepoxide Polymers 0.000 description 1
- 238000007639 printing Methods 0.000 description 1
- 238000011536 re-plating Methods 0.000 description 1
- 239000011819 refractory material Substances 0.000 description 1
- 238000009877 rendering Methods 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 229920000260 silastic Polymers 0.000 description 1
- 229920002379 silicone rubber Polymers 0.000 description 1
- 239000004945 silicone rubber Substances 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 239000000725 suspension Substances 0.000 description 1
- 229910003468 tantalcarbide Inorganic materials 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
- 230000009466 transformation Effects 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
- 239000001993 wax Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0254—High voltage adaptations; Electrical insulation details; Overvoltage or electrostatic discharge protection ; Arrangements for regulating voltages or for using plural voltages
-
- C—CHEMISTRY; METALLURGY
- C25—ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
- C25D—PROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
- C25D5/00—Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
- C25D5/54—Electroplating of non-metallic surfaces
- C25D5/56—Electroplating of non-metallic surfaces of plastics
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/03—Use of materials for the substrate
- H05K1/0313—Organic insulating material
- H05K1/0353—Organic insulating material consisting of two or more materials, e.g. two or more polymers, polymer + filler, + reinforcement
- H05K1/0373—Organic insulating material consisting of two or more materials, e.g. two or more polymers, polymer + filler, + reinforcement containing additives, e.g. fillers
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/18—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using precipitation techniques to apply the conductive material
- H05K3/188—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using precipitation techniques to apply the conductive material by direct electroplating
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/16—Printed circuits incorporating printed electric components, e.g. printed resistor, capacitor, inductor
- H05K1/167—Printed circuits incorporating printed electric components, e.g. printed resistor, capacitor, inductor incorporating printed resistors
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/02—Fillers; Particles; Fibers; Reinforcement materials
- H05K2201/0203—Fillers and particles
- H05K2201/0206—Materials
- H05K2201/0215—Metallic fillers
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/07—Electric details
- H05K2201/073—High voltage adaptations
- H05K2201/0738—Use of voltage responsive materials, e.g. voltage switchable dielectric or varistor materials
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/10—Using electric, magnetic and electromagnetic fields; Using laser light
- H05K2203/105—Using an electrical field; Special methods of applying an electric potential
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/42—Plated through-holes or plated via connections
- H05K3/423—Plated through-holes or plated via connections characterised by electroplating method
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/42—Plated through-holes or plated via connections
- H05K3/425—Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern
- H05K3/426—Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern initial plating of through-holes in substrates without metal
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49126—Assembling bases
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49128—Assembling formed circuit to base
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49155—Manufacturing circuit on or in base
Definitions
- This invention relates to the field of current-carrying devices and components.
- the invention relates to a current-carrying device including a substrate and a conductive layer.
- Current-carrying structures are generally fabricated by subjecting a substrate to a series of manufacturing steps. Examples of such current-carrying structures include printed circuit boards, printed wiring boards, backplanes, and other micro-electronic types of circuitry.
- the substrate is typically a rigid, insulative material such as epoxy-impregnated glass fiber laminate.
- a conductive material, such as copper, is patterned to define conductors, including ground and power planes.
- Some prior art current-carrying devices are manufactured by layering a conductive material over a substrate.
- a mask layer is deposited on the conductive layer, exposed, and developed. The resulting pattern exposes select regions where conductive material is to be removed from the substrate.
- the conductive layer is removed from the select regions by etching.
- the mask layer is subsequently removed, leaving a patterned layer of the conductive material on the surface of the substrate.
- an electroless process is used to deposit conductive lines and pads on a substrate.
- a plating solution is applied to enable conductive material to adhere to the substrate on selected portions of the substrate to form patterns of conductive lines and pads.
- substrate devices sometimes employ multiple substrates, or use both surfaces of one substrate to include componentry and circuitry. The result in either case is that multiple substrate surfaces in one device need to be interconnected to establish electrical communication between components on different substrate surfaces.
- sleeves or vias provided with conductive layering extend through the substrate to connect the multiple surfaces.
- vias extend through at least one substrate to interconnect one surface of that substrate to a surface of another substrate. In this way, an electrical link is established between electrical components and circuitry on two surfaces of the same substrate, or on surfaces of different substrates.
- via surfaces are plated by first depositing a seed layer of a conductive material followed by an electrolytic process.
- adhesives are used to attach conductive material to via surfaces. In these devices, the bond between the vias and conductive material is mechanical in nature.
- voltage switchable dielectric materials Certain materials, referred to below as voltage switchable dielectric materials, have been used in prior art devices to provide over-voltage protection. Because of their electrical resistance properties, these materials are used to dissipate voltage surges from, for example, lightning, static discharge, or power surges. Accordingly, voltage switchable dielectric materials are included in some devices, such as printed circuit boards. In these devices, a voltage switchable dielectric material is inserted between conductive elements and the substrate to provide over-voltage protection.
- Various aspects include a method for fabricating a current-carrying formation.
- the method comprises providing a first voltage switchable dielectric material having a first characteristic voltage, exposing the first voltage switchable dielectric material to a first source of ions associated with a first electrically conductive material, and creating a first voltage difference between the first source and the first voltage switchable dielectric material.
- the first voltage difference may be greater than the first characteristic voltage. Electrical current is allowed to flow from the first voltage switchable dielectric material, and the first electrically conductive material is deposited on the first voltage switchable dielectric material.
- the first voltage switchable dielectric material may be exposed to a second source of ions associated with a second electrically conductive material.
- a second voltage difference greater than the first characteristic voltage, may be created between the first voltage switchable dielectric material and the second source. Electrical current is allowed to flow from the first voltage switchable dielectric material during application of the second voltage difference, and the second electrically conductive material is deposited on the first voltage switchable dielectric material.
- a second voltage switchable dielectric material which may have a second characteristic voltage.
- a second voltage difference, greater than the second characteristic voltage, is created between the first source and the second voltage switchable dielectric material. Electrical current is allowed to flow from the second voltage switchable dielectric material, and the first electrically conductive material is deposited on the second voltage switchable dielectric material.
- a second voltage difference greater than the first characteristic voltage, may be created between the first source and the first voltage switchable dielectric material, and the first electrically conductive material may be deposited on the first voltage switchable dielectric material while it is subject to the second voltage difference.
- Voltage switchable dielectric materials may be disposed on one or more substrates, and in some cases, a substrate may be flexible.
- Some aspects include masking a portion of a voltage switchable dielectric material, such that the masked portion is not exposed to the first source.
- the first electrically conductive material is deposited on an unmasked region of the first voltage switchable dielectric material.
- Various aspects include a body comprising a voltage switchable dielectric material and a conductive material deposited on the voltage switchable dielectric material using an electrochemical process.
- the conductive material is deposited using electroplating.
- aspects include a body comprising a first conductor, a second conductor, and a voltage switchable dielectric material separating the first and second conductor.
- the voltage switchable dielectric material includes a current-carrying formation that electrically connects the first and second conductors.
- Some current-carrying formations include a via.
- Some current-carrying formations are fabricated using an electrochemical process.
- Various aspects include bodies comprising RFID cards, smart cards, printed wiring boards, flex circuits, wafers, and printed circuit boards.
- FIG. 1 illustrates a single-sided substrate device including a voltage switchable dielectric material, under an embodiment of the invention.
- FIG. 2 illustrates electrical resistance characteristics of a voltage switchable dielectric material, under an embodiment of the invention.
- FIGS. 3A-3F show a flow process for forming the device of FIG. 1 .
- FIG. 3A illustrates a step for forming a substrate of voltage switchable dielectric material.
- FIG. 3B illustrates a step of depositing a non-conductive layer on the substrate.
- FIG. 3C illustrates a step of patterning a non-conductive layer on the substrate.
- FIG. 3D illustrates a step of forming a conductive layer using the pattern of the non-conductive layer.
- FIG. 3E illustrates a step of removing the non-conductive layer from the substrate.
- FIG. 3F illustrates the step of polishing the conductive layer on the substrate.
- FIG. 4 details a process for electroplating current-carrying structures on a substrate formed from voltage switchable dielectric material, under an embodiment of the invention.
- FIG. 5 illustrates a dual-sided substrate device formed from voltage switchable dielectric material and including a via interconnecting current-carrying formations on both sides of the substrate, under an embodiment of the invention.
- FIG. 6 illustrates a flow process for forming the device of FIG. 5 .
- FIG. 7 illustrates a multi-layered substrate device including substrates formed from voltage switchable dielectric material, under an embodiment of the invention.
- FIG. 8 illustrates a process for forming the multi-substrate device of FIG. 7 .
- FIG. 9 illustrates an exemplary waveform for a pulse plating process according to an embodiment of the invention.
- FIG. 10 illustrates an exemplary waveform for a reverse pulse plating process according to an embodiment of the invention.
- FIG. 11 illustrates a segment of an interior structure of a connector, the segment having exposed pin receptacles according to an embodiment of the invention.
- FIG. 12 shows a perspective view of a portion of the segment of FIG. 11 with a mask disposed thereon, according to an embodiment of the invention.
- Embodiments of the invention use a class of material, referred to herein as voltage switchable dielectric materials, to develop current-carrying elements on a structure or substrate.
- the electrical resistivity of a voltage switchable dielectric material can be varied between a non-conductive state and a conductive state by an applied voltage.
- Methods of the invention render the substrate or structure conductive by applying a voltage to the voltage switchable dielectric material, then subjecting the substrate or structure to an electrochemical process. This process causes current-carrying material to be formed on the substrate.
- the current-carrying materials can be deposited on select regions of the substrate to form a patterned current-carrying layer.
- embodiments of the invention provide significant advantages over previous devices having current-carrying structures. Among other advantages, current-carrying material can be patterned onto the substrate with fewer steps, thus avoiding costly and time-consuming steps such as etching and electroless processes.
- Voltage switchable dielectric materials may also be used for dual-sided and multi-substrate devices having two or more substrate surfaces containing electrical components and circuitry. Vias in substrates formed from voltage switchable dielectric materials can interconnect electrical components and circuitry on different substrate surfaces.
- a via can include any opening of a substrate or device that can be provided with a conductive layer for the purpose of electrically interconnecting two or more substrate surfaces. Vias include voids, openings, channels, slots, and sleeves that can be provided with a conductive layer to interconnect electrical components and circuitry on the different substrate surfaces.
- plating a via can be accomplished during a relatively simple electrochemical process. For example, vias in a voltage switchable dielectric material substrate may be plated using an electrolytic process. The vias can also be formed concurrently during the electrolytic process used to pattern one or more conductive layers on a substrate surface or surfaces of the device.
- a current-carrying structure is formed from a voltage switchable dielectric material.
- a current-carrying formation can be formed on a plurality of selected sections of a surface of the substrate.
- current carrying refers to an ability to carry current in response to an applied voltage.
- Examples of current-carrying materials include magnetic and conductive materials.
- formed includes causing the current-carrying formation to form through a process in which a current-carrying material is deposited in the presence of a current applied to the substrate. Accordingly, current-carrying material may be electrodeposited onto the surface of the substrate through processes such as electroplating, plasma deposition, vapor deposition, electrostatic processes, or hybrids thereof. Other processes may also be used to form the current-carrying formation in the presence of an electrical current. The current-carrying formation may be incrementally formed so that a thickness of the current-carrying formation is developed by deposition of like material onto selected sections of the substrate.
- An electrobonding interface is formed between the current-carrying formation and the substrate.
- the electrobonding interface comprises an interface layer of electrobonds between the current-carrying formation and the substrate.
- the electrobonds are bonds formed between molecules of the substrate and molecules of the current-carrying material that are electrodeposited onto the substrate. The electrobonds form in regions of the substrate where additional current-carrying material is deposited to form the current-carrying formation.
- electrobonds exclude bonds formed as a result of electroless processes where molecules of the current-carrying material may be mechanically or otherwise added to the surface. Electrobonds exclude bonds formed in processes that include, for example, seeding conductive material onto the substrate using adhesives and other types of mechanical or chemical bonds. Examples of processes where current-carrying material may be electrodeposited to form electrobonds include electroplating, plasma deposition, vapor deposition, electrostatic processes, and hybrids thereof.
- a nonconductive layer may be patterned onto the surface of the substrate to define the selected sections of the substrate.
- the substrate is then subjected to an electrochemical process to incrementally form the current-carrying formation on the selected regions of the substrate.
- the non-conductive layer may comprise a resist layer that is removed once the current-carrying formation is formed on the select regions of the substrate.
- the non-conductive layer can also be formed from screened resist patterns, which can either be permanent or removable from the substrate.
- a voltage switchable dielectric material is a material that is non-conductive until a voltage is applied that exceeds a characteristic threshold voltage value. Above the characteristic threshold voltage value the material becomes conductive. Therefore, a voltage switchable dielectric material is switchable between a non-conductive state and a conductive state.
- An electrochemical process includes a process in which conductive elements are bonded to a voltage switchable dielectric material while the voltage switchable dielectric material is in the conductive state.
- An example of an electrochemical process is an electrolytic process.
- an electrode is immersed in a fluid along with another material. A voltage is applied between the electrode and the other material to cause ions from the electrode to transfer and form on the other material.
- a device in one embodiment, includes a single-sided substrate formed from voltage switchable dielectric material.
- a non-conductive layer is patterned onto the substrate to define regions on the surface of substrate.
- the substrate is subjected to an electrolytic process when the voltage switchable dielectric material is in a conductive state.
- the electrolytic process causes conductive material to incrementally form on the substrate in the regions defined by the pattern of the non-conductive layer.
- One advantage of this embodiment is that the current-carrying formation can be fabricated on the structure with a reduced thickness relative to previous substrate devices.
- the patterned current-carrying formation can be formed without implementing some fabrication steps used with prior art structures, such as, for example, steps of etching, or multiple steps of masking, imaging, and developing resist layers.
- a dual-sided substrate is formed to include vias to electrically connect components on both sides of the substrate.
- a patterned current-carrying layer is formed on each side of the substrate.
- One or more vias extend through the substrate.
- the substrate can be subjected to one or more electrochemical processes while in the conductive state, causing current-carrying material to be formed on selected sections of the substrate, including on surfaces defining the vias.
- the selected sections of the substrate can be defined by a non-conductive layer, patterned in a previous step.
- vias are plated only after the substrate is provided with conductive elements on the substrate's surfaces. Failures in the plated vias may not be noticed or caused until at least some or all of the substrates in the device are assembled together. If plating a via fails, re-plating the via is not feasible in the assembled device. Often, the entire device has to be discarded. Thus, one failed via in a device having several vias and substrates is enough to cause the entire device, including all of the fabricated substrates, to be discarded.
- a multi-substrate device in another embodiment, includes two or more substrates each formed from a voltage switchable dielectric material. Each substrate can be subjected to an electrochemical process to form a conductive layer. A pattern of each conductive layer is predetermined by patterning a non-conductive layer to define the pattern for the current-carrying formation. One or more vias may be used to electrically connect current-carrying formations on one or more of the substrates. Each via may be formed when the respective substrates are subjected to the electrochemical process.
- multi-substrate devices use the conductive state of the voltage switchable dielectric material to plate vias interconnecting the different substrate surfaces. Therefore, current-carrying materials can be formed on vias during an electrolytic processes without having to alter the substrate in regions that define the vias. The resulting current-carrying layers formed in the vias significantly reduce the risk that the vias will fail to establish electrical contact between substrates. In contrast, prior art multi-substrate devices have been plagued by occasionally ineffective vias, which often resulted in the entire multi-substrate device having to be discarded.
- a substrate formed from a voltage switchable dielectric material also provides voltage regulation protection to the device as a whole.
- substrate devices such as PCBs, surface mount components, pin connectors, smart cards, and magnetically layered materials.
- FIG. 1 is a cross-sectional view of a device incorporating a voltage switchable dielectric material, under an embodiment of the invention.
- the voltage switchable dielectric material is used to form a substrate 10 of the device.
- the voltage switchable dielectric material is non-conductive but, as previously noted, can be switched to a conductive state by applying a voltage having a magnitude that exceeds a characteristic voltage of the material.
- Numerous examples of a voltage switchable dielectric material have been developed, including those described below with reference to FIG. 2 .
- Applications in which current-carrying substrates are used include, for example, printed circuit boards (PCBs), printed wiring boards, semiconductor wafers, flex circuit boards, backplanes, and integrated circuit devices. Specific applications of integrated circuit include devices having computer processors, computer readable memory devices, motherboards, and PCBs.
- the voltage switchable dielectric material in the substrate 10 allows for the fabrication of a patterned current-carrying formation 30 .
- the current-carrying formation 30 is a combination of individual current-carrying elements 35 formed onto the substrate 10 according to a predetermined pattern.
- the current-carrying formation 30 includes conductive materials.
- the current-carrying formation 30 is formed from precursors deposited on the substrate 10 during an electrochemical process in which the voltage switchable dielectric material is rendered conductive by an applied voltage (see FIG. 2 ). In an embodiment, the precursors are ions deposited from an electrode into a solution. The substrate 10 is exposed to the solution while the voltage switchable dielectric material is maintained in the conductive state.
- the precursors selectively deposit on the substrate 10 according to a predetermined pattern.
- the predetermined pattern is formed by patterning a non-conductive layer 20 such as a resist layer (see FIGS. 3B-3D ).
- a non-conductive layer 20 such as a resist layer
- the precursors deposit only on the exposed regions of the substrate 10 .
- the voltage switchable dielectric material in the conductive state can form electrochemical bonds with the precursors in the exposed sections of the substrate 10 .
- the non-conductive layer 20 ( FIGS. 3B-3D ) is formed from a resist layer deposited over the substrate 10 . The resist layer is then masked and exposed to create the pattern, as is well known.
- FIG. 2 illustrates the resistive properties of voltage switchable dielectric materials as a function of applied voltage.
- the voltage switchable dielectric materials that can be used to form the substrate have a characteristic voltage value (Vc) specific to the type, concentration, and particle spacing of the material's formulation.
- a voltage (Va) can be applied to the voltage switchable dielectric material to alter the electrical resistance properties of the material. If the magnitude of Va ranges between 0 and Vc, the voltage switchable dielectric material has a high electrical resistance and is therefore non-conductive. If the magnitude of Va exceeds Vc, the voltage switchable dielectric material transforms into a low electrical resistance state in which it is conductive. As shown by FIG. 2 , the electrical resistance of the substrate preferably switches sharply from high to low, so that the transformation between states is immediate.
- Vc ranges between 1 and 100 volts to render the voltage switchable dielectric material conductive.
- Vc is between 5 and 50 volts, using one of the compositions for voltage switchable dielectric material listed below.
- a voltage switchable material is formed from a mixture comprising conductive particles, filaments, or a powder dispersed in a layer including a non-conductive binding material and a binding agent.
- the conductive material may comprise the greatest proportion of the mixture.
- Other formulations that have the property of being non-conductive until a threshold voltage is applied are also intended to be included as voltage switchable dielectric material under embodiments of this invention.
- a specific example of a voltage switchable dielectric material is provided by a material formed from a 35% polymer binder, 0.5% cross linking agent, and 64.5% conductive powder.
- the polymer binder includes Silastic 35U silicone rubber
- the cross-linking agent includes Varox peroxide
- the conductive powder includes nickel with a 10 micron average particle size.
- Another formulation for a voltage switchable material includes 35% polymer binder, 1.0% cross linking agent, and 64.0% conductive powder where the polymer binder, the cross-linking agent, and the conductive powder are as described above.
- conductive particles, powders, or filaments for use in a voltage switchable dielectric material can include aluminum, beryllium, iron, silver, platinum, lead, tin, bronze, brass, copper, bismuth, cobalt, magnesium, molybdenum, palladium, tantalum carbide, boron carbide, and other conductive materials known in the art that can be dispersed within a material such as a binding agent.
- the non-conductive binding material can include organic polymers, ceramics, refractory materials, waxes, oils, and glasses, as well as other materials known in the art that are capable of inter-particle spacing or particle suspension. Examples of voltage switchable dielectric material are provided in references such as U.S. Pat. No.
- FIGS. 3A-3F illustrate a flow process for forming a single layer current-carrying structure on a substrate as shown in FIG. 1 , under an embodiment of the invention.
- the flow process exemplifies a process in which the electrical properties of a voltage switchable dielectric material are used to develop a current-carrying material according to a predetermined pattern.
- a substrate 10 is provided that is formed from a voltage switchable dielectric material.
- the substrate 10 has dimensions, shape, composition and properties as necessary for a particular application.
- the composition of the voltage switchable dielectric material can be varied so that the substrate is rigid or flexible, as required by the application.
- the voltage switchable dielectric material can be shaped for a given application. While some embodiments described herein disclose essentially planar substrates, other embodiments of the invention may employ a voltage switchable dielectric material that is molded or shaped into a non-planar substrate, such as for use with connectors and semiconductor components.
- a non-conductive layer 20 is deposited over the substrate 10 .
- the non-conductive layer 20 can be formed from a photo-imageable material, such as a photoresist layer.
- the non-conductive layer 20 is formed from a dry film resist.
- FIG. 3C shows that the non-conductive layer 20 is patterned on the substrate 10 .
- a mask is applied over the non-conductive layer 20 . The mask is used to expose a pattern of the substrate 10 through a positive photoresist. The pattern of the exposed substrate 10 corresponds to a pattern in which current-carrying elements will subsequently be formed on the substrate 10 .
- FIG. 3D shows that the substrate 10 subjected to an electrolytic process while the voltage switchable dielectric material is maintained in a conductive state.
- the electrolytic process forms a current-carrying formation 30 that includes current-carrying elements 35 .
- the electroplating process deposits current-carrying elements 35 on the substrate 10 in gaps 14 in the non-conductive layer 20 created by masking and exposing the photoresist. Additional details of the electrolytic process as employed under an embodiment of the invention are described with FIG. 4 .
- the non-conductive layer 20 is removed as necessary from the substrate 10 .
- the photoresist is stripped from the surface of the substrate 10 using a base solution, such as a potassium hydroxide (KOH) solution.
- KOH potassium hydroxide
- other embodiments may employ water to strip the resist layer.
- the resulting conductive layer 30 patterned onto the substrate 10 is polished.
- An embodiment employs chemical-mechanical polishing (CMP) means.
- FIG. 4 details the development of current-carrying elements on the substrate by use of an electroplating process.
- the electroplating process includes forming an electrolytic solution.
- the composition of the current-carrying elements depends on the composition of an electrode used to form the electrolytic solution. Accordingly, the composition of the electrode is selected according to factors such as cost, electrical resistance, and thermal properties.
- the electrode can be gold, silver, copper, tin, or aluminum.
- the electrode can be immersed in a solution including, for example, sulfate plating, pyrophosphate plating, and carbonate plating.
- a voltage that exceeds the characteristic voltage of the voltage switchable dielectric material is applied to the substrate 10 while the substrate 10 is immersed in the electrolytic solution.
- the substrate 10 switches to a conductive state, such as is illustrated by FIG. 2 .
- the applied voltage makes the substrate 10 conductive, causing precursors in the electrolytic solution to bind to the voltage switchable dielectric material.
- ions from the electrolytic solution bond to the substrate 10 in areas of the substrate 10 that are exposed by the non-conductive layer 20 .
- ions are precluded from bonding to regions where the photoresist has been exposed and developed. Therefore, the pattern of conductive material formed on the substrate 10 matches the positive mask used to pattern the non-conductive layer 20 . Exposed regions of the substrate 10 attract and bond to the ions, in some embodiments, because the substrate is maintained at a voltage relative to the electrode so that the substrate, the electrode, and the electrolytic solution together comprise an electrolytic cell, as in well known.
- current-carrying elements 35 are patterned onto the substrate 10 in a process requiring fewer steps than prior art processes.
- current-carrying elements 35 are deposited to form circuitry on the substrate 10 without etching, and therefore also without deposition of a buffer or masking layer for an etching step.
- embodiments of the invention allow for the current-carrying elements 35 to be formed directly on the substrate 10 instead of on a seed layer. This allows a vertical thickness of the current-carrying elements 35 to be reduced relative to that in similar devices formed by other processes.
- Certain devices include substrates that employ electrical components on two or more sides.
- the number of current-carrying elements that can be retained on a single substrate increases when two sides are used.
- dual-sided substrates are often used when a high-density distribution of components are desired.
- Dual-sided substrates include, for example, PCBs, printed wiring boards, semiconductor wafers, flex circuits, backplanes, and integrated circuit devices.
- vias or sleeves are typically used to interconnect both planar sides of the substrate. The vias or sleeves establish an electrical connection between the current-carrying elements on each planar side of the substrate.
- FIG. 5 displays an embodiment in which a device includes a dual-sided substrate 310 having one or more plated vias 350 .
- the vias 350 extend from a first planar surface 312 of the substrate to a second planar surface 313 of the substrate.
- the first surface 312 includes a current-carrying formation 330 having a plurality of current-carrying elements 335 .
- the second surface 313 includes a current-carrying formation 340 having a plurality of current-carrying elements 345 .
- the current-carrying formations 330 , 340 are fabricated on the respective sides 312 , 313 of the substrate 310 by an electrochemical process.
- an electrolytic process is used to form a solution of precursors that are deposited on the respective first or second surface of the substrate when a voltage switchable dielectric material is in a conductive state.
- the precursors deposit on the substrate 310 according to a pattern of a pre-existing non-conductive layer on the respective first or second surface 312 , 313 .
- a via 350 is formed in the substrate 310 before the substrate is subjected to the electrolytic process.
- Each side 312 , 313 of the substrate 310 includes a patterned non-conductive layer (not shown).
- the patterned non-conductive layers are photoresist layers that are patterned to expose select regions on the first and second side 312 , 313 of the substrate 310 .
- the via 350 is positioned so that a plated surface of the via 350 subsequently contacts one or more of the current-carrying elements 335 , 345 on the first and second side 312 , 313 .
- the via 350 is plated while current-carrying formations 330 and 340 are fabricated.
- the via 350 is provided with a conductive sleeve or side-wall 355 to extend an electrical connection from one of the current-carrying elements 335 on the first surface 312 with one of the current-carrying elements 345 on the second side 313 of the substrate 310 .
- FIG. 6 displays a flow process for developing a dual-sided substrate 310 , according to an embodiment of the invention.
- the substrate 310 is formed from a voltage switchable dielectric material and provided with dimensions, shape, properties, and characteristics necessary for a desired application.
- a non-conductive layer 320 is deposited over the first and second side 312 , 313 of the substrate 310 .
- the non-conductive layer 320 is patterned on the first side 312 of the substrate 310 .
- non-conductive material on at least the first side 312 of the substrate 310 is a photo-imageable material, such as a photoresist that is patterned using a positive mask.
- the positive mask allows select regions of the substrate 310 to be exposed through the non-conductive layer 320 .
- the non-conductive layer 320 is patterned on the second side 313 of the substrate 310 .
- the non-conductive layer 320 on the second side 313 of the substrate 310 is similarly also a photoresist that is subsequently masked and exposed to form another pattern. The resulting pattern exposes the substrate 310 through the photoresist layer.
- a step 450 one or more vias 350 are formed through the substrate 310 .
- the vias 350 intersect an uncovered portion of the substrate 310 .
- the vias 350 are defined by side-walls formed through the substrate 310 .
- the substrate 310 is subjected to one or more electrolytic processes to plate the first side 312 , second side 313 , and the side-walls of the vias 350 .
- the substrate 310 is subjected to a single electrolytic process while an external voltage is applied to the voltage switchable dielectric material so that the substrate is in a conductive state.
- the conductive state of the substrate 310 causes ions in the electrolytic solution to bond to the substrate 310 in uncovered regions on the first and second surfaces 312 , 313 .
- the electrolytic fluid also moves through the vias 350 so that ions bond to the side-walls of the vias 350 , forming conductive sleeves 355 that extend through the vias 350 .
- the vias 350 intersect current-carrying elements on the first and second sides 312 , 313 to electrically connect the current-carrying formation 330 on the first side 312 with the current-carrying formation 340 on the second side 313 .
- the non-conductive layer 320 is removed as necessary from the substrate in a step 470 .
- the photoresist is stripped from the surface of the substrate 310 using a base solution, such as a KOH solution.
- a step 480 the resulting current-carrying formation 330 and/or 340 is polished.
- CMP is employed to polish the current-carrying formation 330 .
- a first non-conductive layer can be deposited on the first surface 312
- a second non-conductive layer can be deposited on the second surface 313 in a separate step.
- the first and second non-conductive layers can be formed from different materials, and can provide different functions other than enabling patterns to be formed for plating the substrate.
- the first non-conductive material can be formed from a dry resist
- the second non-conductive material can be formed from a photo-imageable insulative material. While the dry resist is stripped away after a current-carrying layer is formed on the first side 312 , the photo-imageable insulative material is permanent and retained on the second surface 313 .
- different plating processes can be used to plate the first surface 312 , the second surface 313 , and the surface 355 of the vias 350 .
- the second surface 313 of the substrate 310 can be plated in a separate step from the first surface 312 to allow the first and second surfaces 312 , 313 to be plated using different electrodes and/or electrolytic solutions. Since embodiments of the invention reduce steps necessary to form current-carrying layers, forming current-carrying layers 330 and 340 on the dual-sided substrate 310 is particularly advantageous.
- the use of different plating processes facilitates the fabrication of different materials for the current-carrying formations on opposite sides of the substrate 310 . Different types of current-carrying material can be provided as simply as switching the electrolytic baths to include different precursors.
- a first side of a device such as a PCB is intended to be exposed to the environment, but the opposite side requires a high-grade conductor.
- a nickel pattern can be plated on the first side of the substrate, and a gold pattern can be plated on the second side of the substrate. This enables the PCB to have a more durable current-carrying material on the exposed side of the PCB.
- Vias can interconnect current-carrying elements, including electrical components or circuitry.
- a via can be used to ground a current-carrying element on one side of the substrate to a grounding element accessible from a second side of the substrate.
- precursors from the electrode form an electrochemical bond to the surfaces of the vias 350 .
- the vias 350 are therefore securely plated, with minimal risks of a discontinuity that would interrupt electrical connection between the two sides of the substrate 310 .
- FIG. 7 illustrates a multi-substrate device 700 .
- the device 700 includes first, second and third substrates 710 , 810 , 910 .
- Each substrate 710 - 910 is formed from a voltage switchable dielectric material.
- the substrates 710 - 910 are non-conductive absent an applied voltage that exceeds the characteristic voltage of the voltage switchable dielectric material.
- FIG. 7 illustrates an embodiment of three substrates, other embodiments may include more or fewer substrates. It will be appreciated that substrates may also be aligned in different configurations other than being stacked, such as adjacent or orthanormal to one another.
- Each substrate 710 , 810 , 910 is provided with at least one current-carrying formation 730 , 830 , 930 respectively.
- Each current-carrying formation 730 , 830 , 930 is formed from a plurality of current-carrying elements 735 , 835 , 935 respectively.
- the current-carrying elements 735 , 835 , 935 are each formed when their respective substrates 710 , 810 , 910 are subjected to an electrochemical process while in a conductive state.
- the substrates 710 , 810 , 910 are mounted on one another after the respective current-carrying layers 735 , 835 , 935 are formed.
- the device 700 includes a first plated via 750 to electrically connect current-carrying elements 735 on the first substrate 710 to current-carrying elements 935 on the third substrate 910 .
- the device 700 also includes a second plated via 850 to electrically connect current-carrying elements 835 on the second substrate 810 with current-carrying elements 935 on the third substrate 910 .
- the current-carrying formations 730 , 830 , 930 of the device 700 are electrically interconnected.
- the arrangement of plated vias 750 , 850 shown in the device 700 is only exemplary, as more or less vias can also be employed.
- additional vias can be used to connect one of the current-carrying elements 735 , 835 , 935 to any other of the current-carrying elements on another substrate.
- the first and second plated vias 750 , 850 are formed in the substrates 710 , 810 , 910 before the substrates 710 , 810 , 910 are individually plated.
- the plated vias 750 , 850 are formed through the substrates 710 , 810 , 910 in predetermined positions so as to connect the current-carrying elements 735 , 835 , 935 of the different substrates as necessary.
- openings are formed in the substrates 710 , 810 , 910 at the predetermined positions before any of the substrates are plated
- openings are formed in the substrates 810 , 910 at predetermined positions prior to those substrates being plated.
- the predetermined positions for the first and second plated via 750 and 850 correspond to uncovered regions on surfaces of the respective substrates in which current-carrying material will form. During subsequent electrolytic processes, precursors deposit in these uncovered regions of the substrates, as well as within the openings formed in each substrate to accommodate the vias 750 , 850 .
- the first substrate 710 includes gaps 714 between the current-carrying elements 735 .
- gaps 714 are formed by masking a photoresist layer and then removing remaining photoresist after the current-carrying elements 735 are fabricated on the substrate 710 .
- Similar processes are used to form second and third substrates 810 , 910 .
- the first substrate 710 is mounted over the current-carrying formation 830 of the second substrate 810 .
- the second substrate 810 is mounted directly over the current-carrying formation 930 of the third substrate 910 .
- one or more substrates in the device 700 may be dual-sided.
- the third substrate 910 may be dual-sided, since the location of the third substrate 910 at the bottom of the device 700 readily enables the third substrate to incorporate a double-sided construction. Therefore, the device 700 may include more current-carrying formations than substrates to maximize the density of componentry and/or minimize the overall footprint of the device.
- composition of the substrates 710 , 810 , 910 may vary from substrate to substrate.
- the current-carrying formation of the first substrate 710 maybe formed from nickel, while the current-carrying formation 830 of the second substrate 810 is formed from gold.
- FIG. 8 illustrates a flow process for developing a device having multi-layered substrates, such as the device 700 , where two or more of the substrates are formed from a voltage switchable dielectric material.
- the device can be formed from a combination of single and/or double-sided substrates.
- the multi-substrate device 700 comprises separately formed substrates having current-carrying formations.
- the first substrate 710 is formed from a voltage switchable dielectric material.
- a first non-conductive layer is deposited over the first substrate 710 .
- the first non-conductive layer can be, for example, a photo-imageable material such as a photoresist layer.
- the first non-conductive layer is patterned to form selected regions in which the substrate 710 is exposed.
- a photoresist layer is masked and then exposed to form the pattern, so that the substrate is exposed according to the pattern of the positive mask.
- the first via 750 is formed in the substrate 710 .
- the first via 750 is preferably formed by etching a hole in the substrate 710 . Additional vias can be formed as needed in the substrate 710 .
- the via 750 is etched in a location on the substrate that is predetermined to be where select current-carrying elements 735 will be located to connect to current-carrying elements of other substrates in the device 700 .
- the first substrate 710 is subjected to an electrolytic process.
- the electrolytic process employs an electrode and a solution according to design requirements for the first substrate 710 .
- Components of the electrolytic process are selected to provide the desired precursors, i.e. materials forming the conductive layer 730 .
- the remaining non-conductive layer on the first substrate 710 is removed.
- the current-carrying elements 735 on the first substrate 710 are then polished in a step 670 , preferably using CMP.
- additional substrates 810 , 910 can be formed in step 680 to complete the multi-substrate device 700 .
- Subsequent substrates 810 , 910 are formed using a combination of the steps 610 - 670 .
- One or more additional vias, such as the second via 850 may be formed into another substrate as described according to steps 640 and 650 .
- the device 700 may include additional substrates formed as described in steps 610 - 680 , or as described for double-sided substrates above.
- each of the substrates 710 , 810 can have a voltage switchable dielectric material with a different composition. Accordingly, the external voltage applied to each substrate to overcome the characteristic voltage can therefore vary between substrates.
- Materials used for the non-conductive layers can also be varied from substrate to substrate. Additionally, the non-conductive layers can be patterned with, for example, different masking, imaging, and/or resist development techniques. Further, the materials used to develop current-carrying elements on the surfaces of the substrates can also be varied from substrate to substrate. For instance, the electrodes used to plate each substrate can be altered or changed for the different substrates, depending on the particular design parameters for the substrates.
- the process can include for at least one double-sided substrate, such as at an end of the stack of substrates.
- the third substrate 910 can be formed to include current-carrying elements 935 on both planar sides.
- a non-conductive layer is deposited on the first side and the second side of the third substrate 910 .
- the non-conductive layer on the second side can be made of the same material as the first side, although in some applications the second side of the substrate may require a different type of photo-imageable material or other non-conductive surface.
- the non-conductive layers on each side of the third substrate 910 are then individually patterned.
- the third substrate 910 is uncovered on the first and second sides when the respective non-conductive layers are patterned. Exposed regions on each side of the substrate may be plated together or in separate plating steps.
- Embodiments, such as shown, above can be used in PCB devices.
- PCBs have a variety of sizes and applications, such as for example, for use as printed wiring boards, motherboards, and printed circuit cards.
- a high density of current-carrying elements such as electrical components, leads, and circuitry, are embedded or otherwise included with PCBs.
- the size and function of the PCBs can be varied.
- a device including a PCB under an embodiment of the invention has a substrate formed from voltage switchable dielectric material.
- a photoresist such as a dry film resist can be applied over the substrate.
- An example of a commercially available dry film resist includes Dialon FRA305, manufactured by Mitsubishi Rayon Co. The thickness of the dry film resist deposited on the substrate is sufficient to allow the substrate to become exposed at selected portions corresponding to where the resist was exposed by the mask.
- An electroplating process such as described with respect to FIG. 3 is used to plate conductive materials on exposed regions of the substrate.
- Substrates formed from a voltage switchable dielectric material can be used for various applications.
- the voltage switchable dielectric material can be formed, shaped, and sized as needed for the various printed circuit board applications.
- Examples of printed circuit boards include, for example, (i) motherboards for mounting and interconnecting computer components; (ii) printed wiring boards; and (iii) personal computer (PC) cards and similar devices. Still other applications are provided below.
- An embodiment of the invention employs a pulse plating process.
- a pulse plating process an electrode and a substrate comprising a voltage switchable dielectric material are immersed in an electrolytic solution.
- a voltage is applied between the electrode and the substrate so that the voltage switchable dielectric material becomes conductive.
- the applied voltage also causes ions in the electrolytic solution to deposit onto exposed areas of the substrate, thereby plating a current-carrying formation.
- the voltage is modulated and follows a waveform such as the exemplary waveform 900 shown in FIG. 9 .
- the waveform 900 resembles a square-wave, but further includes a leading edge spike 910 .
- the leading edge spike 910 is preferably a very short duration voltage spike sufficient to overcome a trigger voltage, V t , of the voltage switchable dielectric material, where the trigger voltage is a threshold voltage that must be exceeded in order for the voltage switchable dielectric material to enter the conductive state.
- the trigger voltage is relatively large, such as between 100 and 400 volts.
- the voltage switchable dielectric material will remain in the conductive state for as long as the voltage applied to the voltage switchable dielectric material remains above a lower clamping voltage, V c .
- V c clamping voltage
- FIG. 10 An exemplary waveform 1000 is shown in FIG. 10 in which the positive and negative portions have essentially the same magnitude but opposite polarity. The shape of the negative portion need not match that of the positive portion in either magnitude or duration, and in some embodiments the negative portion of the waveform 1000 does not include a leading edge voltage spike.
- An advantage to reverse pulse plating is that it produces smoother plating results. When the voltage reverse, those areas on the plating surface where plating occurred most rapidly before the reversal become those areas where dissolution occurs most readily. Accordingly, irregularities in the plating tend to smooth out over time.
- Another embodiment of the invention employs a silk-screening method to develop a patterned non-conductive layer on a substrate comprised of a voltage switchable dielectric material.
- This embodiment avoids the use of materials such as photoresist to develop the pattern for depositing current-carrying materials on the substrate.
- a robotic dispenser applies a dielectric material to the surface of the substrate according to a preprogrammed pattern.
- the silkscreen liquid applicant is typically a form of plastic or resin, such as Kapton.
- silk-screened Kapton is permanent to the surface of the substrate.
- silk-screening offers advantages of combining steps for depositing and patterning non-conductive material on the substrate, as well as eliminating steps for removing non-conductive material from the surface of the substrate.
- current-carrying elements may be fabricated onto a surface of a substrate from two or more types of current-carrying materials.
- the substrate including the voltage switchable dielectric material is adaptable to be plated by several kinds of current-carrying materials.
- two or more electrolytic processes can be applied to a surface of the substrate to develop different types of current-carrying particles.
- a first electrolytic process is employed to deposit a first conductive material in a first pattern formed on the surface of the substrate.
- a second non-conductive layer is patterned on the substrate including the first conductive material.
- a second electrolytic process may then be employed to deposit a second conductive material using the second pattern.
- a substrate may include multiple types of conductive material. For example, copper can be deposited to form leads on the substrate and another conductive material, such as gold, can be deposited elsewhere on the same surface where superior conduction is necessary.
- Embodiments of the invention include various devices comprising a substrate of a voltage switchable dielectric material upon which a current-carrying formation has been deposited.
- the current-carrying formation can comprise circuits, leads, electrical components, and magnetic material.
- a pin connector is provided.
- the voltage switchable dielectric material is used to form an interior structure of a female pin connector.
- the voltage switchable dielectric material can be used to form contact leads within the interior structure of the female pin connector.
- the voltage switchable dielectric material may be shaped into the interior structure using, for example, a mold that receives the voltage switchable dielectric material in a liquid form.
- the resulting interior structure includes a mating surface that opposes the male pin connector when the two connectors are mated.
- a plurality of pin receptacles are accessible though holes in the mating surface. The holes and pin receptacles correspond to where pins from the male connector will be received.
- the interior structure may be separated into segments 1100 to expose the lengths of the pin receptacles 1110 that extend to the holes in the mating surface 1120 .
- a non-conductive layer 1200 shown in FIG. 12 , such as a photoresist layer may be deposited on one of the segments 1100 .
- the non-conductive layer 1200 may then be patterned so that a bottom surface 1210 of each pin receptacle 1110 is exposed through the non-conductive layer 1200 .
- One or both segments 1100 of the interior structure may then be subjected to an electrolytic plating process. During the plating process, a voltage is applied to the interior structure so that the voltage switchable dielectric material is conductive.
- a conductive material is then plated on the bottom surface 1210 of each pin receptacle 1110 in the interior structure. Once the contact leads are formed in the pin receptacles 1110 , the non-conductive layer 1200 can be removed and the segments 1100 rejoined.
- the interior structure may also be housed within a shell to complete the female pin connector.
- Plating the interior structure enables a large number of pin receptacles to be included in the interior structure in one plating process. Further, because the lead contacts can be made thinner, pin receptacles can be formed closer together to reduce dimensions of the pin connector.
- the pin connector can also provide over-voltage protection properties that are inherent to voltage switchable dielectric materials.
- Surface mount packages mount electronic components to a surface of a printed circuit board.
- Surface mount packages house, for example, resistors, capacitors, diodes, transistors, and integrated circuit devices (processors, DRAM etc.).
- the packages include leads directed internally or outwardly to connect to the electrical component being housed.
- Specific examples of surface mounted semiconductor packages include small outline packages, quad flat packages, plastic leaded chip carriers, and chip carrier sockets.
- Manufacturing surface mount packages involves forming a frame for the leads of the package.
- the frame is molded using a material such as epoxy resin. Thereafter, leads are electroplated into the molded frame.
- a voltage switchable dielectric material can be used to form the frame.
- a non-conductive layer is formed on the frame to define the locations of the leads.
- the non-conductive layer can be formed during the molding process, during a subsequent molding process, or through a masking process using a photo-imageable material such as described above with respect to previous embodiments.
- a voltage is applied to the frame during the electroplating process to rendering the frame conductive.
- the leads form on the frame in locations defined by a pattern of the non-conductive layer.
- leads can be made thinner or smaller, allowing for a smaller package that occupies a smaller footprint on the PCB.
- the voltage switchable dielectric material also inherently provides over-voltage protection to protect contents of the package from voltage spikes.
- Embodiments of the invention also provide micro-circuit board applications.
- smart cards are credit-card size substrate devices having one or more embedded computer chips.
- a smart card typically includes a mounted micro-memory module and conductors for interconnecting the micro-memory module with other components such as a sensor for detecting smart card readers. Due to the size of the smart card, as well as the size of the components embedded or mounted to the smart card, conductive elements on the substrate of the smart card also have to be very small.
- a voltage switchable dielectric material is used for the substrate of a smart card.
- An electrolytic plating process such as described above is used to produce a pattern of connectors on the smart card to connect the memory module to other components.
- a conductive layer comprising the pattern of connectors is plated onto the surface of the substrate through a photoresist mask as described above.
- Another micro-circuit board application includes a circuit board that packages two or more processors together.
- the circuit board includes leads and circuits that enable high-level communications between the several processors mounted on the board so that the processors act substantially as one processing unit. Additional components such as a memory can also be mounted to the circuit board to communicate with the processors. Fine circuitry and lead patterns are therefore required to preserve processing speed for communications that pass between two or more processors.
- the micro-circuit board also includes a substrate formed from a voltage switchable dielectric material.
- a fine resist layer is patterned onto the substrate to define a pattern for selected regions of conductive material to be subsequently deposited.
- An electrolytic process is used to plate conductive material in selected regions according to a pattern to interconnect processors subsequently mounted to the circuit board.
- conductive layers can be made with reduced thicknesses.
- plating conductive material with fewer fabrication steps reduces manufacturing costs for the micro-circuit board.
- a micro-circuit board can be developed to have conductive elements formed from more than one type of conductive material. This is particularly advantageous for interconnecting processors on one micro-circuit board because material requirements of the conductors may vary for each processor, depending on the quality, function, or position of each processor. For example, processors of the micro-circuit board that are exposed to the environment may require more durable conductive elements, for example made from nickel, to withstand temperature fluctuations and extremes. Whereas a processor for handling more computationally demanding functions, and located away from the environment, can have contacts and leads formed from a material with a higher electrical conductivity such as gold or silver.
- a substrate is integrated into a memory device that includes a plurality of memory cells.
- Each memory cell includes a layer of a magnetic material.
- the orientation of a magnetic field of the layer of the magnetic material stores a data bit.
- the memory cells are accessed by electrical leads. Voltages applied to the memory cells via the electrical leads are used to set and to read the orientations of magnetic fields.
- Transistors mounted to, or formed in, the substrate are used to select the memory cells to be set and to be read.
- the substrate used in the memory device is formed from a voltage switchable dielectric material.
- a first non-conductive layer is deposited and patterned on the substrate to define regions where the layer of magnetic material is to be fabricated.
- a first electrolytic process as described above, is used to plate the layer of magnetic material on the substrate.
- the electrolytic process for example, can be used to plate a cobalt-chromium (CoCr) film as the layer of magnetic material.
- a second non-conductive layer may be deposited and masked on the substrate to define regions where the electrical leads are to be located. A second electrolytic process is then used to plate the electrical leads.
- a multi-substrate memory device includes a plurality of substrates each formed from a voltage switchable dielectric material.
- the substrates are stacked and are electrically interconnected using one or more vias.
- the vias are plated with a current-carrying layer by an electrolytic process.
- Flex circuit boards generally include a high density of electrical leads and components. Unfortunately, increasing the density of electrical and conductive elements can diminish the speed and/or capacity of the flex circuit board.
- Embodiments of the invention provide a flex circuit board that advantageously uses a voltage switchable dielectric material to increase the density of electrical and conductive components on the flex circuit board.
- a composition of a voltage switchable dielectric material is selected and molded into a flexible and thin circuit board.
- a resist layer is patterned onto the substrate to define finely spaced regions, as above.
- a voltage exceeding the characteristic voltage of the particular voltage switchable dielectric material is applied to the voltage switchable dielectric material and a current-carrying formation is plated to form leads and contacts in the finely spaced regions.
- a voltage switchable dielectric material By using a voltage switchable dielectric material, current-carrying precursors are deposited directly on the surface of the substrate to form the current-carrying formation. This allows the current-carrying formation to have a reduced thickness in comparison to previous flex circuit board devices. Accordingly, the respective electrical and conductive elements on the surface of the flex circuit board can be thinner and spaced more closely together.
- An application for a flex circuit board under an embodiment of the invention includes a print head for an ink jet style printer.
- a voltage switchable dielectric material enables the flex circuit board to have more finely spaced electrical components and leads resulting in increases printing resolution from the print head.
- Yet another embodiment of the invention provides RFID tags.
- the method of the invention can also be used to fabricate antennas and other circuitry on substrates for RFID and wireless chip applications.
- a layer of a voltage switchable dielectric material can be used as an encapsulant.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Chemical & Material Sciences (AREA)
- Organic Chemistry (AREA)
- Materials Engineering (AREA)
- Metallurgy (AREA)
- Electrochemistry (AREA)
- Manufacturing & Machinery (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Electroplating Methods And Accessories (AREA)
- Manufacturing Of Printed Wiring (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Printing Elements For Providing Electric Connections Between Printed Circuits (AREA)
Abstract
A method includes providing a voltage switchable dielectric material having a characteristic voltage, exposing the voltage switchable dielectric material to a source of ions associated with an electrically conductive material, and creating a voltage difference between the source and the voltage switchable dielectric material that is greater than the characteristic voltage. Electrical current is allowed to flow from the voltage switchable dielectric material, and the electrically conductive material is deposited on the voltage switchable dielectric material. A body comprises a voltage switchable dielectric material and a conductive material deposited on the voltage switchable dielectric material using an electrochemical process. In some cases, the conductive material is deposited using electroplating.
Description
- This application is a continuation and claims the benefit of U.S. application Ser. No. 12/953,158, which is a continuation and claims the benefit of U.S. application Ser. No. 12/284,790, which is a continuation and claims the benefit of U.S. application Ser. No. 10/941,226, filed on Sep. 14, 2004, now U.S. Pat. No. 7,446,030, issued Nov. 4, 2008, which is a continuation-in-part of U.S. application Ser. No. 10/315,496, filed on Dec. 9, 2002, now U.S. Pat. No. 6,767,145, which is a continuation of U.S. application Ser. No. 09/437,882, filed Nov. 10, 1999, now abandoned, which claims the priority benefit of U.S. Provisional Application No. 60/151,188, filed on Aug. 27, 1999. Each of the above referenced applications is incorporated herein by reference.
- 1. Field of the Invention
- This invention relates to the field of current-carrying devices and components. In particular, the invention relates to a current-carrying device including a substrate and a conductive layer.
- 2. Description of the Related Art
- Current-carrying structures are generally fabricated by subjecting a substrate to a series of manufacturing steps. Examples of such current-carrying structures include printed circuit boards, printed wiring boards, backplanes, and other micro-electronic types of circuitry. The substrate is typically a rigid, insulative material such as epoxy-impregnated glass fiber laminate. A conductive material, such as copper, is patterned to define conductors, including ground and power planes.
- Some prior art current-carrying devices are manufactured by layering a conductive material over a substrate. A mask layer is deposited on the conductive layer, exposed, and developed. The resulting pattern exposes select regions where conductive material is to be removed from the substrate. The conductive layer is removed from the select regions by etching. The mask layer is subsequently removed, leaving a patterned layer of the conductive material on the surface of the substrate. In other prior art processes, an electroless process is used to deposit conductive lines and pads on a substrate. A plating solution is applied to enable conductive material to adhere to the substrate on selected portions of the substrate to form patterns of conductive lines and pads.
- To maximize available circuitry in a limited footprint, substrate devices sometimes employ multiple substrates, or use both surfaces of one substrate to include componentry and circuitry. The result in either case is that multiple substrate surfaces in one device need to be interconnected to establish electrical communication between components on different substrate surfaces. In some devices, sleeves or vias provided with conductive layering extend through the substrate to connect the multiple surfaces. In multi-substrate devices, such vias extend through at least one substrate to interconnect one surface of that substrate to a surface of another substrate. In this way, an electrical link is established between electrical components and circuitry on two surfaces of the same substrate, or on surfaces of different substrates.
- In some processes, via surfaces are plated by first depositing a seed layer of a conductive material followed by an electrolytic process. In other processes, adhesives are used to attach conductive material to via surfaces. In these devices, the bond between the vias and conductive material is mechanical in nature.
- Certain materials, referred to below as voltage switchable dielectric materials, have been used in prior art devices to provide over-voltage protection. Because of their electrical resistance properties, these materials are used to dissipate voltage surges from, for example, lightning, static discharge, or power surges. Accordingly, voltage switchable dielectric materials are included in some devices, such as printed circuit boards. In these devices, a voltage switchable dielectric material is inserted between conductive elements and the substrate to provide over-voltage protection.
- Various aspects include a method for fabricating a current-carrying formation. The method comprises providing a first voltage switchable dielectric material having a first characteristic voltage, exposing the first voltage switchable dielectric material to a first source of ions associated with a first electrically conductive material, and creating a first voltage difference between the first source and the first voltage switchable dielectric material. The first voltage difference may be greater than the first characteristic voltage. Electrical current is allowed to flow from the first voltage switchable dielectric material, and the first electrically conductive material is deposited on the first voltage switchable dielectric material.
- In some cases, the first voltage switchable dielectric material may be exposed to a second source of ions associated with a second electrically conductive material. In such cases, a second voltage difference, greater than the first characteristic voltage, may be created between the first voltage switchable dielectric material and the second source. Electrical current is allowed to flow from the first voltage switchable dielectric material during application of the second voltage difference, and the second electrically conductive material is deposited on the first voltage switchable dielectric material.
- In certain aspects, a second voltage switchable dielectric material is provided, which may have a second characteristic voltage. A second voltage difference, greater than the second characteristic voltage, is created between the first source and the second voltage switchable dielectric material. Electrical current is allowed to flow from the second voltage switchable dielectric material, and the first electrically conductive material is deposited on the second voltage switchable dielectric material.
- In some aspects, a second voltage difference, greater than the first characteristic voltage, may be created between the first source and the first voltage switchable dielectric material, and the first electrically conductive material may be deposited on the first voltage switchable dielectric material while it is subject to the second voltage difference.
- Voltage switchable dielectric materials may be disposed on one or more substrates, and in some cases, a substrate may be flexible.
- Some aspects include masking a portion of a voltage switchable dielectric material, such that the masked portion is not exposed to the first source. In some cases, the first electrically conductive material is deposited on an unmasked region of the first voltage switchable dielectric material.
- Various aspects include a body comprising a voltage switchable dielectric material and a conductive material deposited on the voltage switchable dielectric material using an electrochemical process. In some cases, the conductive material is deposited using electroplating.
- Aspects include a body comprising a first conductor, a second conductor, and a voltage switchable dielectric material separating the first and second conductor. In some cases, the voltage switchable dielectric material includes a current-carrying formation that electrically connects the first and second conductors. Some current-carrying formations include a via. Some current-carrying formations are fabricated using an electrochemical process.
- Various aspects include bodies comprising RFID cards, smart cards, printed wiring boards, flex circuits, wafers, and printed circuit boards.
-
FIG. 1 illustrates a single-sided substrate device including a voltage switchable dielectric material, under an embodiment of the invention. -
FIG. 2 illustrates electrical resistance characteristics of a voltage switchable dielectric material, under an embodiment of the invention. -
FIGS. 3A-3F show a flow process for forming the device ofFIG. 1 . -
FIG. 3A illustrates a step for forming a substrate of voltage switchable dielectric material. -
FIG. 3B illustrates a step of depositing a non-conductive layer on the substrate. -
FIG. 3C illustrates a step of patterning a non-conductive layer on the substrate. -
FIG. 3D illustrates a step of forming a conductive layer using the pattern of the non-conductive layer. -
FIG. 3E illustrates a step of removing the non-conductive layer from the substrate. -
FIG. 3F illustrates the step of polishing the conductive layer on the substrate. -
FIG. 4 details a process for electroplating current-carrying structures on a substrate formed from voltage switchable dielectric material, under an embodiment of the invention. -
FIG. 5 illustrates a dual-sided substrate device formed from voltage switchable dielectric material and including a via interconnecting current-carrying formations on both sides of the substrate, under an embodiment of the invention. -
FIG. 6 illustrates a flow process for forming the device ofFIG. 5 . -
FIG. 7 illustrates a multi-layered substrate device including substrates formed from voltage switchable dielectric material, under an embodiment of the invention. -
FIG. 8 illustrates a process for forming the multi-substrate device ofFIG. 7 . -
FIG. 9 illustrates an exemplary waveform for a pulse plating process according to an embodiment of the invention. -
FIG. 10 illustrates an exemplary waveform for a reverse pulse plating process according to an embodiment of the invention. -
FIG. 11 illustrates a segment of an interior structure of a connector, the segment having exposed pin receptacles according to an embodiment of the invention. -
FIG. 12 shows a perspective view of a portion of the segment ofFIG. 11 with a mask disposed thereon, according to an embodiment of the invention. - Embodiments of the invention use a class of material, referred to herein as voltage switchable dielectric materials, to develop current-carrying elements on a structure or substrate. The electrical resistivity of a voltage switchable dielectric material can be varied between a non-conductive state and a conductive state by an applied voltage. Methods of the invention render the substrate or structure conductive by applying a voltage to the voltage switchable dielectric material, then subjecting the substrate or structure to an electrochemical process. This process causes current-carrying material to be formed on the substrate. The current-carrying materials can be deposited on select regions of the substrate to form a patterned current-carrying layer. The applied voltage is then removed so that the substrate or structure returns to the non-conductive state after the current-carrying layer has been patterned. As will be further described, embodiments of the invention provide significant advantages over previous devices having current-carrying structures. Among other advantages, current-carrying material can be patterned onto the substrate with fewer steps, thus avoiding costly and time-consuming steps such as etching and electroless processes.
- Voltage switchable dielectric materials may also be used for dual-sided and multi-substrate devices having two or more substrate surfaces containing electrical components and circuitry. Vias in substrates formed from voltage switchable dielectric materials can interconnect electrical components and circuitry on different substrate surfaces. A via can include any opening of a substrate or device that can be provided with a conductive layer for the purpose of electrically interconnecting two or more substrate surfaces. Vias include voids, openings, channels, slots, and sleeves that can be provided with a conductive layer to interconnect electrical components and circuitry on the different substrate surfaces. Under embodiments of the invention, plating a via can be accomplished during a relatively simple electrochemical process. For example, vias in a voltage switchable dielectric material substrate may be plated using an electrolytic process. The vias can also be formed concurrently during the electrolytic process used to pattern one or more conductive layers on a substrate surface or surfaces of the device.
- In an embodiment of the invention, a current-carrying structure is formed from a voltage switchable dielectric material. A current-carrying formation can be formed on a plurality of selected sections of a surface of the substrate. As used herein, “current carrying” refers to an ability to carry current in response to an applied voltage. Examples of current-carrying materials include magnetic and conductive materials. As used herein, “formed” includes causing the current-carrying formation to form through a process in which a current-carrying material is deposited in the presence of a current applied to the substrate. Accordingly, current-carrying material may be electrodeposited onto the surface of the substrate through processes such as electroplating, plasma deposition, vapor deposition, electrostatic processes, or hybrids thereof. Other processes may also be used to form the current-carrying formation in the presence of an electrical current. The current-carrying formation may be incrementally formed so that a thickness of the current-carrying formation is developed by deposition of like material onto selected sections of the substrate.
- An electrobonding interface is formed between the current-carrying formation and the substrate. The electrobonding interface comprises an interface layer of electrobonds between the current-carrying formation and the substrate. The electrobonds are bonds formed between molecules of the substrate and molecules of the current-carrying material that are electrodeposited onto the substrate. The electrobonds form in regions of the substrate where additional current-carrying material is deposited to form the current-carrying formation.
- As electrobonds form between molecules, electrobonds exclude bonds formed as a result of electroless processes where molecules of the current-carrying material may be mechanically or otherwise added to the surface. Electrobonds exclude bonds formed in processes that include, for example, seeding conductive material onto the substrate using adhesives and other types of mechanical or chemical bonds. Examples of processes where current-carrying material may be electrodeposited to form electrobonds include electroplating, plasma deposition, vapor deposition, electrostatic processes, and hybrids thereof.
- A nonconductive layer may be patterned onto the surface of the substrate to define the selected sections of the substrate. The substrate is then subjected to an electrochemical process to incrementally form the current-carrying formation on the selected regions of the substrate. The non-conductive layer may comprise a resist layer that is removed once the current-carrying formation is formed on the select regions of the substrate. The non-conductive layer can also be formed from screened resist patterns, which can either be permanent or removable from the substrate.
- A voltage switchable dielectric material is a material that is non-conductive until a voltage is applied that exceeds a characteristic threshold voltage value. Above the characteristic threshold voltage value the material becomes conductive. Therefore, a voltage switchable dielectric material is switchable between a non-conductive state and a conductive state.
- An electrochemical process includes a process in which conductive elements are bonded to a voltage switchable dielectric material while the voltage switchable dielectric material is in the conductive state. An example of an electrochemical process is an electrolytic process. In an embodiment, an electrode is immersed in a fluid along with another material. A voltage is applied between the electrode and the other material to cause ions from the electrode to transfer and form on the other material.
- In one embodiment, a device includes a single-sided substrate formed from voltage switchable dielectric material. A non-conductive layer is patterned onto the substrate to define regions on the surface of substrate. Preferably, the substrate is subjected to an electrolytic process when the voltage switchable dielectric material is in a conductive state. The electrolytic process causes conductive material to incrementally form on the substrate in the regions defined by the pattern of the non-conductive layer. One advantage of this embodiment is that the current-carrying formation can be fabricated on the structure with a reduced thickness relative to previous substrate devices. Also, the patterned current-carrying formation can be formed without implementing some fabrication steps used with prior art structures, such as, for example, steps of etching, or multiple steps of masking, imaging, and developing resist layers.
- In another embodiment of the invention, a dual-sided substrate is formed to include vias to electrically connect components on both sides of the substrate. A patterned current-carrying layer is formed on each side of the substrate. One or more vias extend through the substrate. The substrate can be subjected to one or more electrochemical processes while in the conductive state, causing current-carrying material to be formed on selected sections of the substrate, including on surfaces defining the vias. The selected sections of the substrate can be defined by a non-conductive layer, patterned in a previous step.
- Several shortcomings exist in previous processes that plate or otherwise provide conductive layers to surfaces of vias. In previous processes that deposit seed layers on surfaces of vias and then subject those surfaces to an electroplating process, the plating material bonds only to the particles that comprise the seed layer. Seeding conductive particles can be problematic and costly, since it requires additional manufacturing steps. Further, the continuity and dispersion of the particles along surfaces defining the vias is often imperfect. As such, a substantial risk exists that the continuity of the plating is broken at some juncture of a surface of a via.
- Other previous processes use adhesives to form mechanical bonds between surfaces, or between particles in the surface of a via and a conductive material. The mechanical bonds are relatively weak in comparison to electrochemical bonds formed on surfaces of the substrate. The mechanical nature of the bonds formed between the surface of the via and the conductive material make devices prone to failure. To compound problems with previous devices, a failed plated via is detrimental to the entire substrate device.
- Typically, vias are plated only after the substrate is provided with conductive elements on the substrate's surfaces. Failures in the plated vias may not be noticed or caused until at least some or all of the substrates in the device are assembled together. If plating a via fails, re-plating the via is not feasible in the assembled device. Often, the entire device has to be discarded. Thus, one failed via in a device having several vias and substrates is enough to cause the entire device, including all of the fabricated substrates, to be discarded.
- Among other advantages of this embodiment, problematic methods for forming current-carrying formations on surfaces defining vias are avoided. According to prior art methods that require a surface modification to be conductive, additional materials are required to prepare vias to bond with a conductive material because the surfaces of the vias are not otherwise conductive without these materials. Thus, additional materials are not needed in embodiments of the invention because the voltage switchable dielectric material forming the substrate can be made conductive during the electroplating process. As such, bonds formed between surfaces of vias and the current-carrying material are electrical attraction bonds formed during the electrochemical process. The bond, herein referred to as an electrochemical bond, is stronger than bonds formed by seeded particles or adhesives. Moreover, the surfaces of the vias are uniformly surfaces of a voltage switchable dielectric material. Thus, electrical continuity through the vias is ensured.
- In another embodiment of the invention, a multi-substrate device includes two or more substrates each formed from a voltage switchable dielectric material. Each substrate can be subjected to an electrochemical process to form a conductive layer. A pattern of each conductive layer is predetermined by patterning a non-conductive layer to define the pattern for the current-carrying formation. One or more vias may be used to electrically connect current-carrying formations on one or more of the substrates. Each via may be formed when the respective substrates are subjected to the electrochemical process.
- Among other advantages provided by embodiments of the invention, multi-substrate devices use the conductive state of the voltage switchable dielectric material to plate vias interconnecting the different substrate surfaces. Therefore, current-carrying materials can be formed on vias during an electrolytic processes without having to alter the substrate in regions that define the vias. The resulting current-carrying layers formed in the vias significantly reduce the risk that the vias will fail to establish electrical contact between substrates. In contrast, prior art multi-substrate devices have been plagued by occasionally ineffective vias, which often resulted in the entire multi-substrate device having to be discarded.
- Another advantage provided to embodiments of the invention is that inclusion of a substrate formed from a voltage switchable dielectric material also provides voltage regulation protection to the device as a whole. Numerous applications for embodiments of the invention exist. Embodiments of the invention may be employed for use with, for example, substrate devices such as PCBs, surface mount components, pin connectors, smart cards, and magnetically layered materials.
-
FIG. 1 is a cross-sectional view of a device incorporating a voltage switchable dielectric material, under an embodiment of the invention. In this embodiment, the voltage switchable dielectric material is used to form asubstrate 10 of the device. The voltage switchable dielectric material is non-conductive but, as previously noted, can be switched to a conductive state by applying a voltage having a magnitude that exceeds a characteristic voltage of the material. Numerous examples of a voltage switchable dielectric material have been developed, including those described below with reference toFIG. 2 . Applications in which current-carrying substrates are used include, for example, printed circuit boards (PCBs), printed wiring boards, semiconductor wafers, flex circuit boards, backplanes, and integrated circuit devices. Specific applications of integrated circuit include devices having computer processors, computer readable memory devices, motherboards, and PCBs. - The voltage switchable dielectric material in the
substrate 10 allows for the fabrication of a patterned current-carryingformation 30. The current-carryingformation 30 is a combination of individual current-carryingelements 35 formed onto thesubstrate 10 according to a predetermined pattern. The current-carryingformation 30 includes conductive materials. The current-carryingformation 30 is formed from precursors deposited on thesubstrate 10 during an electrochemical process in which the voltage switchable dielectric material is rendered conductive by an applied voltage (seeFIG. 2 ). In an embodiment, the precursors are ions deposited from an electrode into a solution. Thesubstrate 10 is exposed to the solution while the voltage switchable dielectric material is maintained in the conductive state. - The precursors selectively deposit on the
substrate 10 according to a predetermined pattern. The predetermined pattern is formed by patterning anon-conductive layer 20 such as a resist layer (seeFIGS. 3B-3D ). When the voltage switchable dielectric material is in the conductive state, the precursors deposit only on the exposed regions of thesubstrate 10. The voltage switchable dielectric material in the conductive state can form electrochemical bonds with the precursors in the exposed sections of thesubstrate 10. In an embodiment, the non-conductive layer 20 (FIGS. 3B-3D ) is formed from a resist layer deposited over thesubstrate 10. The resist layer is then masked and exposed to create the pattern, as is well known. -
FIG. 2 illustrates the resistive properties of voltage switchable dielectric materials as a function of applied voltage. The voltage switchable dielectric materials that can be used to form the substrate have a characteristic voltage value (Vc) specific to the type, concentration, and particle spacing of the material's formulation. A voltage (Va) can be applied to the voltage switchable dielectric material to alter the electrical resistance properties of the material. If the magnitude of Va ranges between 0 and Vc, the voltage switchable dielectric material has a high electrical resistance and is therefore non-conductive. If the magnitude of Va exceeds Vc, the voltage switchable dielectric material transforms into a low electrical resistance state in which it is conductive. As shown byFIG. 2 , the electrical resistance of the substrate preferably switches sharply from high to low, so that the transformation between states is immediate. - In an embodiment, Vc ranges between 1 and 100 volts to render the voltage switchable dielectric material conductive. Preferably, Vc is between 5 and 50 volts, using one of the compositions for voltage switchable dielectric material listed below. In an embodiment, a voltage switchable material is formed from a mixture comprising conductive particles, filaments, or a powder dispersed in a layer including a non-conductive binding material and a binding agent. The conductive material may comprise the greatest proportion of the mixture. Other formulations that have the property of being non-conductive until a threshold voltage is applied are also intended to be included as voltage switchable dielectric material under embodiments of this invention.
- A specific example of a voltage switchable dielectric material is provided by a material formed from a 35% polymer binder, 0.5% cross linking agent, and 64.5% conductive powder. The polymer binder includes Silastic 35U silicone rubber, the cross-linking agent includes Varox peroxide, and the conductive powder includes nickel with a 10 micron average particle size. Another formulation for a voltage switchable material includes 35% polymer binder, 1.0% cross linking agent, and 64.0% conductive powder where the polymer binder, the cross-linking agent, and the conductive powder are as described above.
- Other examples of conductive particles, powders, or filaments for use in a voltage switchable dielectric material can include aluminum, beryllium, iron, silver, platinum, lead, tin, bronze, brass, copper, bismuth, cobalt, magnesium, molybdenum, palladium, tantalum carbide, boron carbide, and other conductive materials known in the art that can be dispersed within a material such as a binding agent. The non-conductive binding material can include organic polymers, ceramics, refractory materials, waxes, oils, and glasses, as well as other materials known in the art that are capable of inter-particle spacing or particle suspension. Examples of voltage switchable dielectric material are provided in references such as U.S. Pat. No. 4,977,357, U.S. Pat. No. 5,068,634, U.S. Pat. No. 5,099,380, U.S. Pat. No. 5,142,263, U.S. Pat. No. 5,189,387, U.S. Pat. No. 5,248,517, U.S. Pat. No. 5,807,509, WO 96/02924, and WO 97/26665, all of which are incorporated by reference herein. The present invention is intended to encompass modifications, derivatives, and changes to any of the references listed above or below.
- Another example of a voltage switchable dielectric material is provided in U.S. Pat. No. 3,685,026, incorporated by reference herein, which discloses finely divided conductive particles disposed in a resin material. Yet another example of voltage switchable dielectric material is provided in U.S. Pat. No. 4,726,991, incorporated by reference herein, which discloses a matrix of separate particles of conductive materials and separate particles of a semiconductor material coated with an insulative material. Other references have previously incorporated voltage switchable dielectric materials into existing devices, such as disclosed in U.S. Pat. No. 5,246,388 (connector) and U.S. Pat. No. 4,928,199 (circuit protection device), both of which are incorporated by reference herein.
-
FIGS. 3A-3F illustrate a flow process for forming a single layer current-carrying structure on a substrate as shown inFIG. 1 , under an embodiment of the invention. The flow process exemplifies a process in which the electrical properties of a voltage switchable dielectric material are used to develop a current-carrying material according to a predetermined pattern. - In
FIG. 3A , asubstrate 10 is provided that is formed from a voltage switchable dielectric material. Thesubstrate 10 has dimensions, shape, composition and properties as necessary for a particular application. The composition of the voltage switchable dielectric material can be varied so that the substrate is rigid or flexible, as required by the application. In addition, the voltage switchable dielectric material can be shaped for a given application. While some embodiments described herein disclose essentially planar substrates, other embodiments of the invention may employ a voltage switchable dielectric material that is molded or shaped into a non-planar substrate, such as for use with connectors and semiconductor components. - In
FIG. 3B , anon-conductive layer 20 is deposited over thesubstrate 10. Thenon-conductive layer 20 can be formed from a photo-imageable material, such as a photoresist layer. Preferably, thenon-conductive layer 20 is formed from a dry film resist.FIG. 3C shows that thenon-conductive layer 20 is patterned on thesubstrate 10. In an embodiment, a mask is applied over thenon-conductive layer 20. The mask is used to expose a pattern of thesubstrate 10 through a positive photoresist. The pattern of the exposedsubstrate 10 corresponds to a pattern in which current-carrying elements will subsequently be formed on thesubstrate 10. -
FIG. 3D shows that thesubstrate 10 subjected to an electrolytic process while the voltage switchable dielectric material is maintained in a conductive state. The electrolytic process forms a current-carryingformation 30 that includes current-carryingelements 35. In an embodiment, the electroplating process deposits current-carryingelements 35 on thesubstrate 10 ingaps 14 in thenon-conductive layer 20 created by masking and exposing the photoresist. Additional details of the electrolytic process as employed under an embodiment of the invention are described withFIG. 4 . - In
FIG. 3E , thenon-conductive layer 20 is removed as necessary from thesubstrate 10. In an embodiment in which thenon-conductive layer 20 includes photoresist, the photoresist is stripped from the surface of thesubstrate 10 using a base solution, such as a potassium hydroxide (KOH) solution. Still, other embodiments may employ water to strip the resist layer. InFIG. 3F , the resultingconductive layer 30 patterned onto thesubstrate 10 is polished. An embodiment employs chemical-mechanical polishing (CMP) means. -
FIG. 4 details the development of current-carrying elements on the substrate by use of an electroplating process. In astep 210, the electroplating process includes forming an electrolytic solution. The composition of the current-carrying elements depends on the composition of an electrode used to form the electrolytic solution. Accordingly, the composition of the electrode is selected according to factors such as cost, electrical resistance, and thermal properties. Depending on the application, for example, the electrode can be gold, silver, copper, tin, or aluminum. The electrode can be immersed in a solution including, for example, sulfate plating, pyrophosphate plating, and carbonate plating. - In a
step 220, a voltage that exceeds the characteristic voltage of the voltage switchable dielectric material is applied to thesubstrate 10 while thesubstrate 10 is immersed in the electrolytic solution. Thesubstrate 10 switches to a conductive state, such as is illustrated byFIG. 2 . The applied voltage makes thesubstrate 10 conductive, causing precursors in the electrolytic solution to bind to the voltage switchable dielectric material. - In a
step 230, ions from the electrolytic solution bond to thesubstrate 10 in areas of thesubstrate 10 that are exposed by thenon-conductive layer 20. In an embodiment, ions are precluded from bonding to regions where the photoresist has been exposed and developed. Therefore, the pattern of conductive material formed on thesubstrate 10 matches the positive mask used to pattern thenon-conductive layer 20. Exposed regions of thesubstrate 10 attract and bond to the ions, in some embodiments, because the substrate is maintained at a voltage relative to the electrode so that the substrate, the electrode, and the electrolytic solution together comprise an electrolytic cell, as in well known. - Among advantages provided by an embodiment of the invention, current-carrying
elements 35 are patterned onto thesubstrate 10 in a process requiring fewer steps than prior art processes. For example, in an embodiment, current-carryingelements 35 are deposited to form circuitry on thesubstrate 10 without etching, and therefore also without deposition of a buffer or masking layer for an etching step. In addition, embodiments of the invention allow for the current-carryingelements 35 to be formed directly on thesubstrate 10 instead of on a seed layer. This allows a vertical thickness of the current-carryingelements 35 to be reduced relative to that in similar devices formed by other processes. - Certain devices include substrates that employ electrical components on two or more sides. The number of current-carrying elements that can be retained on a single substrate increases when two sides are used. As such, dual-sided substrates are often used when a high-density distribution of components are desired. Dual-sided substrates include, for example, PCBs, printed wiring boards, semiconductor wafers, flex circuits, backplanes, and integrated circuit devices. In such devices, vias or sleeves are typically used to interconnect both planar sides of the substrate. The vias or sleeves establish an electrical connection between the current-carrying elements on each planar side of the substrate.
-
FIG. 5 displays an embodiment in which a device includes a dual-sided substrate 310 having one or more platedvias 350. Thevias 350 extend from a firstplanar surface 312 of the substrate to a secondplanar surface 313 of the substrate. Thefirst surface 312 includes a current-carryingformation 330 having a plurality of current-carryingelements 335. Thesecond surface 313 includes a current-carryingformation 340 having a plurality of current-carryingelements 345. The current-carryingformations respective sides substrate 310 by an electrochemical process. In an embodiment, an electrolytic process is used to form a solution of precursors that are deposited on the respective first or second surface of the substrate when a voltage switchable dielectric material is in a conductive state. The precursors deposit on thesubstrate 310 according to a pattern of a pre-existing non-conductive layer on the respective first orsecond surface - In an embodiment, a via 350 is formed in the
substrate 310 before the substrate is subjected to the electrolytic process. Eachside substrate 310 includes a patterned non-conductive layer (not shown). In an embodiment, the patterned non-conductive layers are photoresist layers that are patterned to expose select regions on the first andsecond side substrate 310. The via 350 is positioned so that a plated surface of the via 350 subsequently contacts one or more of the current-carryingelements second side formations wall 355 to extend an electrical connection from one of the current-carryingelements 335 on thefirst surface 312 with one of the current-carryingelements 345 on thesecond side 313 of thesubstrate 310. -
FIG. 6 displays a flow process for developing a dual-sided substrate 310, according to an embodiment of the invention. In astep 410, thesubstrate 310 is formed from a voltage switchable dielectric material and provided with dimensions, shape, properties, and characteristics necessary for a desired application. In astep 420, a non-conductive layer 320 is deposited over the first andsecond side substrate 310. In astep 430, the non-conductive layer 320 is patterned on thefirst side 312 of thesubstrate 310. Preferably, non-conductive material on at least thefirst side 312 of thesubstrate 310 is a photo-imageable material, such as a photoresist that is patterned using a positive mask. The positive mask allows select regions of thesubstrate 310 to be exposed through the non-conductive layer 320. In astep 440, the non-conductive layer 320 is patterned on thesecond side 313 of thesubstrate 310. In an embodiment, the non-conductive layer 320 on thesecond side 313 of thesubstrate 310 is similarly also a photoresist that is subsequently masked and exposed to form another pattern. The resulting pattern exposes thesubstrate 310 through the photoresist layer. - In a
step 450, one ormore vias 350 are formed through thesubstrate 310. On eachside substrate 310, thevias 350 intersect an uncovered portion of thesubstrate 310. Thevias 350 are defined by side-walls formed through thesubstrate 310. In astep 460, thesubstrate 310 is subjected to one or more electrolytic processes to plate thefirst side 312,second side 313, and the side-walls of thevias 350. In an embodiment, instep 460 thesubstrate 310 is subjected to a single electrolytic process while an external voltage is applied to the voltage switchable dielectric material so that the substrate is in a conductive state. The conductive state of thesubstrate 310 causes ions in the electrolytic solution to bond to thesubstrate 310 in uncovered regions on the first andsecond surfaces vias 350 so that ions bond to the side-walls of thevias 350, formingconductive sleeves 355 that extend through thevias 350. Thevias 350 intersect current-carrying elements on the first andsecond sides formation 330 on thefirst side 312 with the current-carryingformation 340 on thesecond side 313. - The non-conductive layer 320 is removed as necessary from the substrate in a
step 470. In an embodiment in which the non-conductive layer 320 includes photoresist, the photoresist is stripped from the surface of thesubstrate 310 using a base solution, such as a KOH solution. In astep 480, the resulting current-carryingformation 330 and/or 340 is polished. In an embodiment, CMP is employed to polish the current-carryingformation 330. - Several variations can be made to the embodiment described with reference to
FIGS. 5 and 6 . In one variation, a first non-conductive layer can be deposited on thefirst surface 312, and a second non-conductive layer can be deposited on thesecond surface 313 in a separate step. The first and second non-conductive layers can be formed from different materials, and can provide different functions other than enabling patterns to be formed for plating the substrate. For example, the first non-conductive material can be formed from a dry resist, while the second non-conductive material can be formed from a photo-imageable insulative material. While the dry resist is stripped away after a current-carrying layer is formed on thefirst side 312, the photo-imageable insulative material is permanent and retained on thesecond surface 313. - Additionally, different plating processes can be used to plate the
first surface 312, thesecond surface 313, and thesurface 355 of thevias 350. For example, thesecond surface 313 of thesubstrate 310 can be plated in a separate step from thefirst surface 312 to allow the first andsecond surfaces layers sided substrate 310 is particularly advantageous. The use of different plating processes facilitates the fabrication of different materials for the current-carrying formations on opposite sides of thesubstrate 310. Different types of current-carrying material can be provided as simply as switching the electrolytic baths to include different precursors. - As one example, a first side of a device such as a PCB is intended to be exposed to the environment, but the opposite side requires a high-grade conductor. In this example, a nickel pattern can be plated on the first side of the substrate, and a gold pattern can be plated on the second side of the substrate. This enables the PCB to have a more durable current-carrying material on the exposed side of the PCB.
- Any number of vias can be drilled, etched, or otherwise formed into the substrate. Vias can interconnect current-carrying elements, including electrical components or circuitry. Alternatively, a via can be used to ground a current-carrying element on one side of the substrate to a grounding element accessible from a second side of the substrate.
- Among advantages included with dual-sided substrates under an embodiment of the invention, precursors from the electrode form an electrochemical bond to the surfaces of the
vias 350. Thevias 350 are therefore securely plated, with minimal risks of a discontinuity that would interrupt electrical connection between the two sides of thesubstrate 310. - Some devices may include two or more substrates into one device. Stacking substrates enables the device to incorporate a high density of current-carrying elements, such as circuitry and electrical components, within a limited footprint.
FIG. 7 illustrates amulti-substrate device 700. In the embodiment shown, thedevice 700 includes first, second andthird substrates FIG. 7 illustrates an embodiment of three substrates, other embodiments may include more or fewer substrates. It will be appreciated that substrates may also be aligned in different configurations other than being stacked, such as adjacent or orthanormal to one another. - Each
substrate formation formation elements elements respective substrates substrates layers - The
device 700 includes a first plated via 750 to electrically connect current-carryingelements 735 on thefirst substrate 710 to current-carryingelements 935 on thethird substrate 910. Thedevice 700 also includes a second plated via 850 to electrically connect current-carryingelements 835 on thesecond substrate 810 with current-carryingelements 935 on thethird substrate 910. In this way, the current-carryingformations device 700 are electrically interconnected. The arrangement of platedvias device 700 is only exemplary, as more or less vias can also be employed. - For example, additional vias can be used to connect one of the current-carrying
elements vias substrates substrates vias substrates elements substrates substrates vias - For simplicity, details of
device 700 will be described with reference to thefirst substrate 710. Thefirst substrate 710 includesgaps 714 between the current-carryingelements 735. In an embodiment,gaps 714 are formed by masking a photoresist layer and then removing remaining photoresist after the current-carryingelements 735 are fabricated on thesubstrate 710. Similar processes are used to form second andthird substrates first substrate 710 is mounted over the current-carryingformation 830 of thesecond substrate 810. As with thefirst substrate 710, thesecond substrate 810 is mounted directly over the current-carryingformation 930 of thethird substrate 910. - In a variation to embodiments described above, one or more substrates in the
device 700 may be dual-sided. For example, thethird substrate 910 may be dual-sided, since the location of thethird substrate 910 at the bottom of thedevice 700 readily enables the third substrate to incorporate a double-sided construction. Therefore, thedevice 700 may include more current-carrying formations than substrates to maximize the density of componentry and/or minimize the overall footprint of the device. - The composition of the
substrates first substrate 710 maybe formed from nickel, while the current-carryingformation 830 of thesecond substrate 810 is formed from gold. -
FIG. 8 illustrates a flow process for developing a device having multi-layered substrates, such as thedevice 700, where two or more of the substrates are formed from a voltage switchable dielectric material. The device can be formed from a combination of single and/or double-sided substrates. In an embodiment, themulti-substrate device 700 comprises separately formed substrates having current-carrying formations. With reference todevice 700, in astep 610, thefirst substrate 710 is formed from a voltage switchable dielectric material. In astep 620, a first non-conductive layer is deposited over thefirst substrate 710. As with previously described embodiments, the first non-conductive layer can be, for example, a photo-imageable material such as a photoresist layer. In astep 630, the first non-conductive layer is patterned to form selected regions in which thesubstrate 710 is exposed. In an embodiment, a photoresist layer is masked and then exposed to form the pattern, so that the substrate is exposed according to the pattern of the positive mask. - In a
step 640, the first via 750 is formed in thesubstrate 710. The first via 750 is preferably formed by etching a hole in thesubstrate 710. Additional vias can be formed as needed in thesubstrate 710. The via 750 is etched in a location on the substrate that is predetermined to be where select current-carryingelements 735 will be located to connect to current-carrying elements of other substrates in thedevice 700. In astep 650, thefirst substrate 710 is subjected to an electrolytic process. The electrolytic process employs an electrode and a solution according to design requirements for thefirst substrate 710. Components of the electrolytic process, including the electrode and the composition of the electrolytic solution, are selected to provide the desired precursors, i.e. materials forming theconductive layer 730. In astep 660, the remaining non-conductive layer on thefirst substrate 710 is removed. The current-carryingelements 735 on thefirst substrate 710 are then polished in astep 670, preferably using CMP. - Once the
first substrate 710 is formed,additional substrates step 680 to complete themulti-substrate device 700.Subsequent substrates steps device 700 may include additional substrates formed as described in steps 610-680, or as described for double-sided substrates above. - Variations may be made to each of the
substrates - Under a variation, it can be preferable for the process to include for at least one double-sided substrate, such as at an end of the stack of substrates. The
third substrate 910, for example, can be formed to include current-carryingelements 935 on both planar sides. In this variation, a non-conductive layer is deposited on the first side and the second side of thethird substrate 910. The non-conductive layer on the second side can be made of the same material as the first side, although in some applications the second side of the substrate may require a different type of photo-imageable material or other non-conductive surface. The non-conductive layers on each side of thethird substrate 910 are then individually patterned. Thethird substrate 910 is uncovered on the first and second sides when the respective non-conductive layers are patterned. Exposed regions on each side of the substrate may be plated together or in separate plating steps. - Embodiments, such as shown, above can be used in PCB devices. PCBs have a variety of sizes and applications, such as for example, for use as printed wiring boards, motherboards, and printed circuit cards. In general, a high density of current-carrying elements, such as electrical components, leads, and circuitry, are embedded or otherwise included with PCBs. In multi-substrate devices, the size and function of the PCBs can be varied. A device including a PCB under an embodiment of the invention has a substrate formed from voltage switchable dielectric material. A photoresist such as a dry film resist can be applied over the substrate. An example of a commercially available dry film resist includes Dialon FRA305, manufactured by Mitsubishi Rayon Co. The thickness of the dry film resist deposited on the substrate is sufficient to allow the substrate to become exposed at selected portions corresponding to where the resist was exposed by the mask.
- An electroplating process such as described with respect to
FIG. 3 is used to plate conductive materials on exposed regions of the substrate. Substrates formed from a voltage switchable dielectric material can be used for various applications. The voltage switchable dielectric material can be formed, shaped, and sized as needed for the various printed circuit board applications. Examples of printed circuit boards include, for example, (i) motherboards for mounting and interconnecting computer components; (ii) printed wiring boards; and (iii) personal computer (PC) cards and similar devices. Still other applications are provided below. - The following are some examples of variations to one or more of the embodiments described above.
- An embodiment of the invention employs a pulse plating process. In this process, an electrode and a substrate comprising a voltage switchable dielectric material are immersed in an electrolytic solution. A voltage is applied between the electrode and the substrate so that the voltage switchable dielectric material becomes conductive. The applied voltage also causes ions in the electrolytic solution to deposit onto exposed areas of the substrate, thereby plating a current-carrying formation. In the pulse plating process, the voltage is modulated and follows a waveform such as the
exemplary waveform 900 shown inFIG. 9 . Thewaveform 900 resembles a square-wave, but further includes aleading edge spike 910. Theleading edge spike 910 is preferably a very short duration voltage spike sufficient to overcome a trigger voltage, Vt, of the voltage switchable dielectric material, where the trigger voltage is a threshold voltage that must be exceeded in order for the voltage switchable dielectric material to enter the conductive state. In some embodiments, the trigger voltage is relatively large, such as between 100 and 400 volts. - Once the trigger voltage has been exceeded and the voltage switchable dielectric material is in the conductive state, the voltage switchable dielectric material will remain in the conductive state for as long as the voltage applied to the voltage switchable dielectric material remains above a lower clamping voltage, Vc. In the
waveform 900 ofFIG. 9 , it will be appreciated that theleading edge spike 910 is followed by aplateau 920 at a voltage above the clamping voltage. Theplateau 920 is followed by a relaxation period in which the voltage returns to abaseline 930, such as 0 volts, then the cycle repeats. - Another embodiment of the invention employs a reverse pulse plating process. This process is essentially the same as the pulse plating process described above, except that in place of the plateau 920 (
FIG. 9 ) the polarity of the voltage is reversed so that plating occurs at the electrode instead of the substrate. Anexemplary waveform 1000 is shown inFIG. 10 in which the positive and negative portions have essentially the same magnitude but opposite polarity. The shape of the negative portion need not match that of the positive portion in either magnitude or duration, and in some embodiments the negative portion of thewaveform 1000 does not include a leading edge voltage spike. An advantage to reverse pulse plating is that it produces smoother plating results. When the voltage reverse, those areas on the plating surface where plating occurred most rapidly before the reversal become those areas where dissolution occurs most readily. Accordingly, irregularities in the plating tend to smooth out over time. - Another embodiment of the invention employs a silk-screening method to develop a patterned non-conductive layer on a substrate comprised of a voltage switchable dielectric material. This embodiment avoids the use of materials such as photoresist to develop the pattern for depositing current-carrying materials on the substrate. In a silk screening process, a robotic dispenser applies a dielectric material to the surface of the substrate according to a preprogrammed pattern. The silkscreen liquid applicant is typically a form of plastic or resin, such as Kapton. In contrast to other embodiments using photoresist materials for the non-conductive layer, silk-screened Kapton, or another plastic or resin, is permanent to the surface of the substrate. As such, silk-screening offers advantages of combining steps for depositing and patterning non-conductive material on the substrate, as well as eliminating steps for removing non-conductive material from the surface of the substrate.
- In addition, current-carrying elements may be fabricated onto a surface of a substrate from two or more types of current-carrying materials. The substrate including the voltage switchable dielectric material is adaptable to be plated by several kinds of current-carrying materials. For example, two or more electrolytic processes can be applied to a surface of the substrate to develop different types of current-carrying particles. In one embodiment, a first electrolytic process is employed to deposit a first conductive material in a first pattern formed on the surface of the substrate. Subsequently, a second non-conductive layer is patterned on the substrate including the first conductive material. A second electrolytic process may then be employed to deposit a second conductive material using the second pattern. In this way, a substrate may include multiple types of conductive material. For example, copper can be deposited to form leads on the substrate and another conductive material, such as gold, can be deposited elsewhere on the same surface where superior conduction is necessary.
- Embodiments of the invention include various devices comprising a substrate of a voltage switchable dielectric material upon which a current-carrying formation has been deposited. The current-carrying formation can comprise circuits, leads, electrical components, and magnetic material. Exemplary applications for embodiments of the invention are described or listed below. The applications described or listed herein are merely illustrative of the diversity and flexibility of this invention, and should therefore not be construed as an exhaustive list.
- In an embodiment, a pin connector is provided. For example, the voltage switchable dielectric material is used to form an interior structure of a female pin connector. The voltage switchable dielectric material can be used to form contact leads within the interior structure of the female pin connector. The voltage switchable dielectric material may be shaped into the interior structure using, for example, a mold that receives the voltage switchable dielectric material in a liquid form. The resulting interior structure includes a mating surface that opposes the male pin connector when the two connectors are mated. A plurality of pin receptacles are accessible though holes in the mating surface. The holes and pin receptacles correspond to where pins from the male connector will be received.
- To provide conductive contact elements within the connector, and as shown in
FIG. 11 , the interior structure may be separated intosegments 1100 to expose the lengths of thepin receptacles 1110 that extend to the holes in themating surface 1120. Anon-conductive layer 1200, shown inFIG. 12 , such as a photoresist layer may be deposited on one of thesegments 1100. Thenon-conductive layer 1200 may then be patterned so that abottom surface 1210 of eachpin receptacle 1110 is exposed through thenon-conductive layer 1200. One or bothsegments 1100 of the interior structure may then be subjected to an electrolytic plating process. During the plating process, a voltage is applied to the interior structure so that the voltage switchable dielectric material is conductive. A conductive material is then plated on thebottom surface 1210 of eachpin receptacle 1110 in the interior structure. Once the contact leads are formed in thepin receptacles 1110, thenon-conductive layer 1200 can be removed and thesegments 1100 rejoined. The interior structure may also be housed within a shell to complete the female pin connector. - Several advantages exist to forming a pin connector under an embodiment of the invention. Plating the interior structure enables a large number of pin receptacles to be included in the interior structure in one plating process. Further, because the lead contacts can be made thinner, pin receptacles can be formed closer together to reduce dimensions of the pin connector. The pin connector can also provide over-voltage protection properties that are inherent to voltage switchable dielectric materials.
- Surface mount packages mount electronic components to a surface of a printed circuit board. Surface mount packages house, for example, resistors, capacitors, diodes, transistors, and integrated circuit devices (processors, DRAM etc.). The packages include leads directed internally or outwardly to connect to the electrical component being housed. Specific examples of surface mounted semiconductor packages include small outline packages, quad flat packages, plastic leaded chip carriers, and chip carrier sockets.
- Manufacturing surface mount packages involves forming a frame for the leads of the package. The frame is molded using a material such as epoxy resin. Thereafter, leads are electroplated into the molded frame. In an embodiment of the invention, a voltage switchable dielectric material can be used to form the frame. A non-conductive layer is formed on the frame to define the locations of the leads. The non-conductive layer can be formed during the molding process, during a subsequent molding process, or through a masking process using a photo-imageable material such as described above with respect to previous embodiments. A voltage is applied to the frame during the electroplating process to rendering the frame conductive. The leads form on the frame in locations defined by a pattern of the non-conductive layer.
- By using a voltage switchable dielectric material, leads can be made thinner or smaller, allowing for a smaller package that occupies a smaller footprint on the PCB. The voltage switchable dielectric material also inherently provides over-voltage protection to protect contents of the package from voltage spikes.
- Embodiments of the invention also provide micro-circuit board applications. For example, smart cards are credit-card size substrate devices having one or more embedded computer chips. A smart card typically includes a mounted micro-memory module and conductors for interconnecting the micro-memory module with other components such as a sensor for detecting smart card readers. Due to the size of the smart card, as well as the size of the components embedded or mounted to the smart card, conductive elements on the substrate of the smart card also have to be very small.
- In an embodiment, a voltage switchable dielectric material is used for the substrate of a smart card. An electrolytic plating process such as described above is used to produce a pattern of connectors on the smart card to connect the memory module to other components. A conductive layer comprising the pattern of connectors is plated onto the surface of the substrate through a photoresist mask as described above. By using a voltage switchable dielectric material, the pattern of connectors can be plated onto the substrate without having to etch. This can reduce the thickness of the conductive layer on the substrate.
- Another micro-circuit board application includes a circuit board that packages two or more processors together. The circuit board includes leads and circuits that enable high-level communications between the several processors mounted on the board so that the processors act substantially as one processing unit. Additional components such as a memory can also be mounted to the circuit board to communicate with the processors. Fine circuitry and lead patterns are therefore required to preserve processing speed for communications that pass between two or more processors.
- As with previous embodiments, such as the embodiments directed to smart cards, the micro-circuit board also includes a substrate formed from a voltage switchable dielectric material. A fine resist layer is patterned onto the substrate to define a pattern for selected regions of conductive material to be subsequently deposited. An electrolytic process is used to plate conductive material in selected regions according to a pattern to interconnect processors subsequently mounted to the circuit board.
- Again, one advantage provided by using voltage switchable dielectric materials is that conductive layers can be made with reduced thicknesses. Another advantage is that plating conductive material with fewer fabrication steps reduces manufacturing costs for the micro-circuit board. Still another advantage is that a micro-circuit board can be developed to have conductive elements formed from more than one type of conductive material. This is particularly advantageous for interconnecting processors on one micro-circuit board because material requirements of the conductors may vary for each processor, depending on the quality, function, or position of each processor. For example, processors of the micro-circuit board that are exposed to the environment may require more durable conductive elements, for example made from nickel, to withstand temperature fluctuations and extremes. Whereas a processor for handling more computationally demanding functions, and located away from the environment, can have contacts and leads formed from a material with a higher electrical conductivity such as gold or silver.
- In another application, a substrate is integrated into a memory device that includes a plurality of memory cells. Each memory cell includes a layer of a magnetic material. The orientation of a magnetic field of the layer of the magnetic material stores a data bit. The memory cells are accessed by electrical leads. Voltages applied to the memory cells via the electrical leads are used to set and to read the orientations of magnetic fields. Transistors mounted to, or formed in, the substrate are used to select the memory cells to be set and to be read.
- In an embodiment of the invention, the substrate used in the memory device is formed from a voltage switchable dielectric material. A first non-conductive layer is deposited and patterned on the substrate to define regions where the layer of magnetic material is to be fabricated. A first electrolytic process, as described above, is used to plate the layer of magnetic material on the substrate. The electrolytic process, for example, can be used to plate a cobalt-chromium (CoCr) film as the layer of magnetic material. Similarly, a second non-conductive layer may be deposited and masked on the substrate to define regions where the electrical leads are to be located. A second electrolytic process is then used to plate the electrical leads.
- Under still another embodiment, a multi-substrate memory device includes a plurality of substrates each formed from a voltage switchable dielectric material. The substrates are stacked and are electrically interconnected using one or more vias. As shown by
FIGS. 5 and 7 , the vias are plated with a current-carrying layer by an electrolytic process. Several advantages are apparent under this embodiment of the invention. The vias can be plated during a fabrication step with one or more of the current-carrying formations formed on the surface of the respective substrates. The plating on the surface of the vias is also less expensive to produce and more reliable than plated vias produced by previous methods, such as by seeding the surfaces of the vias or using adhesives. - Yet another embodiment of the invention provides flex circuit board devices. Flex circuit boards generally include a high density of electrical leads and components. Unfortunately, increasing the density of electrical and conductive elements can diminish the speed and/or capacity of the flex circuit board. Embodiments of the invention provide a flex circuit board that advantageously uses a voltage switchable dielectric material to increase the density of electrical and conductive components on the flex circuit board.
- Under an embodiment, a composition of a voltage switchable dielectric material is selected and molded into a flexible and thin circuit board. A resist layer is patterned onto the substrate to define finely spaced regions, as above. A voltage exceeding the characteristic voltage of the particular voltage switchable dielectric material is applied to the voltage switchable dielectric material and a current-carrying formation is plated to form leads and contacts in the finely spaced regions.
- By using a voltage switchable dielectric material, current-carrying precursors are deposited directly on the surface of the substrate to form the current-carrying formation. This allows the current-carrying formation to have a reduced thickness in comparison to previous flex circuit board devices. Accordingly, the respective electrical and conductive elements on the surface of the flex circuit board can be thinner and spaced more closely together. An application for a flex circuit board under an embodiment of the invention includes a print head for an ink jet style printer. Thus, the use of a voltage switchable dielectric material enables the flex circuit board to have more finely spaced electrical components and leads resulting in increases printing resolution from the print head.
- Yet another embodiment of the invention provides RFID tags. In these embodiments the method of the invention can also be used to fabricate antennas and other circuitry on substrates for RFID and wireless chip applications. Additionally, a layer of a voltage switchable dielectric material can be used as an encapsulant.
- In the foregoing specification, the invention is described with reference to specific embodiments thereof, but those skilled in the art will recognize that the invention is not limited thereto. Various features and aspects of the above-described invention may be used individually or jointly. Further, the invention can be utilized in any number of environments and applications beyond those described herein without departing from the broader spirit and scope of the specification. The specification and drawings are, accordingly, to be regarded as illustrative rather than restrictive. It will be recognized that the terms “comprising,” “including,” and “having,” as used herein, are specifically intended to be read as open-ended terms of art.
Claims (24)
1. A method for fabricating a current-carrying formation, the method comprising:
providing a first voltage switchable dielectric (VSD) material having a first characteristic voltage, the first VSD material being disposed on at least a portion of a flexible substrate;
exposing the first VSD material to a first source of ions associated with a first electrically conductive material;
creating a first voltage differential between the first source and the first VSD material, the first voltage differential being greater than the first characteristic voltage; and
depositing at least a portion of the first electrically conductive material on the first VSD material.
2. The method of claim 1 , further comprising:
exposing the first VSD material to a second source of ions associated with a second electrically conductive material;
creating a second voltage differential between the second source and the first VSD material, the second voltage differential being greater than the first characteristic voltage;
allowing electrical current to flow from the first VSD material during application of the second voltage differential; and
depositing the second electrically conductive material on the first VSD material.
3. The method of claim 1 , further comprising:
providing a second VSD material having a second characteristic voltage;
creating a third voltage differential between the first source and the second VSD material, the third voltage differential being greater than the second characteristic voltage; and
depositing at least one of the electrically conductive materials on the second VSD material.
4. The method of claim 1 , further comprising:
creating a third voltage differential relative to the first-VSD material, the third voltage differential being greater than the first characteristic voltage; and
depositing the first electrically conductive material on the first VSD material while the first VSD material is subject to the third voltage differential.
5. The method of claim 1 , wherein the substrate includes any of a printed circuit board, printed wiring board, flex circuit, semiconductor wafer, smart card, or RFID tag.
6. The method of claim 1 , wherein the first electrically conductive material is deposited in a pin receptacle.
7. The method of claim 1 , wherein the first electrically conductive material is deposited in a via.
8. The method of claim 1 , wherein depositing includes electroplating.
9. The method of claim 1 , wherein depositing includes plasma depositing.
10. The method of claim 1 , wherein depositing includes using an electrostatic process.
11. The method of claim 1 , wherein depositing includes pulse plating.
12. The method of claim 1 , wherein depositing includes reverse pulse plating.
13. The method of claim 1 , further comprising polishing the first electrically conductive material.
14. The method of claim 13 , wherein polishing includes chemical-mechanical polishing.
15. The method of claim 1 , wherein the first electrically conductive material includes a magnetic material.
16. The method of claim 1 , wherein providing includes dissolving an electrode that provides the first source of ions.
17. The method of claim 1 , wherein the first electrically conductive material includes any of Au, Ag, Cu, Sn, and Al.
18. The method of claim 1 , wherein the first electrically conductive material includes Cu.
19. The method of claim 1 , wherein the first electrically conductive material includes Au.
20. The method of claim 1 , wherein depositing includes depositing on a bottom surface.
21. The method of claim 1 , wherein the first characteristic voltage is between 1 and 100 volts.
22. The method of claim 21 , wherein the first characteristic voltage is between 5 and 50 volts.
23. The method of claim 1 , further comprising masking a portion of the first VSD material such that the masked portion is not exposed to the first source of ions.
24. The method of claim 23 , wherein the first electrically conductive material is deposited on an unmasked region of the first VSD material.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/347,585 US20120103932A1 (en) | 1999-08-27 | 2012-01-10 | Methods for fabricating current-carrying structures using voltage switchable dielectric materials |
Applications Claiming Priority (7)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15118899P | 1999-08-27 | 1999-08-27 | |
US43788299A | 1999-11-10 | 1999-11-10 | |
US10/315,496 US6797145B2 (en) | 1999-08-27 | 2002-12-09 | Current carrying structure using voltage switchable dielectric material |
US10/941,226 US7446030B2 (en) | 1999-08-27 | 2004-09-14 | Methods for fabricating current-carrying structures using voltage switchable dielectric materials |
US12/284,790 US9144151B2 (en) | 1999-08-27 | 2008-09-24 | Current-carrying structures fabricated using voltage switchable dielectric materials |
US12/953,158 US8117743B2 (en) | 1999-08-27 | 2010-11-23 | Methods for fabricating current-carrying structures using voltage switchable dielectric materials |
US13/347,585 US20120103932A1 (en) | 1999-08-27 | 2012-01-10 | Methods for fabricating current-carrying structures using voltage switchable dielectric materials |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/953,158 Continuation US8117743B2 (en) | 1999-08-27 | 2010-11-23 | Methods for fabricating current-carrying structures using voltage switchable dielectric materials |
Publications (1)
Publication Number | Publication Date |
---|---|
US20120103932A1 true US20120103932A1 (en) | 2012-05-03 |
Family
ID=26848409
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/315,496 Expired - Lifetime US6797145B2 (en) | 1999-08-27 | 2002-12-09 | Current carrying structure using voltage switchable dielectric material |
US12/284,790 Expired - Lifetime US9144151B2 (en) | 1999-08-27 | 2008-09-24 | Current-carrying structures fabricated using voltage switchable dielectric materials |
US12/953,158 Expired - Fee Related US8117743B2 (en) | 1999-08-27 | 2010-11-23 | Methods for fabricating current-carrying structures using voltage switchable dielectric materials |
US13/347,585 Abandoned US20120103932A1 (en) | 1999-08-27 | 2012-01-10 | Methods for fabricating current-carrying structures using voltage switchable dielectric materials |
Family Applications Before (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/315,496 Expired - Lifetime US6797145B2 (en) | 1999-08-27 | 2002-12-09 | Current carrying structure using voltage switchable dielectric material |
US12/284,790 Expired - Lifetime US9144151B2 (en) | 1999-08-27 | 2008-09-24 | Current-carrying structures fabricated using voltage switchable dielectric materials |
US12/953,158 Expired - Fee Related US8117743B2 (en) | 1999-08-27 | 2010-11-23 | Methods for fabricating current-carrying structures using voltage switchable dielectric materials |
Country Status (3)
Country | Link |
---|---|
US (4) | US6797145B2 (en) |
AU (1) | AU6531600A (en) |
WO (1) | WO2001017320A1 (en) |
Families Citing this family (66)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7126195B1 (en) * | 1996-06-03 | 2006-10-24 | Micron Technology, Inc. | Method for forming a metallization layer |
AU6531600A (en) | 1999-08-27 | 2001-03-26 | Lex Kosowsky | Current carrying structure using voltage switchable dielectric material |
US20100040896A1 (en) * | 1999-08-27 | 2010-02-18 | Lex Kosowsky | Metal Deposition |
US7695644B2 (en) * | 1999-08-27 | 2010-04-13 | Shocking Technologies, Inc. | Device applications for voltage switchable dielectric material having high aspect ratio particles |
US20080035370A1 (en) * | 1999-08-27 | 2008-02-14 | Lex Kosowsky | Device applications for voltage switchable dielectric material having conductive or semi-conductive organic material |
US20120195018A1 (en) * | 2005-11-22 | 2012-08-02 | Lex Kosowsky | Wireless communication device using voltage switchable dielectric material |
US20100044080A1 (en) * | 1999-08-27 | 2010-02-25 | Lex Kosowsky | Metal Deposition |
US20100038119A1 (en) * | 1999-08-27 | 2010-02-18 | Lex Kosowsky | Metal Deposition |
US20100038121A1 (en) * | 1999-08-27 | 2010-02-18 | Lex Kosowsky | Metal Deposition |
US7825491B2 (en) * | 2005-11-22 | 2010-11-02 | Shocking Technologies, Inc. | Light-emitting device using voltage switchable dielectric material |
US20100044079A1 (en) * | 1999-08-27 | 2010-02-25 | Lex Kosowsky | Metal Deposition |
US7204425B2 (en) | 2002-03-18 | 2007-04-17 | Precision Dynamics Corporation | Enhanced identification appliance |
US6709944B1 (en) * | 2002-09-30 | 2004-03-23 | General Electric Company | Techniques for fabricating a resistor on a flexible base material |
US7825516B2 (en) * | 2002-12-11 | 2010-11-02 | International Business Machines Corporation | Formation of aligned capped metal lines and interconnections in multilevel semiconductor structures |
US7701323B1 (en) * | 2003-05-30 | 2010-04-20 | Interconnect Portfolio Llc | Low profile discrete electronic components and applications of same |
US7235745B2 (en) * | 2005-01-10 | 2007-06-26 | Endicott Interconnect Technologies, Inc. | Resistor material with metal component for use in circuitized substrates, circuitized substrate utilizing same, method of making said ciruitized substrate, and information handling system utilizing said ciruitized substrate |
US7368045B2 (en) * | 2005-01-27 | 2008-05-06 | International Business Machines Corporation | Gate stack engineering by electrochemical processing utilizing through-gate-dielectric current flow |
CN101189365B (en) * | 2005-02-16 | 2015-09-16 | 三米拉-惜爱公司 | The embedding instantaneous protection layer of the basic continous of printed circuit board (PCB) |
TWI389205B (en) * | 2005-03-04 | 2013-03-11 | Sanmina Sci Corp | Partitioning a via structure using plating resist |
US9781830B2 (en) | 2005-03-04 | 2017-10-03 | Sanmina Corporation | Simultaneous and selective wide gap partitioning of via structures using plating resist |
US20100263200A1 (en) * | 2005-11-22 | 2010-10-21 | Lex Kosowsky | Wireless communication device using voltage switchable dielectric material |
KR20080084812A (en) | 2005-11-22 | 2008-09-19 | 쇼킹 테크놀로지스 인코포레이티드 | Semiconductor devices including voltage switchable materials for over-voltage protection |
CN101507129B (en) * | 2005-11-22 | 2013-03-27 | 肖克科技有限公司 | Wireless communication device using voltage switchable dielectric material |
US8030575B2 (en) * | 2005-12-29 | 2011-10-04 | Sensor Electronic Technology, Inc. | Mounting structure providing electrical surge protection |
US20080029405A1 (en) * | 2006-07-29 | 2008-02-07 | Lex Kosowsky | Voltage switchable dielectric material having conductive or semi-conductive organic material |
KR20090045212A (en) | 2006-07-29 | 2009-05-07 | 쇼킹 테크놀로지스 인코포레이티드 | Voltage switchable dielectric material having conductive or semi-conductive organic material |
US7968010B2 (en) * | 2006-07-29 | 2011-06-28 | Shocking Technologies, Inc. | Method for electroplating a substrate |
US20080032049A1 (en) * | 2006-07-29 | 2008-02-07 | Lex Kosowsky | Voltage switchable dielectric material having high aspect ratio particles |
KR20090055017A (en) * | 2006-09-24 | 2009-06-01 | 쇼킹 테크놀로지스 인코포레이티드 | Formulations for voltage switchable dielectric material having a stepped voltage response and methods for making the same |
EP2067145A2 (en) | 2006-09-24 | 2009-06-10 | Shocking Technologies, Inc. | Technique for plating substrate devices using voltage switchable dielectric material and light assistance |
US7807511B2 (en) | 2006-11-17 | 2010-10-05 | Freescale Semiconductor, Inc. | Method of packaging a device having a multi-contact elastomer connector contact area and device thereof |
US7588951B2 (en) * | 2006-11-17 | 2009-09-15 | Freescale Semiconductor, Inc. | Method of packaging a semiconductor device and a prefabricated connector |
US7696016B2 (en) * | 2006-11-17 | 2010-04-13 | Freescale Semiconductor, Inc. | Method of packaging a device having a tangible element and device thereof |
US20120119168A9 (en) * | 2006-11-21 | 2012-05-17 | Robert Fleming | Voltage switchable dielectric materials with low band gap polymer binder or composite |
US7793236B2 (en) * | 2007-06-13 | 2010-09-07 | Shocking Technologies, Inc. | System and method for including protective voltage switchable dielectric material in the design or simulation of substrate devices |
US20090050856A1 (en) | 2007-08-20 | 2009-02-26 | Lex Kosowsky | Voltage switchable dielectric material incorporating modified high aspect ratio particles |
US8206614B2 (en) | 2008-01-18 | 2012-06-26 | Shocking Technologies, Inc. | Voltage switchable dielectric material having bonded particle constituents |
US20120212904A1 (en) * | 2008-02-12 | 2012-08-23 | Robert Fleming | Flexible circuits and substrates comprising voltage switchable dielectric material |
US8203421B2 (en) * | 2008-04-14 | 2012-06-19 | Shocking Technologies, Inc. | Substrate device or package using embedded layer of voltage switchable dielectric material in a vertical switching configuration |
US20100047535A1 (en) | 2008-08-22 | 2010-02-25 | Lex Kosowsky | Core layer structure having voltage switchable dielectric material |
WO2010033635A1 (en) * | 2008-09-17 | 2010-03-25 | Shocking Technologies, Inc. | Voltage switchable dielectric material containing boron compound |
WO2010039902A2 (en) * | 2008-09-30 | 2010-04-08 | Shocking Technologies, Inc. | Voltage switchable dielectric material containing conductive core shelled particles |
US9208931B2 (en) | 2008-09-30 | 2015-12-08 | Littelfuse, Inc. | Voltage switchable dielectric material containing conductor-on-conductor core shelled particles |
US8362871B2 (en) * | 2008-11-05 | 2013-01-29 | Shocking Technologies, Inc. | Geometric and electric field considerations for including transient protective material in substrate devices |
US9226391B2 (en) | 2009-01-27 | 2015-12-29 | Littelfuse, Inc. | Substrates having voltage switchable dielectric materials |
US8272123B2 (en) | 2009-01-27 | 2012-09-25 | Shocking Technologies, Inc. | Substrates having voltage switchable dielectric materials |
US8399773B2 (en) | 2009-01-27 | 2013-03-19 | Shocking Technologies, Inc. | Substrates having voltage switchable dielectric materials |
CN102550132A (en) * | 2009-03-26 | 2012-07-04 | 肖克科技有限公司 | Components having voltage switchable dielectric materials |
CN102474986A (en) * | 2009-08-19 | 2012-05-23 | 皮可钻机公司 | Method of producing electrically conducting via in substrate |
US9053844B2 (en) | 2009-09-09 | 2015-06-09 | Littelfuse, Inc. | Geometric configuration or alignment of protective material in a gap structure for electrical devices |
TWI392405B (en) * | 2009-10-26 | 2013-04-01 | Unimicron Technology Corp | Circuit structure |
US20110198544A1 (en) * | 2010-02-18 | 2011-08-18 | Lex Kosowsky | EMI Voltage Switchable Dielectric Materials Having Nanophase Materials |
US9082622B2 (en) | 2010-02-26 | 2015-07-14 | Littelfuse, Inc. | Circuit elements comprising ferroic materials |
US9224728B2 (en) | 2010-02-26 | 2015-12-29 | Littelfuse, Inc. | Embedded protection against spurious electrical events |
US9320135B2 (en) | 2010-02-26 | 2016-04-19 | Littelfuse, Inc. | Electric discharge protection for surface mounted and embedded components |
JP2012018907A (en) * | 2010-06-11 | 2012-01-26 | Nissan Motor Co Ltd | Electrical component |
US9000453B2 (en) | 2011-06-28 | 2015-04-07 | Osram Sylvania Inc. | Electrostatic discharge protection for electrical components, devices including such protection and methods for making the same |
US20130001596A1 (en) * | 2011-06-28 | 2013-01-03 | Osram Sylvania Inc. | Deposition of esd protection on printed circuit boards |
WO2013044096A2 (en) * | 2011-09-21 | 2013-03-28 | Shocking Technologies, Inc. | Vertical switching formations for esd protection |
US20130194708A1 (en) | 2012-01-30 | 2013-08-01 | Sony Ericsson Mobile Communications Ab | Current Carrying Structures Having Enhanced Electrostatic Discharge Protection And Methods Of Manufacture |
US9070070B2 (en) * | 2013-10-30 | 2015-06-30 | Echostar Technologies L.L.C. | Radio frequency antenna carried on a smart card |
KR102302150B1 (en) * | 2015-02-16 | 2021-09-16 | 한국전자통신연구원 | Magnetic shielding sheet and manufacturing method thereof |
US10399166B2 (en) | 2015-10-30 | 2019-09-03 | General Electric Company | System and method for machining workpiece of lattice structure and article machined therefrom |
US10141090B2 (en) | 2017-01-06 | 2018-11-27 | Namics Corporation | Resin composition, paste for forming a varistor element, and varistor element |
IT201700104175A1 (en) * | 2017-09-18 | 2019-03-18 | Ledworks Srl | Lighting system and method for controlling the lighting of lights emitted by a plurality of lighting elements |
CN112596476A (en) * | 2020-12-03 | 2021-04-02 | 四川长虹智能制造技术有限公司 | Formula switching method, equipment and system |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US2510092A (en) * | 1947-02-01 | 1950-06-06 | Standard Telephones Cables Ltd | Rectifier |
US5300208A (en) * | 1989-08-14 | 1994-04-05 | International Business Machines Corporation | Fabrication of printed circuit boards using conducting polymer |
US5323520A (en) * | 1993-04-29 | 1994-06-28 | Fujitsu Limited | Process for fabricating a substrate with thin film capacitor |
US5972192A (en) * | 1997-07-23 | 1999-10-26 | Advanced Micro Devices, Inc. | Pulse electroplating copper or copper alloys |
Family Cites Families (227)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3347724A (en) * | 1964-08-19 | 1967-10-17 | Photocircuits Corp | Metallizing flexible substrata |
US3685028A (en) | 1970-08-20 | 1972-08-15 | Matsushita Electric Ind Co Ltd | Process of memorizing an electric signal |
US3685026A (en) | 1970-08-20 | 1972-08-15 | Matsushita Electric Ind Co Ltd | Process of switching an electric current |
US3808576A (en) | 1971-01-15 | 1974-04-30 | Mica Corp | Circuit board with resistance layer |
US3723635A (en) | 1971-08-16 | 1973-03-27 | Western Electric Co | Double-sided flexible circuit assembly and method of manufacture therefor |
GB1433129A (en) | 1972-09-01 | 1976-04-22 | Raychem Ltd | Materials having non-linear resistance characteristics |
US4359414A (en) | 1972-12-22 | 1982-11-16 | E. I. Du Pont De Nemours And Company | Insulative composition for forming polymeric electric current regulating junctions |
US3926916A (en) * | 1972-12-22 | 1975-12-16 | Du Pont | Dielectric composition capable of electrical activation |
US3977957A (en) | 1973-09-24 | 1976-08-31 | National Plastics And Plating Supply Co. | Apparatus for intermitting electroplating strips |
US4113899A (en) * | 1977-05-23 | 1978-09-12 | Wear-Cote International, Inc. | Method of obtaining electroless nickel coated filled epoxy resin article |
US4133735A (en) | 1977-09-27 | 1979-01-09 | The Board Of Regents Of The University Of Washington | Ion-sensitive electrode and processes for making the same |
JPS6056238B2 (en) * | 1979-06-01 | 1985-12-09 | 株式会社井上ジャパックス研究所 | Electroplating method |
JPS5828750B2 (en) * | 1979-12-25 | 1983-06-17 | 富士通株式会社 | semiconductor equipment |
US4331948A (en) | 1980-08-13 | 1982-05-25 | Chomerics, Inc. | High powered over-voltage protection |
JPS5738869A (en) * | 1980-08-18 | 1982-03-03 | Takeda Chem Ind Ltd | Polyurethane powdered coating composition |
DE3040784C2 (en) * | 1980-10-29 | 1982-11-18 | Schildkröt Spielwaren GmbH, 8057 Eching | Process for applying a metallic coating and conductive varnish suitable for this purpose |
US4439809A (en) | 1982-02-22 | 1984-03-27 | Sperry Corporation | Electrostatic discharge protection system |
US4591411A (en) | 1982-05-05 | 1986-05-27 | Hughes Aircraft Company | Method for forming a high density printed wiring board |
DE3231118C1 (en) | 1982-08-20 | 1983-11-03 | Siemens AG, 1000 Berlin und 8000 München | Combined circuit arrangement with varistor and method for its production |
US4405432A (en) | 1982-10-22 | 1983-09-20 | National Semiconductor Corporation | Plating head |
CH663491A5 (en) * | 1984-02-27 | 1987-12-15 | Bbc Brown Boveri & Cie | Electronic circuit module |
US4702860A (en) | 1984-06-15 | 1987-10-27 | Nauchno-Issledovatelsky Institut Kabelnoi Promyshlennosti Po "Sredazkabel" | Current-conducting composition |
JPS61108160A (en) | 1984-11-01 | 1986-05-26 | Nec Corp | Semiconductor device with built-in capacitor and manufacture thereof |
ES8900238A1 (en) | 1985-03-29 | 1989-04-01 | Raychem Ltd | Circuit protection device |
US4888574A (en) * | 1985-05-29 | 1989-12-19 | 501 Ohmega Electronics, Inc. | Circuit board material and method of making |
US4642160A (en) | 1985-08-12 | 1987-02-10 | Interconnect Technology Inc. | Multilayer circuit board manufacturing |
US5917707A (en) | 1993-11-16 | 1999-06-29 | Formfactor, Inc. | Flexible contact structure with an electrically conductive shell |
US4799128A (en) | 1985-12-20 | 1989-01-17 | Ncr Corporation | Multilayer printed circuit board with domain partitioning |
US4726877A (en) | 1986-01-22 | 1988-02-23 | E. I. Du Pont De Nemours And Company | Methods of using photosensitive compositions containing microgels |
US4726991A (en) | 1986-07-10 | 1988-02-23 | Eos Technologies Inc. | Electrical overstress protection material and process |
US5295297B1 (en) | 1986-11-25 | 1996-11-26 | Hitachi Ltd | Method of producing semiconductor memory |
KR960015106B1 (en) | 1986-11-25 | 1996-10-28 | 가부시기가이샤 히다찌세이사꾸쇼 | Surface package type semiconductor package |
JPS63195275A (en) | 1987-02-10 | 1988-08-12 | Canon Inc | Production of precision forming die |
US5138438A (en) | 1987-06-24 | 1992-08-11 | Akita Electronics Co. Ltd. | Lead connections means for stacked tab packaged IC chips |
JPS6445191A (en) * | 1987-08-14 | 1989-02-17 | Toyo Ink Mfg Co | Laminated sheet and manufacture of electric wiring circuit using the same |
US4892776A (en) | 1987-09-02 | 1990-01-09 | Ohmega Electronics, Inc. | Circuit board material and electroplating bath for the production thereof |
US5734188A (en) | 1987-09-19 | 1998-03-31 | Hitachi, Ltd. | Semiconductor integrated circuit, method of fabricating the same and apparatus for fabricating the same |
EP0322466A1 (en) | 1987-12-24 | 1989-07-05 | Ibm Deutschland Gmbh | PECVD (plasma enhanced chemical vapor deposition) method for deposition of tungsten or layers containing tungsten by in situ formation of tungsten fluorides |
US5068634A (en) | 1988-01-11 | 1991-11-26 | Electromer Corporation | Overvoltage protection device and material |
US4977357A (en) | 1988-01-11 | 1990-12-11 | Shrier Karen P | Overvoltage protection device and material |
US4935584A (en) | 1988-05-24 | 1990-06-19 | Tektronix, Inc. | Method of fabricating a printed circuit board and the PCB produced |
US5502889A (en) | 1988-06-10 | 1996-04-02 | Sheldahl, Inc. | Method for electrically and mechanically connecting at least two conductive layers |
US4992333A (en) | 1988-11-18 | 1991-02-12 | G&H Technology, Inc. | Electrical overstress pulse protection |
JPH03504065A (en) | 1988-12-24 | 1991-09-05 | テクノロジィ アプリケーションズ カンパニー リミテッド | Improved method for making printed circuits |
EP0379176B1 (en) | 1989-01-19 | 1995-03-15 | Burndy Corporation | Card edge connector |
US5586977A (en) * | 1990-01-26 | 1996-12-24 | C.R. Bard, Inc. | Quick disconnect fitting for coupling interchangeable probe tip to laparoscopic instrument |
US5099380A (en) | 1990-04-19 | 1992-03-24 | Electromer Corporation | Electrical connector with overvoltage protection feature |
JPH045844A (en) | 1990-04-23 | 1992-01-09 | Nippon Mektron Ltd | Multilayer circuit board for mounting ic and manufacture thereof |
US4996945A (en) | 1990-05-04 | 1991-03-05 | Invisible Fence Company, Inc. | Electronic animal control system with lightning arrester |
JPH0636472B2 (en) | 1990-05-28 | 1994-05-11 | インターナシヨナル・ビジネス・マシーンズ・コーポレーシヨン | Method for manufacturing multilayer wiring board |
US5260848A (en) | 1990-07-27 | 1993-11-09 | Electromer Corporation | Foldback switching material and devices |
JP3151816B2 (en) | 1990-08-06 | 2001-04-03 | 日産自動車株式会社 | Etching method |
US5252195A (en) | 1990-08-20 | 1993-10-12 | Mitsubishi Rayon Company Ltd. | Process for producing a printed wiring board |
US5679977A (en) | 1990-09-24 | 1997-10-21 | Tessera, Inc. | Semiconductor chip assemblies, methods of making same and components for same |
EP0481703B1 (en) | 1990-10-15 | 2003-09-17 | Aptix Corporation | Interconnect substrate having integrated circuit for programmable interconnection and sample testing |
US5142263A (en) | 1991-02-13 | 1992-08-25 | Electromer Corporation | Surface mount device with overvoltage protection feature |
US5183698A (en) | 1991-03-07 | 1993-02-02 | G & H Technology, Inc. | Electrical overstress pulse protection |
US5557136A (en) | 1991-04-26 | 1996-09-17 | Quicklogic Corporation | Programmable interconnect structures and programmable integrated circuits |
US5189387A (en) | 1991-07-11 | 1993-02-23 | Electromer Corporation | Surface mount device with foldback switching overvoltage protection feature |
AT398877B (en) | 1991-10-31 | 1995-02-27 | Philips Nv | TWO OR MULTILAYERED CIRCUIT BOARD, METHOD FOR PRODUCING SUCH A CIRCUIT BOARD AND LAMINATE FOR PRODUCING SUCH A CIRCUIT BOARD BY SUCH A PROCESS |
US5248517A (en) * | 1991-11-15 | 1993-09-28 | Electromer Corporation | Paintable/coatable overvoltage protection material and devices made therefrom |
US5282312A (en) | 1991-12-31 | 1994-02-01 | Tessera, Inc. | Multi-layer circuit construction methods with customization features |
US5367764A (en) | 1991-12-31 | 1994-11-29 | Tessera, Inc. | Method of making a multi-layer circuit assembly |
US5387858A (en) * | 1992-02-27 | 1995-02-07 | Academy Of Applied Science | Energy-conserving multiple power source and method for battery-operated products |
US5294374A (en) | 1992-03-20 | 1994-03-15 | Leviton Manufacturing Co., Inc. | Electrical overstress materials and method of manufacture |
EP0568313A2 (en) | 1992-05-01 | 1993-11-03 | Nippon CMK Corp. | A method of manufacturing a multilayer printed wiring board |
JP2601128B2 (en) | 1992-05-06 | 1997-04-16 | 松下電器産業株式会社 | Method of manufacturing circuit forming substrate and circuit forming substrate |
JP2921722B2 (en) | 1992-06-10 | 1999-07-19 | 三菱マテリアル株式会社 | Chip type surge absorber |
US5246388A (en) | 1992-06-30 | 1993-09-21 | Amp Incorporated | Electrical over stress device and connector |
US5278535A (en) | 1992-08-11 | 1994-01-11 | G&H Technology, Inc. | Electrical overstress pulse protection |
JP3057924B2 (en) | 1992-09-22 | 2000-07-04 | 松下電器産業株式会社 | Double-sided printed circuit board and method of manufacturing the same |
US5262754A (en) | 1992-09-23 | 1993-11-16 | Electromer Corporation | Overvoltage protection element |
US5393597A (en) | 1992-09-23 | 1995-02-28 | The Whitaker Corporation | Overvoltage protection element |
DE69314742T2 (en) | 1992-09-23 | 1998-02-19 | Electromer Corp | Protection against electrical overload |
JP2773578B2 (en) | 1992-10-02 | 1998-07-09 | 日本電気株式会社 | Method for manufacturing semiconductor device |
US5413954A (en) * | 1992-11-10 | 1995-05-09 | At&T Bell Laboratories | Method of making a silicon-based device comprising surface plasma cleaning |
CA2082771C (en) | 1992-11-12 | 1998-02-10 | Vu Quoc Ho | Method for forming interconnect structures for integrated circuits |
US5418689A (en) | 1993-02-01 | 1995-05-23 | International Business Machines Corporation | Printed circuit board or card for direct chip attachment and fabrication thereof |
US5340641A (en) | 1993-02-01 | 1994-08-23 | Antai Xu | Electrical overstress pulse protection |
US5347258A (en) | 1993-04-07 | 1994-09-13 | Zycon Corporation | Annular resistor coupled with printed circuit board through-hole |
US5405637A (en) * | 1993-06-30 | 1995-04-11 | Bristol-Myers Squibb Company | Milk protein partial hydrolysate and infant formula containing same |
JP3256603B2 (en) | 1993-07-05 | 2002-02-12 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
US5413694A (en) * | 1993-07-30 | 1995-05-09 | The United States Of America As Represented By The Secretary Of The Navy | Method for improving electromagnetic shielding performance of composite materials by electroplating |
IL106738A (en) | 1993-08-19 | 1998-02-08 | Mind E M S G Ltd | Device for external correction of deficient valves in venous junctions |
DE69419219T2 (en) | 1993-09-03 | 2000-01-05 | Kabushiki Kaisha Toshiba, Kawasaki | Printed circuit board and method for producing such printed circuit boards |
US5444593A (en) | 1993-09-30 | 1995-08-22 | Allina; Edward F. | Thick-film varistors for TVSS |
US5510929A (en) * | 1993-12-13 | 1996-04-23 | Westinghouse Electric Corporation | Solid solution crystals of Tl3 AsSe3 and Tl3 AsS3 for high efficiency optical applications |
JP3361903B2 (en) | 1994-01-06 | 2003-01-07 | 凸版印刷株式会社 | Manufacturing method of printed wiring board |
US5808351A (en) | 1994-02-08 | 1998-09-15 | Prolinx Labs Corporation | Programmable/reprogramable structure using fuses and antifuses |
US5834824A (en) | 1994-02-08 | 1998-11-10 | Prolinx Labs Corporation | Use of conductive particles in a nonconductive body as an integrated circuit antifuse |
US5510629A (en) | 1994-05-27 | 1996-04-23 | Crosspoint Solutions, Inc. | Multilayer antifuse with intermediate spacer layer |
US6191928B1 (en) | 1994-05-27 | 2001-02-20 | Littelfuse, Inc. | Surface-mountable device for protection against electrostatic damage to electronic components |
US5552757A (en) | 1994-05-27 | 1996-09-03 | Littelfuse, Inc. | Surface-mounted fuse device |
US5493146A (en) | 1994-07-14 | 1996-02-20 | Vlsi Technology, Inc. | Anti-fuse structure for reducing contamination of the anti-fuse material |
JP3757419B2 (en) * | 1994-07-14 | 2006-03-22 | サージックス コーポレイション | Variable voltage protection structure and manufacturing method thereof |
CN1094237C (en) | 1994-07-14 | 2002-11-13 | 苏吉克斯公司 | Single and multi-layer variable voltage protection device and methods of making same |
US5802714A (en) | 1994-07-19 | 1998-09-08 | Hitachi, Ltd. | Method of finishing a printed wiring board with a soft etching solution and a preserving treatment or a solder-leveling treatment |
US5487218A (en) | 1994-11-21 | 1996-01-30 | International Business Machines Corporation | Method for making printed circuit boards with selectivity filled plated through holes |
US5962815A (en) * | 1995-01-18 | 1999-10-05 | Prolinx Labs Corporation | Antifuse interconnect between two conducting layers of a printed circuit board |
US5714794A (en) | 1995-04-18 | 1998-02-03 | Hitachi Chemical Company, Ltd. | Electrostatic protective device |
US5906042A (en) | 1995-10-04 | 1999-05-25 | Prolinx Labs Corporation | Method and structure to interconnect traces of two conductive layers in a printed circuit board |
JPH09111135A (en) | 1995-10-23 | 1997-04-28 | Mitsubishi Materials Corp | Conductive polymer composition |
US5834160A (en) | 1996-01-16 | 1998-11-10 | Lucent Technologies Inc. | Method and apparatus for forming fine patterns on printed circuit board |
US5940683A (en) | 1996-01-18 | 1999-08-17 | Motorola, Inc. | LED display packaging with substrate removal and method of fabrication |
US6172590B1 (en) | 1996-01-22 | 2001-01-09 | Surgx Corporation | Over-voltage protection device and method for making same |
EP0879470B1 (en) | 1996-01-22 | 2005-11-09 | Surgx Corporation | Over-voltage protection device and method for making same |
US5869869A (en) | 1996-01-31 | 1999-02-09 | Lsi Logic Corporation | Microelectronic device with thin film electrostatic discharge protection structure |
US5933307A (en) | 1996-02-16 | 1999-08-03 | Thomson Consumer Electronics, Inc. | Printed circuit board sparkgap |
US6455916B1 (en) | 1996-04-08 | 2002-09-24 | Micron Technology, Inc. | Integrated circuit devices containing isolated dielectric material |
US5744759A (en) | 1996-05-29 | 1998-04-28 | International Business Machines Corporation | Circuit boards that can accept a pluggable tab module that can be attached or removed without solder |
US5874902A (en) | 1996-07-29 | 1999-02-23 | International Business Machines Corporation | Radio frequency identification transponder with electronic circuit enabling/disabling capability |
US5956612A (en) | 1996-08-09 | 1999-09-21 | Micron Technology, Inc. | Trench/hole fill processes for semiconductor fabrication |
US6933331B2 (en) | 1998-05-22 | 2005-08-23 | Nanoproducts Corporation | Nanotechnology for drug delivery, contrast agents and biomedical implants |
US5977489A (en) | 1996-10-28 | 1999-11-02 | Thomas & Betts International, Inc. | Conductive elastomer for grafting to a metal substrate |
US5856910A (en) | 1996-10-30 | 1999-01-05 | Intel Corporation | Processor card assembly having a cover with flexible locking latches |
US5946555A (en) | 1996-11-04 | 1999-08-31 | Packard Hughes Interconnect Company | Wafer level decal for minimal packaging of chips |
US6013358A (en) | 1997-11-18 | 2000-01-11 | Cooper Industries, Inc. | Transient voltage protection device with ceramic substrate |
EP1010228B1 (en) | 1996-11-19 | 2007-02-28 | Surgx Corporation | A transient voltage protection device and method of making same |
US5834893A (en) | 1996-12-23 | 1998-11-10 | The Trustees Of Princeton University | High efficiency organic light emitting devices with light directing structures |
US20020061363A1 (en) | 2000-09-27 | 2002-05-23 | Halas Nancy J. | Method of making nanoshells |
US6181928B1 (en) * | 1997-08-21 | 2001-01-30 | Ericsson Inc. | Method and apparatus for event notification for wireless devices |
JP3257521B2 (en) | 1997-10-07 | 2002-02-18 | ソニーケミカル株式会社 | PTC element, protection device and circuit board |
US6251513B1 (en) | 1997-11-08 | 2001-06-26 | Littlefuse, Inc. | Polymer composites for overvoltage protection |
US7253109B2 (en) | 1997-11-26 | 2007-08-07 | Applied Materials, Inc. | Method of depositing a tantalum nitride/tantalum diffusion barrier layer system |
US6468593B1 (en) | 1997-11-27 | 2002-10-22 | Kanto Kasei Co., Ltd. | Plated non-conductive products and plating method for the same |
TW511103B (en) | 1998-01-16 | 2002-11-21 | Littelfuse Inc | Polymer composite materials for electrostatic discharge protection |
US6064094A (en) | 1998-03-10 | 2000-05-16 | Oryx Technology Corporation | Over-voltage protection system for integrated circuits using the bonding pads and passivation layer |
US6130459A (en) | 1998-03-10 | 2000-10-10 | Oryx Technology Corporation | Over-voltage protection device for integrated circuits |
GB9806066D0 (en) | 1998-03-20 | 1998-05-20 | Cambridge Display Tech Ltd | Multilayer photovoltaic or photoconductive devices |
JP2000059986A (en) | 1998-04-08 | 2000-02-25 | Canon Inc | Solar cell module and method and device of failure detection therefor |
JP2942829B1 (en) | 1998-08-17 | 1999-08-30 | 熊本大学長 | Method of forming metal oxide film by photoelectroless oxidation method |
US6549114B2 (en) | 1998-08-20 | 2003-04-15 | Littelfuse, Inc. | Protection of electrical devices with voltage variable materials |
US6162159A (en) | 1998-08-24 | 2000-12-19 | Martini; Calvin Duke | Ticket dispenser |
US6108184A (en) | 1998-11-13 | 2000-08-22 | Littlefuse, Inc. | Surface mountable electrical device comprising a voltage variable material |
US6713955B1 (en) | 1998-11-20 | 2004-03-30 | Agilent Technologies, Inc. | Organic light emitting device having a current self-limiting structure |
US6351011B1 (en) | 1998-12-08 | 2002-02-26 | Littlefuse, Inc. | Protection of an integrated circuit with voltage variable materials |
US6211554B1 (en) | 1998-12-08 | 2001-04-03 | Littelfuse, Inc. | Protection of an integrated circuit with voltage variable materials |
US6198392B1 (en) | 1999-02-10 | 2001-03-06 | Micron Technology, Inc. | Communications system and method with A/D converter |
US6534422B1 (en) | 1999-06-10 | 2003-03-18 | National Semiconductor Corporation | Integrated ESD protection method and system |
AU6531600A (en) | 1999-08-27 | 2001-03-26 | Lex Kosowsky | Current carrying structure using voltage switchable dielectric material |
US20100040896A1 (en) | 1999-08-27 | 2010-02-18 | Lex Kosowsky | Metal Deposition |
US20100038119A1 (en) * | 1999-08-27 | 2010-02-18 | Lex Kosowsky | Metal Deposition |
US20100044079A1 (en) * | 1999-08-27 | 2010-02-25 | Lex Kosowsky | Metal Deposition |
US7825491B2 (en) | 2005-11-22 | 2010-11-02 | Shocking Technologies, Inc. | Light-emitting device using voltage switchable dielectric material |
US7446030B2 (en) | 1999-08-27 | 2008-11-04 | Shocking Technologies, Inc. | Methods for fabricating current-carrying structures using voltage switchable dielectric materials |
US20100044080A1 (en) * | 1999-08-27 | 2010-02-25 | Lex Kosowsky | Metal Deposition |
US20120195018A1 (en) | 2005-11-22 | 2012-08-02 | Lex Kosowsky | Wireless communication device using voltage switchable dielectric material |
US20100038121A1 (en) * | 1999-08-27 | 2010-02-18 | Lex Kosowsky | Metal Deposition |
KR100533673B1 (en) | 1999-09-03 | 2005-12-05 | 세이코 엡슨 가부시키가이샤 | Semiconductor device, method of manufacture thereof, circuit board, and electronic device |
US6448900B1 (en) | 1999-10-14 | 2002-09-10 | Jong Chen | Easy-to-assembly LED display for any graphics and text |
JP3459604B2 (en) * | 2000-03-02 | 2003-10-20 | 三洋電機株式会社 | Flexible cable mounting structure |
US6316734B1 (en) | 2000-03-07 | 2001-11-13 | 3M Innovative Properties Company | Flexible circuits with static discharge protection and process for manufacture |
US6509581B1 (en) | 2000-03-29 | 2003-01-21 | Delta Optoelectronics, Inc. | Structure and fabrication process for an improved polymer light emitting diode |
US6407411B1 (en) | 2000-04-13 | 2002-06-18 | General Electric Company | Led lead frame assembly |
US6373719B1 (en) | 2000-04-13 | 2002-04-16 | Surgx Corporation | Over-voltage protection for electronic circuits |
JP4066620B2 (en) | 2000-07-21 | 2008-03-26 | 日亜化学工業株式会社 | LIGHT EMITTING ELEMENT, DISPLAY DEVICE HAVING LIGHT EMITTING ELEMENT AND METHOD FOR MANUFACTURING DISPLAY DEVICE |
US6628498B2 (en) | 2000-08-28 | 2003-09-30 | Steven J. Whitney | Integrated electrostatic discharge and overcurrent device |
JP4708577B2 (en) * | 2001-01-31 | 2011-06-22 | キヤノン株式会社 | Method for manufacturing thin film semiconductor device |
US6903175B2 (en) | 2001-03-26 | 2005-06-07 | Shipley Company, L.L.C. | Polymer synthesis and films therefrom |
KR20040000418A (en) | 2001-03-30 | 2004-01-03 | 더 리전트 오브 더 유니버시티 오브 캘리포니아 | Methods of fabricating nanostructures and nanowires and devices fabricated therefrom |
US6690251B2 (en) | 2001-04-11 | 2004-02-10 | Kyocera Wireless Corporation | Tunable ferro-electric filter |
TW492202B (en) | 2001-06-05 | 2002-06-21 | South Epitaxy Corp | Structure of III-V light emitting diode (LED) arranged in flip chip configuration having structure for preventing electrostatic discharge |
SE523309E (en) | 2001-06-15 | 2010-03-02 | Replisaurus Technologies Ab | Method, electrode and apparatus for creating micro- and nanostructures in conductive materials by patterning with master electrode and electrolyte |
DE50115800D1 (en) | 2001-07-02 | 2011-04-07 | Abb Schweiz Ag | Polymer compound with non-linear current-voltage characteristic and method for producing a polymer compound |
US7034652B2 (en) | 2001-07-10 | 2006-04-25 | Littlefuse, Inc. | Electrostatic discharge multifunction resistor |
US20030066998A1 (en) | 2001-08-02 | 2003-04-10 | Lee Howard Wing Hoon | Quantum dots of Group IV semiconductor materials |
US6525953B1 (en) | 2001-08-13 | 2003-02-25 | Matrix Semiconductor, Inc. | Vertically-stacked, field-programmable, nonvolatile memory and method of fabrication |
DE10153563A1 (en) | 2001-10-30 | 2003-05-15 | Infineon Technologies Ag | Semiconductor device fabrication method, involves constructing pair of bodies of organic semiconductor and electrically conductive contact material and doping by activated nanoparticles |
US6936968B2 (en) * | 2001-11-30 | 2005-08-30 | Mule Lighting, Inc. | Retrofit light emitting diode tube |
GB0200259D0 (en) | 2002-01-07 | 2002-02-20 | Univ Reading The | Encapsulated radioactive nuclide microparticles and methods for their production |
US20070208243A1 (en) | 2002-01-16 | 2007-09-06 | Nanomix, Inc. | Nanoelectronic glucose sensors |
US20030143492A1 (en) * | 2002-01-31 | 2003-07-31 | Scitex Digital Printing, Inc. | Mandrel with controlled release layer for multi-layer electroformed ink jet orifice plates |
TWI229115B (en) | 2002-02-11 | 2005-03-11 | Sipix Imaging Inc | Core-shell particles for electrophoretic display |
US7183891B2 (en) * | 2002-04-08 | 2007-02-27 | Littelfuse, Inc. | Direct application voltage variable material, devices employing same and methods of manufacturing such devices |
US7132922B2 (en) | 2002-04-08 | 2006-11-07 | Littelfuse, Inc. | Direct application voltage variable material, components thereof and devices employing same |
WO2003088356A1 (en) | 2002-04-08 | 2003-10-23 | Littelfuse, Inc. | Voltage variable material for direct application and devices employing same |
GB2414422B (en) * | 2002-06-07 | 2006-06-14 | Baldwin Filters Inc | Environmentally friendly acid neutralizing full flow cartridge |
TWI299559B (en) | 2002-06-19 | 2008-08-01 | Inpaq Technology Co Ltd | Ic substrate with over voltage protection function and method for manufacturing the same |
KR100497121B1 (en) | 2002-07-18 | 2005-06-28 | 삼성전기주식회사 | Semiconductor LED Device |
FR2843756B1 (en) | 2002-08-26 | 2005-04-22 | Commissariat Energie Atomique | METHOD FOR WELDING A POLYMERIC SURFACE WITH A CONDUCTIVE OR SEMICONDUCTOR SURFACE AND ITS APPLICATIONS |
AU2003268487A1 (en) | 2002-09-05 | 2004-03-29 | Nanosys, Inc. | Nanocomposites |
JP3625467B2 (en) * | 2002-09-26 | 2005-03-02 | キヤノン株式会社 | Electron emitting device using carbon fiber, electron source, and method of manufacturing image forming apparatus |
US6709944B1 (en) | 2002-09-30 | 2004-03-23 | General Electric Company | Techniques for fabricating a resistor on a flexible base material |
EP1588385B1 (en) | 2002-12-26 | 2008-05-14 | Showa Denko K.K. | Carbonaceous material for forming electrically conductive material and use thereof |
US7132697B2 (en) | 2003-02-06 | 2006-11-07 | Weimer Alan W | Nanomaterials for quantum tunneling varistors |
US6981319B2 (en) | 2003-02-13 | 2006-01-03 | Shrier Karen P | Method of manufacturing devices to protect election components |
US20040211942A1 (en) | 2003-04-28 | 2004-10-28 | Clark Darren Cameron | Electrically conductive compositions and method of manufacture thereof |
KR100776912B1 (en) | 2003-06-25 | 2007-11-15 | 주식회사 엘지화학 | Anode material for lithium secondary cell with high capacity |
DE102004049053A1 (en) | 2003-10-11 | 2005-05-04 | Conti Temic Microelectronic | Printed circuit board (PCB) with spark path for overvoltage protection between two electrically conductive regions on PCB, especially caused by electrostatic discharge (ESD), for electronic modules |
US7141184B2 (en) | 2003-12-08 | 2006-11-28 | Cts Corporation | Polymer conductive composition containing zirconia for films and coatings with high wear resistance |
US7557154B2 (en) | 2004-12-23 | 2009-07-07 | Sabic Innovative Plastics Ip B.V. | Polymer compositions, method of manufacture, and articles formed therefrom |
WO2005067684A2 (en) | 2004-01-07 | 2005-07-28 | Silicon Pipe, Inc. | Insulating substrate for ic packages having integral esd protection |
US7279724B2 (en) | 2004-02-25 | 2007-10-09 | Philips Lumileds Lighting Company, Llc | Ceramic substrate for a light emitting diode where the substrate incorporates ESD protection |
EP1585146B1 (en) | 2004-04-06 | 2008-08-06 | Abb Research Ltd. | Nonlinear electrical material for high and medium voltage applications |
KR100628943B1 (en) | 2004-04-16 | 2006-09-27 | 학교법인 포항공과대학교 | Core-shell type nano-particle, and method for preparing the same |
US7064353B2 (en) | 2004-05-26 | 2006-06-20 | Philips Lumileds Lighting Company, Llc | LED chip with integrated fast switching diode for ESD protection |
US20050274455A1 (en) | 2004-06-09 | 2005-12-15 | Extrand Charles W | Electro-active adhesive systems |
US7002217B2 (en) | 2004-06-12 | 2006-02-21 | Solectron Corporation | Electrostatic discharge mitigation structure and methods thereof using a dissipative capacitor with voltage dependent resistive material |
US7541509B2 (en) | 2004-08-31 | 2009-06-02 | University Of Florida Research Foundation, Inc. | Photocatalytic nanocomposites and applications thereof |
KR100576872B1 (en) | 2004-09-17 | 2006-05-10 | 삼성전기주식회사 | Nitride semiconductor light emitting diode with esd protection capacity |
US7218492B2 (en) | 2004-09-17 | 2007-05-15 | Electronic Polymers, Inc. | Devices and systems for electrostatic discharge suppression |
US7345307B2 (en) | 2004-10-12 | 2008-03-18 | Nanosys, Inc. | Fully integrated organic layered processes for making plastic electronics based on conductive polymers and semiconductor nanowires |
EP1807919A4 (en) | 2004-11-02 | 2011-05-04 | Nantero Inc | Nanotube esd protective devices and corresponding nonvolatile and volatile nanotube switches |
US7660180B2 (en) | 2004-11-30 | 2010-02-09 | Nxp B.V. | Dielectric antifuse for electro-thermally programmable device |
US20060152334A1 (en) | 2005-01-10 | 2006-07-13 | Nathaniel Maercklein | Electrostatic discharge protection for embedded components |
US7368045B2 (en) | 2005-01-27 | 2008-05-06 | International Business Machines Corporation | Gate stack engineering by electrochemical processing utilizing through-gate-dielectric current flow |
US7579397B2 (en) | 2005-01-27 | 2009-08-25 | Rensselaer Polytechnic Institute | Nanostructured dielectric composite materials |
CN101189365B (en) | 2005-02-16 | 2015-09-16 | 三米拉-惜爱公司 | The embedding instantaneous protection layer of the basic continous of printed circuit board (PCB) |
TWI389205B (en) | 2005-03-04 | 2013-03-11 | Sanmina Sci Corp | Partitioning a via structure using plating resist |
KR100775100B1 (en) | 2005-03-16 | 2007-11-08 | 주식회사 엘지화학 | Coating composition for dielectric insulating film, dielectric film prepared therefrom, and electric or electronic device comprising the same |
US7535462B2 (en) | 2005-06-02 | 2009-05-19 | Eastman Kodak Company | Touchscreen with one carbon nanotube conductive layer |
KR100668977B1 (en) | 2005-06-27 | 2007-01-16 | 삼성전자주식회사 | Element for protecting from surge voltage |
KR20080084812A (en) * | 2005-11-22 | 2008-09-19 | 쇼킹 테크놀로지스 인코포레이티드 | Semiconductor devices including voltage switchable materials for over-voltage protection |
US20070116976A1 (en) | 2005-11-23 | 2007-05-24 | Qi Tan | Nanoparticle enhanced thermoplastic dielectrics, methods of manufacture thereof, and articles comprising the same |
US7435780B2 (en) | 2005-11-29 | 2008-10-14 | Sabic Innovavtive Plastics Ip B.V. | Poly(arylene ether) compositions and methods of making the same |
KR100698087B1 (en) * | 2005-12-29 | 2007-03-23 | 동부일렉트로닉스 주식회사 | Method of fabricating semiconductor device |
US7492504B2 (en) | 2006-05-19 | 2009-02-17 | Xerox Corporation | Electrophoretic display medium and device |
KR20090045212A (en) | 2006-07-29 | 2009-05-07 | 쇼킹 테크놀로지스 인코포레이티드 | Voltage switchable dielectric material having conductive or semi-conductive organic material |
US20080047930A1 (en) | 2006-08-23 | 2008-02-28 | Graciela Beatriz Blanchet | Method to form a pattern of functional material on a substrate |
KR20090055017A (en) * | 2006-09-24 | 2009-06-01 | 쇼킹 테크놀로지스 인코포레이티드 | Formulations for voltage switchable dielectric material having a stepped voltage response and methods for making the same |
EP2067145A2 (en) * | 2006-09-24 | 2009-06-10 | Shocking Technologies, Inc. | Technique for plating substrate devices using voltage switchable dielectric material and light assistance |
DE102006047377A1 (en) | 2006-10-06 | 2008-04-10 | Robert Bosch Gmbh | Electrostatic discharge protection for electrical or electronic devices involves providing voltage protection drain that includes material accumulation that is directly or indirectly placed in contact with electrical connection |
EP1990834B1 (en) | 2007-05-10 | 2012-08-15 | Texas Instruments France | Local integration of non-linear sheet in integrated circuit packages for ESD/EOS protection |
US7793236B2 (en) | 2007-06-13 | 2010-09-07 | Shocking Technologies, Inc. | System and method for including protective voltage switchable dielectric material in the design or simulation of substrate devices |
US7708912B2 (en) | 2008-06-16 | 2010-05-04 | Polytronics Technology Corporation | Variable impedance composition |
US8399773B2 (en) | 2009-01-27 | 2013-03-19 | Shocking Technologies, Inc. | Substrates having voltage switchable dielectric materials |
CN102550132A (en) | 2009-03-26 | 2012-07-04 | 肖克科技有限公司 | Components having voltage switchable dielectric materials |
-
2000
- 2000-08-08 AU AU65316/00A patent/AU6531600A/en not_active Abandoned
- 2000-08-08 WO PCT/US2000/021672 patent/WO2001017320A1/en active Application Filing
-
2002
- 2002-12-09 US US10/315,496 patent/US6797145B2/en not_active Expired - Lifetime
-
2008
- 2008-09-24 US US12/284,790 patent/US9144151B2/en not_active Expired - Lifetime
-
2010
- 2010-11-23 US US12/953,158 patent/US8117743B2/en not_active Expired - Fee Related
-
2012
- 2012-01-10 US US13/347,585 patent/US20120103932A1/en not_active Abandoned
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US2510092A (en) * | 1947-02-01 | 1950-06-06 | Standard Telephones Cables Ltd | Rectifier |
US5300208A (en) * | 1989-08-14 | 1994-04-05 | International Business Machines Corporation | Fabrication of printed circuit boards using conducting polymer |
US5323520A (en) * | 1993-04-29 | 1994-06-28 | Fujitsu Limited | Process for fabricating a substrate with thin film capacitor |
US5972192A (en) * | 1997-07-23 | 1999-10-26 | Advanced Micro Devices, Inc. | Pulse electroplating copper or copper alloys |
Also Published As
Publication number | Publication date |
---|---|
US20030079910A1 (en) | 2003-05-01 |
US9144151B2 (en) | 2015-09-22 |
US8117743B2 (en) | 2012-02-21 |
US20110061230A1 (en) | 2011-03-17 |
WO2001017320A1 (en) | 2001-03-08 |
US20090044970A1 (en) | 2009-02-19 |
US6797145B2 (en) | 2004-09-28 |
AU6531600A (en) | 2001-03-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8117743B2 (en) | Methods for fabricating current-carrying structures using voltage switchable dielectric materials | |
US7446030B2 (en) | Methods for fabricating current-carrying structures using voltage switchable dielectric materials | |
US20100038119A1 (en) | Metal Deposition | |
US20100044079A1 (en) | Metal Deposition | |
US20100044080A1 (en) | Metal Deposition | |
US20100040896A1 (en) | Metal Deposition | |
US20100038121A1 (en) | Metal Deposition | |
US8704377B2 (en) | Compliant conductive nano-particle electrical interconnect | |
US9184145B2 (en) | Semiconductor device package adapter | |
US9603249B2 (en) | Direct metalization of electrical circuit structures |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: LITTELFUSE, INC., ILLINOIS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SHOCKING TECHNOLOGIES, INC.;REEL/FRAME:032123/0747 Effective date: 20140121 |