US20120019305A1 - Harmonic rejection of signal converting device and method thereof - Google Patents

Harmonic rejection of signal converting device and method thereof Download PDF

Info

Publication number
US20120019305A1
US20120019305A1 US13/103,102 US201113103102A US2012019305A1 US 20120019305 A1 US20120019305 A1 US 20120019305A1 US 201113103102 A US201113103102 A US 201113103102A US 2012019305 A1 US2012019305 A1 US 2012019305A1
Authority
US
United States
Prior art keywords
signal
auxiliary
mixing
gain
converting device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US13/103,102
Other versions
US8552790B2 (en
Inventor
Huajiang Zhang
Chun Geik Tan
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
MediaTek Singapore Pte Ltd
Original Assignee
MediaTek Singapore Pte Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by MediaTek Singapore Pte Ltd filed Critical MediaTek Singapore Pte Ltd
Priority to US13/103,102 priority Critical patent/US8552790B2/en
Assigned to MEDIATEK SINGAPORE PTE. LTD. reassignment MEDIATEK SINGAPORE PTE. LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: TAN, CHUN GEIK, ZHANG, HUAJIANG
Priority to TW100124467A priority patent/TW201220677A/en
Priority to CN201110196957.4A priority patent/CN102347731B/en
Publication of US20120019305A1 publication Critical patent/US20120019305A1/en
Application granted granted Critical
Publication of US8552790B2 publication Critical patent/US8552790B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D7/00Transference of modulation from one carrier to another, e.g. frequency-changing
    • H03D7/12Transference of modulation from one carrier to another, e.g. frequency-changing by means of semiconductor devices having more than two electrodes
    • H03D7/125Transference of modulation from one carrier to another, e.g. frequency-changing by means of semiconductor devices having more than two electrodes with field effect transistors
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D2200/00Indexing scheme relating to details of demodulation or transference of modulation from one carrier to another covered by H03D
    • H03D2200/0041Functional aspects of demodulators
    • H03D2200/0066Mixing
    • H03D2200/0074Mixing using a resistive mixer or a passive mixer

Definitions

  • the present invention relates to a signal converting device and a method thereof, and more particularly to a signal converting device with harmonic rejection and a related harmonic rejection method.
  • an oscillating signal having an oscillating frequency can be utilized to mix with a radio frequency (RF) signal to convert the RF signal into a converted RF signal.
  • RF radio frequency
  • a received RF signal is down-converted into a baseband signal by mixing the receiving RF signal with an oscillating signal having an oscillating frequency of the carrier frequency of the received RF signal.
  • the oscillating signal is not an ideal oscillating signal with the oscillating frequency, e.g., when the signal with harmonic frequency exists in the oscillating signal, the signal with harmonic frequency may mix with the interference signal to generate another down-converted signal near to or overlapping the baseband signal.
  • the wanted baseband signal may be contaminated by the down-converted interference signal.
  • the signal with harmonic frequency may degrade the noise figure of the baseband signal. Therefore, how to reduce the effect caused by the harmonic signal of the oscillating signal in the wireless communication system has become an important issue in this field.
  • One of the objectives of the present invention is therefore to provide a signal converting device with harmonic rejection and a related harmonic rejection method to solve the above-mentioned problem.
  • a signal converting device comprises a reference signal-mixing circuit, a plurality of auxiliary signal-mixing circuits, and a combining circuit.
  • the reference signal-mixing circuit is arranged to generate a reference mixing output signal according to an input signal, a reference gain, and a reference local oscillating signal.
  • Each of the auxiliary signal-mixing circuits is arranged to generate an auxiliary mixing output signal according to the input signal, an auxiliary gain, and an auxiliary local oscillating signal.
  • the combining circuit is arranged to combine the reference mixing output signal and a plurality of the auxiliary mixing output signals to generate an output signal, wherein at least one of the auxiliary signal-mixing circuits is configured by the corresponding auxiliary gain to compensate phase imbalances between the reference mixing output signal and each of the auxiliary mixing output signals to reduce a power of a harmonic component in the output signal.
  • a signal converting device comprises a plurality of signal-mixing circuits and a combining circuit.
  • the plurality of signal-mixing circuits are arranged to receive an input signal and local oscillating signals having different phases, wherein each of the signal-mixing circuits is arranged to receive a different one of the local oscillator signals and being adapted to: apply a gain to the input signal to generate an amplified input signal, the gain being set according to a relationship of harmonic rejection ratios with respect to amplitude mismatches of the signal-mixing circuits; and generate an amplitude modulated mixed signal indicative of a product of the amplified input signal and the local oscillator signal.
  • the combining circuit is arranged to combine the amplitude modulated mixed signals generated by the signal-mixing circuits to provide an output signal.
  • a harmonic rejection method comprises: generating a reference mixing output signal according to an input signal, a reference gain, and a reference local oscillating signal; generating a plurality of auxiliary mixing output signals each according to the input signal, an auxiliary gain, and an auxiliary local oscillating signal; combining the reference mixing output signal and the auxiliary mixing output signals to generate an output signal; and at least one of the auxiliary gains is configured to compensate phase imbalances between the reference mixing output signal and each of the auxiliary mixing output signals to reduce a power of a harmonic component in the output signal.
  • FIG. 1 is a diagram illustrating a signal converting device according to an embodiment of the present invention.
  • FIG. 2 is a diagram illustrating a square wave generator according to an embodiment of the present invention.
  • FIG. 3 is a diagram illustrating a signal converting device according to a second embodiment of the present invention.
  • FIG. 4A is a three dimensional diagram illustrating a third order harmonic rejection ratio of an output signal corresponding to a first oscillating frequency of a reference square wave according to an embodiment of the present invention.
  • FIG. 4B is a three dimensional diagram illustrating a third order harmonic rejection ratio of an output signal corresponding to a second oscillating frequency of a reference square wave according to an embodiment of the present invention.
  • FIG. 5 is a flowchart illustrating an operation of the signal converting device according to an embodiment of the present invention.
  • FIG. 6 is a flowchart illustrating a harmonic rejection method according to an embodiment of the present invention.
  • FIG. 1 is a diagram illustrating a signal converting device 100 according to an embodiment of the present invention.
  • the signal converting device 100 may be applied to implement a harmonic rejection mixer (HRM) of a television tuner, a FM (Frequency Modulation) tuner, or any other wideband application.
  • the signal converting device 100 comprises a reference signal-mixing circuit 102 , a plurality of auxiliary signal-mixing circuits 104 , 106 , and a combining circuit 110 .
  • the reference signal-mixing circuit 100 is arranged to generate a reference mixing output signal P 0M (t) according to an input signal Si, a reference gain Ar, and a reference square wave Sr.
  • the first auxiliary signal-mixing circuit 104 is arranged to generate a first auxiliary mixing output signal P 1M (t) according to the input signal Si, a first auxiliary gain Aa 1 , and a first auxiliary square wave Sas 1 .
  • the second auxiliary signal-mixing circuit 106 is arranged to generate a second auxiliary mixing output signal P 2M (t) according to the input signal Si, a second auxiliary gain Aa 2 , and a second auxiliary square wave Sas 2 .
  • the combining circuit 110 is arranged to combine the reference mixing output signal P 0M (t), the first auxiliary mixing output signal P 1M (t), and the second auxiliary mixing output signal P 2M (t) to generate an output signal So, wherein the reference signal-mixing circuit 102 is configured by the reference gain Ar, the first auxiliary signal-mixing circuit 104 is configured by the first auxiliary gain Aa 1 , and the second auxiliary signal-mixing circuit 106 is configured by the second auxiliary gain Aa 2 .
  • At least one of the first auxiliary gain Aa 1 and the second auxiliary gain Aa 2 is arranged to compensate phase imbalances between the reference mixing output signal P 0M (t) and the auxiliary mixing output signals P 1M (t), P 2M (t) to reduce a power of a harmonic component in the output signal So.
  • the corresponding auxiliary gains Aa 1 , Aa 2 of the first and second auxiliary signal-mixing circuit 104 , 106 are set according to a relationship of harmonic rejection ratios with respect to amplitude mismatches of the reference signal-mixing circuit 102 and the auxiliary signal-mixing circuits 104 , 106 .
  • the corresponding auxiliary gains Aa 1 , Aa 2 of the first and second auxiliary signal-mixing circuit 104 , 106 are set according to an oscillating frequency of the auxiliary local oscillating signals (i.e., Sas 1 , Sas 2 ).
  • the combining circuit 110 may be implemented by a trans-impedance amplifier (TIA), and the trans-impedance amplifier comprises an amplifier 1102 , a feedback resistor 1104 , and a feedback capacitor 1106 .
  • TIA trans-impedance amplifier
  • the combining circuit 110 may also be other circuits having the ability to combine signals.
  • the feedback resistor 1104 and the feedback capacitor 1106 are connected in parallel, and having one node coupled to the output terminal of the amplifier 1102 and the other node coupled to the input terminal of the amplifier 1102 .
  • the combining circuit 110 may also be an adder for adding up the reference mixing output signal P 0M (t), the first auxiliary mixing output signal P 1M (t), and the second auxiliary mixing output signal P 2M (t) to generate the output signal So.
  • the signal converting device 100 further comprises an adjusting circuit 108 .
  • the adjusting circuit 108 is coupled to a common output node Nc of the reference signal-mixing circuit 102 and the auxiliary signal-mixing circuits 104 , 106 , and the adjusting circuit 108 is arranged to adjust an input impedance Ri of the combining circuit 110 to reduce the power of the interference signal at node Nc.
  • the reference signal-mixing circuit 102 comprises a reference gain stage 1022 and a reference mixer 1024 .
  • the reference gain stage 1022 is arranged to provide the reference gain Ar upon the input signal Si to generate a reference amplified signal Sra.
  • the reference mixer 1024 is arranged to modulate (e.g., up-convert or down-convert) the reference amplified signal Sra according to the reference square wave Sr to generate the reference mixing output signal P 0M (t).
  • the first auxiliary signal-mixing circuit 104 comprises an auxiliary gain stage 1042 and an auxiliary mixer 1044 .
  • the auxiliary gain stage 1042 is arranged to provide the first auxiliary gain Aa 1 upon the input signal Si to generate a first auxiliary amplified signal Sam 1 .
  • the auxiliary mixer 1044 is arranged to modulate (e.g., up-convert or down-convert) the first auxiliary amplified signal Sam 1 according to the first auxiliary square wave Sas 1 to generate the first auxiliary mixing output signal P 1M (t).
  • the second auxiliary signal-mixing circuit 106 comprises an auxiliary gain stage 1062 and an auxiliary mixer 1064 .
  • the auxiliary gain stage 1062 is arranged to provide the second auxiliary gain Aa 2 upon the input signal Si to generate a second auxiliary amplified signal Sam 2 .
  • the auxiliary mixer 1064 is arranged to modulate (e.g., up-convert or down-convert) the second auxiliary amplified signal Sam 2 according to the second auxiliary square wave Sas 2 to generate the second auxiliary mixing output signal P 2M (t).
  • the reference mixer 1024 , auxiliary mixers 1044 , 1064 may be active mixer or passive mixer.
  • FIG. 2 is a diagram illustrating a square wave generator 200 according to an embodiment of the present invention.
  • the square wave generator 200 is arranged to generate the reference square wave Sr, the first auxiliary square wave Sas 1 , and the second auxiliary square wave Sas 2 for the signal converting device 100 . More specifically, the reference square wave Sr is coupled to the reference mixer 1024 , the first auxiliary square wave Sas 1 is coupled to the auxiliary mixer 1044 , and the second auxiliary square wave Sas 2 is coupled to the auxiliary mixer 1064 .
  • the square wave generator 200 comprises a first D flip-flop 202 , a second D flip-flop 204 , a third D flip-flop 206 , and a fourth D flip-flop 208 , each D flip-flop is controlled by a differential clock pair CK, CKN, and has four nodes D, DB, Q, QB.
  • the four D flip-flops 202 , 204 , 206 , 208 are arranged to couple as a negative feedback loop as shown in FIG. 2 . Accordingly, eight different square waves can be generated by the square wave generator 200 , in which the phase difference between two adjacent square waves is 45°.
  • the reference square wave Sr with the phase of 0°, the first auxiliary square wave Sas 1 with the phase of 315°, and the second auxiliary square wave Sas 2 with the phase of 45° are outputted at the three terminals N 1 , N 2 , N 3 respectively.
  • FIG. 3 is a diagram illustrating a signal converting device 300 according to a second embodiment of the present invention.
  • the reference mixer 1024 , the auxiliary mixer 1044 , and the auxiliary mixer 1064 are illustrated as three field-effected transistors M 1 , M 2 , M 3 employed for receiving the reference square wave Sr, the first auxiliary square wave Sas 1 , and the second auxiliary square wave Sas 2 to modulate the reference amplified signal Sra, the first auxiliary amplified signal Sam 1 , and the second auxiliary amplified signal Sam 2 respectively, in which the ratio between the sizes of the three field-effected transistors M 1 , M 2 , M 3 is 1: ⁇ square root over (2) ⁇ :1.
  • the reason to design the sizes of the three field-effected transistors M 1 , M 2 , M 3 to be 1: ⁇ square root over (2) ⁇ :1 is to make the turn-on resistance ratio between of the three field-effected transistors M 1 , M 2 , M 3 keeping on a predetermined ratio, such as ⁇ square root over (2) ⁇ :1: ⁇ square root over (2) ⁇ . Therefore, the sizes of the three field-effected transistors M 1 , M 2 , M 3 are not adjusted when the gains (e.g. transconductance, gm) of the reference gain stage 1022 , the auxiliary gain stages 1042 , 1062 are adjusted after the calculation.
  • the gains e.g. transconductance, gm
  • the different sizes between the reference mixer 1024 , to the auxiliary mixer 1044 , and the auxiliary mixer 1064 may cause the phases of the reference square wave Sr, the first auxiliary square wave Sas 1 , and the second auxiliary square wave Sas 2 to deviate from their predetermined values, i.e., the phase imbalance.
  • the reference square wave Sr is expressed by
  • the function P 0 (t) represents a square wave signal
  • T is the period of the square wave signal
  • ⁇ 0 represents the phase error of the reference square wave Sr
  • ⁇ 1 represents the phase error of the first auxiliary square wave Sas 1
  • ⁇ 2 represents the phase error of the second auxiliary square wave Sas 2
  • the function P 0 (t) can be expanded as the following equation (1):
  • the reference gain Ar is expressed by ⁇ square root over (2) ⁇ (1+ ⁇ 0 ), the first auxiliary gain Aa 1 is expressed by (1+ ⁇ 1 ), and the second auxiliary gain Aa 2 is expressed by (1+ ⁇ 2 ), wherein ⁇ 0 represents the gain error of the reference gain stage 1022 , ⁇ 1 represents the gain error of the auxiliary gain stage 1042 , and ⁇ 2 represents the gain error of the auxiliary gain stage 1062 . Therefore, after normalization, the reference mixing output signal P 0M (t) can be expressed by the following equation (2):
  • the reference signal-mixing circuit 102 is designed to be the reference circuit of the first auxiliary signal-mixing circuit 104 and the second auxiliary signal-mixing circuit 106 . Therefore, the gain error ⁇ 0 of the reference gain stage 1022 and the phase error ⁇ 0 of the reference square wave Sr are set to zero for brevity. Then, the gain errors ⁇ 1 , ⁇ 2 (i.e., the Amplitude Mismatch, AM) of the auxiliary gain stages 1042 , 1062 can be expressed by the following equations (5) & (6) respectively:
  • phase errors ⁇ 1 , ⁇ 2 (i.e., the Phase Imbalance) of the first auxiliary square wave Sas 1 and the second auxiliary square wave Sas 2 can be expressed by the following equations (7) & (8) respectively:
  • ⁇ 1 P ⁇ ( I 0 ) - P ⁇ ( I 1 ) n - 45 ⁇ °
  • ⁇ 2 P ⁇ ( I 2 ) - P ⁇ ( I 0 ) n - 45 ⁇ ° .
  • I 0 , I 1 , and I 2 are the output currents of the reference mixer 1024 , the auxiliary mixer 1044 , and auxiliary mixer 1064 respectively as shown in FIG. 1
  • P(I 0 ), P(I 1 ), and P(I 2 ) are the corresponding steady-state phases of the output currents
  • the third order harmonic rejection ratio HRR3 and the fifth order harmonic rejection ratio HRR5 of the output signal So can be expressed by the following equations (9) & (10):
  • A 9[(1+ ⁇ 1 )(cos ⁇ 1 ⁇ sin ⁇ 1 ) ⁇ (1+ ⁇ 2 )(cos ⁇ 2 +sin ⁇ 2 )] 2
  • B [(1+ ⁇ 1 )( ⁇ cos 3 ⁇ 1 ⁇ sin 3 ⁇ 1 )+(1+ ⁇ 2 )(cos 3 ⁇ 2 ⁇ sin 3 ⁇ 2 )] 2
  • C 25[(1+ ⁇ 1 )(cos ⁇ 1 ⁇ sin ⁇ 1 ) ⁇ (1+ ⁇ 2 )(cos ⁇ 2 +sin ⁇ 2 )] 2
  • D [ ⁇ (1+ ⁇ 1 )(cos 5 ⁇ 1 ⁇ sin 5 ⁇ 1 )+(1+ ⁇ 2 )(cos 5 ⁇ 2 +sin 5 ⁇ 2 )] 2 .
  • the third order harmonic rejection ratio HRR3 and the fifth order harmonic rejection ratio HRR5 of the output signal So are determined by four variables, i.e., ⁇ 1 , ⁇ 2 , ⁇ 1 , ⁇ 2 . If the phase errors ⁇ 1 , ⁇ 2 of the first auxiliary square wave Sas 1 and the second auxiliary square wave Sas 2 respectively can be determined, the third order harmonic rejection ratio HRR3 and the fifth order harmonic rejection ratio HRR5 of the output signal So versus amplitude mismatches ⁇ 1 , ⁇ 2 can be plotted in three dimensional (3D) diagrams.
  • FIG. 4A is a three dimensional diagram illustrating the third order harmonic rejection ratio HRR3 of the output signal So corresponding to a first oscillating frequency of the reference square wave Sr according to a first embodiment of the present invention.
  • FIG. 4B is a three dimensional diagram illustrating the third order harmonic rejection ratio HRR3 of the output signal So corresponding to a second oscillating frequency of the reference square wave Sr according to a second embodiment of the present invention. It should be noted that the oscillating frequency of the reference square wave Sr corresponding to FIG.
  • phase imbalances of the first auxiliary square wave Sas 1 and the second auxiliary square wave Sas 2 may differ from different oscillating frequencies, thus the optimal third order harmonic rejection ratios may appear in the different amplitude mismatches, i.e. ⁇ 1 , ⁇ 2 .
  • the processing device is then arranged to adjust the first auxiliary gain Aa 1 of the auxiliary gain stage 1042 and the second auxiliary gain Aa 2 of the auxiliary gain stage 1062 to a first adjusted auxiliary gain and a second adjusted auxiliary gain according to ⁇ 1a and ⁇ 2a respectively.
  • the first adjusted auxiliary gain and the second adjusted auxiliary gain can be set as (1+ ⁇ 1a ) and (1+ ⁇ 2a ) respectively. Accordingly, for the first oscillating frequency of the reference square wave Sr, the third order harmonic rejection ratio HRR3 of the output signal So generated by the signal converting device 100 is controlled to be the optimal third order harmonic rejection ratio HRR3A.
  • the processing device is then arranged to adjust the first auxiliary gain Aa 1 of the auxiliary gain stage 1042 and the second auxiliary gain Aa 2 of the auxiliary gain stage 1062 to another first adjusted auxiliary gain and another second adjusted auxiliary gain according to ⁇ 1b and ⁇ 2b respectively.
  • the first adjusted auxiliary gain and the second adjusted auxiliary gain can be set as (1+ ⁇ 1b ) and (1+ ⁇ 2b ) respectively. Accordingly, for the second oscillating frequency of the reference square wave Sr, the third order harmonic rejection ratio HRR3 of the output signal So generated by the signal converting device 100 is controlled to be the optimal third order harmonic rejection ratio HRR3B.
  • the amplitudes of the reference amplified signal Sra, the first auxiliary amplified signal Sam 1 , and the second auxiliary amplified signal Sam 2 are adjusted to the required amplitudes (i.e. the optimum amplitudes) before inputting into the reference mixer 1024 , auxiliary mixers 1044 , 1064 respectively.
  • the third order harmonic rejection ratio HRR3 of the output signal So generated by the signal converting device 100 is increased to the optimal third order harmonic rejection ratio.
  • the first auxiliary gain Aa 1 and the second auxiliary gain Aa 2 may be adjusted via the adjustment of transconductances (i.e. gm) of the auxiliary gain stages 1042 , 1062 .
  • the fifth order harmonic rejection ratio HRR5 in the output signal So can also be increased by the similar way, thus the detailed description is omitted here for brevity.
  • the embodiments can be modified to be applied to the higher order HRM schemes, such as 5 th order HRM (i.e., having 5 sub-mixers with 30° phase difference), 7 th order HRM (i.e., having 7 sub-mixers with 22.5° phase difference).
  • the coupling capacitors i.e., 302 - 312 in FIG. 3
  • the coupling capacitors existing between the gate terminal and the source/drain terminal of a field-effected transistor can be a serious problem.
  • a high frequency RF signal Srf e.g., an RF interference
  • the output of the first field-effected transistor M 1 will also see this Srf due to large impedance at node Nc, a self-mixing between the high frequency RF signal Srf and the harmonic of reference square wave Sr may occur and generate an inverse down-converted signal Sfb
  • the effective reference mixing output signal will be a sum of P 0M (t) and Sfb.
  • the phase errors will deviate from original values ⁇ 1 , ⁇ 2 .
  • the adjusting circuit 108 is further arranged to couple to the common output node Nc of the reference signal-mixing circuit 102 and the auxiliary signal-mixing circuits 104 , 106 to reduce the input impedance Ri of the combining circuit 110 to reduce the self-mixing effect.
  • the adjusting circuit 108 may be an adjustable capacitor as shown in FIG. 3 , wherein the capacitance of the adjustable capacitor is varied in accordance with the oscillating frequency of the reference square wave Sr.
  • the adjustable capacitor When the adjustable capacitor is coupled between the common output node Nc and the ground voltage Vgnd, the adjustable capacitor operates to bypass the high frequency RF signal Srf to the ground voltage Vgnd by adjusting the capacitance of the adjustable capacitor to be inversely proportional to the oscillating frequency of the reference square wave Sr. More specifically, the adjustable capacitor provides a low impedance path between the common output node Nc and the ground voltage Vgnd to bypass the high frequency RF signal Srf to the ground voltage Vgnd. Accordingly, the problem of self-mixing between the high frequency RF signal Srf and the harmonic of reference square wave Sr is solved.
  • the present invention is not limited to using the adjustable capacitor to implement the adjusting circuit 108 , any other circuits having the similar characteristics, such as an adjustable inductor-capacitor tank, also belong to the scope of the present invention.
  • the adjusting circuit 108 can also be implemented by merely a capacitor, where the capacitor has a fixed capacitance.
  • the variables ⁇ 1 , ⁇ 2 can be determined by the above equations (9) or (10) where the equation corresponds to the high operating frequency. Then, for the case of low operating frequency, another bypass capacitor may be added to compensate the capacitor to bypass the high frequency RF signal Srf to the ground voltage Vgnd.
  • the signal converting device 100 comprises one reference signal-mixing circuit and two auxiliary signal-mixing circuits in the above embodiment, this is not a limitation of the present invention.
  • the reference signal-mixing circuit can also be regarded as another auxiliary signal-mixing circuit in a signal converting device.
  • the signal converting device may comprise a plurality of signal-mixing circuits and a combining circuit.
  • Each of signal-mixing circuits is arranged to receive an input signal and local oscillating signals having different phases, and each of the signal-mixing circuits is arranged to receive a different one of the local oscillator signals and being adapted to: apply a gain to the input signal to generate an amplified input signal, the gain being set according to a relationship of harmonic rejection ratios with respect to amplitude mismatches of the signal-mixing circuits; and generate an amplitude modulated mixed signal indicative of a product of the amplified input signal and the local oscillator signal.
  • the combining circuit is arranged to combine the amplitude modulated mixed signals generated by the signal-mixing circuits to provide an output signal. It is noted that those skilled in this may be easy to understand the operation of this embodiment after reading the disclosure of the above-mentioned embodiment, thus the detailed description is omitted here for brevity.
  • FIG. 5 is a flowchart illustrating an operation 500 of the signal converting device 300 according to an embodiment of the present invention. Provided that substantially the same result is achieved, the steps of the flowchart shown in FIG. 5 need not to be in the exact order shown and need not to be contiguous, that is, other steps can be intermediate.
  • the operation 500 of the signal converting device 300 comprises the steps:
  • Step 502 Set the plurality of auxiliary gains Aa 1 , Aa 2 of a plurality of auxiliary signal-mixing circuits (e.g., the auxiliary signal-mixing circuits 104 , 106 ) respectively;
  • Step 504 Arrange a reference signal-mixing circuit (e.g., the reference signal-mixing circuit 102 ) to generate the reference mixing output signal P 0M (t) according to the input signal Si, the reference gain Ar, and the reference local oscillating signal Sr;
  • a reference signal-mixing circuit e.g., the reference signal-mixing circuit 102
  • Step 506 Arrange each of the plurality of auxiliary signal-mixing circuits (e.g., the plurality of auxiliary signal-mixing circuits 104 , 106 ) to generate an auxiliary mixing output signal according to the input signal, an auxiliary gain, and an auxiliary local oscillating signal;
  • the plurality of auxiliary signal-mixing circuits e.g., the plurality of auxiliary signal-mixing circuits 104 , 106
  • Step 508 Arrange a combining circuit (e.g., the combining circuit 110 ) to combine the reference mixing output signal P 0M (t) and the plurality of auxiliary mixing output signals P 1M (t), P 2M (t) to generate the output signal So;
  • a combining circuit e.g., the combining circuit 110
  • Step 510 Adjust the input impedance Ri of the combining circuit to reduce the self-mixing effect.
  • FIG. 6 is a flowchart illustrating a harmonic rejection method 600 according to an embodiment of the present invention. Provided that substantially the same result is achieved, the steps of the flowchart shown in FIG. 6 need not to be in the exact order shown and need not to be contiguous, that is, other steps can be intermediate.
  • the harmonic rejection method 600 comprises the steps:
  • Step 602 Arrange a square wave generator (e.g., the square wave generator 200 ) to generate the reference square wave Sr, the first auxiliary square wave Sas 1 , and the second auxiliary square wave Sas 2 ;
  • a square wave generator e.g., the square wave generator 200
  • Step 604 Arrange a reference signal-mixing circuit (e.g., the reference signal-mixing circuit 102 ) to generate the reference mixing output signal P 0M (t) according to the input signal Si, the reference gain Ar (i.e., ⁇ square root over (2) ⁇ ), and the reference square wave Sr;
  • a reference signal-mixing circuit e.g., the reference signal-mixing circuit 102
  • the reference gain Ar i.e., ⁇ square root over (2) ⁇
  • Sr reference square wave
  • Step 606 Arrange a first auxiliary signal-mixing circuit (e.g., the auxiliary signal-mixing circuit 104 ) to generate the first auxiliary mixing output signal P 1M (t) according to the input signal Si, the auxiliary gain Aa 1 (i.e., 1), and the auxiliary square wave Sas 1 ;
  • a first auxiliary signal-mixing circuit e.g., the auxiliary signal-mixing circuit 104
  • the auxiliary gain Aa 1 i.e., 1
  • Sas 1 auxiliary square wave
  • Step 610 Arrange a combining circuit (e.g., the combining circuit 110 ) to combine the reference mixing output signal P 0M (t), the first auxiliary mixing output signal P 1M (t), and the second auxiliary mixing output signal P 2M (t) to generate an output signal So;
  • a combining circuit e.g., the combining circuit 110
  • Step 612 Sweep the variables ⁇ 1 , ⁇ 2 of the equation (9) to obtain the distribution of the third order harmonic rejection ratio HRR3 to obtain the optimal third order harmonic rejection ratio HRR3A;
  • Step 614 Update at least one of the auxiliary gains Aa 1 , Aa 2 of the first and second auxiliary signal-mixing circuits according to the result obtained in Step 612 ;
  • Step 616 Arrange an adjusting circuit (e.g., the adjusting circuit 108 ) to adjust the input impedance Ri of the combining circuit to bypass the high frequency RF signal to the ground voltage for reducing the self-mixing effect to get the original phase errors ⁇ 1 , ⁇ 2 .
  • an adjusting circuit e.g., the adjusting circuit 108
  • the reference signal-mixing circuit 102 is designed to be the reference circuit of the first auxiliary signal-mixing circuit 104 and the second auxiliary signal-mixing circuit 106 , therefore at least one of the auxiliary gains Aa 1 , Aa 2 of the auxiliary signal-mixing circuits 104 , 106 can be adjusted to make the third order harmonic rejection ratio HRR3 to be the optimal third order harmonic rejection ratio HRR3A in steps 612 - 614 .
  • the adjusting circuit 108 (e.g., the adjustable capacitor) is further arranged to couple to the common output node Nc of the reference signal-mixing circuit 102 and the auxiliary signal-mixing circuits 104 , 106 to bypass the high frequency RF signal Srf to the ground voltage Vgnd by adjusting the capacitance of the adjustable capacitor to be inversely proportional to the oscillating frequency of the reference square wave Sr in step 616 .
  • the embodiments of the present invention adjust at least one of the reference gain Ar of the reference gain stage 1022 , the first auxiliary gain Aa 1 of the auxiliary gain stage 1042 , and the second auxiliary gain Aa 2 of the auxiliary gain stage 1062 to compensate the phase imbalance between the reference mixer 1024 , the auxiliary mixer 1044 , and auxiliary mixer 1064 .
  • an adjusting circuit is further arranged to bypass the high frequency RF signal Srf to the ground voltage Vgnd. As no complex circuit is introduced in the above exemplary embodiments, the embodiments are easy to be implemented and do not consume much power of the whole system.

Abstract

A signal converting device includes: a reference signal-mixing circuit arranged to generate a reference mixing output signal according to an input signal, a reference gain, and a reference local oscillating signal; a plurality of auxiliary signal-mixing circuits, each arranged to generate an auxiliary mixing output signal according to the input signal, an auxiliary gain, and an auxiliary local oscillating signal; and a combining circuit arranged to combine the reference mixing output signal and a plurality of the auxiliary mixing output signals to generate an output signal, and at least one of the auxiliary signal-mixing circuits is configured by the corresponding auxiliary gain to compensate phase imbalances between the reference mixing output signal and each of the auxiliary mixing output signals to reduce a power of a harmonic component in the output signal.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This application claims the benefit of U.S. Provisional Application No. 61/366,438, which was filed on 2010/7/21 and is included herein by reference.
  • BACKGROUND
  • The present invention relates to a signal converting device and a method thereof, and more particularly to a signal converting device with harmonic rejection and a related harmonic rejection method.
  • In a wireless communication system, an oscillating signal having an oscillating frequency can be utilized to mix with a radio frequency (RF) signal to convert the RF signal into a converted RF signal. For example, in a receiver, a received RF signal is down-converted into a baseband signal by mixing the receiving RF signal with an oscillating signal having an oscillating frequency of the carrier frequency of the received RF signal. However, when the oscillating signal is not an ideal oscillating signal with the oscillating frequency, e.g., when the signal with harmonic frequency exists in the oscillating signal, the signal with harmonic frequency may mix with the interference signal to generate another down-converted signal near to or overlapping the baseband signal. Then, the wanted baseband signal may be contaminated by the down-converted interference signal. In other words, the signal with harmonic frequency may degrade the noise figure of the baseband signal. Therefore, how to reduce the effect caused by the harmonic signal of the oscillating signal in the wireless communication system has become an important issue in this field.
  • SUMMARY
  • One of the objectives of the present invention is therefore to provide a signal converting device with harmonic rejection and a related harmonic rejection method to solve the above-mentioned problem.
  • According to a first embodiment of the present invention, a signal converting device is disclosed. The signal converting device comprises a reference signal-mixing circuit, a plurality of auxiliary signal-mixing circuits, and a combining circuit. The reference signal-mixing circuit is arranged to generate a reference mixing output signal according to an input signal, a reference gain, and a reference local oscillating signal. Each of the auxiliary signal-mixing circuits is arranged to generate an auxiliary mixing output signal according to the input signal, an auxiliary gain, and an auxiliary local oscillating signal. The combining circuit is arranged to combine the reference mixing output signal and a plurality of the auxiliary mixing output signals to generate an output signal, wherein at least one of the auxiliary signal-mixing circuits is configured by the corresponding auxiliary gain to compensate phase imbalances between the reference mixing output signal and each of the auxiliary mixing output signals to reduce a power of a harmonic component in the output signal.
  • According to a second embodiment of the present invention, a signal converting device is disclosed. The signal converting device comprises a plurality of signal-mixing circuits and a combining circuit. The plurality of signal-mixing circuits are arranged to receive an input signal and local oscillating signals having different phases, wherein each of the signal-mixing circuits is arranged to receive a different one of the local oscillator signals and being adapted to: apply a gain to the input signal to generate an amplified input signal, the gain being set according to a relationship of harmonic rejection ratios with respect to amplitude mismatches of the signal-mixing circuits; and generate an amplitude modulated mixed signal indicative of a product of the amplified input signal and the local oscillator signal. The combining circuit is arranged to combine the amplitude modulated mixed signals generated by the signal-mixing circuits to provide an output signal.
  • According to a third embodiment of the present invention, a harmonic rejection method is disclosed. The harmonic rejection method comprises: generating a reference mixing output signal according to an input signal, a reference gain, and a reference local oscillating signal; generating a plurality of auxiliary mixing output signals each according to the input signal, an auxiliary gain, and an auxiliary local oscillating signal; combining the reference mixing output signal and the auxiliary mixing output signals to generate an output signal; and at least one of the auxiliary gains is configured to compensate phase imbalances between the reference mixing output signal and each of the auxiliary mixing output signals to reduce a power of a harmonic component in the output signal.
  • These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a diagram illustrating a signal converting device according to an embodiment of the present invention.
  • FIG. 2 is a diagram illustrating a square wave generator according to an embodiment of the present invention.
  • FIG. 3 is a diagram illustrating a signal converting device according to a second embodiment of the present invention.
  • FIG. 4A is a three dimensional diagram illustrating a third order harmonic rejection ratio of an output signal corresponding to a first oscillating frequency of a reference square wave according to an embodiment of the present invention.
  • FIG. 4B is a three dimensional diagram illustrating a third order harmonic rejection ratio of an output signal corresponding to a second oscillating frequency of a reference square wave according to an embodiment of the present invention.
  • FIG. 5 is a flowchart illustrating an operation of the signal converting device according to an embodiment of the present invention.
  • FIG. 6 is a flowchart illustrating a harmonic rejection method according to an embodiment of the present invention.
  • DETAILED DESCRIPTION
  • Certain terms are used throughout the description and following claims to refer to particular components. As one skilled in the art will appreciate, electronic equipment manufacturers may refer to a component by different names. This document does not intend to distinguish between components that differ in name but not function. In the following description and in the claims, the terms “include” and “comprise” are used in an open-ended fashion, and thus should be interpreted to mean “include, but not limited to . . . ”. Also, the term “couple” is intended to mean either an indirect or direct electrical connection. Accordingly, if one device is coupled to another device, that connection may be through a direct electrical connection, or through an indirect electrical connection via other devices and connections.
  • FIG. 1 is a diagram illustrating a signal converting device 100 according to an embodiment of the present invention. The signal converting device 100 may be applied to implement a harmonic rejection mixer (HRM) of a television tuner, a FM (Frequency Modulation) tuner, or any other wideband application. The signal converting device 100 comprises a reference signal-mixing circuit 102, a plurality of auxiliary signal- mixing circuits 104, 106, and a combining circuit 110. The reference signal-mixing circuit 100 is arranged to generate a reference mixing output signal P0M(t) according to an input signal Si, a reference gain Ar, and a reference square wave Sr. The first auxiliary signal-mixing circuit 104 is arranged to generate a first auxiliary mixing output signal P1M(t) according to the input signal Si, a first auxiliary gain Aa1, and a first auxiliary square wave Sas1. The second auxiliary signal-mixing circuit 106 is arranged to generate a second auxiliary mixing output signal P2M(t) according to the input signal Si, a second auxiliary gain Aa2, and a second auxiliary square wave Sas2. The combining circuit 110 is arranged to combine the reference mixing output signal P0M(t), the first auxiliary mixing output signal P1M(t), and the second auxiliary mixing output signal P2M(t) to generate an output signal So, wherein the reference signal-mixing circuit 102 is configured by the reference gain Ar, the first auxiliary signal-mixing circuit 104 is configured by the first auxiliary gain Aa1, and the second auxiliary signal-mixing circuit 106 is configured by the second auxiliary gain Aa2. In addition, at least one of the first auxiliary gain Aa1 and the second auxiliary gain Aa2 is arranged to compensate phase imbalances between the reference mixing output signal P0M(t) and the auxiliary mixing output signals P1M(t), P2M(t) to reduce a power of a harmonic component in the output signal So.
  • It should be noted that the corresponding auxiliary gains Aa1, Aa2 of the first and second auxiliary signal- mixing circuit 104, 106 are set according to a relationship of harmonic rejection ratios with respect to amplitude mismatches of the reference signal-mixing circuit 102 and the auxiliary signal- mixing circuits 104, 106. In another embodiment, the corresponding auxiliary gains Aa1, Aa2 of the first and second auxiliary signal- mixing circuit 104, 106 are set according to an oscillating frequency of the auxiliary local oscillating signals (i.e., Sas1, Sas2).
  • In this exemplary embodiment, the combining circuit 110 may be implemented by a trans-impedance amplifier (TIA), and the trans-impedance amplifier comprises an amplifier 1102, a feedback resistor 1104, and a feedback capacitor 1106. However, it is not a limitation of the present invention, the combining circuit 110 may also be other circuits having the ability to combine signals. The feedback resistor 1104 and the feedback capacitor 1106 are connected in parallel, and having one node coupled to the output terminal of the amplifier 1102 and the other node coupled to the input terminal of the amplifier 1102. It should be noted that, in another exemplary embodiment of the present invention, the combining circuit 110 may also be an adder for adding up the reference mixing output signal P0M(t), the first auxiliary mixing output signal P1M(t), and the second auxiliary mixing output signal P2M(t) to generate the output signal So.
  • In this exemplary embodiment, the signal converting device 100 further comprises an adjusting circuit 108. The adjusting circuit 108 is coupled to a common output node Nc of the reference signal-mixing circuit 102 and the auxiliary signal- mixing circuits 104, 106, and the adjusting circuit 108 is arranged to adjust an input impedance Ri of the combining circuit 110 to reduce the power of the interference signal at node Nc.
  • Furthermore, in this exemplary embodiment, the reference signal-mixing circuit 102 comprises a reference gain stage 1022 and a reference mixer 1024. The reference gain stage 1022 is arranged to provide the reference gain Ar upon the input signal Si to generate a reference amplified signal Sra. The reference mixer 1024 is arranged to modulate (e.g., up-convert or down-convert) the reference amplified signal Sra according to the reference square wave Sr to generate the reference mixing output signal P0M(t). The first auxiliary signal-mixing circuit 104 comprises an auxiliary gain stage 1042 and an auxiliary mixer 1044. The auxiliary gain stage 1042 is arranged to provide the first auxiliary gain Aa1 upon the input signal Si to generate a first auxiliary amplified signal Sam1. The auxiliary mixer 1044 is arranged to modulate (e.g., up-convert or down-convert) the first auxiliary amplified signal Sam1 according to the first auxiliary square wave Sas1 to generate the first auxiliary mixing output signal P1M(t). The second auxiliary signal-mixing circuit 106 comprises an auxiliary gain stage 1062 and an auxiliary mixer 1064. The auxiliary gain stage 1062 is arranged to provide the second auxiliary gain Aa2 upon the input signal Si to generate a second auxiliary amplified signal Sam2. The auxiliary mixer 1064 is arranged to modulate (e.g., up-convert or down-convert) the second auxiliary amplified signal Sam2 according to the second auxiliary square wave Sas2 to generate the second auxiliary mixing output signal P2M(t). It should be noted that the reference mixer 1024, auxiliary mixers 1044, 1064 may be active mixer or passive mixer.
  • Furthermore, FIG. 2 is a diagram illustrating a square wave generator 200 according to an embodiment of the present invention. The square wave generator 200 is arranged to generate the reference square wave Sr, the first auxiliary square wave Sas1, and the second auxiliary square wave Sas2 for the signal converting device 100. More specifically, the reference square wave Sr is coupled to the reference mixer 1024, the first auxiliary square wave Sas1 is coupled to the auxiliary mixer 1044, and the second auxiliary square wave Sas2 is coupled to the auxiliary mixer 1064. The square wave generator 200 comprises a first D flip-flop 202, a second D flip-flop 204, a third D flip-flop 206, and a fourth D flip-flop 208, each D flip-flop is controlled by a differential clock pair CK, CKN, and has four nodes D, DB, Q, QB. In addition, the four D flip- flops 202, 204, 206, 208 are arranged to couple as a negative feedback loop as shown in FIG. 2. Accordingly, eight different square waves can be generated by the square wave generator 200, in which the phase difference between two adjacent square waves is 45°. In this exemplary embodiment, the reference square wave Sr with the phase of 0°, the first auxiliary square wave Sas1 with the phase of 315°, and the second auxiliary square wave Sas2 with the phase of 45° are outputted at the three terminals N1, N2, N3 respectively.
  • However, when the square wave generator 200 is coupled to the signal converting device 100, the phases of the reference square wave Sr, the first auxiliary square wave Sas1, and the second auxiliary square wave Sas2 may deviate from their predetermined values due to the unbalanced loading between the reference mixer 1024, to the auxiliary mixer 1044, and the auxiliary mixer 1064 as shown in FIG. 3. FIG. 3 is a diagram illustrating a signal converting device 300 according to a second embodiment of the present invention. For brevity, the reference mixer 1024, the auxiliary mixer 1044, and the auxiliary mixer 1064 (i.e., the sub-mixers of the signal converting device 300) are illustrated as three field-effected transistors M1, M2, M3 employed for receiving the reference square wave Sr, the first auxiliary square wave Sas1, and the second auxiliary square wave Sas2 to modulate the reference amplified signal Sra, the first auxiliary amplified signal Sam1, and the second auxiliary amplified signal Sam2 respectively, in which the ratio between the sizes of the three field-effected transistors M1, M2, M3 is 1:√{square root over (2)}:1. It should be noted that the reason to design the sizes of the three field-effected transistors M1, M2, M3 to be 1:√{square root over (2)}:1 is to make the turn-on resistance ratio between of the three field-effected transistors M1, M2, M3 keeping on a predetermined ratio, such as √{square root over (2)}:1:√{square root over (2)}. Therefore, the sizes of the three field-effected transistors M1, M2, M3 are not adjusted when the gains (e.g. transconductance, gm) of the reference gain stage 1022, the auxiliary gain stages 1042, 1062 are adjusted after the calculation. However, the different sizes between the reference mixer 1024, to the auxiliary mixer 1044, and the auxiliary mixer 1064 may cause the phases of the reference square wave Sr, the first auxiliary square wave Sas1, and the second auxiliary square wave Sas2 to deviate from their predetermined values, i.e., the phase imbalance.
  • More specifically, according to the above-mentioned circumstance, the reference square wave Sr is expressed by
  • P 0 ( t + θ 0 T 2 π ) ,
  • the first auxiliary square wave Sas1 is expressed by
  • P 0 ( t - T 8 + θ 1 T 2 π ) ,
  • and the second auxiliary square wave Sas2 is expressed by
  • P 0 ( t + T 8 + θ 2 T 2 π )
  • when the square wave generator 200 is coupled to the signal converting device 100, wherein the function P0(t) represents a square wave signal, T is the period of the square wave signal, θ0 represents the phase error of the reference square wave Sr, θ1 represents the phase error of the first auxiliary square wave Sas1, and θ2 represents the phase error of the second auxiliary square wave Sas2. In addition, the function P0(t) can be expanded as the following equation (1):
  • P 0 ( t ) = 4 π [ cos ( ω t ) - 1 3 cos ( 3 ω t ) + 1 5 cos ( 5 ωt ) - 1 7 cos ( 7 ω t ) + 1 9 cos ( 9 ωt ) ] . ( 1 )
  • Moreover, the reference gain Ar is expressed by √{square root over (2)}(1+α0), the first auxiliary gain Aa1 is expressed by (1+α1), and the second auxiliary gain Aa2 is expressed by (1+α2), wherein α0 represents the gain error of the reference gain stage 1022, α1 represents the gain error of the auxiliary gain stage 1042, and α2 represents the gain error of the auxiliary gain stage 1062. Therefore, after normalization, the reference mixing output signal P0M(t) can be expressed by the following equation (2):
  • P 0 M ( t ) = ( 1 + α 0 ) P 0 ( t + θ 0 T 2 π ) , ( 2 )
  • the first auxiliary mixing output signal P1M(t) can be expressed by the following equation (3):
  • P 1 M ( t ) = ( 1 + α 1 ) 1 2 P 0 ( t - T 8 + θ 1 T 2 π ) , ( 3 )
  • and the second auxiliary mixing output signal P2M(t) can be expressed by the following equation (4):
  • P 2 M ( t ) = ( 1 + α 2 ) 1 2 P 0 ( t + T 8 + θ 2 T 2 π ) . ( 4 )
  • In this exemplary embodiment, the reference signal-mixing circuit 102 is designed to be the reference circuit of the first auxiliary signal-mixing circuit 104 and the second auxiliary signal-mixing circuit 106. Therefore, the gain error α0 of the reference gain stage 1022 and the phase error θ0 of the reference square wave Sr are set to zero for brevity. Then, the gain errors α1, α2 (i.e., the Amplitude Mismatch, AM) of the auxiliary gain stages 1042, 1062 can be expressed by the following equations (5) & (6) respectively:
  • α 1 = 2 I 1 I 0 - 1 , ( 5 ) α 2 = 2 I 2 I 0 - 1. ( 6 )
  • The phase errors θ1, θ2 (i.e., the Phase Imbalance) of the first auxiliary square wave Sas1 and the second auxiliary square wave Sas2 can be expressed by the following equations (7) & (8) respectively:
  • θ 1 = P ( I 0 ) - P ( I 1 ) n - 45 ° , ( 7 ) θ 2 = P ( I 2 ) - P ( I 0 ) n - 45 ° . ( 8 )
  • It should be noted that the above parameters I0, I1, and I2 are the output currents of the reference mixer 1024, the auxiliary mixer 1044, and auxiliary mixer 1064 respectively as shown in FIG. 1, P(I0), P(I1), and P(I2) are the corresponding steady-state phases of the output currents, and the parameter n represents the order of the square wave which P(Ii)(i=0, 1, 2) is modulated from.
  • Accordingly, after the reference mixing output signal P0M(t), the first auxiliary mixing output signal P1M(t), and the second auxiliary mixing output signal P2M(t) are combined by the combining circuit 110, the third order harmonic rejection ratio HRR3 and the fifth order harmonic rejection ratio HRR5 of the output signal So can be expressed by the following equations (9) & (10):
  • HRR 3 = 10 log 9 [ 2 + ( 1 + α 1 ) ( cos θ 1 + sin θ 1 ) + ( 1 + α 2 ) ( cos θ 2 - sin θ 2 ) ] 2 + A [ - 2 + ( 1 + α 1 ) ( cos 3 θ 1 - sin 3 θ 1 ) + ( 1 + α 2 ) ( cos 3 θ 2 + sin 3 θ 2 ) ] 2 + B , ( 9 )
  • wherein A=9[(1+α1)(cos θ1−sin θ1)−(1+α2)(cos θ2+sin θ2)]2, and B=[(1+α1)(−cos 3θ1−sin 3θ1)+(1+α2)(cos 3θ2−sin 3θ2)]2; and
  • HRR 5 = 10 log 25 [ 2 + ( 1 + α 1 ) ( cos θ 1 + sin θ 1 ) + ( 1 + α 2 ) ( cos θ 2 - sin θ 2 ) ] 2 + C [ 2 - ( 1 + α 1 ) ( cos 5 θ 1 + sin 5 θ 1 ) - ( 1 + α 2 ) ( cos 5 θ 2 - sin 5 θ 2 ) ] 2 + D , ( 10 )
  • wherein C=25[(1+α1)(cos θ1−sin θ1)−(1+α2)(cos θ2+sin θ2)]2, and D=[−(1+α1)(cos 5θ1−sin 5θ1)+(1+α2)(cos 5θ2+sin 5θ2)]2.
  • According to equations (9) & (10), the third order harmonic rejection ratio HRR3 and the fifth order harmonic rejection ratio HRR5 of the output signal So are determined by four variables, i.e., α1, α2, θ1, θ2. If the phase errors θ1, θ2 of the first auxiliary square wave Sas1 and the second auxiliary square wave Sas2 respectively can be determined, the third order harmonic rejection ratio HRR3 and the fifth order harmonic rejection ratio HRR5 of the output signal So versus amplitude mismatches α1, α2 can be plotted in three dimensional (3D) diagrams.
  • To clearly illustrate the features of this exemplary embodiment, the distribution of the third order harmonic rejection ratio HRR3 of the output signal So is shown in FIG. 4A and FIG. 4B, wherein FIG. 4A is a three dimensional diagram illustrating the third order harmonic rejection ratio HRR3 of the output signal So corresponding to a first oscillating frequency of the reference square wave Sr according to a first embodiment of the present invention. FIG. 4B is a three dimensional diagram illustrating the third order harmonic rejection ratio HRR3 of the output signal So corresponding to a second oscillating frequency of the reference square wave Sr according to a second embodiment of the present invention. It should be noted that the oscillating frequency of the reference square wave Sr corresponding to FIG. 4A is higher than the oscillating frequency of the reference square wave Sr corresponding to FIG. 4B. In other words, the phase imbalances of the first auxiliary square wave Sas1 and the second auxiliary square wave Sas2 may differ from different oscillating frequencies, thus the optimal third order harmonic rejection ratios may appear in the different amplitude mismatches, i.e. α1, α2.
  • In this exemplary embodiment, another processing device (not shown) may be utilized for sweeping the variables α1, α2 of the equation (9) to obtain the distribution of the third order harmonic rejection ratio HRR3 as shown in FIG. 4A. Therefore, for the first oscillating frequency of the reference square wave Sr, the optimal third order harmonic rejection ratio HRR3A appears in the position of when α11a, α22a. When the coordination of the optimal third order harmonic rejection ratio HRR3A is obtained by the processing device, the processing device is then arranged to adjust the first auxiliary gain Aa1 of the auxiliary gain stage 1042 and the second auxiliary gain Aa2 of the auxiliary gain stage 1062 to a first adjusted auxiliary gain and a second adjusted auxiliary gain according to α1a and α2a respectively. More specifically, in one exemplary embodiment, the first adjusted auxiliary gain and the second adjusted auxiliary gain can be set as (1+α1a) and (1+α2a) respectively. Accordingly, for the first oscillating frequency of the reference square wave Sr, the third order harmonic rejection ratio HRR3 of the output signal So generated by the signal converting device 100 is controlled to be the optimal third order harmonic rejection ratio HRR3A.
  • Furthermore, for the second oscillating frequency of the reference square wave Sr, the optimal third order harmonic rejection ratio HRR3B appears in the position of when α11b, α22b. When the coordination of the optimal third order harmonic rejection ratio HRR3B is obtained by the processing device, the processing device is then arranged to adjust the first auxiliary gain Aa1 of the auxiliary gain stage 1042 and the second auxiliary gain Aa2 of the auxiliary gain stage 1062 to another first adjusted auxiliary gain and another second adjusted auxiliary gain according to α1b and α2b respectively. Similarly, in this exemplary embodiment, the first adjusted auxiliary gain and the second adjusted auxiliary gain can be set as (1+α1b) and (1+α2b) respectively. Accordingly, for the second oscillating frequency of the reference square wave Sr, the third order harmonic rejection ratio HRR3 of the output signal So generated by the signal converting device 100 is controlled to be the optimal third order harmonic rejection ratio HRR3B.
  • Therefore, by adjusting the first auxiliary gain Aa1 of the auxiliary gain stage 1042 and the second auxiliary gain Aa2 of the auxiliary gain stage 1062 according to the operating frequency (i.e., the oscillating frequency of the reference square wave Sr), the amplitudes of the reference amplified signal Sra, the first auxiliary amplified signal Sam1, and the second auxiliary amplified signal Sam2 are adjusted to the required amplitudes (i.e. the optimum amplitudes) before inputting into the reference mixer 1024, auxiliary mixers 1044, 1064 respectively. Accordingly, the third order harmonic rejection ratio HRR3 of the output signal So generated by the signal converting device 100 is increased to the optimal third order harmonic rejection ratio. Furthermore, the first auxiliary gain Aa1 and the second auxiliary gain Aa2 may be adjusted via the adjustment of transconductances (i.e. gm) of the auxiliary gain stages 1042, 1062.
  • It is noted that those skilled in the art may easily understand that the fifth order harmonic rejection ratio HRR5 in the output signal So can also be increased by the similar way, thus the detailed description is omitted here for brevity. Furthermore, those skilled in the art may easily understand that the embodiments can be modified to be applied to the higher order HRM schemes, such as 5th order HRM (i.e., having 5 sub-mixers with 30° phase difference), 7th order HRM (i.e., having 7 sub-mixers with 22.5° phase difference).
  • Moreover, when the input signal Si of the signal converting device 300 is a radio frequency (RF) signal, the coupling capacitors (i.e., 302-312 in FIG. 3) existing between the gate terminal and the source/drain terminal of a field-effected transistor can be a serious problem. More specifically, for example, when a high frequency RF signal Srf (e.g., an RF interference) is coupled to the output of the second field-effected transistor M2 through capacitors 306 and 308, the output of the first field-effected transistor M1 will also see this Srf due to large impedance at node Nc, a self-mixing between the high frequency RF signal Srf and the harmonic of reference square wave Sr may occur and generate an inverse down-converted signal Sfb As a result, the effective reference mixing output signal will be a sum of P0M(t) and Sfb. Hence, the phase errors will deviate from original values θ1, θ2. Therefore, the adjusting circuit 108 is further arranged to couple to the common output node Nc of the reference signal-mixing circuit 102 and the auxiliary signal-mixing circuits 104, 106 to reduce the input impedance Ri of the combining circuit 110 to reduce the self-mixing effect.
  • According to an exemplary embodiment of the present invention, the adjusting circuit 108 may be an adjustable capacitor as shown in FIG. 3, wherein the capacitance of the adjustable capacitor is varied in accordance with the oscillating frequency of the reference square wave Sr. When the adjustable capacitor is coupled between the common output node Nc and the ground voltage Vgnd, the adjustable capacitor operates to bypass the high frequency RF signal Srf to the ground voltage Vgnd by adjusting the capacitance of the adjustable capacitor to be inversely proportional to the oscillating frequency of the reference square wave Sr. More specifically, the adjustable capacitor provides a low impedance path between the common output node Nc and the ground voltage Vgnd to bypass the high frequency RF signal Srf to the ground voltage Vgnd. Accordingly, the problem of self-mixing between the high frequency RF signal Srf and the harmonic of reference square wave Sr is solved.
  • It should be noted that the present invention is not limited to using the adjustable capacitor to implement the adjusting circuit 108, any other circuits having the similar characteristics, such as an adjustable inductor-capacitor tank, also belong to the scope of the present invention.
  • Furthermore, in another exemplary embodiment of the present invention, the adjusting circuit 108 can also be implemented by merely a capacitor, where the capacitor has a fixed capacitance. In this exemplary embodiment, the variables α1, α2 can be determined by the above equations (9) or (10) where the equation corresponds to the high operating frequency. Then, for the case of low operating frequency, another bypass capacitor may be added to compensate the capacitor to bypass the high frequency RF signal Srf to the ground voltage Vgnd.
  • Moreover, even though the signal converting device 100 comprises one reference signal-mixing circuit and two auxiliary signal-mixing circuits in the above embodiment, this is not a limitation of the present invention. In other words, the reference signal-mixing circuit can also be regarded as another auxiliary signal-mixing circuit in a signal converting device. More specifically, in another preferred embodiment, the signal converting device may comprise a plurality of signal-mixing circuits and a combining circuit. Each of signal-mixing circuits is arranged to receive an input signal and local oscillating signals having different phases, and each of the signal-mixing circuits is arranged to receive a different one of the local oscillator signals and being adapted to: apply a gain to the input signal to generate an amplified input signal, the gain being set according to a relationship of harmonic rejection ratios with respect to amplitude mismatches of the signal-mixing circuits; and generate an amplitude modulated mixed signal indicative of a product of the amplified input signal and the local oscillator signal. The combining circuit is arranged to combine the amplitude modulated mixed signals generated by the signal-mixing circuits to provide an output signal. It is noted that those skilled in this may be easy to understand the operation of this embodiment after reading the disclosure of the above-mentioned embodiment, thus the detailed description is omitted here for brevity.
  • Accordingly, the operation of the above exemplary embodiment 300 can be summarized in the steps of FIG. 5. FIG. 5 is a flowchart illustrating an operation 500 of the signal converting device 300 according to an embodiment of the present invention. Provided that substantially the same result is achieved, the steps of the flowchart shown in FIG. 5 need not to be in the exact order shown and need not to be contiguous, that is, other steps can be intermediate. The operation 500 of the signal converting device 300 comprises the steps:
  • Step 502: Set the plurality of auxiliary gains Aa1, Aa2 of a plurality of auxiliary signal-mixing circuits (e.g., the auxiliary signal-mixing circuits 104, 106) respectively;
  • Step 504: Arrange a reference signal-mixing circuit (e.g., the reference signal-mixing circuit 102) to generate the reference mixing output signal P0M(t) according to the input signal Si, the reference gain Ar, and the reference local oscillating signal Sr;
  • Step 506: Arrange each of the plurality of auxiliary signal-mixing circuits (e.g., the plurality of auxiliary signal-mixing circuits 104, 106) to generate an auxiliary mixing output signal according to the input signal, an auxiliary gain, and an auxiliary local oscillating signal;
  • Step 508: Arrange a combining circuit (e.g., the combining circuit 110) to combine the reference mixing output signal P0M(t) and the plurality of auxiliary mixing output signals P1M(t), P2M(t) to generate the output signal So;
  • Step 510: Adjust the input impedance Ri of the combining circuit to reduce the self-mixing effect.
  • Furthermore, the operation of obtaining the optimal auxiliary gains Aa1, Aa2 of the auxiliary signal-mixing circuits 104, 106 respectively can be summarized in the steps of FIG. 6. FIG. 6 is a flowchart illustrating a harmonic rejection method 600 according to an embodiment of the present invention. Provided that substantially the same result is achieved, the steps of the flowchart shown in FIG. 6 need not to be in the exact order shown and need not to be contiguous, that is, other steps can be intermediate. The harmonic rejection method 600 comprises the steps:
  • Step 602: Arrange a square wave generator (e.g., the square wave generator 200) to generate the reference square wave Sr, the first auxiliary square wave Sas1, and the second auxiliary square wave Sas2;
  • Step 604: Arrange a reference signal-mixing circuit (e.g., the reference signal-mixing circuit 102) to generate the reference mixing output signal P0M(t) according to the input signal Si, the reference gain Ar (i.e., √{square root over (2)}), and the reference square wave Sr;
  • Step 606: Arrange a first auxiliary signal-mixing circuit (e.g., the auxiliary signal-mixing circuit 104) to generate the first auxiliary mixing output signal P1M(t) according to the input signal Si, the auxiliary gain Aa1 (i.e., 1), and the auxiliary square wave Sas1;
  • Step 608: Arrange a second auxiliary signal-mixing circuit (e.g., the auxiliary signal-mixing circuit 106) to generate the second auxiliary mixing output signal P2M(t) according to the input signal Si, the auxiliary gain Aa2 (i.e., 1), and the auxiliary square wave Sas2;
  • Step 610: Arrange a combining circuit (e.g., the combining circuit 110) to combine the reference mixing output signal P0M(t), the first auxiliary mixing output signal P1M(t), and the second auxiliary mixing output signal P2M(t) to generate an output signal So;
  • Step 612: Sweep the variables α1, α2 of the equation (9) to obtain the distribution of the third order harmonic rejection ratio HRR3 to obtain the optimal third order harmonic rejection ratio HRR3A;
  • Step 614: Update at least one of the auxiliary gains Aa1, Aa2 of the first and second auxiliary signal-mixing circuits according to the result obtained in Step 612;
  • Step 616: Arrange an adjusting circuit (e.g., the adjusting circuit 108) to adjust the input impedance Ri of the combining circuit to bypass the high frequency RF signal to the ground voltage for reducing the self-mixing effect to get the original phase errors θ1, θ2.
  • According to the description of the above exemplary embodiment, the reference signal-mixing circuit 102 is designed to be the reference circuit of the first auxiliary signal-mixing circuit 104 and the second auxiliary signal-mixing circuit 106, therefore at least one of the auxiliary gains Aa1, Aa2 of the auxiliary signal-mixing circuits 104, 106 can be adjusted to make the third order harmonic rejection ratio HRR3 to be the optimal third order harmonic rejection ratio HRR3A in steps 612-614. Furthermore, to avoid the occurrence of the self-mixing between the high frequency RF signal Srf and the harmonic of the reference square wave Sr, to the harmonic of the first auxiliary square wave Sas1 and the harmonic of the second auxiliary square wave Sas2, the adjusting circuit 108 (e.g., the adjustable capacitor) is further arranged to couple to the common output node Nc of the reference signal-mixing circuit 102 and the auxiliary signal-mixing circuits 104, 106 to bypass the high frequency RF signal Srf to the ground voltage Vgnd by adjusting the capacitance of the adjustable capacitor to be inversely proportional to the oscillating frequency of the reference square wave Sr in step 616.
  • Briefly, the embodiments of the present invention adjust at least one of the reference gain Ar of the reference gain stage 1022, the first auxiliary gain Aa1 of the auxiliary gain stage 1042, and the second auxiliary gain Aa2 of the auxiliary gain stage 1062 to compensate the phase imbalance between the reference mixer 1024, the auxiliary mixer 1044, and auxiliary mixer 1064. In addition, an adjusting circuit is further arranged to bypass the high frequency RF signal Srf to the ground voltage Vgnd. As no complex circuit is introduced in the above exemplary embodiments, the embodiments are easy to be implemented and do not consume much power of the whole system.
  • Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.

Claims (26)

1. A signal converting device, comprising:
a reference signal-mixing circuit, arranged to generate a reference mixing output signal according to an input signal, a reference gain, and a reference local oscillating signal;
a plurality of auxiliary signal-mixing circuits, each arranged to generate an auxiliary mixing output signal according to the input signal, an auxiliary gain, and an auxiliary local oscillating signal; and
a combining circuit, arranged to combine the reference mixing output signal and a plurality of the auxiliary mixing output signals to generate an output signal, wherein at least one of the auxiliary signal-mixing circuits is configured by the corresponding auxiliary gain to compensate phase imbalances between the reference mixing output signal and each of the auxiliary mixing output signals to reduce a power of a harmonic component in the output signal.
2. The signal converting device of claim 1, wherein the corresponding auxiliary gain is set according to a relationship of harmonic rejection ratios with respect to amplitude mismatches of the reference signal-mixing circuit and the auxiliary signal-mixing circuits.
3. The signal converting device of claim 1, wherein the corresponding auxiliary gain is set according to an oscillating frequency of the auxiliary local oscillating signal.
4. The signal converting device of claim 1, wherein the reference local oscillating signal and the auxiliary local oscillating signals are square waves.
5. The signal converting device of claim 1, wherein a phase of at least one auxiliary local oscillating signal is different from a predetermined phase of the auxiliary local oscillating signal.
6. The signal converting device of claim 1, wherein the reference signal-mixing circuit comprises:
a reference gain stage, arranged to provide the reference gain upon the input signal to generate a reference amplified signal; and
a reference mixer, arranged to modulate the reference amplified signal according to the reference local oscillating signal to generate the reference mixing output signal; and
each of the auxiliary signal-mixing circuits comprises:
an auxiliary gain stage, arranged to provide the auxiliary gain upon the input signal to generate an auxiliary amplified signal; and
an auxiliary mixer, arranged to modulate the auxiliary amplified signal according to the auxiliary local oscillating signal to generate the auxiliary mixing output signal.
7. The signal converting device of claim 1, further comprising:
an adjusting circuit, coupled to a common output node of the reference signal-mixing circuit and the auxiliary reference signal-mixing circuits, arranged to adjust an input impedance of the combining circuit to reduce the power of the harmonic component in the output signal.
8. The signal converting device of claim 7, wherein the adjusting circuit is an adjustable capacitor.
9. The signal converting device of claim 8, wherein a capacitance of the adjustable capacitor is substantially inversely proportional to an oscillating frequency of the reference local oscillating signal.
10. The signal converting device of claim 7, wherein the adjusting circuit is an adjustable inductor-capacitor tank.
11. The signal converting device of claim 1, wherein the combining circuit is a trans-impedance amplifier (TIA).
12. The signal converting device of claim 1, wherein at least one of the reference gain and the plurality of auxiliary gains is an adjustable gain, and the adjustable gain is adjusted to reduce the power of the harmonic component in the output signal.
13. A signal converting device, comprising:
a plurality of signal-mixing circuits arranged to receive an input signal and local oscillating signals having different phases, wherein each of the signal-mixing circuits is arranged to receive a different one of the local oscillator signals and being adapted to:
apply a gain to the input signal to generate an amplified input signal, the gain being set according to a relationship of harmonic rejection ratios with respect to amplitude mismatches of the signal-mixing circuits; and
generate an amplitude modulated mixed signal indicative of a product of the amplified input signal and the local oscillator signal; and
a combining circuit arranged to combine the amplitude modulated mixed signals generated by the signal-mixing circuits to provide an output signal.
14. The signal converting device of claim 13, wherein the local oscillating signals are square waves.
15. The signal converting device of claim 13, wherein each of the plurality of signal-mixing circuits comprises:
a gain stage, arranged to provide the gain upon the input signal to generate the amplified input signal; and
a mixer, arranged to modulate the amplified input signal according to the local oscillator signal to generate the amplitude modulated mixed signal.
16. The signal converting device of claim 13, further comprising:
an adjusting circuit, coupled to a common output node of the plurality of signal-mixing circuits, arranged to adjust an input impedance of the combining circuit to reduce a power of a harmonic component in the output signal.
17. The signal converting device of claim 16, wherein the adjusting circuit is an adjustable capacitor.
18. The signal converting device of claim 17, wherein a capacitance of the adjustable capacitor is substantially inversely proportional to an oscillating frequency of the reference local oscillating signal.
19. The signal converting device of claim 16, wherein the adjusting circuit is an adjustable inductor-capacitor tank.
20. The signal converting device of claim 13, wherein the combining circuit is a trans-impedance amplifier (TIA).
21. A harmonic rejection method, comprising:
generating a reference mixing output signal according to an input signal, a reference gain, and a reference local oscillating signal;
generating a plurality of auxiliary mixing output signals each according to the input signal, an auxiliary gain, and an auxiliary local oscillating signal;
combining the reference mixing output signal and the auxiliary mixing output signals to generate an output signal; and
wherein at least one of the plurality of auxiliary gains is set to compensate phase imbalances between the reference mixing output signal and each of the auxiliary mixing output signals to reduce a power of a harmonic component in the output signal.
22. The harmonic rejection method of claim 21, wherein the reference local oscillating signal and the auxiliary local oscillating signals are square waves.
23. The harmonic rejection method of claim 21, wherein a phase of at least one auxiliary local oscillating signal is different from a predetermined phase of the auxiliary local oscillating signal.
24. The harmonic rejection method of claim 23, wherein the step of generating the reference mixing output signal comprises:
providing the reference gain upon the input signal to generate a reference amplified signal; and
modulating the reference amplified signal according to the reference local oscillating signal to generate the reference mixing output signal; and
the step of generating the auxiliary mixing output signal comprises:
providing the auxiliary gain upon the input signal to generate an auxiliary amplified signal; and
modulating the auxiliary amplified signal according to the auxiliary local oscillating signal to generate the auxiliary mixing output signal.
25. The harmonic rejection method of claim 21, further comprising:
adjusting an input impedance of the combining circuit to reduce the power of the harmonic component in the output signal.
26. The harmonic rejection method of claim 21, wherein at least one of the reference gain and the plurality of auxiliary gains is an adjustable gain, and the adjustable gain is adjusted to reduce the power of the harmonic component in the output signal.
US13/103,102 2010-07-21 2011-05-08 Harmonic rejection of signal converting device and method thereof Active 2031-09-13 US8552790B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US13/103,102 US8552790B2 (en) 2010-07-21 2011-05-08 Harmonic rejection of signal converting device and method thereof
TW100124467A TW201220677A (en) 2010-07-21 2011-07-11 Harmonic rejection of signal converting device and method thereof
CN201110196957.4A CN102347731B (en) 2010-07-21 2011-07-14 Harmonic rejection of signal converting device and method thereof

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US36643810P 2010-07-21 2010-07-21
US13/103,102 US8552790B2 (en) 2010-07-21 2011-05-08 Harmonic rejection of signal converting device and method thereof

Publications (2)

Publication Number Publication Date
US20120019305A1 true US20120019305A1 (en) 2012-01-26
US8552790B2 US8552790B2 (en) 2013-10-08

Family

ID=45493119

Family Applications (1)

Application Number Title Priority Date Filing Date
US13/103,102 Active 2031-09-13 US8552790B2 (en) 2010-07-21 2011-05-08 Harmonic rejection of signal converting device and method thereof

Country Status (3)

Country Link
US (1) US8552790B2 (en)
CN (1) CN102347731B (en)
TW (1) TW201220677A (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9209910B2 (en) 2013-08-30 2015-12-08 Qualcomm Incorporated Blocker filtering for noise-cancelling receiver
US20170216897A1 (en) * 2014-03-07 2017-08-03 Jdc, Inc. Negative pressure sheet structure
US20170305025A1 (en) * 2014-12-25 2017-10-26 Sumitomo Chemical Company, Limited Method for producing slit separator and method for producing separator roll
US20190003127A1 (en) * 2014-04-02 2019-01-03 Sca Hygiene Products Ab Absorbent paper product and method for manufacturing such absorbent paper product

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8249540B1 (en) 2008-08-07 2012-08-21 Hypres, Inc. Two stage radio frequency interference cancellation system and method
CN104348498B (en) * 2013-07-26 2017-08-25 澜起科技(上海)有限公司 Adaptive harmonics restraint reception device and method
EP3039789B1 (en) * 2014-03-13 2019-03-06 MediaTek Inc. Harmonic rejection translational filter
US9391651B1 (en) * 2015-04-07 2016-07-12 Qualcomm Incorporated Amplifier with reduced harmonic distortion
CN112505747B (en) * 2020-12-22 2021-10-01 吉林大学 System and method for suppressing vibration distortion based on cooperation of multi-signal generator and controllable seismic source

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060160518A1 (en) * 2004-12-10 2006-07-20 Maxlinear, Inc. Harmonic reject receiver architecture and mixer
US7421259B2 (en) * 2004-04-16 2008-09-02 Broadcom Corporation RF mixer with high local oscillator linearity using multiple local oscillator phases
US20080284487A1 (en) * 2005-09-06 2008-11-20 Rajasekhar Pullela Passive Mixer And High Q RF Filter Using A Passive Mixer
US7509110B2 (en) * 2005-03-14 2009-03-24 Broadcom Corporation High-order harmonic rejection mixer using multiple LO phases
US20090156155A1 (en) * 2007-12-17 2009-06-18 Infineon Technologies Ag Receiver, tuner and method of processing a television signal
WO2010089700A1 (en) * 2009-02-04 2010-08-12 Nxp B.V. Polyphase harmonic rejection mixer
US20110076961A1 (en) * 2009-09-28 2011-03-31 Yiping Feng Systems and Methods for Controlling the Second Order Intercept Point of Receivers

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100541076B1 (en) * 2003-01-03 2006-01-11 삼성전기주식회사 Mixer and frequency conversion apparatus for improving phase-mismatching
CN101123417A (en) * 2006-08-11 2008-02-13 联华电子股份有限公司 Frequency conversion circuit
US7738851B2 (en) 2006-09-27 2010-06-15 Silicon Laboratories Inc. Harmonic rejection mixer
CN101373950B (en) * 2007-08-20 2011-09-14 瑞昱半导体股份有限公司 Frequency-mixing apparatus and correlation method
US8165538B2 (en) * 2008-06-25 2012-04-24 Skyworks Solutions, Inc. Systems and methods for implementing a harmonic rejection mixer

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7421259B2 (en) * 2004-04-16 2008-09-02 Broadcom Corporation RF mixer with high local oscillator linearity using multiple local oscillator phases
US20060160518A1 (en) * 2004-12-10 2006-07-20 Maxlinear, Inc. Harmonic reject receiver architecture and mixer
US8285240B2 (en) * 2004-12-10 2012-10-09 Maxlinear, Inc. Harmonic reject receiver architecture and mixer
US7509110B2 (en) * 2005-03-14 2009-03-24 Broadcom Corporation High-order harmonic rejection mixer using multiple LO phases
US20080284487A1 (en) * 2005-09-06 2008-11-20 Rajasekhar Pullela Passive Mixer And High Q RF Filter Using A Passive Mixer
US20090156155A1 (en) * 2007-12-17 2009-06-18 Infineon Technologies Ag Receiver, tuner and method of processing a television signal
WO2010089700A1 (en) * 2009-02-04 2010-08-12 Nxp B.V. Polyphase harmonic rejection mixer
US20110076961A1 (en) * 2009-09-28 2011-03-31 Yiping Feng Systems and Methods for Controlling the Second Order Intercept Point of Receivers

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9209910B2 (en) 2013-08-30 2015-12-08 Qualcomm Incorporated Blocker filtering for noise-cancelling receiver
US20170216897A1 (en) * 2014-03-07 2017-08-03 Jdc, Inc. Negative pressure sheet structure
US20190003127A1 (en) * 2014-04-02 2019-01-03 Sca Hygiene Products Ab Absorbent paper product and method for manufacturing such absorbent paper product
US20170305025A1 (en) * 2014-12-25 2017-10-26 Sumitomo Chemical Company, Limited Method for producing slit separator and method for producing separator roll

Also Published As

Publication number Publication date
TW201220677A (en) 2012-05-16
US8552790B2 (en) 2013-10-08
CN102347731B (en) 2014-12-03
CN102347731A (en) 2012-02-08

Similar Documents

Publication Publication Date Title
US8552790B2 (en) Harmonic rejection of signal converting device and method thereof
US7457606B2 (en) Mixer circuit for direct conversion transceiver with improved IP2
US7120414B2 (en) Circuit and method for receiving and mixing radio frequencies in a direct conversion receiver
US6947720B2 (en) Low noise mixer circuit with improved gain
US6999746B2 (en) Image rejection mixer
US7369837B2 (en) Frequency-mixing method and frequency-mixing device using the same
US8478215B2 (en) Harmonic rejection mixer and phase adjustment method thereof
US20090156155A1 (en) Receiver, tuner and method of processing a television signal
KR100463792B1 (en) Frequency converter, quadrature demodulator and quadrature modulator
US8198945B2 (en) Quadrature oscillator with high linearity
US8938204B2 (en) Signal generator circuit and radio transmission and reception device including the same
US20100112972A1 (en) Mixer with Feedback
US7877065B2 (en) Signal processing circuit and communication device using the same
US7383034B2 (en) Frequency conversion circuit, modulation circuit, polar modulation transmitting circuit, quadrature modulation transmitting circuit, communication instrument, and frequency conversion method
US7085548B1 (en) Harmonic mixer
US11581852B2 (en) Systems and methods for detecting local oscillator leakage and image tone in I/Q mixer based transceivers
US20070190959A1 (en) Apparatus and method for frequency conversion with minimized intermodulation distortion
Leifso et al. A monolithic 6 GHz quadrature frequency doubler with adjustable phase offset
US6970687B1 (en) Mixer
US8543078B2 (en) Harmonic mixer circuit
US11942906B2 (en) Transmitter having harmonic impedance adjustment circuit
Moon et al. Design of quadrature CMOS VCO using source degeneration resistor
JP2020129779A (en) Transmitter
JPH0486108A (en) Mixer circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: MEDIATEK SINGAPORE PTE. LTD., SINGAPORE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ZHANG, HUAJIANG;TAN, CHUN GEIK;REEL/FRAME:026241/0435

Effective date: 20110425

STCF Information on status: patent grant

Free format text: PATENTED CASE

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8