US20110183486A1 - Transistor having v-shaped embedded stressor - Google Patents

Transistor having v-shaped embedded stressor Download PDF

Info

Publication number
US20110183486A1
US20110183486A1 US12/692,859 US69285910A US2011183486A1 US 20110183486 A1 US20110183486 A1 US 20110183486A1 US 69285910 A US69285910 A US 69285910A US 2011183486 A1 US2011183486 A1 US 2011183486A1
Authority
US
United States
Prior art keywords
spacers
regions
recesses
dummy
major surface
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US12/692,859
Other versions
US7989298B1 (en
Inventor
Kevin K. Chan
Brian J. Greene
Judson R. Holt
Jeffrey B. Johnson
Thomas S. Kanarsky
Jophy S. Koshy
Kevin McStay
Dae-Gyu Park
Johan W. Weijtmans
Frank B. Yang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Inc
Advanced Micro Devices Inc
Original Assignee
Advanced Micro Devices Inc
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Micro Devices Inc, International Business Machines Corp filed Critical Advanced Micro Devices Inc
Priority to US12/692,859 priority Critical patent/US7989298B1/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: Greene, Brian J., HOLT, JUDSON R., JOHNSON, JEFFREY B., KANARSKY, THOMAS S., KOSHY, JOPHY S., CHAN, KEVIN K., MCSTAY, KEVIN, PARK, DAE-GYU
Assigned to ADVANCED MICRO DEVICES, INC. reassignment ADVANCED MICRO DEVICES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WEIJTMANS, JOHAN W., YANG, FRANK B.
Publication of US20110183486A1 publication Critical patent/US20110183486A1/en
Application granted granted Critical
Publication of US7989298B1 publication Critical patent/US7989298B1/en
Assigned to GLOBALFOUNDRIES U.S. 2 LLC reassignment GLOBALFOUNDRIES U.S. 2 LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTERNATIONAL BUSINESS MACHINES CORPORATION
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GLOBALFOUNDRIES U.S. 2 LLC, GLOBALFOUNDRIES U.S. INC.
Assigned to WILMINGTON TRUST, NATIONAL ASSOCIATION reassignment WILMINGTON TRUST, NATIONAL ASSOCIATION SECURITY AGREEMENT Assignors: GLOBALFOUNDRIES INC.
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Assigned to GLOBALFOUNDRIES U.S. INC. reassignment GLOBALFOUNDRIES U.S. INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/16Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
    • H01L29/161Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table including two or more of the elements provided for in group H01L29/16, e.g. alloys
    • H01L29/165Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table including two or more of the elements provided for in group H01L29/16, e.g. alloys in different semiconductor regions, e.g. heterojunctions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/6653Unipolar field-effect transistors with an insulated gate, i.e. MISFET using the removal of at least part of spacer, e.g. disposable spacer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/6656Unipolar field-effect transistors with an insulated gate, i.e. MISFET using multiple spacer layers, e.g. multiple sidewall spacers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66568Lateral single gate silicon transistors
    • H01L29/66636Lateral single gate silicon transistors with source or drain recessed by etching or first recessed by etching and then refilled
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7833Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's
    • H01L29/7834Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's with a non-planar structure, e.g. the gate or the source or the drain being non-planar
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7842Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
    • H01L29/7848Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being located in the source/drain region, e.g. SiGe source and drain
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66568Lateral single gate silicon transistors
    • H01L29/66575Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
    • H01L29/6659Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate with both lightly doped source and drain extensions and source and drain self-aligned to the sides of the gate, e.g. lightly doped drain [LDD] MOSFET, double diffused drain [DDD] MOSFET

Definitions

  • the present invention relates to semiconductor devices and their manufacture, and more specifically to a structure and method of making a field effect transistor (FET) having an embedded stressor.
  • FET field effect transistor
  • CMOS complementary-metal-oxide-semiconductor
  • MOSFETS metal-oxide-semiconductor field effect transistors
  • embedded silicon germanium stressor regions 135 can have substantially straight walls 122 adjacent to extension regions 126 .
  • the extension regions can be adjacent to a channel region 120 under a gate 128 of the transistor.
  • the walls 122 extend in a vertical direction 124 (i.e., at a direction normal to a major surface 104 of the active semiconductor region) to a bottom surface 141 , the bottom surface being at a depth below the major surface 104 .
  • the stressor regions 135 may be “overfilled” in that they can extend to a height 155 above the major surface 104 .
  • the prior art PFET design as shown in FIG. 1 can pose practical design challenges.
  • a dopant typically boron for a PFET
  • a SiGe buffer layer having a germanium concentration below the germanium concentration of the stressor regions 135 is disposed between the extension regions and the stressor regions, it can be difficult to perform a correct linkup implant to electrically connect the extension region, the buffer layer and the stressor region.
  • the vertical walls 122 can also allow crystal defects to occur in unwanted locations which are apart from the planes in which the vertical walls are disposed. Further improvements in the structure and fabrication of embedded silicon germanium FETs are desirable.
  • a semiconductor device and a method of making a device are provided.
  • a gate conductor overlying a major surface of a monocrystalline semiconductor region of a substrate can be formed, after which first spacers can be formed on exposed walls of the gate conductor.
  • first spacers can be formed on exposed walls of the gate conductor.
  • the gate conductor and the first spacers as a mask, at least extension regions can be implanted in the semiconductor region and dummy spacers can be formed extending outward from the first spacers.
  • the semiconductor region can be etched to form recesses having at least substantially straight walls extending from the major surface to a bottom surface at a substantial angle with respect to a normal direction to the bottom surface.
  • the process can include epitaxially growing regions of stressed monocrystalline semiconductor material within the recesses.
  • the dummy spacers can be removed and the transistor can be completed by forming source/drain regions which are at least partially disposed in the stressed semiconductor material regions.
  • a method for making a semiconductor device can include: forming a gate conductor overlying a major surface of a monocrystalline active semiconductor region of a substrate; forming first spacers on exposed walls of the gate conductor; using the gate conductor and the first spacers as a mask, implanting at least extension regions in the active semiconductor region; forming dummy spacers extending outward from the first spacers; using the dummy spacers as a mask, etching the active semiconductor region to form recesses; epitaxially growing stressor regions of stressed monocrystalline semiconductor material within the recesses, the regions including a relatively high germanium concentration region and having at least substantially straight walls extending downward from the major surface to a bottom surface, wherein the walls are oriented at a substantial angle with respect to a normal to the major surface; removing the dummy spacers; and completing the transistor, wherein source/drain regions of the transistor are at least partially disposed in the stressed semiconductor material regions.
  • FIG. 1 is a sectional view illustrating a PFET according to the prior art, the PFET having embedded stressed semiconductor regions disposed in recesses having at least substantially vertical walls adjacent to the gate of the PFET.
  • FIG. 2 is a sectional view illustrating a PFET in accordance with an embodiment of the invention, the PFET having V-shaped embedded stressor regions disposed within the active semiconductor region adjacent to edges of the gate.
  • FIG. 3 is a sectional view illustrating a stage in a method of fabricating a field effect transistor in accordance with an embodiment of the invention.
  • FIG. 4 is a sectional view illustrating a stage subsequent to that shown in FIG. 3 in a method of fabricating a field effect transistor in accordance with an embodiment of the invention.
  • FIG. 5 is a sectional view illustrating a stage subsequent to that shown in FIG. 4 in a method of fabricating a field effect transistor in accordance with an embodiment of the invention.
  • FIG. 6 is a sectional view illustrating a stage subsequent to that shown in FIG. 5 in a method of fabricating a field effect transistor in accordance with an embodiment of the invention.
  • FIG. 7 is a sectional view illustrating a stage subsequent to that shown in FIG. 6 in a method of fabricating a field effect transistor in accordance with an embodiment of the invention.
  • FIG. 8 is a sectional view illustrating a stage in method of fabricating a field effect transistor in accordance with a variation of the embodiment described with reference to FIGS. 2 through 7 .
  • FIG. 9 is a sectional view illustrating a stage of fabrication subsequent to that shown in FIG. 8 .
  • FIG. 10 is a sectional view illustrating a stage of fabrication subsequent to that shown in FIG. 9 .
  • FIG. 2 is a sectional view illustrating a p-type field effect transistor (PFET) 10 according to one embodiment of the present invention.
  • the PFET 10 can have a conduction path provided in a mono crystalline semiconductor region of a substrate 14 .
  • the substrate 14 may either be a bulk substrate or can be a semiconductor-on-insulator or silicon-on-insulator (SOI) substrate in which a relatively thin layer of a mono crystalline semiconductor is formed over an insulating layer (not shown).
  • SOI silicon-on-insulator
  • transistors within a monocrystalline region of a substrate consisting essentially of silicon which can have embedded stressor regions of silicon alloy material, e.g., silicon alloyed with germanium, for example.
  • silicon alloy material e.g., silicon alloyed with germanium
  • the principles provided herein may be applied to the fabrication of transistors in other types of semiconductors such as III-V compound semiconductors, e.g. gallium arsenide (GaAs).
  • GaAs gallium arsenide
  • PFETs can have pitch (poly-conductor to poly-conductor) of about 130 nanometers.
  • the intrinsic eSiGe stress can be approximately ⁇ 1.6 GPa for PFETs with embedded SiGe regions having 20% Ge concentration.
  • the intrinsic stress can be approximately ⁇ 500 MPa such as for a 6 nanometer cSiGe with a 25 percent Ge concentration.
  • the intrinsic silicide stress can be approximately +500 MPa.
  • the PFET 10 includes a channel region 20 , which can be disposed along a major surface 11 of an active semiconductor region 14 .
  • the major surface can adjoin a gate dielectric layer 22 of the PFET, for example.
  • Directly adjacent to the gate dielectric layer 22 can be the gate.
  • the gate can include a polysilicon portion 26 , for example.
  • the polysilicon portion 26 can be heavily doped to a concentration of about 10 19 cm ⁇ 3 .
  • the polysilicon portion 26 may include a p-type dopant such as boron for the purpose of matching the work function of the p-type conduction channel that exists when the PFET is turned on in operation.
  • the gate can also include a low-resistance portion 28 disposed above the polysilicon portion 28 , i.e., at a distance spaced from a gate dielectric layer 22 of the transistor.
  • the low-resistance portion 28 has much less resistance than the polysilicon portion 26 , and can include a metal, a silicide of a metal, or both.
  • the low-resistance portion 28 includes a silicide such as a silicide of cobalt (CoSi).
  • the gate conductor can include a metal gate contacting the gate dielectric layer.
  • Silicide regions 37 can overlie source-drain regions 35 disposed in a single-crystal semiconductor region adjacent to the gate 26 and can be self-aligned in lateral directions 45 with the source-drain regions 35 .
  • Each of the source-drain regions 35 can be at a distance from the gate 26 , and can be spaced therefrom by a pair of spacers 29 and 32 .
  • Spacers 29 and 32 can be formed of silicon nitride, silicon oxide, some combination thereof, or another dielectric material.
  • a pair of V-shaped embedded stressor elements 19 can be disposed in the active semiconductor region at locations spaced a distance from edges 27 of the gate 26 .
  • the stressor elements typically consist essentially of monocrystalline semiconductor material and typically contain an alloy of silicon with another semiconductor material, for example, silicon germanium.
  • the embedded stressor elements can have downwardly extending surfaces 21 which adjoin corresponding downwardly extending internal surfaces of the active semiconductor region 14 .
  • the embedded stressor elements can also have laterally extending bottom surfaces 41 . The bottom surfaces can extend in directions which are at least substantially parallel to a major surface 11 of the active region.
  • the edge 23 of the embedded stressor element 19 at the major surface 11 of the active semiconductor region can be spaced a distance 39 from the junction between the downwardly extending surface 21 of the stressor element and the bottom surface 41 of the stressor element 19 .
  • the downwardly extending surface 21 of the stressor element can be oriented at a substantial angle with respect to a normal 43 to the major surface 11 . In one embodiment, that angle can be 22 degrees.
  • FIG. 3 is a sectional view illustrating a stage in a method of fabricating a PFET 10 such as depicted in FIG. 2 .
  • a PFET gate stack 25 is formed overlying a single-crystal region 14 of a substrate.
  • the single-crystal region 14 can consist essentially of a first semiconductor material such as silicon.
  • the PFET gate stack 25 can include a gate dielectric layer 22 overlying the single-crystal region 14 , and a gate conductor 26 .
  • the gate conductor layer 26 may or may not be doped with a desired dopant type and concentration to achieve a desired work function.
  • the PFET gate stack may be provided with a p+ doped gate conductor layer 26 .
  • a pair of first spacers 29 can be formed on sidewalls of the gate conductor layer 26 disposed over the gate dielectric layer 22 .
  • the first spacers 29 can be formed using a blanket deposition of a conformal layer of dielectric material such as silicon nitride.
  • the dielectric layer can then be selectively removed except where disposed along up-down oriented surfaces where spacers are to remain, such as by a reactive ion etch (RIE).
  • RIE reactive ion etch
  • An insulating cap 50 can be formed atop the gate conductor layer 26 .
  • gate conductor 26 and the first spacers 29 can be used as a mask when conducting implants ( 52 ) needed to form extension regions 17 extending from the major surface 11 of the active semiconductor region 14 semiconductor area are implanted as indicated by the arrows.
  • the resulting extension regions are referenced by numerals 11 .
  • An implantation step needed to form halo regions 55 can also be performed at this time, if desired.
  • FIG. 5 A subsequent stage in fabrication is illustrated in FIG. 5 .
  • a pair of sacrificial or dummy spacers 30 can be formed extending outward from the first spacers 29 .
  • the dummy or sacrificial spacers 30 are relatively thick as shown.
  • the dummy spacers 30 can have a thickness 54 of about 300 angstroms in a lateral direction 45 along the major surface 11 of the active semiconductor region 14 .
  • the dummy spacers 30 can overlie the extension regions 17 .
  • FIG. 6 illustrates a processing stage subsequent to that shown in FIG. 5 .
  • recesses 18 can be etched into the active semiconductor region 14 adjacent to the gate 26 .
  • the etching can be performed by using the dummy or sacrificial spacers 30 as a mask.
  • the semiconductor region 14 can be etched to form recesses 18 having at least substantially straight walls 51 extending downward from the major surface to a bottom surface 41 , wherein a substantial angle 47 can be defined between the bottom surface 41 and the edge surfaces 51 of the recesses. Because of the slope in the edge surfaces, the recesses 18 can be referred to as V-shaped.
  • the area that is etched, according to one embodiment of the invention as shown extends at least below part of the area covered by the sacrificial spacers 30 .
  • etching such as RIE is performed to a depth of 50 nanometers.
  • Etching can be performed such that, wherein the etching step also removes material is also removed in a lateral, e.g., horizontal, direction 45 along the major surface 11 of the active semiconductor region 14 .
  • the etching step can be performed such that etching proceeds in a lateral direction 45 along the major surface 11 of the active semiconductor region 14 .
  • edges surfaces 23 of the recesses at the major surface 11 can extend about 20 nanometers inwardly (under the sacrificial spacers 30 ) from exposed edges 33 of the spacers 30 .
  • a wall 51 of the recess adjacent to the gate 26 can be oriented at a substantial angle 49 with respect to a normal 43 to the major surface 11 . In one embodiment, that angle can be 22 degrees.
  • the horizontal component of etching can be performed either before the vertical component or after the vertical component of etching is performed.
  • FIG. 7 illustrates further processing in the fabrication of PFET 10 .
  • regions of stressed monocrystalline semiconductor material can be selectively epitaxially grown from exposed surfaces within the recesses to form stressor regions 19 having edge surfaces 21 adjacent to the channel region 20 .
  • regions of silicon germanium can be epitaxially grown from the exposed interior surfaces of the recesses.
  • the epitaxial regions can rise above major surface 11 of the active semiconductor region 14 to provide regions 59 of semiconductor material for forming raised source/drain regions.
  • the dielectric cap 50 and the dummy spacers 30 can be removed from the structure leaving spacers 29 on walls 27 of gate 26 .
  • Replacement spacers 32 can then be formed along exposed walls of first spacers 29 .
  • both pairs of spacers 29 and 30 can be removed and a pair of replacement spacers can be formed in place of spacers 29 , 30 .
  • the replacement spacers have a thickness 56 which extends a shorter distance along the major surface 11 from the exposed edges of spacers 29 , than the thickness 54 of the dummy spacers 30 .
  • the thickness 56 of the replacement spacers 32 can be between 50 and 150 angstroms, although smaller or greater thicknesses are also possible.
  • an implantation step can be performed to define the source/drain regions 35 of the transistor.
  • the source/drain regions 35 can be at least partially disposed in the stressed semiconductor material regions 19 , 59 .
  • silicide regions 28 and 37 can be formed such as by using a “silicide” or self-aligned silicide process in which a silicide-forming metal is deposited onto exposed surfaces of the gate 26 and exposed active semiconductor region 14 including stressor regions 19 . Thereafter, the wafer can be heated to react the metal with the semiconductor material to form the silicide regions 28 , 37 .
  • V-shape of the stressor regions 19 is that, at the major surface 11 , the edges 23 of the stressor regions 19 can be placed in close proximity to the walls 27 of the gate 27 . This helps the stressor regions 19 to produce a desirably high stress in the channel region which extends in a lateral direction 45 along the major surface 11 , typically within a distance no more than a few hundred angstroms from the gate dielectric layer 22 .
  • Another result of forming the stressor regions 19 to have V-shape can be to eliminate the need for a buffer layer near the extension regions of the PFET, due to a slower epitaxial growth in the ⁇ 111> crystal orientation. This can help minimize the crystal defect formation within the stressor regions because the majority of defects are formed along a vertical line that often coincides with the substantially straight sidewalls of prior art etched areas. Another result is that it can provide the same topology as the extension region of the PFET, so that a linkup implant can be used selectively. Also, with the dummy spacers 30 (locations shown in outline form in FIG. 7 ) in place when the stressor regions are grown by epitaxy, the thickness 54 of the dummy spacers keep any overfill resulting from the epitaxial growth farther from the critical extension regions 17 .
  • overfill helps address potential problems.
  • an overfilled semiconductor region is very close to the extension region and the gate of the transistor, high capacitance can arise between the gate and the overfilled region. The capacitance can degrade the transistor performance. Overfill can also sometimes impact transistor yield.
  • metal used to form the silicide can sometimes intrude laterally in a direction towards the extension regions and the gate, possibly causing shorts. Keeping the overfill farther away addresses such concern.
  • the recesses in the active semiconductor region 14 need not be formed initially to have V-shape, i.e., wherein the interior walls 51 of the recesses are disposed at a substantial angle 47 with the bottom surface 41 .
  • the initially etched recesses 218 can have a U-shape, i.e., one in which the interior surface 220 of each recess can be continuous.
  • U-shaped recesses can be formed by etching with a component that is at least partly isotropic in character. In one example, RIE can be used to conduct initial etching in a manner similar to that shown and described above ( FIG.
  • the chemical wet etch step may be at least partly isotropic or can be fully isotropic in character. In a particular embodiment, it may be possible to use a chemical wet etch step without an initial RIE step to form the recesses 218 . As in the above-described embodiment, the recesses can extend under the dummy spacers 30 .
  • a buffer layer 229 of SiGe can be epitaxially grown from the exposed interior surface of the semiconductor material within each recess. 218 .
  • the buffer layer is grown with a relatively low germanium (Ge) concentration compared to that of the stressor regions ( FIG. 10 ) which will be subsequently formed.
  • the epitaxial process can be controlled such that growth occurs preferentially on the ⁇ 100> plane of the semiconductor crystal. In this case, the ⁇ 100> plane coincides with the bottom surface of the recess 218 , wherein the ⁇ 100> semiconductor crystal plane of the active semiconductor region 14 is exposed.
  • growth occurs preferentially from the ⁇ 100> plane relative to other planes and forms an epitaxial layer 229 having flat straight walls 231 and bottom surface 233 .
  • the buffer layer 229 can extend under portions of the spacers 30 .
  • the exposed surfaces 231 , 233 of each buffer layer forms a recess below the major surface 11 which can have characteristics the same as or much like those of the recesses 18 described above ( FIG. 6 ).
  • higher Ge concentration SiGe regions 219 can be grown epitaxially to form stressor regions which extend away from the surfaces 231 , 233 of the buffer layers and can extend under the spacers 30 .
  • the epitaxial stressor regions 219 can include raised regions extending above the major surface 11 , similar to those described above ( FIGS. 2 , 7 ).
  • the stressor regions 229 can be grown to have a germanium (Ge) concentration that is significantly higher than that of the buffer layer 219 ( FIG. 9 ).
  • the Ge concentration in the stressor regions 219 can be greater than 10% and can be significantly greater than 10%, e.g., 15% or more.
  • the concentration in the buffer layer 229 can be less than 10% and can be significantly less than 10% (i.e., 5% for example).
  • each stressor region 219 can be approximately the same as the stressor regions 19 described above with respect to FIGS. 7 and 2 , and particular benefits which can arise therefrom can be the same or similar to those described above.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)

Abstract

A semiconductor device and a method of making the device are provided. The method can include forming a gate conductor overlying a major surface of a monocrystalline semiconductor region and forming first spacers on exposed walls of the gate conductor. Using the gate conductor and the first spacers as a mask, at least extension regions are implanted in the semiconductor region and dummy spacers are formed extending outward from the first spacers. Using the dummy spacers as a mask, the semiconductor region is etched to form recesses having at least substantially straight walls extending downward from the major surface to a bottom surface, such that a substantial angle is defined between the bottom surface and the walls. Subsequently, the process is continued by epitaxially growing regions of stressed monocrystalline semiconductor material within the recesses. Then the dummy spacers are removed and the transistor can be completed by forming source/drain regions of the transistor that are at least partially disposed in the stressed semiconductor material regions.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to semiconductor devices and their manufacture, and more specifically to a structure and method of making a field effect transistor (FET) having an embedded stressor.
  • 2. Description of the Related Art
  • The industry trend in semiconductor technology is to create smaller devices that are faster than their predecessors. Reduced power consumption on chips is another crucial issue that drives innovation in this area. In this regard, complementary-metal-oxide-semiconductor (CMOS) circuits have become prevalent because of reduced power requirement and size. CMOS circuits often use a combination of p-type and n-type metal-oxide-semiconductor field effect transistors (MOSFETS) to implement logic gates and other circuit functions. It has been found that improved performance and reduced power requirement can be obtained when a stress is applied to the channel region of a MOSFET transistor to create a strain therein. A combination of silicon and silicon-germanium alloys have been used to induce a beneficial strain in transistors of CMOS circuits. Recently, an improved process referred to as embedded silicon germanium technique has been implemented with benefits to performance and reduced power.
  • The embedded silicon germanium technique involves forming trenches adjacent to extension regions 126 of a transistor and growing an epitaxial layer of silicon germanium therein. In an example of a prior art FET 190 depicted in FIG. 1, embedded silicon germanium stressor regions 135 can have substantially straight walls 122 adjacent to extension regions 126. The extension regions can be adjacent to a channel region 120 under a gate 128 of the transistor. The walls 122 extend in a vertical direction 124 (i.e., at a direction normal to a major surface 104 of the active semiconductor region) to a bottom surface 141, the bottom surface being at a depth below the major surface 104. The stressor regions 135 may be “overfilled” in that they can extend to a height 155 above the major surface 104.
  • The prior art PFET design as shown in FIG. 1 can pose practical design challenges. When the vertically extending walls 122 of the stressor regions are close to the channel region 120, outdiffusion of a dopant (typically boron for a PFET) from the stressor regions 135 can degrade short channel effects. If a SiGe buffer layer having a germanium concentration below the germanium concentration of the stressor regions 135 is disposed between the extension regions and the stressor regions, it can be difficult to perform a correct linkup implant to electrically connect the extension region, the buffer layer and the stressor region.
  • The vertical walls 122 can also allow crystal defects to occur in unwanted locations which are apart from the planes in which the vertical walls are disposed. Further improvements in the structure and fabrication of embedded silicon germanium FETs are desirable.
  • SUMMARY OF THE INVENTION
  • According to an aspect of the invention, a semiconductor device and a method of making a device are provided. In the method, a gate conductor overlying a major surface of a monocrystalline semiconductor region of a substrate can be formed, after which first spacers can be formed on exposed walls of the gate conductor. Using the gate conductor and the first spacers as a mask, at least extension regions can be implanted in the semiconductor region and dummy spacers can be formed extending outward from the first spacers. Using the dummy spacers as a mask, the semiconductor region can be etched to form recesses having at least substantially straight walls extending from the major surface to a bottom surface at a substantial angle with respect to a normal direction to the bottom surface. The process can include epitaxially growing regions of stressed monocrystalline semiconductor material within the recesses. Then the dummy spacers can be removed and the transistor can be completed by forming source/drain regions which are at least partially disposed in the stressed semiconductor material regions.
  • According to another aspect of the invention, a method is provided for making a semiconductor device. Such method can include: forming a gate conductor overlying a major surface of a monocrystalline active semiconductor region of a substrate; forming first spacers on exposed walls of the gate conductor; using the gate conductor and the first spacers as a mask, implanting at least extension regions in the active semiconductor region; forming dummy spacers extending outward from the first spacers; using the dummy spacers as a mask, etching the active semiconductor region to form recesses; epitaxially growing stressor regions of stressed monocrystalline semiconductor material within the recesses, the regions including a relatively high germanium concentration region and having at least substantially straight walls extending downward from the major surface to a bottom surface, wherein the walls are oriented at a substantial angle with respect to a normal to the major surface; removing the dummy spacers; and completing the transistor, wherein source/drain regions of the transistor are at least partially disposed in the stressed semiconductor material regions.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a sectional view illustrating a PFET according to the prior art, the PFET having embedded stressed semiconductor regions disposed in recesses having at least substantially vertical walls adjacent to the gate of the PFET.
  • FIG. 2 is a sectional view illustrating a PFET in accordance with an embodiment of the invention, the PFET having V-shaped embedded stressor regions disposed within the active semiconductor region adjacent to edges of the gate.
  • FIG. 3 is a sectional view illustrating a stage in a method of fabricating a field effect transistor in accordance with an embodiment of the invention.
  • FIG. 4 is a sectional view illustrating a stage subsequent to that shown in FIG. 3 in a method of fabricating a field effect transistor in accordance with an embodiment of the invention.
  • FIG. 5 is a sectional view illustrating a stage subsequent to that shown in FIG. 4 in a method of fabricating a field effect transistor in accordance with an embodiment of the invention.
  • FIG. 6 is a sectional view illustrating a stage subsequent to that shown in FIG. 5 in a method of fabricating a field effect transistor in accordance with an embodiment of the invention.
  • FIG. 7 is a sectional view illustrating a stage subsequent to that shown in FIG. 6 in a method of fabricating a field effect transistor in accordance with an embodiment of the invention.
  • FIG. 8 is a sectional view illustrating a stage in method of fabricating a field effect transistor in accordance with a variation of the embodiment described with reference to FIGS. 2 through 7.
  • FIG. 9 is a sectional view illustrating a stage of fabrication subsequent to that shown in FIG. 8.
  • FIG. 10 is a sectional view illustrating a stage of fabrication subsequent to that shown in FIG. 9.
  • DETAILED DESCRIPTION
  • FIG. 2 is a sectional view illustrating a p-type field effect transistor (PFET) 10 according to one embodiment of the present invention. As illustrated in FIG. 2, the PFET 10 can have a conduction path provided in a mono crystalline semiconductor region of a substrate 14. The substrate 14 may either be a bulk substrate or can be a semiconductor-on-insulator or silicon-on-insulator (SOI) substrate in which a relatively thin layer of a mono crystalline semiconductor is formed over an insulating layer (not shown). When field effect transistors (FETs) are formed in such SOI substrates, faster switching operation is often achieved than otherwise, because junction capacitance between the channel region of the transistor and the bulk substrate can be eliminated. As described in this and the embodiments to follow, reference will be made to fabrication of transistors within a monocrystalline region of a substrate consisting essentially of silicon, which can have embedded stressor regions of silicon alloy material, e.g., silicon alloyed with germanium, for example. However, the principles provided herein may be applied to the fabrication of transistors in other types of semiconductors such as III-V compound semiconductors, e.g. gallium arsenide (GaAs).
  • The performance of field effect transistors can be improved when the substrate is stressed. Applying a stress to the transistor channel can increase the mobility of carriers within the transistor and, ultimately can improve performance and reduce power consumption. In a PFET, a compressive stress can be applied to the channel region to obtain such benefits, while in an NFET, a tensile stress can be applied to the channel region. In one embodiment, PFETs can have pitch (poly-conductor to poly-conductor) of about 130 nanometers. The intrinsic eSiGe stress can be approximately −1.6 GPa for PFETs with embedded SiGe regions having 20% Ge concentration. The intrinsic stress can be approximately −500 MPa such as for a 6 nanometer cSiGe with a 25 percent Ge concentration. The intrinsic silicide stress can be approximately +500 MPa.
  • As shown in FIG. 2, the PFET 10 includes a channel region 20, which can be disposed along a major surface 11 of an active semiconductor region 14. The major surface can adjoin a gate dielectric layer 22 of the PFET, for example. Directly adjacent to the gate dielectric layer 22 can be the gate. The gate can include a polysilicon portion 26, for example. The polysilicon portion 26 can be heavily doped to a concentration of about 1019 cm−3. The polysilicon portion 26 may include a p-type dopant such as boron for the purpose of matching the work function of the p-type conduction channel that exists when the PFET is turned on in operation. The gate can also include a low-resistance portion 28 disposed above the polysilicon portion 28, i.e., at a distance spaced from a gate dielectric layer 22 of the transistor. The low-resistance portion 28 has much less resistance than the polysilicon portion 26, and can include a metal, a silicide of a metal, or both. In a preferred embodiment, the low-resistance portion 28 includes a silicide such as a silicide of cobalt (CoSi). Alternatively, in place of a part or all of the polysilicon portion, the gate conductor can include a metal gate contacting the gate dielectric layer.
  • Silicide regions 37 can overlie source-drain regions 35 disposed in a single-crystal semiconductor region adjacent to the gate 26 and can be self-aligned in lateral directions 45 with the source-drain regions 35. Each of the source-drain regions 35 can be at a distance from the gate 26, and can be spaced therefrom by a pair of spacers 29 and 32. Spacers 29 and 32 can be formed of silicon nitride, silicon oxide, some combination thereof, or another dielectric material.
  • A pair of V-shaped embedded stressor elements 19 can be disposed in the active semiconductor region at locations spaced a distance from edges 27 of the gate 26. The stressor elements typically consist essentially of monocrystalline semiconductor material and typically contain an alloy of silicon with another semiconductor material, for example, silicon germanium. The embedded stressor elements can have downwardly extending surfaces 21 which adjoin corresponding downwardly extending internal surfaces of the active semiconductor region 14. The embedded stressor elements can also have laterally extending bottom surfaces 41. The bottom surfaces can extend in directions which are at least substantially parallel to a major surface 11 of the active region.
  • In one embodiment, the edge 23 of the embedded stressor element 19 at the major surface 11 of the active semiconductor region can be spaced a distance 39 from the junction between the downwardly extending surface 21 of the stressor element and the bottom surface 41 of the stressor element 19. In a particular example, the downwardly extending surface 21 of the stressor element can be oriented at a substantial angle with respect to a normal 43 to the major surface 11. In one embodiment, that angle can be 22 degrees.
  • An example of a method of fabricating the PFET 10 will now be discussed with reference to FIGS. 3 through 7. FIG. 3 is a sectional view illustrating a stage in a method of fabricating a PFET 10 such as depicted in FIG. 2. As shown in FIG. 3, a PFET gate stack 25 is formed overlying a single-crystal region 14 of a substrate. The single-crystal region 14 can consist essentially of a first semiconductor material such as silicon. The PFET gate stack 25 can include a gate dielectric layer 22 overlying the single-crystal region 14, and a gate conductor 26. The gate conductor layer 26 may or may not be doped with a desired dopant type and concentration to achieve a desired work function. For example, in one embodiment, the PFET gate stack may be provided with a p+ doped gate conductor layer 26. A pair of first spacers 29 can be formed on sidewalls of the gate conductor layer 26 disposed over the gate dielectric layer 22. The first spacers 29 can be formed using a blanket deposition of a conformal layer of dielectric material such as silicon nitride. The dielectric layer can then be selectively removed except where disposed along up-down oriented surfaces where spacers are to remain, such as by a reactive ion etch (RIE). An insulating cap 50 can be formed atop the gate conductor layer 26.
  • As seen in FIG. 4, gate conductor 26 and the first spacers 29 can be used as a mask when conducting implants (52) needed to form extension regions 17 extending from the major surface 11 of the active semiconductor region 14 semiconductor area are implanted as indicated by the arrows. The resulting extension regions are referenced by numerals 11. An implantation step needed to form halo regions 55 can also be performed at this time, if desired.
  • A subsequent stage in fabrication is illustrated in FIG. 5. In this stage a pair of sacrificial or dummy spacers 30 can be formed extending outward from the first spacers 29. The dummy or sacrificial spacers 30 are relatively thick as shown. In one embodiment, the dummy spacers 30 can have a thickness 54 of about 300 angstroms in a lateral direction 45 along the major surface 11 of the active semiconductor region 14. As seen in FIG. 5, the dummy spacers 30 can overlie the extension regions 17.
  • FIG. 6 illustrates a processing stage subsequent to that shown in FIG. 5. In the sectional view of FIG. 6, recesses 18 can be etched into the active semiconductor region 14 adjacent to the gate 26. The etching can be performed by using the dummy or sacrificial spacers 30 as a mask. The semiconductor region 14 can be etched to form recesses 18 having at least substantially straight walls 51 extending downward from the major surface to a bottom surface 41, wherein a substantial angle 47 can be defined between the bottom surface 41 and the edge surfaces 51 of the recesses. Because of the slope in the edge surfaces, the recesses 18 can be referred to as V-shaped.
  • It should be noted that the area that is etched, according to one embodiment of the invention as shown extends at least below part of the area covered by the sacrificial spacers 30. In one embodiment, etching such as RIE is performed to a depth of 50 nanometers. Etching can be performed such that, wherein the etching step also removes material is also removed in a lateral, e.g., horizontal, direction 45 along the major surface 11 of the active semiconductor region 14. In one example, the etching step can be performed such that etching proceeds in a lateral direction 45 along the major surface 11 of the active semiconductor region 14. As a result, edges surfaces 23 of the recesses at the major surface 11 can extend about 20 nanometers inwardly (under the sacrificial spacers 30) from exposed edges 33 of the spacers 30. In a particular example, a wall 51 of the recess adjacent to the gate 26 can be oriented at a substantial angle 49 with respect to a normal 43 to the major surface 11. In one embodiment, that angle can be 22 degrees. In an alternative embodiment, the horizontal component of etching can be performed either before the vertical component or after the vertical component of etching is performed.
  • FIG. 7 illustrates further processing in the fabrication of PFET 10. With the dummy spacers 30 (shown in outline form) still in place, regions of stressed monocrystalline semiconductor material can be selectively epitaxially grown from exposed surfaces within the recesses to form stressor regions 19 having edge surfaces 21 adjacent to the channel region 20. For example, regions of silicon germanium can be epitaxially grown from the exposed interior surfaces of the recesses. In one embodiment, the epitaxial regions can rise above major surface 11 of the active semiconductor region 14 to provide regions 59 of semiconductor material for forming raised source/drain regions.
  • Subsequently, the dielectric cap 50 and the dummy spacers 30 can be removed from the structure leaving spacers 29 on walls 27 of gate 26. Replacement spacers 32 can then be formed along exposed walls of first spacers 29. Alternatively, both pairs of spacers 29 and 30 can be removed and a pair of replacement spacers can be formed in place of spacers 29, 30. The replacement spacers have a thickness 56 which extends a shorter distance along the major surface 11 from the exposed edges of spacers 29, than the thickness 54 of the dummy spacers 30. In one embodiment, the thickness 56 of the replacement spacers 32 can be between 50 and 150 angstroms, although smaller or greater thicknesses are also possible.
  • After removing the dielectric cap and forming replacement spacers 32, an implantation step can be performed to define the source/drain regions 35 of the transistor. The source/drain regions 35 can be at least partially disposed in the stressed semiconductor material regions 19, 59.
  • Referring again to FIG. 2, silicide regions 28 and 37 can be formed such as by using a “silicide” or self-aligned silicide process in which a silicide-forming metal is deposited onto exposed surfaces of the gate 26 and exposed active semiconductor region 14 including stressor regions 19. Thereafter, the wafer can be heated to react the metal with the semiconductor material to form the silicide regions 28, 37.
  • One result achieved by the V-shape of the stressor regions 19 is that, at the major surface 11, the edges 23 of the stressor regions 19 can be placed in close proximity to the walls 27 of the gate 27. This helps the stressor regions 19 to produce a desirably high stress in the channel region which extends in a lateral direction 45 along the major surface 11, typically within a distance no more than a few hundred angstroms from the gate dielectric layer 22.
  • Another result of forming the stressor regions 19 to have V-shape can be to eliminate the need for a buffer layer near the extension regions of the PFET, due to a slower epitaxial growth in the <111> crystal orientation. This can help minimize the crystal defect formation within the stressor regions because the majority of defects are formed along a vertical line that often coincides with the substantially straight sidewalls of prior art etched areas. Another result is that it can provide the same topology as the extension region of the PFET, so that a linkup implant can be used selectively. Also, with the dummy spacers 30 (locations shown in outline form in FIG. 7) in place when the stressor regions are grown by epitaxy, the thickness 54 of the dummy spacers keep any overfill resulting from the epitaxial growth farther from the critical extension regions 17.
  • Keeping the overfill farther away from the gate helps address potential problems. When an overfilled semiconductor region is very close to the extension region and the gate of the transistor, high capacitance can arise between the gate and the overfilled region. The capacitance can degrade the transistor performance. Overfill can also sometimes impact transistor yield. When forming a silicide atop the source/drain regions, if the distance between the overfilled region and the gate is very small, metal used to form the silicide can sometimes intrude laterally in a direction towards the extension regions and the gate, possibly causing shorts. Keeping the overfill farther away addresses such concern.
  • In a variation of the above-described embodiment, the recesses in the active semiconductor region 14 (FIG. 6) need not be formed initially to have V-shape, i.e., wherein the interior walls 51 of the recesses are disposed at a substantial angle 47 with the bottom surface 41. Instead, for example as seen in FIG. 8, the initially etched recesses 218 (FIG. 8) can have a U-shape, i.e., one in which the interior surface 220 of each recess can be continuous. U-shaped recesses can be formed by etching with a component that is at least partly isotropic in character. In one example, RIE can be used to conduct initial etching in a manner similar to that shown and described above (FIG. 6), which can then be followed by a chemical wet etch step to form recesses 218 as depicted in FIG. 6. The chemical wet etch step may be at least partly isotropic or can be fully isotropic in character. In a particular embodiment, it may be possible to use a chemical wet etch step without an initial RIE step to form the recesses 218. As in the above-described embodiment, the recesses can extend under the dummy spacers 30.
  • Thereafter, as seen in FIG. 9, a buffer layer 229 of SiGe can be epitaxially grown from the exposed interior surface of the semiconductor material within each recess. 218. Typically, the buffer layer is grown with a relatively low germanium (Ge) concentration compared to that of the stressor regions (FIG. 10) which will be subsequently formed. The epitaxial process can be controlled such that growth occurs preferentially on the <100> plane of the semiconductor crystal. In this case, the <100> plane coincides with the bottom surface of the recess 218, wherein the <100> semiconductor crystal plane of the active semiconductor region 14 is exposed. Accordingly, growth occurs preferentially from the <100> plane relative to other planes and forms an epitaxial layer 229 having flat straight walls 231 and bottom surface 233. The buffer layer 229 can extend under portions of the spacers 30. Thus, after forming the buffer layer 229, the exposed surfaces 231, 233 of each buffer layer forms a recess below the major surface 11 which can have characteristics the same as or much like those of the recesses 18 described above (FIG. 6).
  • Thereafter, as seen in FIG. 10, higher Ge concentration SiGe regions 219 can be grown epitaxially to form stressor regions which extend away from the surfaces 231, 233 of the buffer layers and can extend under the spacers 30. The epitaxial stressor regions 219 can include raised regions extending above the major surface 11, similar to those described above (FIGS. 2, 7). The stressor regions 229 can be grown to have a germanium (Ge) concentration that is significantly higher than that of the buffer layer 219 (FIG. 9). For example, in one embodiment, the Ge concentration in the stressor regions 219 can be greater than 10% and can be significantly greater than 10%, e.g., 15% or more. In one embodiment, the concentration in the buffer layer 229 can be less than 10% and can be significantly less than 10% (i.e., 5% for example).
  • Further processing can be performed to complete the transistor as described above, for example, with reference to FIGS. 7 and 2. The structure of each stressor region 219 can be approximately the same as the stressor regions 19 described above with respect to FIGS. 7 and 2, and particular benefits which can arise therefrom can be the same or similar to those described above.
  • While the invention has been described in accordance with certain preferred embodiments thereof, those skilled in the art will understand the many modifications and enhancements which can be made thereto without departing from the true scope and spirit of the invention, which is limited only by the claims appended below.

Claims (20)

1. A method of making a semiconductor device, comprising:
forming a gate conductor overlying a major surface of a monocrystalline active semiconductor region of a substrate;
forming first spacers on exposed walls of the gate conductor;
using the gate conductor and the first spacers as a mask, implanting at least extension regions in the active semiconductor region;
forming dummy spacers extending outward from the first spacers;
using the dummy spacers as a mask, etching the active semiconductor region to form recesses having at least substantially straight walls extending downward from the major surface to a bottom surface, wherein the walls are oriented at a substantial angle with respect to a normal to the major surface;
epitaxially growing regions of stressed monocrystalline semiconductor material within the recesses;
removing the dummy spacers; and
completing the transistor, wherein source/drain regions of the transistor are at least partially disposed in the stressed semiconductor material regions.
2. The method of claim 1, wherein edge surfaces of the recesses define an angle of about 22 degrees with respect to the normal.
3. The method of claim 1, wherein said recesses are formed to substantially have a V-shaped structure.
4. The method of claim 1, wherein said recesses are created using a reactive ion etch (RIE).
5. The method of claim 1, wherein said recesses are formed by performing a vertical etching step and performing a horizontal etching step.
6. The method of claim 1, wherein said recesses are formed by using a reactive ion etch both for vertical and horizontal etching steps.
7. The method of claim 1, wherein said recess has a depth of about 50 nanometers.
8. The method of claim 6, wherein said recess areas are etched to extend horizontally under the dummy spacer region.
9. The method of claim 8, wherein said recesses extend laterally inward about 20 nanometers from exposed edges of said dummy spacers.
10. The method of claim 1, wherein said dummy spacer has a thickness of about 300 angstroms.
11. A method of making a semiconductor device, comprising:
forming a gate conductor overlying a major surface of a monocrystalline active semiconductor region of a substrate;
forming first spacers on exposed walls of the gate conductor;
using the gate conductor and the first spacers as a mask, implanting at least extension regions in the active semiconductor region;
forming dummy spacers extending outward from the first spacers;
using the dummy spacers as a mask, etching the active semiconductor region to form recesses;
epitaxially growing stressor regions of stressed monocrystalline semiconductor material within the recesses, the regions including a relatively high germanium concentration region and having at least substantially straight walls extending downward from the major surface to a bottom surface, wherein the walls are oriented at a substantial angle with respect to a normal to the major surface;
removing the dummy spacers; and
completing the transistor, wherein source/drain regions of the transistor are at least partially disposed in the stressed semiconductor material regions.
12. The method of claim 11, wherein each recess has a U-shaped interior, wherein walls and a bottom surface of the recess are rounded.
13. The method of claim 12, wherein each recess has a continuous interior surface.
14. The method of claim 12, further comprising epitaxially growing buffer layers within the recesses prior to growing the stressor regions, the buffer layers having a relatively low germanium concentration relative to the stressor regions.
15. The method of claim 14, wherein edge surfaces of the stressor regions define an angle of about 22 degrees with respect to the normal.
16. The method of claim 12, wherein said stressor regions are formed to substantially have a V-shaped structure.
17. The method of claim 12, wherein said recesses have depth of about 50 nanometers.
18. The method of claim 12, wherein said recess areas are etched to extend horizontally under the dummy spacers.
19. The method of claim 18, wherein said recesses extend laterally inward about 20 nanometers from exposed edges of said dummy spacers.
20. The method of claim 19, wherein said dummy spacer has a thickness of about 300 angstroms.
US12/692,859 2010-01-25 2010-01-25 Transistor having V-shaped embedded stressor Expired - Fee Related US7989298B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/692,859 US7989298B1 (en) 2010-01-25 2010-01-25 Transistor having V-shaped embedded stressor

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US12/692,859 US7989298B1 (en) 2010-01-25 2010-01-25 Transistor having V-shaped embedded stressor

Publications (2)

Publication Number Publication Date
US20110183486A1 true US20110183486A1 (en) 2011-07-28
US7989298B1 US7989298B1 (en) 2011-08-02

Family

ID=44309264

Family Applications (1)

Application Number Title Priority Date Filing Date
US12/692,859 Expired - Fee Related US7989298B1 (en) 2010-01-25 2010-01-25 Transistor having V-shaped embedded stressor

Country Status (1)

Country Link
US (1) US7989298B1 (en)

Cited By (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110316046A1 (en) * 2010-06-29 2011-12-29 Globalfoundries Inc. Field Effect Transistor Device
US20120313167A1 (en) * 2011-06-10 2012-12-13 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device having gradient doping profile
US20130119444A1 (en) * 2011-11-15 2013-05-16 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device and method of manufacturing the same
US8445940B2 (en) * 2010-06-30 2013-05-21 Taiwan Semiconductor Manufacturing Company, Ltd. Source and drain feature profile for improving device performance
US20130175640A1 (en) * 2012-01-06 2013-07-11 Globalfoundries Inc. Stress enhanced mos transistor and methods for fabrication
US20130240989A1 (en) * 2010-12-21 2013-09-19 Glenn A. Glass Selective germanium p-contact metalization through trench
US8598661B2 (en) * 2011-07-13 2013-12-03 Taiwan Semiconductor Manufacturing Co., Ltd. Epitaxial process for forming semiconductor devices
CN103904019A (en) * 2012-12-24 2014-07-02 台湾积体电路制造股份有限公司 Semiconductor device having V-shaped region
US20140335674A1 (en) * 2013-05-13 2014-11-13 United Microelectronics Corp. Manufacturing method of semiconductor device
US8994104B2 (en) 1999-09-28 2015-03-31 Intel Corporation Contact resistance reduction employing germanium overlayer pre-contact metalization
CN104576372A (en) * 2013-10-10 2015-04-29 中芯国际集成电路制造(上海)有限公司 Semiconductor device and a manufacturing method thereof
CN104752216A (en) * 2013-12-30 2015-07-01 中芯国际集成电路制造(上海)有限公司 Transistor forming method
US20160133748A1 (en) * 2010-09-07 2016-05-12 Samsung Electronics Co., Ltd. Semiconductor devices including silicide regions and methods of fabricating the same
CN105590842A (en) * 2014-11-17 2016-05-18 上海华力微电子有限公司 Structure and method for reducing source-drain resistance
US9484432B2 (en) 2010-12-21 2016-11-01 Intel Corporation Contact resistance reduction employing germanium overlayer pre-contact metalization
US20170092727A1 (en) * 2015-09-30 2017-03-30 International Business Machines Corporation Iii-v mosfet with self-aligned diffusion barrier
CN106558499A (en) * 2015-09-30 2017-04-05 中芯国际集成电路制造(上海)有限公司 The forming method of MOS transistor
US20180190792A1 (en) * 2017-01-04 2018-07-05 Globalfoundries Inc. Method of forming semiconductor structure and resulting structure
CN113764342A (en) * 2020-08-13 2021-12-07 台湾积体电路制造股份有限公司 Semiconductor device and method of forming the same

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101050405B1 (en) * 2009-07-03 2011-07-19 주식회사 하이닉스반도체 Method of manufacturing semiconductor device having strained channel
CN102468326B (en) * 2010-10-29 2015-01-07 中国科学院微电子研究所 contact electrode manufacturing method and semiconductor device
US8835982B2 (en) * 2011-02-14 2014-09-16 Taiwan Semiconductor Manufacturing Company, Ltd. Method of manufacturing strained source/drain structures
US9190471B2 (en) 2012-04-13 2015-11-17 Globalfoundries U.S.2 Llc Semiconductor structure having a source and a drain with reverse facets
US9041119B2 (en) 2012-05-07 2015-05-26 International Business Machines Corporation Forming CMOS with close proximity stressors
CN103715088B (en) * 2012-09-29 2016-08-10 中芯国际集成电路制造(上海)有限公司 Transistor and the forming method of transistor
US8741759B2 (en) * 2012-11-08 2014-06-03 Taiwan Semiconductor Manufacturing Company, Ltd. Method for fabricating a semiconductor device
CN103871902A (en) 2014-03-24 2014-06-18 上海华力微电子有限公司 Semiconductor treatment technology and semiconductor device preparation method
US9627480B2 (en) 2014-06-26 2017-04-18 Globalfoundries Inc. Junction butting structure using nonuniform trench shape
CN105869991B (en) 2015-01-23 2018-05-11 上海华力微电子有限公司 Method and system for the uniformity for improving SiGe thickness
CN105990172B (en) 2015-01-30 2018-07-31 上海华力微电子有限公司 The design of embedded SiGe extension testings block
CN105990342B (en) 2015-02-13 2019-07-19 上海华力微电子有限公司 Semiconductor devices and its manufacturing process with the forming cavity for being embedded in germanium material
CN104851884A (en) 2015-04-14 2015-08-19 上海华力微电子有限公司 Forming chamber for germanium and silicon filling material
CN104821336B (en) 2015-04-20 2017-12-12 上海华力微电子有限公司 For improving the method and system of device surface uniformity using conformal packed layer
CN105097554B (en) 2015-08-24 2018-12-07 上海华力微电子有限公司 For reducing the method and system of the dislocation defects in high concentration epitaxy technique

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7485524B2 (en) * 2006-06-21 2009-02-03 International Business Machines Corporation MOSFETs comprising source/drain regions with slanted upper surfaces, and method for fabricating the same
US20090039390A1 (en) * 2005-01-04 2009-02-12 Anand Murthy Cmos transistor junction regions formed by a cvd etching and deposition sequence
US20090152590A1 (en) * 2007-12-13 2009-06-18 International Business Machines Corporation Method and structure for semiconductor devices with silicon-germanium deposits
US20100093147A1 (en) * 2008-10-14 2010-04-15 Chin-I Liao Method for forming a semiconductor device
US20100109044A1 (en) * 2008-10-30 2010-05-06 Tekleab Daniel G Optimized Compressive SiGe Channel PMOS Transistor with Engineered Ge Profile and Optimized Silicon Cap Layer
US20100117159A1 (en) * 2006-02-15 2010-05-13 Richard Lindsay Strained Semiconductor Device and Method of Making Same
US20110031503A1 (en) * 2009-08-10 2011-02-10 International Business Machines Corporation Device with stressed channel

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090039390A1 (en) * 2005-01-04 2009-02-12 Anand Murthy Cmos transistor junction regions formed by a cvd etching and deposition sequence
US20100117159A1 (en) * 2006-02-15 2010-05-13 Richard Lindsay Strained Semiconductor Device and Method of Making Same
US7485524B2 (en) * 2006-06-21 2009-02-03 International Business Machines Corporation MOSFETs comprising source/drain regions with slanted upper surfaces, and method for fabricating the same
US20090152590A1 (en) * 2007-12-13 2009-06-18 International Business Machines Corporation Method and structure for semiconductor devices with silicon-germanium deposits
US20100093147A1 (en) * 2008-10-14 2010-04-15 Chin-I Liao Method for forming a semiconductor device
US20100109044A1 (en) * 2008-10-30 2010-05-06 Tekleab Daniel G Optimized Compressive SiGe Channel PMOS Transistor with Engineered Ge Profile and Optimized Silicon Cap Layer
US20110031503A1 (en) * 2009-08-10 2011-02-10 International Business Machines Corporation Device with stressed channel

Cited By (49)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8994104B2 (en) 1999-09-28 2015-03-31 Intel Corporation Contact resistance reduction employing germanium overlayer pre-contact metalization
US8492234B2 (en) * 2010-06-29 2013-07-23 International Business Machines Corporation Field effect transistor device
US20110316046A1 (en) * 2010-06-29 2011-12-29 Globalfoundries Inc. Field Effect Transistor Device
US8618617B2 (en) 2010-06-29 2013-12-31 International Business Machines Corporation Field effect transistor device
US8445940B2 (en) * 2010-06-30 2013-05-21 Taiwan Semiconductor Manufacturing Company, Ltd. Source and drain feature profile for improving device performance
US11004976B2 (en) * 2010-09-07 2021-05-11 Samsung Electronics Co., Ltd. Semiconductor device including MOS transistor having silicided source/drain region and method of fabricating the same
US20190214498A1 (en) * 2010-09-07 2019-07-11 Samsung Electronics Co., Ltd. Semiconductor device including mos transistor having silicided source/drain region and method of fabricating the same
US10263109B2 (en) * 2010-09-07 2019-04-16 Samsung Electronics Co., Ltd. Semiconductor devices including silicide regions and methods of fabricating the same
US10170622B2 (en) * 2010-09-07 2019-01-01 Samsung Electronics Co., Ltd. Semiconductor device including MOS transistor having silicided source/drain region and method of fabricating the same
US20170278967A1 (en) * 2010-09-07 2017-09-28 Samsung Electronics Co., Ltd. Semiconductor device including mos transistor having silicided source/drain region and method of fabricating the same
US20160133748A1 (en) * 2010-09-07 2016-05-12 Samsung Electronics Co., Ltd. Semiconductor devices including silicide regions and methods of fabricating the same
US9484432B2 (en) 2010-12-21 2016-11-01 Intel Corporation Contact resistance reduction employing germanium overlayer pre-contact metalization
US9349810B2 (en) 2010-12-21 2016-05-24 Intel Corporation Selective germanium P-contact metalization through trench
US11508813B2 (en) 2010-12-21 2022-11-22 Daedalus Prime Llc Column IV transistors for PMOS integration
US10297670B2 (en) 2010-12-21 2019-05-21 Intel Corporation Contact resistance reduction employing germanium overlayer pre-contact metalization
US20130240989A1 (en) * 2010-12-21 2013-09-19 Glenn A. Glass Selective germanium p-contact metalization through trench
US11387320B2 (en) 2010-12-21 2022-07-12 Intel Corporation Transistors with high concentration of germanium
US11251281B2 (en) 2010-12-21 2022-02-15 Intel Corporation Contact resistance reduction employing germanium overlayer pre-contact metalization
US9117791B2 (en) * 2010-12-21 2015-08-25 Intel Corporation Selective germanium P-contact metalization through trench
US9722023B2 (en) 2010-12-21 2017-08-01 Intel Corporation Selective germanium P-contact metalization through trench
US10879353B2 (en) 2010-12-21 2020-12-29 Intel Corporation Selective germanium P-contact metalization through trench
US10811496B2 (en) 2010-12-21 2020-10-20 Intel Corporation Transistor devices having source/drain structure configured with high germanium content portion
US10090383B2 (en) 2010-12-21 2018-10-02 Intel Corporation Column IV transistors for PMOS integration
US9437691B2 (en) 2010-12-21 2016-09-06 Intel Corporation Column IV transistors for PMOS integration
US9627384B2 (en) 2010-12-21 2017-04-18 Intel Corporation Transistors with high concentration of boron doped germanium
US10553680B2 (en) 2010-12-21 2020-02-04 Intel Corporation Selective germanium P-contact metalization through trench
US10304927B2 (en) 2010-12-21 2019-05-28 Intel Corporation Selective germanium p-contact metalization through trench
US20120313167A1 (en) * 2011-06-10 2012-12-13 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device having gradient doping profile
US8823099B2 (en) 2011-06-10 2014-09-02 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device having gradient doping profile
US8501569B2 (en) * 2011-06-10 2013-08-06 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device having gradient doping profile
US8598661B2 (en) * 2011-07-13 2013-12-03 Taiwan Semiconductor Manufacturing Co., Ltd. Epitaxial process for forming semiconductor devices
US11476344B2 (en) 2011-09-30 2022-10-18 Daedalus Prime Llc Contact resistance reduction employing germanium overlayer pre-contact metalization
US20130119444A1 (en) * 2011-11-15 2013-05-16 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device and method of manufacturing the same
US9847225B2 (en) * 2011-11-15 2017-12-19 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device and method of manufacturing the same
US20130175640A1 (en) * 2012-01-06 2013-07-11 Globalfoundries Inc. Stress enhanced mos transistor and methods for fabrication
CN103904019A (en) * 2012-12-24 2014-07-02 台湾积体电路制造股份有限公司 Semiconductor device having V-shaped region
US8940594B2 (en) * 2012-12-24 2015-01-27 Taiwan Semiconductor Manufacturing Company Limited Semiconductor device having v-shaped region
US9269812B2 (en) 2012-12-24 2016-02-23 Taiwan Semiconductor Manufacturing Company Limited Semiconductor device having V-shaped region
US9064893B2 (en) * 2013-05-13 2015-06-23 United Microelectronics Corp. Gradient dopant of strained substrate manufacturing method of semiconductor device
US20140335674A1 (en) * 2013-05-13 2014-11-13 United Microelectronics Corp. Manufacturing method of semiconductor device
CN104576372A (en) * 2013-10-10 2015-04-29 中芯国际集成电路制造(上海)有限公司 Semiconductor device and a manufacturing method thereof
CN104752216A (en) * 2013-12-30 2015-07-01 中芯国际集成电路制造(上海)有限公司 Transistor forming method
CN105590842A (en) * 2014-11-17 2016-05-18 上海华力微电子有限公司 Structure and method for reducing source-drain resistance
US20170092727A1 (en) * 2015-09-30 2017-03-30 International Business Machines Corporation Iii-v mosfet with self-aligned diffusion barrier
CN106558499A (en) * 2015-09-30 2017-04-05 中芯国际集成电路制造(上海)有限公司 The forming method of MOS transistor
US9947755B2 (en) * 2015-09-30 2018-04-17 International Business Machines Corporation III-V MOSFET with self-aligned diffusion barrier
US10128343B2 (en) 2015-09-30 2018-11-13 International Business Machines Corporation III-V MOSFET with self-aligned diffusion barrier
US20180190792A1 (en) * 2017-01-04 2018-07-05 Globalfoundries Inc. Method of forming semiconductor structure and resulting structure
CN113764342A (en) * 2020-08-13 2021-12-07 台湾积体电路制造股份有限公司 Semiconductor device and method of forming the same

Also Published As

Publication number Publication date
US7989298B1 (en) 2011-08-02

Similar Documents

Publication Publication Date Title
US7989298B1 (en) Transistor having V-shaped embedded stressor
US8723262B2 (en) SOI FinFET with recessed merged fins and liner for enhanced stress coupling
KR100810012B1 (en) Structure and method of making strained channel cmos transistors having lattice-mismatched epitaxial extension and source and drain regions
US7767503B2 (en) Hybrid SOI/bulk semiconductor transistors
JP5043314B2 (en) Method for fabricating strained P-type MOSFET with graded embedded silicon-germanium source-drain and / or extension
JP4808618B2 (en) Integrated circuit having strained semiconductor CMOS transistor with lattice mismatched source and drain regions and fabrication method
US8518758B2 (en) ETSOI with reduced extension resistance
US7772071B2 (en) Strained channel transistor and method of fabrication thereof
US20120276695A1 (en) Strained thin body CMOS with Si:C and SiGe stressor
US10290636B2 (en) Semiconductor device having fins with in-situ doped, punch-through stopper layer and related methods
US7700452B2 (en) Strained channel transistor
US20150137198A1 (en) In-Situ Doping of Arsenic for Source and Drain Epitaxy
US7670896B2 (en) Method and structure for reducing floating body effects in MOSFET devices
US8610233B2 (en) Hybrid MOSFET structure having drain side schottky junction
US9373639B2 (en) Thin channel-on-insulator MOSFET device with n+ epitaxy substrate and embedded stressor
JP2009016423A (en) Semiconductor device and manufacturing method thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: ADVANCED MICRO DEVICES, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WEIJTMANS, JOHAN W.;YANG, FRANK B.;REEL/FRAME:023840/0483

Effective date: 20091215

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHAN, KEVIN K.;GREENE, BRIAN J.;HOLT, JUDSON R.;AND OTHERS;SIGNING DATES FROM 20091214 TO 20091215;REEL/FRAME:023840/0374

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001

Effective date: 20150629

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001

Effective date: 20150910

AS Assignment

Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE

Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001

Effective date: 20181127

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20190802

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001

Effective date: 20201117

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001

Effective date: 20201117