US20110080180A1 - Varying capacitance voltage contrast structures to determine defect resistance - Google Patents

Varying capacitance voltage contrast structures to determine defect resistance Download PDF

Info

Publication number
US20110080180A1
US20110080180A1 US12/574,118 US57411809A US2011080180A1 US 20110080180 A1 US20110080180 A1 US 20110080180A1 US 57411809 A US57411809 A US 57411809A US 2011080180 A1 US2011080180 A1 US 2011080180A1
Authority
US
United States
Prior art keywords
test structure
metal layer
layer
grey scale
defect
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US12/574,118
Other versions
US7927895B1 (en
Inventor
Christian Lavoie
Conal E. Murray
Oliver D. Patterson
Robert L. Wisnieff
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Inc
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US12/574,118 priority Critical patent/US7927895B1/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PATTERSON, OLIVER D., WISNIEFF, ROBERT L., LAVOIE, CHRISTIAN, MURRAY, CONAL E.
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PATTERSON, OLIVER D., WISNIEFF, ROBERT L., LAVOIE, CHRISTIAN, MURRAY, CONAL E.
Publication of US20110080180A1 publication Critical patent/US20110080180A1/en
Application granted granted Critical
Publication of US7927895B1 publication Critical patent/US7927895B1/en
Assigned to GLOBALFOUNDRIES U.S. 2 LLC reassignment GLOBALFOUNDRIES U.S. 2 LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTERNATIONAL BUSINESS MACHINES CORPORATION
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GLOBALFOUNDRIES U.S. 2 LLC, GLOBALFOUNDRIES U.S. INC.
Assigned to WILMINGTON TRUST, NATIONAL ASSOCIATION reassignment WILMINGTON TRUST, NATIONAL ASSOCIATION SECURITY AGREEMENT Assignors: GLOBALFOUNDRIES INC.
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Assigned to GLOBALFOUNDRIES U.S. INC. reassignment GLOBALFOUNDRIES U.S. INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • H01L22/20Sequence of activities consisting of a plurality of measurements, corrections, marking or sorting steps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • H01L22/10Measuring as part of the manufacturing process
    • H01L22/12Measuring as part of the manufacturing process for structural parameters, e.g. thickness, line width, refractive index, temperature, warp, bond strength, defects, optical inspection, electrical measurement of structural dimensions, metallurgic measurement of diffusions
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/2851Testing of integrated circuits [IC]
    • G01R31/2884Testing of integrated circuits [IC] using dedicated test connectors, test elements or test circuits on the IC under test
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/302Contactless testing
    • G01R31/305Contactless testing using electron beams
    • G01R31/307Contactless testing using electron beams of integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • H01L22/10Measuring as part of the manufacturing process
    • H01L22/14Measuring as part of the manufacturing process for electrical parameters, e.g. resistance, deep-levels, CV, diffusions by electrical means
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • H01L22/30Structural arrangements specially adapted for testing or measuring during manufacture or treatment, or specially adapted for reliability measurements
    • H01L22/34Circuits for electrically characterising or monitoring manufacturing processes, e. g. whole test die, wafers filled with test structures, on-board-devices incorporated on each die, process control monitors or pad structures thereof, devices in scribe line
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • In-line voltage contrast (VC) inspection is a powerful technique for detecting and isolating yield limiting defects in the semiconductor fabricating industry.
  • In-line VC inspection includes scanning the wafer surface in which test structures exist with a scanning electron microscope (SEM). As the inspection proceeds, the SEM induces a charge on all electrically floating elements whereas any grounded elements remain at zero potential. This potential difference is visible to the SEM. In particular, for electron landing energies less than the second crossover of the secondary electron yield curve (approximately 2.5 keV for tungsten (W) and copper (Cu)), grounded elements appear bright whereas floating elements appear dark.
  • SEM scanning electron microscope
  • FIGS. 1A-B show a short ( FIG. 1B ) indicated by a normally floating (dark) element becoming bright, and an open ( FIG. 1A ) indicated when a normally bright element becomes dark.
  • FIG. 1C shows a gate level open indicated when a normally bright element becomes dark.
  • E-beam inspection is a popular technique for in-line detection of yield limiting defects.
  • One limitation is sensitivity to resistive opens and shorts. Under e-beam inspection, resistances less than about 10 Mohms look like shorts and resistances a little greater than this value look like opens. There is a resistance range where the voltage contrast appears gray, but this is relatively small.
  • the 10 Mohms value is used because the latest e-beam inspection tools utilize electron beam currents of up to 500 nA.
  • the net induced current flow at the wafer surface is a fraction of this current and depends on the beam conditions. Assuming it is 30%, then the voltage induced on an electrical node with a leakage path to ground of 10 Mohms is 1.5V. Theoretically, the beam current could be changed and the induced voltage would change proportionally. In practice though, only a single voltage is used per wafer scan.
  • Quantifying the resistance of resistive opens is quite difficult. The ability to quantify the resistance of opens would be helpful for characterization of processes.
  • a method for determining resistances of defective resistive opens or shorts in a test structure includes: forming a first layer of the test structure having one or more elements under test; generating a first e-beam image of the first layer, the first e-beam image graphically identifying defects detected at the first layer, each defect detected at the first layer having a corresponding grey scale level; adding capacitance to the test structure by forming a first metal layer of the test structure; generating a second e-beam image of the first metal layer, the second e-beam image graphically identifying defects detected at the first metal layer, each defect detected at the first metal layer having a corresponding grey scale level; generating a pattern of grey scale levels for each defect based on the corresponding grey scale level of each defect detected at each layer of the test structure; and determining a resistive range of each defect based on the pattern of grey scale levels generated for each defect.
  • a method for determining resistances of defective resistive opens or shorts in a test structure includes: forming a first layer of the test structure having one or more elements under test; generating a first e-beam image of the first layer, the first e-beam image graphically identifying defects detected at the first layer, each defect detected at the first layer having a corresponding grey scale level; adding capacitance to the test structure by forming a first metal layer of the test structure; generating a second e-beam image of the first metal layer, the second e-beam image graphically identifying defects detected at the first metal layer, each defect detected at the first metal layer having a corresponding grey scale level; generating a pattern of grey scale levels for each defect based on the corresponding grey scale level of each defect detected at each layer of the test structure; and determining a resistive range of each defect by comparing the pattern of grey scale levels generated for each defect to a predetermined master table.
  • a test structure for determining resistances of defective resistive opens and shorts comprising: a contact layer having one or more elements under test; a first metal layer coupled to the contact layer, the first metal layer being configured to add capacitance to the test structure; and a second metal layer coupled to the first metal layer, the second metal layer being configured to add additional capacitance to the test structure; wherein capacitance is added to each metal layer of the test structure to amplify defects that exist in the test structure and differentiate defects by their resistive value.
  • FIGS. 1A-C illustrate images of defects observed using conventional voltage contrast (VC) inspection according to one exemplary embodiment of the present invention
  • FIG. 2 illustrates an exemplary environment of voltage contrast inspection employing a test structure built up to a first layer according to one exemplary embodiment of the present invention
  • FIG. 3 illustrates an exemplary environment of voltage contrast inspection employing the test structure built up to a first metal layer to add capacitance across the test structure according to one exemplary embodiment of the present invention
  • FIG. 4 illustrates an exemplary environment of voltage contrast inspection employing the test structure built up to a second metal layer to add additional capacitance to the test structure according to one exemplary embodiment of the present invention
  • FIGS. 5A-5B illustrate exemplary e-beam images that graphically identify defects of a layer of the test structure under examination
  • FIG. 6 illustrates an exemplary pattern of grey scale levels for a candidate defect detected from the test structure
  • FIG. 7 illustrates a predetermined master table used for determining a resistive range of the candidate defect detected from the test structure
  • FIG. 8 is a flow diagram that provides a method for determining resistances of defective opens or shorts in a test structure.
  • Exemplary embodiments of the present invention are described in the context of exemplary multi-level/layer integrated circuit structures; including semiconductor structures and overlying metallization or other interconnects, using various levels of conductors that are separated from each other and the substrate by dielectric layers.
  • structures formed using other methods of semiconductor fabrication also fall with the scope of exemplary embodiments of the present invention.
  • Various metals or metal alloys can be used as conductors in exemplary embodiments of the invention.
  • copper, tungsten or aluminum can be used as candidates for the conductors.
  • Silicides, such as NiSi, PtSi or their alloys would also serve as good candidates for the conductors.
  • Candidates for dielectric materials can include silicon oxide or organosilicate glass. Of course, other dielectric materials can be used in other exemplary embodiments of the invention.
  • test structure is inspected with an e-beam tool at each of its layers enabling for the generation of an e-beam image of each of its layer to graphically identify defects observed at each layer of the test structure.
  • each defect detected at each layer has a corresponding grey scale level indicative of its resistance.
  • a pattern of grey scale levels is generated for each defect based on the corresponding grey scale level of each defect detected at each layer of the structure.
  • a resistive range can be determined for each defect based on the pattern of grey scale levels generated for each respective defect.
  • the resistive range is determined by comparing the pattern of grey scale levels generated for each defect to a predetermined master table.
  • the predetermined master table can include a plurality of patterns of grey scale levels each assigned to one of a plurality of predetermined resistive ranges.
  • FIG. 2 illustrates a portion of a test structure 100 in accordance with one exemplary embodiment.
  • the test structure 100 described herein can be part of the design for an integrated circuit chip.
  • the test structure 100 includes one or more elements under test 102 formed over buried oxide layer 104 on a bulk substrate 105 and in a dielectric layer 106 of the structure during the fabrication of an integrated circuit (IC) chip.
  • IC integrated circuit
  • the element under test 102 can be any electrical device, such as a transistor (e.g., Negative Field Effect Transistor (NFET)) that generally includes a gate electrode 108 and gate dielectric 109 over a channel region 110 in the substrate 106 with a drain region 112 grounded to the substrate 105 through a hole 113 formed through the oxide 104 .
  • NFET Negative Field Effect Transistor
  • a source region 114 formed in the substrate on opposite sides of the channel region.
  • the transistor is coupled to electrical contacts 120 that serve as interconnects.
  • the element under test 102 as described herein can also be rows of contacts 120 or a via chain (not shown). As shown in this example, one contact is used as a local interconnect 121 A to ground the gate electrode 108 while another contact serves as the contact 121 B to be tested.
  • the elements under test form a product or contact layer 122 of the test structure in which other layers or levels of the test structure are built upon.
  • the test structure is built up to a first metal layer 124 as shown in FIG. 3 .
  • capacitance is added to the test structure at the first metal layer 124 . Capacitance is added by coupling multiple elements under test to one another or coupling M1 capacitors to each element under test through a pattern of wires.
  • the element under test is coupled to a capacitor 126 by an interconnect.
  • additional capacitance is added to the test structure at a second metal layer 128 as shown in FIG. 4 .
  • Interconnects 130 are used to enable additional capacitance to be added at the second metal layer 128 .
  • an exponentially increasing amount of capacitance is added to the test structure with each metal level. With little capacitance, most resistive defects will appear as opens. As capacitance is added however, the lower resistive defects start looking like shorts changing the conditions of the defects.
  • adding capacitance to the test structure as described above amplifies defective resistive opens/shorts that exist in the test structure and differentiates defects by their resistive value.
  • the test structure can be built up to a third metal layer, a fourth metal layer, and so forth, where each subsequent metal layer serves to increase the amount of capacitance to the test structure.
  • defects are detected at each layer of the test structure using voltage contrast (VC) inspection.
  • Voltage contrast inspection may use any currently known or later developed technique, e.g., using voltage contrast inspection tool 140 including a scanning electron microscope (SEM).
  • SEM scanning electron microscope
  • the VC inspection tool 140 is configured to generate an electron beam 142 used to scan the surface of each layer of the test structure and detect defects at each layer of the test structure.
  • a voltage contrast inspection is capable of localizing defects, and capable of acquiring a high-resolution electron beam image of the defect.
  • the voltage contrast inspection technique operates on the basis that the potential differences in the various locations (e.g., at contacts) of a layer under examination cause differences in electron emission intensities when the layer is the target of the electron beam.
  • each contact scanned by the electron beam emits a number of electrons proportional to the voltage potential at that contact.
  • Each e-beam image can graphically identify defects at each layer of the test structure. More specifically, each e-beam image can graphically identify defect locations in the form of a wafer map/pattern. Of course, e-beam images can also identify non-defects and their locations.
  • each defect is graphically depicted with a corresponding grey scale level indicative of its resistance.
  • the corresponding grey scale level of each defect can be anywhere between, for example, 1-100, where a contact appears darker at grey scale levels closer to 1 and a contact appears brighter at grey scale levels closer to 100 in accordance with one exemplary embodiment.
  • the scale can be of any range with different levels of granularity and should not be limited to the example described herein.
  • the system may be configured such that a high potential contact is displayed as bright and a low potential contact is displayed as bright. However, in this example, a contact that appears dark suggests a high potential while contacts that appear bright suggests a low potential.
  • FIG. 5A illustrates an exemplary e-beam image 150 generated for one of the layers.
  • a pattern of contacts with corresponding grey scale levels are depicted.
  • the one contact that appears bright clearly from the pattern should be dark because it is outside the pattern, thus is a defect.
  • This one contact is indicated by arrow 152 .
  • this defect at one layer (e.g., contact layer) of the structure is recorded along with its corresponding grey scale level
  • the same defect scanned at another layer (e.g., first metal layer) of the structure is also recorded along with its corresponding grey scale level as depicted in exemplary e-beam image 154 in FIG. 5B . Therefore, by scanning the same structure multiple times at different layers of the structure, the resistance of each defect may be localized within a certain range.
  • voltage contrast inspection is performed for each layer of the test structure to generate a corresponding e-beam image of each layer.
  • contact layer 106 is scanned to generate a first e-beam image that graphically identifies defects detected at the contact layer 106 as shown in FIG. 2 .
  • the first metal layer 124 which provides added capacitance to the structure, is scanned to generate a second e-beam image that graphically identifies defects at the first metal layer 124 as shown in FIG. 3 .
  • Additional layers of the structure are scanned to generate corresponding e-beam images of those layers.
  • a pattern of grey scale levels for each defect is generated in accordance with one exemplary embodiment.
  • the pattern of grey scale levels of each defect is based on the corresponding grey scale level of each defect detected at each layer of the test structure.
  • FIG. 6 illustrates an exemplary pattern of grey scale levels 160 of a candidate defect. As shown, the corresponding grey scale level of the defect at each layer of the structure is recorded forming pattern 160 . In this example, the corresponding grey scale level of the candidate defect at the contact layer, the first metal layer, the second metal layer, the third metal layer and the fourth metal layer is recorded to generate the pattern 160 .
  • the defects detected with each scan are associated based on their location on the wafer (i.e., the same physical defect will be detected at multiple levels).
  • the pattern of grey scale levels for each defect is compared to a predetermined master table to determine a resistance range of each defect.
  • An exemplary predetermined master table 162 is shown in FIG. 7 .
  • the predetermined master table 162 includes a plurality of patterns of grey scale levels each assigned to one of a plurality of predetermined resistive ranges.
  • the pattern 160 for the candidate defect matches the pattern of grey scale levels having a resistive range of 10-50 Mohm.
  • the resistive ranges can vary depending on application and can be more granular. In other words, the range of resistance values for each pattern can be smaller further providing a more accurate resistance reading of each defect.
  • the predetermined master table can be formed by modeling a test structure with predetermined values.
  • an accurate model of a test structure with known resistances and capacitance can be represented by Equation (1):
  • V out ( t ) IR (1 ⁇ exp( ⁇ t/RC )) (equation 1)
  • Vout represents the output voltage of the element under test.
  • Vout is a function of time (t), resistance (R), the induced current (I), and the total capacitance (C) added to the structure.
  • This function reaches a maximum value of IR. This is a steady state value.
  • the induced voltage is limited by other factors, including the build-up of an electric field which reduces I and is believed to saturate between 2 and 3 volts. Therefore, a more accurate model is represented by Equation (2) where the product RC is the time constant of the equation.
  • V out ( t ) min[3, IR (1 ⁇ exp( ⁇ t/RC )] (equation 2)
  • the system described herein includes a central processing unit (CPU) (not shown), which can be an integral part of the VC inspection tool 140 or a separate unit, configured to generate the e-beam images as described above.
  • the CPU is also configured to record the corresponding grey scale level of each defect at each layer of the structure and generate a pattern of grey scale levels for each defect.
  • the CPU is further configured to determine a resistive range of each defect by comparing the pattern of grey scale levels generated for each defect to the predetermined master table.
  • the CPU can be any conventional processing unit configured for carrying out the methods and/or functions described herein.
  • the CPU comprises a combination of hardware and/or software/firmware with a computer program that, when loaded and implemented, permits the CPU to operate such that it carries out the methods described herein.
  • FIG. 8 a method for determining resistances of defective resistive opens or shorts in a test structure in accordance with one exemplary embodiment will now be discussed.
  • the one or more elements under test can include at least one contact, via chain, transistor or a combination thereof in accordance with one exemplary embodiment.
  • the first layer of the test structure can be formed in a manner as described above and shown in FIG. 2 .
  • first e-beam image of the first layer that graphically identifies defects detected at the first layer where each defect detected at the first layer is depicted with a corresponding grey scale level.
  • the first e-beam image is generated by scanning the surface of the first layer (e.g., contact layer) with an electron beam as described above.
  • Capacitance is added by coupling multiple elements under test to one another or coupling M 1 capacitors to each element under test through a pattern of wires as described above. The added capacitance amplifies defective resistive opens/shorts that exist in the test structure.
  • a second e-beam image of the first metal layer that graphically identifies defects detected at the first metal layer where each defect detected at the first metal layer is depicted with a corresponding grey scale level.
  • the second e-beam image is generated by scanning the surface of the first metal layer with another electron beam as described above.
  • a resistive range of each defect based on the pattern of grey scale levels generated for each defect.
  • the resistive range is determined by comparing the pattern of grey scale levels generated for each defect to a predetermined master table as described above.
  • additional metal levels are formed where capacitance is added at subsequent metal levels. Capacitance is added to differentiate defects by their resistive value. The methods described herein would enable a user to determine the magnitude of resistance of an open having resistance but is not necessarily a hard failure (e.g., less than 100 ohms).
  • the ability to quantify the resistance of opens represents a key tool in assessing the position and extent of defects within semiconductor structures without the need to delayer or section the semiconductor wafer. This ability would be useful in the detection of defects induced by certain semiconductor fabrication steps early in the manufacturing process.

Abstract

A method for determining resistances of defects in a test structure, comprising: forming a first layer of the test structure having elements under test; generating a first e-beam image of the first layer, the first e-beam image graphically identifying defects detected at the first layer, each defect at the first layer having a corresponding grey scale level; adding capacitance to the structure by forming a metal layer of the structure; generating a second e-beam image of the metal layer, the second e-beam image graphically identifying defects detected at the metal layer, each defect at the metal layer having a corresponding grey scale level; generating a pattern of grey scale levels for each defect based on the corresponding grey scale level of each defect at each layer of the test structure; and determining a resistive range of each defect based on the pattern of grey scale levels generated for each defect.

Description

    BACKGROUND
  • In-line voltage contrast (VC) inspection is a powerful technique for detecting and isolating yield limiting defects in the semiconductor fabricating industry. In-line VC inspection includes scanning the wafer surface in which test structures exist with a scanning electron microscope (SEM). As the inspection proceeds, the SEM induces a charge on all electrically floating elements whereas any grounded elements remain at zero potential. This potential difference is visible to the SEM. In particular, for electron landing energies less than the second crossover of the secondary electron yield curve (approximately 2.5 keV for tungsten (W) and copper (Cu)), grounded elements appear bright whereas floating elements appear dark.
  • Test structures exploiting this phenomenon can be created for many yield limiting defects including metal, gate and active region shorts and opens, and via and contact opens. For example, FIGS. 1A-B, show a short (FIG. 1B) indicated by a normally floating (dark) element becoming bright, and an open (FIG. 1A) indicated when a normally bright element becomes dark. FIG. 1C shows a gate level open indicated when a normally bright element becomes dark. As shown, even if the defect causing the electrical failure is buried or extremely small, its existence is indicated by a change in the VC signal of the entire element. In addition, the exact location of an open is indicated by a change in the VC signal of the structure after the break.
  • E-beam inspection is a popular technique for in-line detection of yield limiting defects. One limitation is sensitivity to resistive opens and shorts. Under e-beam inspection, resistances less than about 10 Mohms look like shorts and resistances a little greater than this value look like opens. There is a resistance range where the voltage contrast appears gray, but this is relatively small.
  • The 10 Mohms value is used because the latest e-beam inspection tools utilize electron beam currents of up to 500 nA. The net induced current flow at the wafer surface is a fraction of this current and depends on the beam conditions. Assuming it is 30%, then the voltage induced on an electrical node with a leakage path to ground of 10 Mohms is 1.5V. Theoretically, the beam current could be changed and the induced voltage would change proportionally. In practice though, only a single voltage is used per wafer scan.
  • Quantifying the resistance of resistive opens is quite difficult. The ability to quantify the resistance of opens would be helpful for characterization of processes.
  • SUMMARY
  • According to one embodiment of the present invention, a method for determining resistances of defective resistive opens or shorts in a test structure is provided. The method includes: forming a first layer of the test structure having one or more elements under test; generating a first e-beam image of the first layer, the first e-beam image graphically identifying defects detected at the first layer, each defect detected at the first layer having a corresponding grey scale level; adding capacitance to the test structure by forming a first metal layer of the test structure; generating a second e-beam image of the first metal layer, the second e-beam image graphically identifying defects detected at the first metal layer, each defect detected at the first metal layer having a corresponding grey scale level; generating a pattern of grey scale levels for each defect based on the corresponding grey scale level of each defect detected at each layer of the test structure; and determining a resistive range of each defect based on the pattern of grey scale levels generated for each defect.
  • According to another aspect of the invention, a method for determining resistances of defective resistive opens or shorts in a test structure is provided. The method includes: forming a first layer of the test structure having one or more elements under test; generating a first e-beam image of the first layer, the first e-beam image graphically identifying defects detected at the first layer, each defect detected at the first layer having a corresponding grey scale level; adding capacitance to the test structure by forming a first metal layer of the test structure; generating a second e-beam image of the first metal layer, the second e-beam image graphically identifying defects detected at the first metal layer, each defect detected at the first metal layer having a corresponding grey scale level; generating a pattern of grey scale levels for each defect based on the corresponding grey scale level of each defect detected at each layer of the test structure; and determining a resistive range of each defect by comparing the pattern of grey scale levels generated for each defect to a predetermined master table.
  • According to yet another aspect of the invention, a test structure for determining resistances of defective resistive opens and shorts, comprising: a contact layer having one or more elements under test; a first metal layer coupled to the contact layer, the first metal layer being configured to add capacitance to the test structure; and a second metal layer coupled to the first metal layer, the second metal layer being configured to add additional capacitance to the test structure; wherein capacitance is added to each metal layer of the test structure to amplify defects that exist in the test structure and differentiate defects by their resistive value.
  • Additional features and advantages are realized through the techniques of the present invention. Other embodiments and aspects of the invention are described in detail herein and are considered a part of the claimed invention. For a better understanding of the invention with the advantages and the features, refer to the description and to the drawings.
  • BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
  • The subject matter which is regarded as the invention is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The forgoing and other features, and advantages of the invention are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
  • FIGS. 1A-C illustrate images of defects observed using conventional voltage contrast (VC) inspection according to one exemplary embodiment of the present invention;
  • FIG. 2 illustrates an exemplary environment of voltage contrast inspection employing a test structure built up to a first layer according to one exemplary embodiment of the present invention;
  • FIG. 3 illustrates an exemplary environment of voltage contrast inspection employing the test structure built up to a first metal layer to add capacitance across the test structure according to one exemplary embodiment of the present invention;
  • FIG. 4 illustrates an exemplary environment of voltage contrast inspection employing the test structure built up to a second metal layer to add additional capacitance to the test structure according to one exemplary embodiment of the present invention;
  • FIGS. 5A-5B illustrate exemplary e-beam images that graphically identify defects of a layer of the test structure under examination;
  • FIG. 6 illustrates an exemplary pattern of grey scale levels for a candidate defect detected from the test structure;
  • FIG. 7 illustrates a predetermined master table used for determining a resistive range of the candidate defect detected from the test structure; and
  • FIG. 8 is a flow diagram that provides a method for determining resistances of defective opens or shorts in a test structure.
  • DETAILED DESCRIPTION
  • Exemplary embodiments of the present invention are described in the context of exemplary multi-level/layer integrated circuit structures; including semiconductor structures and overlying metallization or other interconnects, using various levels of conductors that are separated from each other and the substrate by dielectric layers. However, structures formed using other methods of semiconductor fabrication also fall with the scope of exemplary embodiments of the present invention. Various metals or metal alloys can be used as conductors in exemplary embodiments of the invention. For example, copper, tungsten or aluminum can be used as candidates for the conductors. Silicides, such as NiSi, PtSi or their alloys would also serve as good candidates for the conductors. Candidates for dielectric materials can include silicon oxide or organosilicate glass. Of course, other dielectric materials can be used in other exemplary embodiments of the invention.
  • Exemplary embodiments of a system and method for determining resistances of defective resistive opens or shorts in a voltage contrast test structure in accordance with the present invention will now be described with reference to the drawings. The exemplary method described herein enables a user to quantify the resistance of defective resistive opens and shorts by adding additional capacitance to a test structure at subsequent test layers. In one exemplary embodiment, the test structure is inspected with an e-beam tool at each of its layers enabling for the generation of an e-beam image of each of its layer to graphically identify defects observed at each layer of the test structure. In one exemplary embodiment, each defect detected at each layer has a corresponding grey scale level indicative of its resistance. In one exemplary embodiment, a pattern of grey scale levels is generated for each defect based on the corresponding grey scale level of each defect detected at each layer of the structure.
  • A resistive range can be determined for each defect based on the pattern of grey scale levels generated for each respective defect. In accordance with one embodiment, the resistive range is determined by comparing the pattern of grey scale levels generated for each defect to a predetermined master table. The predetermined master table can include a plurality of patterns of grey scale levels each assigned to one of a plurality of predetermined resistive ranges. Obtaining an idea of the resistance value of defects can be helpful during failure analysis. For example, if the resistance is high enough, it might not cause electrical failure. A user (e.g., chip designer) can also determine the impact of high resistive leakages on yield. This information can also enable a user to focus its attention on other more troubling defects (ones with a small resistance that may cause electrical failure). Further, the resistance of the typical defect can be used as a metric when investigating different potential solutions. The ability to quantify the resistance of opens would be helpful for characterization of processes.
  • Now referring to the drawings, FIG. 2 illustrates a portion of a test structure 100 in accordance with one exemplary embodiment. The test structure 100 described herein can be part of the design for an integrated circuit chip. The test structure 100 includes one or more elements under test 102 formed over buried oxide layer 104 on a bulk substrate 105 and in a dielectric layer 106 of the structure during the fabrication of an integrated circuit (IC) chip. For ease of discussion, only one element under test 102 is shown in detail in FIG. 1. The element under test 102 can be any electrical device, such as a transistor (e.g., Negative Field Effect Transistor (NFET)) that generally includes a gate electrode 108 and gate dielectric 109 over a channel region 110 in the substrate 106 with a drain region 112 grounded to the substrate 105 through a hole 113 formed through the oxide 104. In addition, a source region 114 formed in the substrate on opposite sides of the channel region. In this example, the transistor is coupled to electrical contacts 120 that serve as interconnects. The element under test 102 as described herein can also be rows of contacts 120 or a via chain (not shown). As shown in this example, one contact is used as a local interconnect 121A to ground the gate electrode 108 while another contact serves as the contact 121B to be tested.
  • In accordance with one exemplary embodiment, the elements under test form a product or contact layer 122 of the test structure in which other layers or levels of the test structure are built upon. In one exemplary embodiment, the test structure is built up to a first metal layer 124 as shown in FIG. 3. In accordance with one exemplary embodiment, capacitance is added to the test structure at the first metal layer 124. Capacitance is added by coupling multiple elements under test to one another or coupling M1 capacitors to each element under test through a pattern of wires. In this example, the element under test is coupled to a capacitor 126 by an interconnect. In accordance with one exemplary embodiment, additional capacitance is added to the test structure at a second metal layer 128 as shown in FIG. 4. Interconnects 130 are used to enable additional capacitance to be added at the second metal layer 128. As such, an exponentially increasing amount of capacitance is added to the test structure with each metal level. With little capacitance, most resistive defects will appear as opens. As capacitance is added however, the lower resistive defects start looking like shorts changing the conditions of the defects. In other words, adding capacitance to the test structure as described above amplifies defective resistive opens/shorts that exist in the test structure and differentiates defects by their resistive value. The test structure can be built up to a third metal layer, a fourth metal layer, and so forth, where each subsequent metal layer serves to increase the amount of capacitance to the test structure.
  • In accordance with one exemplary embodiment, defects (defective resistance opens or shorts) are detected at each layer of the test structure using voltage contrast (VC) inspection. Voltage contrast inspection may use any currently known or later developed technique, e.g., using voltage contrast inspection tool 140 including a scanning electron microscope (SEM). The VC inspection tool 140 is configured to generate an electron beam 142 used to scan the surface of each layer of the test structure and detect defects at each layer of the test structure.
  • A voltage contrast inspection is capable of localizing defects, and capable of acquiring a high-resolution electron beam image of the defect. The voltage contrast inspection technique operates on the basis that the potential differences in the various locations (e.g., at contacts) of a layer under examination cause differences in electron emission intensities when the layer is the target of the electron beam. In other words, each contact scanned by the electron beam emits a number of electrons proportional to the voltage potential at that contact. Each e-beam image can graphically identify defects at each layer of the test structure. More specifically, each e-beam image can graphically identify defect locations in the form of a wafer map/pattern. Of course, e-beam images can also identify non-defects and their locations.
  • In accordance with one exemplary embodiment, each defect is graphically depicted with a corresponding grey scale level indicative of its resistance. The corresponding grey scale level of each defect can be anywhere between, for example, 1-100, where a contact appears darker at grey scale levels closer to 1 and a contact appears brighter at grey scale levels closer to 100 in accordance with one exemplary embodiment. Of course, the scale can be of any range with different levels of granularity and should not be limited to the example described herein. Further, the system may be configured such that a high potential contact is displayed as bright and a low potential contact is displayed as bright. However, in this example, a contact that appears dark suggests a high potential while contacts that appear bright suggests a low potential.
  • FIG. 5A illustrates an exemplary e-beam image 150 generated for one of the layers. As shown, a pattern of contacts with corresponding grey scale levels are depicted. In this e-beam image 150, the one contact that appears bright clearly from the pattern should be dark because it is outside the pattern, thus is a defect. This one contact is indicated by arrow 152. Once this defect at one layer (e.g., contact layer) of the structure is recorded along with its corresponding grey scale level, the same defect scanned at another layer (e.g., first metal layer) of the structure is also recorded along with its corresponding grey scale level as depicted in exemplary e-beam image 154 in FIG. 5B. Therefore, by scanning the same structure multiple times at different layers of the structure, the resistance of each defect may be localized within a certain range.
  • In operation, voltage contrast inspection is performed for each layer of the test structure to generate a corresponding e-beam image of each layer. For example, contact layer 106 is scanned to generate a first e-beam image that graphically identifies defects detected at the contact layer 106 as shown in FIG. 2. Then, the first metal layer 124, which provides added capacitance to the structure, is scanned to generate a second e-beam image that graphically identifies defects at the first metal layer 124 as shown in FIG. 3. Additional layers of the structure are scanned to generate corresponding e-beam images of those layers. Once each layer is scanned and the defects with their corresponding grey scale level are recorded, a pattern of grey scale levels for each defect is generated in accordance with one exemplary embodiment. The pattern of grey scale levels of each defect is based on the corresponding grey scale level of each defect detected at each layer of the test structure. FIG. 6 illustrates an exemplary pattern of grey scale levels 160 of a candidate defect. As shown, the corresponding grey scale level of the defect at each layer of the structure is recorded forming pattern 160. In this example, the corresponding grey scale level of the candidate defect at the contact layer, the first metal layer, the second metal layer, the third metal layer and the fourth metal layer is recorded to generate the pattern 160. The defects detected with each scan are associated based on their location on the wafer (i.e., the same physical defect will be detected at multiple levels). The pattern of grey scale levels for each defect is compared to a predetermined master table to determine a resistance range of each defect. An exemplary predetermined master table 162 is shown in FIG. 7.
  • In accordance with one exemplary embodiment, the predetermined master table 162 includes a plurality of patterns of grey scale levels each assigned to one of a plurality of predetermined resistive ranges. In this example, the pattern 160 for the candidate defect matches the pattern of grey scale levels having a resistive range of 10-50 Mohm. Of course, the resistive ranges can vary depending on application and can be more granular. In other words, the range of resistance values for each pattern can be smaller further providing a more accurate resistance reading of each defect.
  • In accordance with one exemplary embodiment, the predetermined master table can be formed by modeling a test structure with predetermined values. For example, an accurate model of a test structure with known resistances and capacitance can be represented by Equation (1):

  • V out(t)=IR(1−exp(−t/RC))  (equation 1)
  • In this equation, Vout represents the output voltage of the element under test. Vout is a function of time (t), resistance (R), the induced current (I), and the total capacitance (C) added to the structure. This function reaches a maximum value of IR. This is a steady state value. In most cases, the induced voltage is limited by other factors, including the build-up of an electric field which reduces I and is believed to saturate between 2 and 3 volts. Therefore, a more accurate model is represented by Equation (2) where the product RC is the time constant of the equation.

  • V out(t)=min[3,IR(1−exp(−t/RC)]  (equation 2)
  • In accordance with one exemplary embodiment, the system described herein includes a central processing unit (CPU) (not shown), which can be an integral part of the VC inspection tool 140 or a separate unit, configured to generate the e-beam images as described above. The CPU is also configured to record the corresponding grey scale level of each defect at each layer of the structure and generate a pattern of grey scale levels for each defect. The CPU is further configured to determine a resistive range of each defect by comparing the pattern of grey scale levels generated for each defect to the predetermined master table.
  • The CPU can be any conventional processing unit configured for carrying out the methods and/or functions described herein. In one exemplary embodiment, the CPU comprises a combination of hardware and/or software/firmware with a computer program that, when loaded and implemented, permits the CPU to operate such that it carries out the methods described herein.
  • Now referring to FIG. 8 a method for determining resistances of defective resistive opens or shorts in a test structure in accordance with one exemplary embodiment will now be discussed.
  • At block 200, form a first layer of the test structure having one or more elements under test. The one or more elements under test can include at least one contact, via chain, transistor or a combination thereof in accordance with one exemplary embodiment. The first layer of the test structure can be formed in a manner as described above and shown in FIG. 2.
  • At block 202, generate a first e-beam image of the first layer that graphically identifies defects detected at the first layer where each defect detected at the first layer is depicted with a corresponding grey scale level. The first e-beam image is generated by scanning the surface of the first layer (e.g., contact layer) with an electron beam as described above.
  • At block 204, add capacitance to the test structure by forming a first metal layer of the test structure. Capacitance is added by coupling multiple elements under test to one another or coupling M1 capacitors to each element under test through a pattern of wires as described above. The added capacitance amplifies defective resistive opens/shorts that exist in the test structure.
  • At block 206, generate a second e-beam image of the first metal layer that graphically identifies defects detected at the first metal layer where each defect detected at the first metal layer is depicted with a corresponding grey scale level. The second e-beam image is generated by scanning the surface of the first metal layer with another electron beam as described above.
  • At block 208, generate a pattern of grey scale levels for each defect based on the corresponding grey scale level of each defect detected at each layer of the test structure. The defects detected with each scan are associated based on their location on the wafer (i.e., the same physical defect will be detected at multiple levels). That same defect being detected at multiple levels enable the generation of the pattern of grey scale levels for that particular defect as described above.
  • At block 210, determine a resistive range of each defect based on the pattern of grey scale levels generated for each defect. The resistive range is determined by comparing the pattern of grey scale levels generated for each defect to a predetermined master table as described above.
  • In accordance with one exemplary embodiment, additional metal levels are formed where capacitance is added at subsequent metal levels. Capacitance is added to differentiate defects by their resistive value. The methods described herein would enable a user to determine the magnitude of resistance of an open having resistance but is not necessarily a hard failure (e.g., less than 100 ohms).
  • The ability to quantify the resistance of opens represents a key tool in assessing the position and extent of defects within semiconductor structures without the need to delayer or section the semiconductor wafer. This ability would be useful in the detection of defects induced by certain semiconductor fabrication steps early in the manufacturing process.
  • The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, element components, and/or groups thereof.
  • The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated
  • The flow diagrams depicted herein are just one example. There may be many variations to this diagram or the steps (or operations) described therein without departing from the spirit of the invention. For instance, the steps may be performed in a differing order or steps may be added, deleted or modified. All of these variations are considered a part of the claimed invention.
  • While the preferred embodiment to the invention had been described, it will be understood that those skilled in the art, both now and in the future, may make various improvements and enhancements which fall within the scope of the claims which follow. These claims should be construed to maintain the proper protection for the invention first described.

Claims (20)

1. A method for determining resistances of defective resistive opens or shorts in a test structure, comprising:
forming a first layer of the test structure having one or more elements under test;
generating a first e-beam image of the first layer, the first e-beam image graphically identifying defects detected at the first layer, each defect detected at the first layer having a corresponding grey scale level;
adding capacitance to the test structure by forming a first metal layer of the test structure;
generating a second e-beam image of the first metal layer, the second e-beam image graphically identifying defects detected at the first metal layer, each defect detected at the first metal layer having a corresponding grey scale level;
generating a pattern of grey scale levels for each defect based on the corresponding grey scale level of each defect detected at each layer of the test structure; and
determining a resistive range of each defect based on the pattern of grey scale levels generated for each defect.
2. The method of claim 1, wherein the resistive range is determined by comparing the pattern of grey scale levels generated for each defect to a predetermined master table.
3. The method of claim 2, wherein the predetermined master table includes a plurality of patterns of grey scale levels, each of the plurality of patterns of grey scale levels is assigned to one of a plurality of predetermined resistive ranges.
4. The method of claim 1, wherein the first e-beam image and the second e-beam image are generated by performing a first voltage contrast inspection over the first layer and a second voltage contrast inspection over the first metal layer respectively.
5. The method of claim 4, wherein an electron beam is utilized for the first voltage contrast inspection and the second voltage contrast inspection.
6. The method of claim 1, further comprising:
adding additional capacitance to the test structure by forming a second metal layer of the test structure; and
generating a third e-beam image of the second metal layer, the third e-beam image graphically identifying defects detected at the second metal layer, each defect detected at the second metal layer having a corresponding grey scale level.
7. The method of claim 1, wherein adding capacitance to the test structure amplifies defects that exist in the test structure and differentiates defects by their resistive value.
8. The method of claim 1, wherein the one or more elements under test comprise of at least one electrical contact or at least one contact chain.
9. The method of claim 1, wherein the one or more elements under test comprise of at least one electrical device.
10. The method of claim 1, wherein adding capacitance to the test structure includes coupling at least one of the one or more elements under test to another one of the one or more elements under test or to at least one capacitor.
11. The method of claim 1, wherein the corresponding grey scale level of each defect is indicative of its resistance.
12. A method for determining resistances of defective resistive opens or shorts in a test structure, comprising:
forming a first layer of the test structure having one or more elements under test;
generating a first e-beam image of the first layer, the first e-beam image graphically identifying defects detected at the first layer, each defect detected at the first layer having a corresponding grey scale level;
adding capacitance to the test structure by forming a first metal layer of the test structure;
generating a second e-beam image of the first metal layer, the second e-beam image graphically identifying defects detected at the first metal layer, each defect detected at the first metal layer having a corresponding grey scale level;
generating a pattern of grey scale levels for each defect based on the corresponding grey scale level of each defect detected at each layer of the test structure; and
determining a resistive range of each defect by comparing the pattern of grey scale levels generated for each defect to a predetermined master table.
13. The method of claim 12, wherein the predetermined master table includes a plurality of patterns of grey scale levels, each of the plurality of patterns of grey scale levels is assigned to one of a plurality of predetermined resistive ranges.
14. The method of claim 12, wherein adding capacitance to the test structure includes coupling at least one of the one or more elements under test to another one of the one or more elements under test or to at least one capacitor.
15. The method of claim 12, wherein the corresponding grey scale level of each defect is indicative of its resistance.
16. The method of claim 12, wherein the first e-beam image and the second e-beam image are generated by performing a first voltage contrast inspection over the first layer and a second voltage contrast inspection over the first metal layer respectively.
17. A test structure for determining resistances of defective resistive opens and shorts, comprising:
a contact layer having one or more elements under test;
a first metal layer coupled to the contact layer, the first metal layer being configured to add capacitance to the test structure; and
a second metal layer coupled to the first metal layer, the second metal layer being configured to add additional capacitance to the test structure; wherein capacitance is added to each metal layer of the test structure to amplify defects that exist in the test structure and differentiate defects by their resistive value.
18. The test structure of claim 16, further comprising a third metal layer coupled to the second metal layer, the third metal layer being configured to add additional capacitance to the test structure.
19. The test structure of claim 16, wherein capacitance is added to the test structure by coupling at least one of the one or more elements under test to another one of the one or more elements under test or to at least one capacitor.
20. The test structure of claim 16, wherein the one or more elements under test comprises of at least one electrical contact or at least one contact chain.
US12/574,118 2009-10-06 2009-10-06 Varying capacitance voltage contrast structures to determine defect resistance Expired - Fee Related US7927895B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/574,118 US7927895B1 (en) 2009-10-06 2009-10-06 Varying capacitance voltage contrast structures to determine defect resistance

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US12/574,118 US7927895B1 (en) 2009-10-06 2009-10-06 Varying capacitance voltage contrast structures to determine defect resistance

Publications (2)

Publication Number Publication Date
US20110080180A1 true US20110080180A1 (en) 2011-04-07
US7927895B1 US7927895B1 (en) 2011-04-19

Family

ID=43822721

Family Applications (1)

Application Number Title Priority Date Filing Date
US12/574,118 Expired - Fee Related US7927895B1 (en) 2009-10-06 2009-10-06 Varying capacitance voltage contrast structures to determine defect resistance

Country Status (1)

Country Link
US (1) US7927895B1 (en)

Cited By (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160233171A1 (en) * 2015-02-06 2016-08-11 Samsung Electronics Co., Ltd. Semiconductor device
WO2016187229A1 (en) * 2015-05-20 2016-11-24 Kla-Tencor Corporation Voltage contrast based fault and defect inference in logic chips
US9627371B1 (en) 2016-04-04 2017-04-18 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, GATE-short-configured, GATECNT-short-configured, and AA-short-configured, NCEM-enabled fill cells
US9691672B1 (en) 2015-12-16 2017-06-27 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, GATE-short-configured, GATECNT-short-configured, and metal-short-configured, NCEM-enabled fill cells
US9721938B1 (en) 2016-04-04 2017-08-01 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including tip-to-tip short configured fill cells, and the second DOE including corner short configured fill cells
US9748153B1 (en) 2017-03-29 2017-08-29 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second does of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including tip-to-side short configure
US9768083B1 (en) 2017-06-27 2017-09-19 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including merged-via open configured fill cells, and the second DOE including snake open configured fill cells
US9773774B1 (en) 2017-03-30 2017-09-26 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including chamfer short configured fill cells, and the second DOE including corner short configured fill cells
US9786649B1 (en) 2017-06-27 2017-10-10 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including via open configured fill cells, and the second DOE including stitch open configured fill cells
US9805994B1 (en) 2015-02-03 2017-10-31 Pdf Solutions, Inc. Mesh-style NCEM pads, and process for making semiconductor dies, chips, and wafers using in-line measurements from such pads
US9865583B1 (en) 2017-06-28 2018-01-09 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including snake open configured fill cells, and the second DOE including stitch open configured fill cells
WO2018017367A1 (en) * 2016-07-20 2018-01-25 Kla-Tencor Corporation Reverse decoration for defect detection amplification
US9929063B1 (en) 2016-04-04 2018-03-27 Pdf Solutions, Inc. Process for making an integrated circuit that includes NCEM-Enabled, tip-to-side gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US10096530B1 (en) 2017-06-28 2018-10-09 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including merged-via open configured fill cells, and the second DOE including stitch open configured fill cells
US10199287B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-side short or leakage, at least one chamfer short or leakage, and at least one via open or resistance, where such measurements are obtained from non-contact pads associated with respective tip-to-side short, chamfer short, and via open test areas
US10593604B1 (en) 2015-12-16 2020-03-17 Pdf Solutions, Inc. Process for making semiconductor dies, chips, and wafers using in-line measurements obtained from DOEs of NCEM-enabled fill cells
US10978438B1 (en) 2015-12-16 2021-04-13 Pdf Solutions, Inc. IC with test structures and E-beam pads embedded within a contiguous standard cell area
WO2023193888A1 (en) * 2022-04-05 2023-10-12 Applied Materials, Inc. Methods and apparatuses for identifying defective electrical connections, and methods for generating a trained computational model

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8350583B2 (en) 2009-08-12 2013-01-08 International Business Machines Corporation Probe-able voltage contrast test structures
US8399266B2 (en) 2011-01-25 2013-03-19 International Business Machines Corporation Test structure for detection of gap in conductive layer of multilayer gate stack
US9780007B2 (en) 2012-01-04 2017-10-03 Globalfoundries Inc. LCR test circuit structure for detecting metal gate defect conditions
KR20140028701A (en) 2012-08-30 2014-03-10 삼성전자주식회사 Methods of inspecting a semiconductor device and semiconductor inspecting apparatuses

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5189306A (en) * 1992-03-24 1993-02-23 International Business Machines Corporation Grey-splice algorithm for electron beam lithography post-processor
US6297644B1 (en) * 1999-03-04 2001-10-02 Advanced Micro Devices, Inc. Multipurpose defect test structure with switchable voltage contrast capability and method of use
US6509197B1 (en) * 1999-12-14 2003-01-21 Kla-Tencor Corporation Inspectable buried test structures and methods for inspecting the same
US6861666B1 (en) * 2001-10-17 2005-03-01 Kla-Tencor Technologies Corporation Apparatus and methods for determining and localization of failures in test structures using voltage contrast
US6921672B2 (en) * 1999-12-14 2005-07-26 Kla-Tencor Technologies Corporation Test structures and methods for inspection of semiconductor integrated circuits
US7026175B2 (en) * 2004-03-29 2006-04-11 Applied Materials, Inc. High throughput measurement of via defects in interconnects
US20060192904A1 (en) * 2002-10-03 2006-08-31 Gilad Almogy System and method for defect localization on electrical test structures
US20080032429A1 (en) * 2005-11-09 2008-02-07 Da Chen Methods, defect review tools, and systems for locating a defect in a defect review process
US20090057644A1 (en) * 2007-08-24 2009-03-05 Samsung Electronics Co., Ltd Phase-change memory units, methods of forming the phase-change memory units, phase-change memory devices having the phase-change memory units and methods of manufacturung the phase-change memory devices
US20090096461A1 (en) * 2007-10-15 2009-04-16 International Business Machines Corporation Test structure and method for resistive open detection using voltage contrast inspection
US20100279436A1 (en) * 2009-04-30 2010-11-04 Taiwan Semiconductor Manufacturing Company, Ltd. Inspection Method For Integrated Circuit Manufacturing Processes

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5189306A (en) * 1992-03-24 1993-02-23 International Business Machines Corporation Grey-splice algorithm for electron beam lithography post-processor
US6297644B1 (en) * 1999-03-04 2001-10-02 Advanced Micro Devices, Inc. Multipurpose defect test structure with switchable voltage contrast capability and method of use
US6509197B1 (en) * 1999-12-14 2003-01-21 Kla-Tencor Corporation Inspectable buried test structures and methods for inspecting the same
US6921672B2 (en) * 1999-12-14 2005-07-26 Kla-Tencor Technologies Corporation Test structures and methods for inspection of semiconductor integrated circuits
US6861666B1 (en) * 2001-10-17 2005-03-01 Kla-Tencor Technologies Corporation Apparatus and methods for determining and localization of failures in test structures using voltage contrast
US20060192904A1 (en) * 2002-10-03 2006-08-31 Gilad Almogy System and method for defect localization on electrical test structures
US7026175B2 (en) * 2004-03-29 2006-04-11 Applied Materials, Inc. High throughput measurement of via defects in interconnects
US20080032429A1 (en) * 2005-11-09 2008-02-07 Da Chen Methods, defect review tools, and systems for locating a defect in a defect review process
US20090057644A1 (en) * 2007-08-24 2009-03-05 Samsung Electronics Co., Ltd Phase-change memory units, methods of forming the phase-change memory units, phase-change memory devices having the phase-change memory units and methods of manufacturung the phase-change memory devices
US20090096461A1 (en) * 2007-10-15 2009-04-16 International Business Machines Corporation Test structure and method for resistive open detection using voltage contrast inspection
US20100279436A1 (en) * 2009-04-30 2010-11-04 Taiwan Semiconductor Manufacturing Company, Ltd. Inspection Method For Integrated Circuit Manufacturing Processes

Cited By (90)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10199283B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wager using non-contact electrical measurements indicative of a resistance through a stitch, where such measurements are obtained by scanning a pad comprised of at least three parallel conductive stripes using a moving stage with beam deflection to account for motion of the stage
US10199294B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of a least one side-to-side short or leakage, at least one via-chamfer short or leakage, and at least one corner short or leakage, where such measurements are obtained from cells with respective side-to-side short, via-chamfer short, and corner short test areas, using a charged particle-beam inspector with beam deflection to account for motion of the stage
US10211112B1 (en) 2015-02-03 2019-02-19 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one tip-to-side short or leakage, and at least one side-to-side short or leakage, where such measurements are obtained from non-contact pads associated with respective tip-to-tip short, tip-to-side short, and side-to-side short test areas
US9911649B1 (en) 2015-02-03 2018-03-06 Pdf Solutions, Inc. Process for making and using mesh-style NCEM pads
US10199287B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-side short or leakage, at least one chamfer short or leakage, and at least one via open or resistance, where such measurements are obtained from non-contact pads associated with respective tip-to-side short, chamfer short, and via open test areas
US9805994B1 (en) 2015-02-03 2017-10-31 Pdf Solutions, Inc. Mesh-style NCEM pads, and process for making semiconductor dies, chips, and wafers using in-line measurements from such pads
US10199289B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one chamfer short or leakage, at least one corner short or leakage, and at least one via open or resistance, where such measurements are obtained from non-contact pads associated with respective chamfer short, corner short, and via open test areas
US10211111B1 (en) 2015-02-03 2019-02-19 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one tip-to-side short or leakage, and at least one corner short or leakage, where such measurements are obtained from non-contact pads associated with respective tip-to-tip short, tip-to-side sort, and corner short test areas
US10199285B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one side-to-side short or leakages, and at least one via respective tip-to-tip short, side-to-side short, and via open test areas
US10199290B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one tip-to-side short or leakage, and at least one side-to-side short or leakage, where such measurements are obtained from cells with respective tip-to-tip short, tip-to-side short, and side-to-side short test areas, using a charged particle-beam inspector with beam deflection to account for motion of the stage
US10199288B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one side-to-side short or leakage, at least one corner short or leakage, and at least one via open or resistance, where such measurements are obtained from non-contact pads associated with respective side-to-side short, corner short, and via open test areas
US10199284B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one tip-to-side short or leakage, and at least one chamfer short or leakage, where such measurements are obtained from non-contact pads associated with respective tip-to-tip short, tip-to-side short, and chamfer short test areas
US10290552B1 (en) 2015-02-03 2019-05-14 Pdf Solutions, Inc. Methods for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one via-chamfer short or leakage, and at least one corner short or leakage, where such measurements are obtained from cells with respective tip-to-tip short, via-chamfer short, and corner short test areas, using a charged particle-beam inspector with beam deflection to account for motion of the stage
US10199293B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor water using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one side-to-side short or leakage, and at least one chamfer short or leakage, where such measurements are obtained from non-contact pads associated with respective tip-to-tip short, side to side short, and chamfer short test areas
US10854522B1 (en) 2015-02-03 2020-12-01 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-side short or leakage, at least one corner short or leakage, and at least one via open or resistance, where such measurements are obtained from non-contact pads associated with respective tip-to-side short, corner short, and via open test areas
US10777472B1 (en) 2015-02-03 2020-09-15 Pdf Solutions, Inc. IC with test structures embedded within a contiguous standard cell area
US10199286B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-side short or leakage, at least one chamfer short or leakage, and at least one corner short or leakage, where such measurements are obtained from non-contact pads associated with respective tip-to-side short, chamfer short, and corner short test areas
US10923407B2 (en) 2015-02-06 2021-02-16 Samsung Electronics Co., Ltd. Semiconductor device
US20160233171A1 (en) * 2015-02-06 2016-08-11 Samsung Electronics Co., Ltd. Semiconductor device
US9716048B2 (en) * 2015-02-06 2017-07-25 Samsung Electronics Co., Ltd. Semiconductor device having a peripheral-region defect detection structure
US10539612B2 (en) 2015-05-20 2020-01-21 Kla-Tencor Corporation Voltage contrast based fault and defect inference in logic chips
WO2016187229A1 (en) * 2015-05-20 2016-11-24 Kla-Tencor Corporation Voltage contrast based fault and defect inference in logic chips
TWI689737B (en) * 2015-05-20 2020-04-01 美商克萊譚克公司 Voltage contrast based fault and defect inference in logic chips
US9870966B1 (en) 2015-12-16 2018-01-16 Pdf Solutions, Inc. Process for making semiconductor dies, chips and wafers using non-contact measurements obtained from DOEs of NCEM-enabled fill cells on test wafers that include multiple means/steps for enabling NC detection of AACNT-TS via opens
US9793253B1 (en) 2015-12-16 2017-10-17 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least Via-open-configured, AACNT-short-configured, GATE-short-configured, and TS-short-configured NCEM-enabled fill cells
US11107804B1 (en) 2015-12-16 2021-08-31 Pdf Solutions, Inc. IC with test structures and e-beam pads embedded within a contiguous standard cell area
US9741741B1 (en) 2015-12-16 2017-08-22 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, GATE-short-configured, and GATECNT-short-configured, NCEM-enables fill cells
US9711421B1 (en) 2015-12-16 2017-07-18 Pdf Solutions, Inc. Process for making semiconductor dies, chips, and wafers using in-line measurements obtained from DOEs of GATE-snake-open-configured, NCEM-enabled fill cells
US10978438B1 (en) 2015-12-16 2021-04-13 Pdf Solutions, Inc. IC with test structures and E-beam pads embedded within a contiguous standard cell area
US9728553B1 (en) 2015-12-16 2017-08-08 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, GATE-short-configured, and TS-short-configured, NCEM-enabled fill cells
US9761573B1 (en) 2015-12-16 2017-09-12 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, GATE-short-configured, and TS-short-configured, NCEM-enabled fill cells
US11018126B1 (en) 2015-12-16 2021-05-25 Pdf Solutions, Inc. IC with test structures and e-beam pads embedded within a contiguous standard cell area
US10593604B1 (en) 2015-12-16 2020-03-17 Pdf Solutions, Inc. Process for making semiconductor dies, chips, and wafers using in-line measurements obtained from DOEs of NCEM-enabled fill cells
US9691672B1 (en) 2015-12-16 2017-06-27 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, GATE-short-configured, GATECNT-short-configured, and metal-short-configured, NCEM-enabled fill cells
US9799575B2 (en) 2015-12-16 2017-10-24 Pdf Solutions, Inc. Integrated circuit containing DOEs of NCEM-enabled fill cells
US11075194B1 (en) 2015-12-16 2021-07-27 Pdf Solutions, Inc. IC with test structures and E-beam pads embedded within a contiguous standard cell area
US11081476B1 (en) 2015-12-16 2021-08-03 Pdf Solutions, Inc. IC with test structures and e-beam pads embedded within a contiguous standard cell area
US9984944B1 (en) 2015-12-16 2018-05-29 Pdf Solutions, Inc. Integrated circuit containing DOEs of GATECNT-tip-to-side-short-configured, NCEM-enabled fill cells
US9953889B1 (en) 2015-12-16 2018-04-24 Pdf Solutions, Inc. Process for making semiconductor dies, chips, and wafers using non-contact measurements obtained from DOEs of NCEM-enabled fill cells on test wafers that include multiple means/steps for enabling NC detection of GATECNT-GATE via opens
US9831141B1 (en) 2015-12-16 2017-11-28 Pdf Solutions, Inc. Integrated circuit containing DOEs of GATE-snake-open-configured, NCEM-enabled fill cells
US11081477B1 (en) 2015-12-16 2021-08-03 Pdf Solutions, Inc. IC with test structures and e-beam pads embedded within a contiguous standard cell area
US9905487B1 (en) 2015-12-16 2018-02-27 Pdf Solutions, Inc. Process for making semiconductor dies, chips, and wafers using non-contact measurements obtained from DOEs of NCEM-enabled fill cells on test wafers that include multiple means/steps for enabling NC detection of V0 via opens
US9773775B1 (en) 2016-04-04 2017-09-26 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including merged-via open configured fill cells, and the second DOE including snake open configured fill cells
US9786650B1 (en) 2016-04-04 2017-10-10 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including snake open configured fill cells, and the second DOE including metal island open configured fill cells
US9627371B1 (en) 2016-04-04 2017-04-18 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, GATE-short-configured, GATECNT-short-configured, and AA-short-configured, NCEM-enabled fill cells
US9881843B1 (en) 2016-04-04 2018-01-30 Pdf Solutions, Inc. Integrated circuit including NCEM-Enabled, tip-to-tip gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9899276B1 (en) 2016-04-04 2018-02-20 Pdf Solutions, Inc. Process for making an integrated circuit that includes NCEM-enabled, interlayer overlap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9905553B1 (en) 2016-04-04 2018-02-27 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, GATECNT-short-configured, and metal-short-configured, NCEM-enabled fill cells
US9870962B1 (en) 2016-04-04 2018-01-16 Pdf Solutions, Inc. Integrated circuit including NCEM-enabled, interlayer overlap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9911669B1 (en) 2016-04-04 2018-03-06 Pdf Solutions, Inc. Integrated circuit including NCEM-enabled, diagonal gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9911668B1 (en) 2016-04-04 2018-03-06 Pdf Solutions, Inc. Integrated circuit including NCEM-enabled, corner gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9627370B1 (en) 2016-04-04 2017-04-18 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, GATE-short-configured, GATECNT-short-configured, and TS-short-configured, NCEM-enabled fill cells
US9911670B1 (en) 2016-04-04 2018-03-06 Pdf Solutions, Inc. Integrated circuit including NCEM-enabled, via-open/resistance-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gate
US9922890B1 (en) 2016-04-04 2018-03-20 Pdf Solutions, Inc. Integrated circuit including NCEM-enabled, snake-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9922968B1 (en) 2016-04-04 2018-03-20 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including chamfer short configured fill cells
US9929136B1 (en) 2016-04-04 2018-03-27 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-Enabled fill cells, with the first DOE including tip-to-side short configured fill cells, and the second DOE including chamfer short configured fill cells
US9929063B1 (en) 2016-04-04 2018-03-27 Pdf Solutions, Inc. Process for making an integrated circuit that includes NCEM-Enabled, tip-to-side gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9947601B1 (en) 2016-04-04 2018-04-17 Pdf Solutions, Inc. Integrated circuit including NCEM-enabled, side-to-side gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9825018B1 (en) 2016-04-04 2017-11-21 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including tip-to-tip short configured fill cells, and the second DOE including chamfer short configured fill cells
US9818660B1 (en) 2016-04-04 2017-11-14 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including via open configured fill cells, and the second DOE including metal island open configured fill cells
US9646961B1 (en) 2016-04-04 2017-05-09 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, TS-short-configured, and metal-short-configured, NCEM-enabled fill cells
US10096529B1 (en) 2016-04-04 2018-10-09 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including via open configured fill cells, and the second DOE including metal island open configured fill cells
US10109539B1 (en) 2016-04-04 2018-10-23 Pdf Solutions, Inc. Integrated circuit including NCEM-enabled, tip-to-side gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9818738B1 (en) 2016-04-04 2017-11-14 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells with first DOE including tip-to-side short configured fill cells and second DOE including chamfer short configured fill cells
US9799640B1 (en) 2016-04-04 2017-10-24 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including chamfer short configured fill cells, and the second DOE including corner short configured fill cells
US9871028B1 (en) 2016-04-04 2018-01-16 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including tip-to-tip short configured fill cells, and the second DOE including chamfer short configured fill cells
US9653446B1 (en) 2016-04-04 2017-05-16 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, TS-short-configured, and AA-short-configured, NCEM-enabled fill cells
US9785496B1 (en) 2016-04-04 2017-10-10 Pdf Solutions, Inc. Process for making semiconductor dies, chips, and wafers using non-contact measurements obtained from DOEs of NCEM-enabled fill cells on wafers that include multiple steps for enabling NC detecteion of AACNT-TS via opens
US9786648B1 (en) 2016-04-04 2017-10-10 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least chamfer-short-configured, AACNT-short-configured, GATECNT-short-configured, and TS-short-configured, NCEM-enabled fill cells
US9780083B1 (en) 2016-04-04 2017-10-03 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, TS-short-configured, metal-short configured, and AA-short-configured, NCEM-enabled fill cells
US9778974B1 (en) 2016-04-04 2017-10-03 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including snake open configured fill cells, and the second DOE including metal island open configured fill cells
US9711496B1 (en) 2016-04-04 2017-07-18 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including tip-to-side short configured fill cells
US9773773B1 (en) 2016-04-04 2017-09-26 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least chamfer-short-configured, AACNT-short-configured, GATE-short-configured, and GATECNT-short-configured, NCEM-enabled fill cells
US9721938B1 (en) 2016-04-04 2017-08-01 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including tip-to-tip short configured fill cells, and the second DOE including corner short configured fill cells
US9768156B1 (en) 2016-04-04 2017-09-19 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including chamfer short configured fill cells
US9721937B1 (en) 2016-04-04 2017-08-01 Pdf Solutions, Inc. Integrated circuit containing first and second does of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including tip-to-tip short configured fill cells
US9766970B1 (en) 2016-04-04 2017-09-19 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including merged-via open configured fill cells, and the second DOE including metal island open configured fill cells
US9761574B1 (en) 2016-04-04 2017-09-12 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, GATECNT-short-configured, metal-short-configured, and AA-short-configured, NCEM-enabled fill cells
US9761502B1 (en) 2016-04-04 2017-09-12 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including via open configured fill cells, and the second DOE including merged-via configured fill cells
US9761575B1 (en) 2016-04-04 2017-09-12 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least chamfer-short-configured, AACNT-short-configured, GATE-short-configured, and TS-short-configured, NCEM-enabled fill cells
US9741703B1 (en) 2016-04-04 2017-08-22 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and ilbrary-compatible, NCEM-enabled fill cells, including at least via-open-configured, gate-short-configured, TS-short-configured, and AA-short-conigured, NCEM-enabled fill cells
US10249546B2 (en) 2016-07-20 2019-04-02 Kla-Tencor Corporation Reverse decoration for defect detection amplification
WO2018017367A1 (en) * 2016-07-20 2018-01-25 Kla-Tencor Corporation Reverse decoration for defect detection amplification
US9748153B1 (en) 2017-03-29 2017-08-29 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second does of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including tip-to-side short configure
US9773774B1 (en) 2017-03-30 2017-09-26 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including chamfer short configured fill cells, and the second DOE including corner short configured fill cells
US9768083B1 (en) 2017-06-27 2017-09-19 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including merged-via open configured fill cells, and the second DOE including snake open configured fill cells
US9786649B1 (en) 2017-06-27 2017-10-10 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including via open configured fill cells, and the second DOE including stitch open configured fill cells
US10096530B1 (en) 2017-06-28 2018-10-09 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including merged-via open configured fill cells, and the second DOE including stitch open configured fill cells
US9865583B1 (en) 2017-06-28 2018-01-09 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including snake open configured fill cells, and the second DOE including stitch open configured fill cells
WO2023193888A1 (en) * 2022-04-05 2023-10-12 Applied Materials, Inc. Methods and apparatuses for identifying defective electrical connections, and methods for generating a trained computational model

Also Published As

Publication number Publication date
US7927895B1 (en) 2011-04-19

Similar Documents

Publication Publication Date Title
US7927895B1 (en) Varying capacitance voltage contrast structures to determine defect resistance
US7474107B2 (en) Buried short location determination using voltage contrast inspection
Donovan et al. Early detection of electrical defects in deep trench capacitors using voltage contrast inspection
US7592827B1 (en) Apparatus and method for electrical detection and localization of shorts in metal interconnect lines
US7772866B2 (en) Structure and method of mapping signal intensity to surface voltage for integrated circuit inspection
Rosenkranz Failure localization with active and passive voltage contrast in FIB and SEM
US6297644B1 (en) Multipurpose defect test structure with switchable voltage contrast capability and method of use
US7733109B2 (en) Test structure for resistive open detection using voltage contrast inspection and related methods
US8589108B2 (en) Semiconductor device failure analysis method and apparatus and program
US8664596B2 (en) Method for characterizing identified defects during charged particle beam inspection and application thereof
US6268717B1 (en) Semiconductor test structure with intentional partial defects and method of use
US20150120220A1 (en) Detecting IC Reliability Defects
US20170154687A1 (en) Sram-like ebi structure design and implementation to capture mosfet source-drain leakage eariler
JP2008130582A (en) Manufacturing method of semiconductor device and semiconductor inspecting apparatus
JP3833928B2 (en) Semiconductor device electrical defect inspection method using semiconductor device electrical defect inspection apparatus
US20050037525A1 (en) System and method of evaluating gate oxide integrity for semiconductor microchips
US20070197020A1 (en) Inline method to detect and evaluate early failure rates of interconnects
US7808257B2 (en) Ionization test for electrical verification
US6914443B2 (en) Apparatus and method for enhanced voltage contrast analysis
US6900065B2 (en) Apparatus and method for enhanced voltage contrast analysis
Chen et al. Alternative voltage-contrast inspection for pMOS leakage due to adjacent nMOS contact-to-poly misalignment
US7612371B2 (en) Structure to monitor arcing in the processing steps of metal layer build on silicon-on-insulator semiconductors
Strojwas et al. Design for inspection methodology for fast in-line eBeam defect detection
US6573736B1 (en) Primary ion or electron current adjustment to enhance voltage contrast effect
Gabriel et al. Correlation of antenna charging and gate oxide reliability

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LAVOIE, CHRISTIAN;MURRAY, CONAL E.;PATTERSON, OLIVER D.;AND OTHERS;SIGNING DATES FROM 20090930 TO 20091005;REEL/FRAME:023332/0638

AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LAVOIE, CHRISTIAN;MURRAY, CONAL E.;PATTERSON, OLIVER D.;AND OTHERS;SIGNING DATES FROM 20090930 TO 20091005;REEL/FRAME:023453/0878

STCF Information on status: patent grant

Free format text: PATENTED CASE

REMI Maintenance fee reminder mailed
FPAY Fee payment

Year of fee payment: 4

SULP Surcharge for late payment
AS Assignment

Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001

Effective date: 20150629

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001

Effective date: 20150910

AS Assignment

Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE

Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001

Effective date: 20181127

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20190419

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001

Effective date: 20201117

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001

Effective date: 20201117