US20100201902A1 - Display Device and Repairing Method Therefor - Google Patents

Display Device and Repairing Method Therefor Download PDF

Info

Publication number
US20100201902A1
US20100201902A1 US12/553,973 US55397309A US2010201902A1 US 20100201902 A1 US20100201902 A1 US 20100201902A1 US 55397309 A US55397309 A US 55397309A US 2010201902 A1 US2010201902 A1 US 2010201902A1
Authority
US
United States
Prior art keywords
transistor
repair
electrically coupled
gate
signal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US12/553,973
Other versions
US8284377B2 (en
Inventor
Je-Hao Hsu
Wen-Pin Chen
Chiu-Mei Yu
Lee-Hsun Chang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
AU Optronics Corp
Original Assignee
AU Optronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by AU Optronics Corp filed Critical AU Optronics Corp
Assigned to AU OPTRONICS CORP. reassignment AU OPTRONICS CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHANG, LEE-HSUN, CHEN, WEN-PIN, HSU, JE-HAO, YU, CHIU-MEI
Publication of US20100201902A1 publication Critical patent/US20100201902A1/en
Application granted granted Critical
Publication of US8284377B2 publication Critical patent/US8284377B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • G02F1/1362Active matrix addressed cells
    • G02F1/136259Repairing; Defects
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • G09G3/3611Control of matrices with row and column drivers
    • G09G3/3674Details of drivers for scan electrodes
    • G09G3/3677Details of drivers for scan electrodes suitable for active matrices only
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2330/00Aspects of power supply; Aspects of display protection and defect management
    • G09G2330/08Fault-tolerant or redundant circuits, or circuits in which repair of defects is prepared

Definitions

  • the present invention generally relates to display technology fields and, particularly to a display device and a repairing method therefor.
  • a display device such as a liquid crystal device generally includes a display substrate, a gate driving circuit and a source driving circuit.
  • the gate driving circuit and the source driving circuit both are formed on the display substrate.
  • the gate driving circuit is for driving a plurality of gate lines formed on the display substrate.
  • the source driving circuit is for outputting image signals to a plurality of data lines formed on the display substrate.
  • the data lines are arranged intersecting with the gate lines.
  • the gate driving circuit and the source driving circuit may be mounted on the display substrate in the form of a tape carrier package (TCP) or a chip on glass (COG).
  • TCP tape carrier package
  • COG chip on glass
  • the gate driving circuit may be formed directly on the display substrate and is termed as gate-on-array circuit.
  • Such a structure in which the gate driving circuit is formed directly on the display substrate includes a shift register having multiple stages cascade-connected with one another.
  • a defect occurs in the gate driving circuit, it is not easy to repair the gate driving circuit because the gate driving circuit is formed directly on the display substrate.
  • the present invention relates to a display device which is easy to be repaired when a defect occurs in a gate driving circuit thereof
  • the present invention further relates to a repairing method for display device, adapted to repair a display device when a defect occurs in a gate driving circuit of the display device.
  • the display device includes a first gate line and two gate-on-array circuits.
  • the gate-on-array circuits are respectively arranged at two opposite sides of the first gate line.
  • Each of the gate-on-array circuits includes a first stage electrically coupled to the first gate line.
  • Each of the first stages of the gate-on-array circuits includes a first transistor and a repair circuit.
  • the first source/drain electrode of the first transistor is electrically coupled to the first gate line and acts as an output terminal of the first stage, and the second source/drain electrode of the first transistor is electrically coupled to receive a clock pulse signal.
  • the repair circuit includes a first terminal, a second terminal and at least one control terminal.
  • the first terminal is electrically coupled to the gate electrode of the first transistor
  • the second terminal is electrically coupled to a predetermined potential
  • the at least one control terminal is adapted to receive at least one repair signal to pull a potential on the gate electrode of the first transistor to the predetermined potential and thereby the first transistor maintains at off-state when the at least one repair signal is supplied to the repair circuit.
  • the at least one control terminal of the repair circuit is preset to be electrically disconnected with the at least one repair signal.
  • the display device further includes a second gate line neighboring with the first gate line
  • each of the gate-on-array circuits further includes a second stage neighboring with the first stage and electrically coupled to the second gate line.
  • Each of the second stages of the gate-on-array circuits includes one first transistor and one repair circuit.
  • the first source/drain electrode of the first transistor of the second stage is electrically coupled to the second gate line and acts as an output terminal of the second stage, and the second source/drain electrode of the first transistor of the second stage is electrically coupled to receive another clock pulse signal having an inverted phase with respect to the above-mentioned clock pulse signal.
  • each of the first stages of the display device further includes a second transistor, the gate electrode of the second transistor is electrically coupled to the first source/drain electrode of the first transistor of the corresponding second stage, the first source/drain electrode of the second transistor is electrically coupled to the predetermined potential, and the second source/drain electrode of the second transistor is electrically coupled to both the gate electrode and the first source/drain electrode of the first transistor of the first stage.
  • each of the second stages of the display device further includes a third transistor, the first source/drain electrode of the third transistor is electrically coupled to the gate electrode of the first transistor of the second stage, and both the gate electrode and the second source/drain electrode of the third transistor are electrically coupled to the first source/drain electrode of the first transistor of the corresponding first stage.
  • the repair circuit includes a fourth transistor, the gate electrode of the fourth transistor acts as one control terminal of the repair circuit, the first source/drain electrode of the fourth transistor acts as the second terminal of the repair circuit, and the second source/drain electrode of the fourth transistor acts as the first terminal of the repair circuit.
  • the amount of the at least one repair signal is one, and the one repair signal may be an alternating current signal or a direct current signal.
  • the repair circuit includes a fifth transistor and a sixth transistor, the gate electrodes of the fifth and sixth transistors act as two control terminals of the repair circuit, the first source/drain electrodes of the fifth and sixth transistors are electrically coupled to the second terminal of the repair circuit, and the second source/drain electrodes of the fifth and sixth transistors are electrically coupled to the first terminal of the repair circuit.
  • the amount of the at least one repair signal are two, and the two repair signals respectively are two of the above-mentioned clock pulse signals having inverted phases from each other.
  • a repairing method for the above-mentioned display device in accordance with an embodiment of the present invention includes the step of: electrically coupling the at least one control terminal of the repair circuit of the first stage of a defective one of the gate-on-array circuits to the at least one repair signal. Furthermore, the repairing method includes the step of: cutting off the electrical connection between the second source/drain electrode of the first transistor of the first stage of the defective gate-on-array circuit and the clock pulse signal.
  • a display device in accordance with another embodiment of the present invention includes a plurality of gate lines, a first gate driving circuit and a second gate driving circuit.
  • the first gate driving circuit includes a plurality of cascade-connected stages. The stages of the first gate driving circuit are arranged at a first side of the gate lines and respectively electrically coupled to first terminals of the gate lines.
  • the second gate driving circuit includes a plurality of cascade-connected stages. The stages of the second gate driving circuit are arranged at a second side of the gate lines and respectively electrically coupled to second terminals of the gate lines.
  • Each of the stages of the first and second gate driving circuits includes a first input terminal, a second input terminal, a clock pulse input terminal, an output terminal and at least one repair signal input terminal.
  • the output terminal is for supplying a gate driving signal to enable one of the gate lines.
  • Each of the at least one repair signal input terminal is adapted to receive a repair signal, and the stage is inoperative when the repair signal is electrically coupled to the repair signal input terminal.
  • the first input terminal of a front stage of two neighboring stages of the same gate driving circuit is electrically coupled to receive a start pulse
  • the second input terminal of the front stage is electrically coupled to the output terminal of a rear stage of the two neighboring stages
  • the clock pulse input terminal of the front stage is electrically coupled to receive a first clock pulse signal.
  • the first input terminal of the rear stage is electrically coupled to the output terminal of the front stage
  • the clock pulse input terminal of the rear stage is electrically coupled to receive a second clock pulse signal having an inverted phase with respect to the first clock pulse signal.
  • each of the stages of the first and second gate driving circuits includes a first transistor and a repair circuit.
  • the first source/drain electrode of the first transistor is electrically coupled to the output terminal of the stage, and the second source/drain electrode of the first transistor is electrically coupled to the clock pulse input terminal of the stage.
  • the repair circuit includes a first terminal, a second terminal and at least one control terminal.
  • the first terminal of the repair circuit is electrically coupled to the gate electrode of the first transistor
  • the second terminal of the repair circuit is electrically coupled to a predetermined potential
  • the at least one control terminal of the repair circuit is electrically coupled to the at least one repair signal input terminal to receive the at least one repair signal so as to pull a potential on the gate electrode of the first transistor to the predetermined potential and maintain the first transistor at off-state accordingly.
  • each of the stages of the first and second gate driving circuits further includes a second transistor, the first source/drain electrode of the second transistor is electrically coupled to the predetermined potential, the second source/drain electrode of the second transistor is electrically coupled to both the gate electrode and the first source/drain electrode of the first transistor, and the gate electrode of the second transistor is electrically coupled to the second input terminal of the stage.
  • each of the stages of the first and second gate driving circuits further includes a third transistor, the first source/drain electrode of the third transistor is electrically coupled to the gate electrode of the first transistor, and both the gate electrode and the second source/drain electrode of the third transistor are electrically coupled to the first input terminal of the stage.
  • a repairing method for the above-mentioned display device in accordance with an embodiment of the present invention includes the step of: electrically coupling the at least one repair signal input terminal of each of the stages of a defective gate driving circuit of the first and second gate driving circuits to the at least one repair signal. Furthermore, the repairing method includes the steps of: cutting off the electrical connection between the first input terminal of the first stage of the stages of the defective gate driving circuit and the start pulse; and cutting off the electrical connection between the clock pulse input terminal of each of the stages of the defective gate driving circuit and the corresponding one of the first and second clock pulse signals.
  • a display device in accordance with still another embodiment of the present invention includes a plurality of gate lines, a first gate driving circuit and a second gate driving circuit.
  • the first gate driving circuit includes a plurality of cascade-connected stages. The stages of the first gate driving circuit are arranged at a first side of the gate lines and respectively electrically coupled to first terminals of the gate lines.
  • the second gate driving circuit includes a plurality of cascade-connected stages. The stages of the second gate driving circuit are arranged at a second side of the gate lines and respectively electrically coupled to second terminals of the gate lines.
  • Each of the stages of the first and second gate driving circuits includes a first transistor and a repair circuit.
  • the first source/drain electrode of the first transistor is electrically coupled to a corresponding one of the gate lines and acts as an output terminal of the stage, and the second source/drain electrode of the first transistor is electrically coupled to receive a clock pulse signal.
  • the repair circuit includes a first terminal, a second terminal and at least one control terminal. The first terminal of the repair circuit is electrically coupled to the gate electrode of the first transistor, and the second terminal of the repair circuit is electrically coupled to a predetermined potential. Moreover, the at least one control terminal of the repair circuit of each of the stages of the first gate driving circuit is electrically coupled to receive at least one repair signal.
  • the at least one repair signal enables the repair circuit to pull a potential on the gate electrode of the first transistor to the predetermined potential and thereby the first transistor maintains at off-state.
  • the at least one control terminal of the repair circuit of each of the stages of the second gate driving circuit is preset to be electrically disconnected with the at least one repair signal.
  • each of the stages of the gate driving circuits is configured with a repair circuit
  • the stages of the defective gate driving circuit can be made to be inoperative under the control of at least one repair signal supplied thereto.
  • the purpose of repairing the display device is achieved.
  • FIG. 1 is a schematic structural view of a display device in accordance with a first embodiment of the present invention.
  • FIG. 2 is a schematic circuit block diagram of gate driving circuits in FIG. 1 .
  • FIG. 3 is a circuit connection diagram of any one of stages in FIG. 2 .
  • FIG. 4 is a schematic circuit block diagram of gate driving circuits of the display device in FIG. 1 after the display device is repaired.
  • FIG. 5 is a schematic structural view of a display device in accordance with a second embodiment of the present invention.
  • FIG. 6 is a schematic circuit block diagram of gate driving circuits in FIG. 5 .
  • FIG. 7 is a circuit connection diagram of any one of stages in FIG. 6 .
  • FIG. 8 is a schematic circuit block diagram of gate driving circuits of the display device in FIG. 5 after the display device is repaired.
  • a display device 10 in accordance with a first embodiment of the present invention includes a display substrate 12 and a circuit board 14 .
  • the display substrate 12 includes a display area 121 (as denoted by the dashed rectangle in FIG. 1 ), a peripheral area 123 at the periphery of the display area 121 , gate driving circuits 125 a, 125 b, and a source driving circuit (not shown in FIG. 1 ).
  • the display area 121 has a plurality of gate lines GL 1 ⁇ GLn, a plurality of data lines DL 1 ⁇ DLm and a plurality of pixels P formed therein.
  • the pixels P are arranged at the respective intersecting locations of the gate lines GL 1 ⁇ GLn and the data lines DL 1 ⁇ DLm.
  • the gate driving circuits 125 a, 125 b may be formed directly in the peripheral area 123 as two gate-on-array circuits, and the two gate-on-array circuits respectively are formed at two opposite sides of the gate lines GL 1 ⁇ GLn and constitute a dual gate architecture.
  • Two gate driving circuits 125 a, 125 b are electrically coupled to the gate lines GL 1 ⁇ GLn and for generating gate driving signals to sequentially enable the gate lines GL 1 ⁇ GLn.
  • the source driving circuit is electrically coupled to the data lines DL 1 ⁇ DLm and for supplying image signals to the data lines DL 1 ⁇ DLm.
  • the circuit board 14 is for supplying the gate driving circuits 125 a, 125 b and the source driving circuit with control signals and power signals. As illustrated in FIG. 1 , the circuit board 14 supplies the gate driving circuits 125 a, 125 b with a clock pulse signal CK, another clock pulse signal XCK (or termed as inverted phase clock pulse signal), a repair signal Vrepair and a power signal Vss (e.g., grounding potential).
  • the repair signal Vrepair may be a direct current signal or an alternating current signal.
  • the gate driving circuit 125 a includes a plurality of cascade-connected stages ST 1 , ST 2 , . . . , STn- 3 , STn- 2 , . . . , and the cascade-connected stages are arranged at the left side of the gate lines GL 1 , GL 2 , . . . , GLn- 3 , GLn- 2 , . . . and respectively electrically coupled to left terminals of the gate lines.
  • the gate driving circuit 125 b includes a plurality of cascade-connected stages ST 1 ′, ST 2 ′, . . . , STn- 3 ′, STn- 2 ′, . . . and the cascade-connected stages are arranged at the right side of the gate lines GL 1 , GL 2 , . . . , GLn- 3 , GLn- 2 , . . . and respectively electrically coupled to right terminals of the gate lines.
  • Each of the stages of the gate driving circuit 125 a includes input terminals IN 1 , IN 2 , a clock pulse input terminal CLK, an output terminal OUT, a repair signal input terminal EN and a power supply terminal VSS.
  • the output terminal OUT is for supplying a gate driving signal to enable a corresponding one of the gate lines.
  • the power supply terminal VSS is electrically coupled to receive the power signal Vss.
  • the repair signal input terminal EN is adapted to receive the repair signal Vrepair and the stage is inoperative when the repair signal input terminal EN is electrically coupled with the repair signal Vrepair, and thereby the output terminal OUT no longer supplies the gate driving signal to enable the corresponding one of the gate lines.
  • the repair signal input terminal EN is preset to be electrically disconnected with the repair signal Vrepair.
  • the input terminal IN 1 of the first stage ST 1 of the cascade-connected stages is supplied with a start pulse STV, and the input terminal IN 1 of the other stages of the cascade-connected stages are electrically coupled to the output terminals OUT of respective front stages so as to receive such start pulses from the respective front stages.
  • stages STn- 3 , STn- 2 are taken as an example for the purpose of illustration.
  • the clock pulse input terminal CLK of the front stage STn- 3 is supplied with the clock pulse signal CK
  • the input terminal IN 2 of the front stage STn- 3 is electrically coupled to the output terminal OUT of the rear stage STn- 2 .
  • the clock pulse input terminal CLK of the rear stage STn- 2 is supplied with the clock pulse signal XCK having an inverted phase with respect to the clock pulse signal CK
  • the input terminal IN 1 of the rear stage STn- 2 is electrically coupled to the output terminal OUT of the front stage STn- 3 .
  • Each of the stages of the gate driving circuit 125 b includes input terminals IN 1 , IN 2 , a clock pulse input terminal CLK, an output terminal OUT, a repair signal input terminal EN and a power supply terminal VSS. Electrical connections of respective stages of the gate driving circuit 125 b are similar to that of respective stages of the gate driving circuit 125 a, and thus will not be repeated herein.
  • the stage includes transistors T 1 , T 2 , T 3 and T 4 .
  • the source electrode of the transistor T 1 is electrically coupled to the output terminal OUT of the stage, the drain electrode of the transistor T 1 is electrically coupled to the clock pulse input terminal CLK of the stage.
  • the transistor T 2 functions as a pull low circuit, the source electrode of the transistor T 2 is electrically coupled to a predetermined potential for example the grounding potential Vss, the drain electrode of the transistor T 2 is electrically coupled to both the gate electrode and source electrode of the transistor T 1 , and the gate electrode of the transistor T 2 is electrically coupled to the input terminal IN 2 of the stage.
  • the level of the predetermined potential is relevant to the type of the transistor T 1 , for example, the transistor T 1 in the illustrated embodiment is a N-type field effect transistor and correspondingly the predetermined potential is the grounding potential Vss.
  • the source electrode of the transistor T 3 is electrically coupled to the gate electrode of the transistor T 1 , and both the gate electrode and drain electrode of the transistor T 3 are electrically coupled to the input terminal IN 1 of the stage.
  • the transistor T 4 functions as a repair circuit, the drain electrode of the transistor T 4 acts as a first terminal of the repair circuit and is electrically coupled to the gate electrode of the transistor T 1 , the source electrode of the transistor T 4 acts as a second terminal of the repair circuit and is electrically coupled to the predetermined potential for example grounding potential, and the gate electrode of the transistor T 4 acts as a control terminal of the repair signal and is electrically coupled to the repair signal input terminal EN of the stage.
  • the transistor T 4 When the repair signal Vrepair is supplied to the repair signal input terminal EN, the transistor T 4 is turn on, the potential on the gate electrode of the transistor T 1 is pulled to the predetermined potential and thereby the transistor T 1 maintains at off-state so that the stage becomes inoperative.
  • FIG. 4 shows a circuit block diagram of the gate driving circuits 125 a, 125 b of repaired display device 10 .
  • the repair signal input terminal EN of each of the stages of the defective gate driving circuit 125 a is expected to be coupled with the repair signal Vrepair (as illustrated in FIG. 4 ) so as to make the first transistor T 1 of each of the stages to maintain at off-state and thereby the stages become inoperative.
  • the electrical connection between the input terminal IN 1 of the first stage ST 1 of the defective gate driving circuit 125 and the start pulse STV is expected to be cut off (as denoted by a dashed line in FIG. 4 ) by a laser beam
  • the electrical connection between the clock pulse input terminal CLK of each of the stages of the defective gate driving circuit 125 a and a corresponding one of the clock pulse signals CK, XCK is expected to be cut off (as denoted by another dashed line in FIG. 4 ) by a laser beam.
  • the repair signal input terminal EN of each of the cascade-connected stages of the defective gate driving circuit 125 a is electrically coupled with the repair signal Vrepair, on the contrary, the repair signal input terminal EN of each of the cascade-connected stages of the gate driving circuit 125 b is electrically disconnected with the repair signal Vrepair.
  • the clock pulse input terminal CLK of each of the stages of the defective gate driving circuit 125 a is electrically disconnected with the corresponding one of the clock pulse signals CK, XCK (i.e., the drain electrode of the transistor T 1 is electrically disconnected with the corresponding one of the clock pulse signals CK, XCK), but the clock pulse input terminal CLK of each of the stages of the gate driving circuit 125 b is electrically coupled to the corresponding one of the clock pulse signals CK, XCK.
  • an additional signal is needed to be provided as the repair signal Vrepair for making the stages of the defective gate driving circuit to be inoperative, however, in another embodiment of the present invention, inherent signals of the display device are used as such repair signals and thus it is unnecessary to provide the additional signal, e.g., the below detailed description in accordance with a second embodiment of the present invention.
  • a display device 30 in accordance with the second embodiment of the present invention includes a display substrate 32 and a circuit board 34 .
  • the display substrate 32 includes a display area 321 (as denoted by the dashed rectangle in FIG. 5 ), a peripheral area 323 at the periphery of the display area 321 , gate driving circuits 325 a, 325 b and a source driving circuit (not shown in FIG. 5 ).
  • the display area 321 has a plurality of gate lines GL 1 ⁇ GLn, a plurality of data lines DL 1 ⁇ DLm and a plurality of pixels P formed therein.
  • the pixels P are arranged at the respective intersecting locations of the gate lines GL 1 ⁇ GLn and the data lines DL 1 ⁇ DLm.
  • the gate driving circuits 325 a, 325 b may be formed directly in the peripheral area 323 as two gate-on-array circuits, and the two gate-on-array circuits respectively are arranged at two opposite sides of the gate lines GL 1 ⁇ GLn and constitute a dual gate architecture.
  • the gate driving circuits 325 a, 325 b are electrically coupled to the gate lines GL 1 ⁇ GLn and for generating gate driving signals to sequentially enable the gate lines GL 1 ⁇ GLn.
  • the source driving circuit is electrically coupled to the data lines DL 1 ⁇ DLm and for supplying image signals to the data lines DL 1 ⁇ DLm.
  • the circuit board 34 is for supplying the gate driving circuits 325 a, 325 b and the source driving circuit with control signals and power signals.
  • the circuit board 34 as illustrated in FIG. 5 supplies the gate driving circuits 325 a, 325 b with clock pulse signals CK, XCK and a power signal Vss.
  • the clock pulse signals CK, XCK also act as repair signals in the illustrated embodiment.
  • the gate driving circuit 325 a includes a plurality of cascade-connected stages ST 1 , ST 2 , . . . , STn- 3 , STn- 2 , . . . , and the cascade-connected stages are arranged at the left side of the gate lines GL 1 , GL 2 , . . . , GLn- 3 , GLn- 2 , . . . and respectively electrically coupled to left terminals of the gate lines.
  • the gate driving circuit 325 b includes a plurality of cascade-connected stages ST 1 ′, ST 2 ′, . . . , STn- 3 ′, STn- 2 ′, . . . , and the cascade-connected stages are arranged at the right side of the gate lines GL 1 , GL 2 , . . . , GLn- 3 , GLn- 2 , and respectively electrically coupled to right terminals of the gate lines.
  • Each of the stages of the gate driving circuit 325 a includes input terminals IN 1 , IN 2 , a clock pulse input terminal CLK, an output terminal OUT, repair signal input terminals EN 1 , EN 2 and a power supply terminal VSS.
  • the output terminal OUT is for supplying a gate driving signal to enable a corresponding one of the gate lines.
  • the power supply terminal VSS is electrically coupled to receive the power signal Vss.
  • the repair signal input terminals EN 1 , EN 2 are respectively adapted to receive the clock pulse signals CK, XCK, and the stage becomes inoperative when the repair signal input terminals EN 1 , EN 2 are respectively electrically coupled with the clock pulse signals CK, XCK and thereby the output terminal OUT no longer supplies the gate driving signal to enable the corresponding one of the gate lines.
  • the repair signal input terminals EN 1 , EN 2 are respectively preset to be electrically disconnected with the clock pulse signals CK, XCK.
  • the input terminal IN 1 of the first stage ST 1 of the cascade-connected stages is supplied with a start pulse STV, and the input terminals IN 1 of the other stages are electrically coupled to the output terminals OUT of respective front stages so as to receive such start pulses from the respective front stages.
  • each of the stages of the gate driving circuit 325 b includes input terminals IN 1 , IN 2 , a clock pulse input terminal CLK, an output terminal OUT, repair signal input terminals EN 1 , EN 2 and a power supply terminal VSS. Electrical connections of respective stages of the gate driving circuit 325 b are similar to that of respective stages of the gate driving circuit 325 a and thus will not be repeated herein.
  • the stage includes transistors T 1 , T 2 , T 3 , T 5 and T 6 .
  • the source electrode of the transistor T 1 is electrically coupled to the output terminal OUT of the stage, and the drain electrode of the transistor T 1 is electrically coupled to the clock pulse input terminal CLK of the stage.
  • the transistor T 2 functions as a pull low circuit
  • the source electrode of the transistor T 2 is electrically coupled to a predetermined potential (i.e., a grounding potential Vss in the present embodiment)
  • the drain electrode of the transistor T 2 is electrically coupled to both the gate electrode and source electrode of the transistor T 1
  • the gate electrode of the transistor T 2 is electrically coupled to the input terminal IN 2 of the stage.
  • the source electrode of the transistor T 3 is electrically coupled to the gate electrode of the transistor T 1 , and both the gate electrode and drain electrode of the transistor T 3 are electrically coupled to the input terminal IN 1 of the stage.
  • the transistors T 5 and T 6 together constitute a repair circuit
  • the drain electrodes of the transistors T 5 , T 6 act as a first terminal of the repair circuit and are electrically coupled to the gate electrode of the transistor T 1
  • the source electrodes of the transistors T 5 , T 6 act as a second terminal of the repair circuit and are electrically coupled to the predetermined potential (i.e., the grounding potential Vss in the present embodiment)
  • the gate electrodes of the transistors T 5 , T 6 act as two control terminals of the repair circuit and respectively are electrically coupled to the repair signal input terminals EN 1 , EN 2 of the stage.
  • FIG. 8 shows a circuit block diagram of the gate driving circuits 325 a, 325 b of repaired display device 30 . More specifically, when a defect occurs in one of the gate driving circuits 325 a, 325 b of the display device 30 , for example the gate driving circuit 325 a is defective, the repair signal input terminals EN 1 , EN 2 of each of the stages of the defective gate driving circuit 325 a respectively are expected to be electrically coupled with the clock pulse signals CK, XCK (as illustrated in FIG. 8 ), to maintain the transistor T 1 of each of the stages at off-state and thereby the stages are inoperative.
  • the clock pulse signals CK, XCK as illustrated in FIG. 8
  • the electrical connection between the input terminal IN 1 of the first stage ST 1 of the defective gate driving circuit 325 a and the start pulse STV is expected to be cut off (as denoted by a dashed line in FIG. 8 )
  • the electrical connection between the clock pulse input terminal CLK of each of the stages of the defective gate driving circuit 325 a and the corresponding one of the clock pulse signals CK, XCK is expected to be cut off (as denoted by another dashed line in FIG. 8 ).
  • the above-mentioned cut off of electrical connections can be performed by laser cutting.
  • the repair signal input terminals EN 1 , EN 2 of each of the stages of the defective gate driving circuits 325 a are respectively electrically coupled to the clock pulse signals CK, XCK, on the contrary, the repair signal input terminals EN 1 , EN 2 of each of the stages of the gate driving circuit 325 b respectively are preset to be electrically disconnected with the clock pulse signals CK, XCK.
  • the clock pulse input terminal CLK of each of the stages of the defective gate driving circuit 325 a is electrically disconnected with the corresponding one of the clock pulse signals CK, XCK (i.e., the drain electrode of the transistor T 1 is electrically disconnected with the corresponding one of the clock pulse signals CK, XCK), but the clock pulse input terminal CLK of each of the stages of the gate driving circuit 325 b is electrically coupled with the corresponding one of the clock pulse signals CK, XCK.
  • each of the stages of the gate driving circuits is configured with a repair circuit
  • the stages of the defective gate driving circuit can be made to be inoperative under the control of at least one repair signal supplied thereto.
  • the purpose of repairing the display device is achieved.
  • the defective gate driving circuit when a defect occurs in one gate driving circuit, by way of supplying at least one repair signal to make the stages of the defective gate driving circuit to be inoperative, the defective gate driving circuit would be inoperative in whole. Accordingly, the defect of H-weak line or H-weak block in displayed images caused by a case of local repair to the defective gate driving circuit can be effectively improved.
  • the skilled person in the art can make some modifications with respect to the display devices and the repairing methods in the above-mentioned embodiments, for example, suitably changing the circuit structural configuration(s) of the repair circuit and/or the pull low circuit, and/or interchanging the connections of the source electrodes and the drain electrodes of respective transistors, and so on.

Landscapes

  • Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Nonlinear Science (AREA)
  • General Physics & Mathematics (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Mathematical Physics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Optics & Photonics (AREA)
  • Computer Hardware Design (AREA)
  • Theoretical Computer Science (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)
  • Liquid Crystal Display Device Control (AREA)
  • Shift Register Type Memory (AREA)

Abstract

In a display device and a repairing method therefor, the display device includes a gate line and two gate-on-array circuits arranged at two sides thereof. Each of the gate-on-array circuits includes a stage coupled to the gate line. Each the stage includes a transistor and a repair circuit. The first source/drain electrode of the transistor is coupled to the gate line, and the second source/drain electrode of the transistor is coupled to receive a clock pulse signal. The repair circuit includes a first terminal coupled to the gate electrode of the transistor, a second terminal coupled to a predetermined potential, and at least one control terminal adapted to receive at least one repair signal to pull the potential on the gate electrode of the transistor to the predetermined potential. The transistor maintains at off-state when the at least one repair signal is supplied to the repair circuit.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is based upon and claims the benefit of priority from the prior Taiwanese Patent Application No. 098104166, filed Feb. 10, 2009, the entire contents of which are incorporated herein by reference.
  • BACKGROUND
  • 1. Technical Field
  • The present invention generally relates to display technology fields and, particularly to a display device and a repairing method therefor.
  • 2. Description of the Related Art
  • A display device such as a liquid crystal device generally includes a display substrate, a gate driving circuit and a source driving circuit. The gate driving circuit and the source driving circuit both are formed on the display substrate. The gate driving circuit is for driving a plurality of gate lines formed on the display substrate. The source driving circuit is for outputting image signals to a plurality of data lines formed on the display substrate. The data lines are arranged intersecting with the gate lines. The gate driving circuit and the source driving circuit may be mounted on the display substrate in the form of a tape carrier package (TCP) or a chip on glass (COG). The gate driving circuit may be formed directly on the display substrate and is termed as gate-on-array circuit. Such a structure in which the gate driving circuit is formed directly on the display substrate includes a shift register having multiple stages cascade-connected with one another. However, when a defect occurs in the gate driving circuit, it is not easy to repair the gate driving circuit because the gate driving circuit is formed directly on the display substrate.
  • BRIEF SUMMARY
  • The present invention relates to a display device which is easy to be repaired when a defect occurs in a gate driving circuit thereof
  • The present invention further relates to a repairing method for display device, adapted to repair a display device when a defect occurs in a gate driving circuit of the display device.
  • In order to achieve the above-mentioned advantages, a display device in accordance with an embodiment of the present invention is provided. The display device includes a first gate line and two gate-on-array circuits. The gate-on-array circuits are respectively arranged at two opposite sides of the first gate line. Each of the gate-on-array circuits includes a first stage electrically coupled to the first gate line. Each of the first stages of the gate-on-array circuits includes a first transistor and a repair circuit. The first source/drain electrode of the first transistor is electrically coupled to the first gate line and acts as an output terminal of the first stage, and the second source/drain electrode of the first transistor is electrically coupled to receive a clock pulse signal. The repair circuit includes a first terminal, a second terminal and at least one control terminal. The first terminal is electrically coupled to the gate electrode of the first transistor, the second terminal is electrically coupled to a predetermined potential, and the at least one control terminal is adapted to receive at least one repair signal to pull a potential on the gate electrode of the first transistor to the predetermined potential and thereby the first transistor maintains at off-state when the at least one repair signal is supplied to the repair circuit. The at least one control terminal of the repair circuit is preset to be electrically disconnected with the at least one repair signal.
  • In one embodiment, the display device further includes a second gate line neighboring with the first gate line, and each of the gate-on-array circuits further includes a second stage neighboring with the first stage and electrically coupled to the second gate line. Each of the second stages of the gate-on-array circuits includes one first transistor and one repair circuit. The first source/drain electrode of the first transistor of the second stage is electrically coupled to the second gate line and acts as an output terminal of the second stage, and the second source/drain electrode of the first transistor of the second stage is electrically coupled to receive another clock pulse signal having an inverted phase with respect to the above-mentioned clock pulse signal.
  • In one embodiment, each of the first stages of the display device further includes a second transistor, the gate electrode of the second transistor is electrically coupled to the first source/drain electrode of the first transistor of the corresponding second stage, the first source/drain electrode of the second transistor is electrically coupled to the predetermined potential, and the second source/drain electrode of the second transistor is electrically coupled to both the gate electrode and the first source/drain electrode of the first transistor of the first stage.
  • In one embodiment, each of the second stages of the display device further includes a third transistor, the first source/drain electrode of the third transistor is electrically coupled to the gate electrode of the first transistor of the second stage, and both the gate electrode and the second source/drain electrode of the third transistor are electrically coupled to the first source/drain electrode of the first transistor of the corresponding first stage.
  • In one embodiment, the repair circuit includes a fourth transistor, the gate electrode of the fourth transistor acts as one control terminal of the repair circuit, the first source/drain electrode of the fourth transistor acts as the second terminal of the repair circuit, and the second source/drain electrode of the fourth transistor acts as the first terminal of the repair circuit. Moreover, the amount of the at least one repair signal is one, and the one repair signal may be an alternating current signal or a direct current signal.
  • In an alternative embodiment, the repair circuit includes a fifth transistor and a sixth transistor, the gate electrodes of the fifth and sixth transistors act as two control terminals of the repair circuit, the first source/drain electrodes of the fifth and sixth transistors are electrically coupled to the second terminal of the repair circuit, and the second source/drain electrodes of the fifth and sixth transistors are electrically coupled to the first terminal of the repair circuit. Moreover, the amount of the at least one repair signal are two, and the two repair signals respectively are two of the above-mentioned clock pulse signals having inverted phases from each other.
  • A repairing method for the above-mentioned display device in accordance with an embodiment of the present invention includes the step of: electrically coupling the at least one control terminal of the repair circuit of the first stage of a defective one of the gate-on-array circuits to the at least one repair signal. Furthermore, the repairing method includes the step of: cutting off the electrical connection between the second source/drain electrode of the first transistor of the first stage of the defective gate-on-array circuit and the clock pulse signal.
  • A display device in accordance with another embodiment of the present invention is provided. The display device includes a plurality of gate lines, a first gate driving circuit and a second gate driving circuit. The first gate driving circuit includes a plurality of cascade-connected stages. The stages of the first gate driving circuit are arranged at a first side of the gate lines and respectively electrically coupled to first terminals of the gate lines. The second gate driving circuit includes a plurality of cascade-connected stages. The stages of the second gate driving circuit are arranged at a second side of the gate lines and respectively electrically coupled to second terminals of the gate lines. Each of the stages of the first and second gate driving circuits includes a first input terminal, a second input terminal, a clock pulse input terminal, an output terminal and at least one repair signal input terminal. The output terminal is for supplying a gate driving signal to enable one of the gate lines. Each of the at least one repair signal input terminal is adapted to receive a repair signal, and the stage is inoperative when the repair signal is electrically coupled to the repair signal input terminal. Moreover, the first input terminal of a front stage of two neighboring stages of the same gate driving circuit is electrically coupled to receive a start pulse, the second input terminal of the front stage is electrically coupled to the output terminal of a rear stage of the two neighboring stages, and the clock pulse input terminal of the front stage is electrically coupled to receive a first clock pulse signal. The first input terminal of the rear stage is electrically coupled to the output terminal of the front stage, and the clock pulse input terminal of the rear stage is electrically coupled to receive a second clock pulse signal having an inverted phase with respect to the first clock pulse signal.
  • In one embodiment, each of the stages of the first and second gate driving circuits includes a first transistor and a repair circuit. The first source/drain electrode of the first transistor is electrically coupled to the output terminal of the stage, and the second source/drain electrode of the first transistor is electrically coupled to the clock pulse input terminal of the stage. The repair circuit includes a first terminal, a second terminal and at least one control terminal. The first terminal of the repair circuit is electrically coupled to the gate electrode of the first transistor, the second terminal of the repair circuit is electrically coupled to a predetermined potential, and the at least one control terminal of the repair circuit is electrically coupled to the at least one repair signal input terminal to receive the at least one repair signal so as to pull a potential on the gate electrode of the first transistor to the predetermined potential and maintain the first transistor at off-state accordingly.
  • In one embodiment, each of the stages of the first and second gate driving circuits further includes a second transistor, the first source/drain electrode of the second transistor is electrically coupled to the predetermined potential, the second source/drain electrode of the second transistor is electrically coupled to both the gate electrode and the first source/drain electrode of the first transistor, and the gate electrode of the second transistor is electrically coupled to the second input terminal of the stage.
  • In one embodiment, each of the stages of the first and second gate driving circuits further includes a third transistor, the first source/drain electrode of the third transistor is electrically coupled to the gate electrode of the first transistor, and both the gate electrode and the second source/drain electrode of the third transistor are electrically coupled to the first input terminal of the stage.
  • A repairing method for the above-mentioned display device in accordance with an embodiment of the present invention includes the step of: electrically coupling the at least one repair signal input terminal of each of the stages of a defective gate driving circuit of the first and second gate driving circuits to the at least one repair signal. Furthermore, the repairing method includes the steps of: cutting off the electrical connection between the first input terminal of the first stage of the stages of the defective gate driving circuit and the start pulse; and cutting off the electrical connection between the clock pulse input terminal of each of the stages of the defective gate driving circuit and the corresponding one of the first and second clock pulse signals.
  • A display device in accordance with still another embodiment of the present invention includes a plurality of gate lines, a first gate driving circuit and a second gate driving circuit. The first gate driving circuit includes a plurality of cascade-connected stages. The stages of the first gate driving circuit are arranged at a first side of the gate lines and respectively electrically coupled to first terminals of the gate lines. The second gate driving circuit includes a plurality of cascade-connected stages. The stages of the second gate driving circuit are arranged at a second side of the gate lines and respectively electrically coupled to second terminals of the gate lines. Each of the stages of the first and second gate driving circuits includes a first transistor and a repair circuit. The first source/drain electrode of the first transistor is electrically coupled to a corresponding one of the gate lines and acts as an output terminal of the stage, and the second source/drain electrode of the first transistor is electrically coupled to receive a clock pulse signal. The repair circuit includes a first terminal, a second terminal and at least one control terminal. The first terminal of the repair circuit is electrically coupled to the gate electrode of the first transistor, and the second terminal of the repair circuit is electrically coupled to a predetermined potential. Moreover, the at least one control terminal of the repair circuit of each of the stages of the first gate driving circuit is electrically coupled to receive at least one repair signal. The at least one repair signal enables the repair circuit to pull a potential on the gate electrode of the first transistor to the predetermined potential and thereby the first transistor maintains at off-state. The at least one control terminal of the repair circuit of each of the stages of the second gate driving circuit is preset to be electrically disconnected with the at least one repair signal.
  • In the above-mentioned embodiments of the present invention, by way of specific designs for the gate driving circuits of the display device, e.g., each of the stages of the gate driving circuits is configured with a repair circuit, when a defect occurs in one of the gate driving circuits of the display device, the stages of the defective gate driving circuit can be made to be inoperative under the control of at least one repair signal supplied thereto. As a result, the purpose of repairing the display device is achieved.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • These and other features and advantages of the various embodiments disclosed herein will be better understood with respect to the following description and drawings, in which like numbers refer to like parts throughout, and in which:
  • FIG. 1 is a schematic structural view of a display device in accordance with a first embodiment of the present invention.
  • FIG. 2 is a schematic circuit block diagram of gate driving circuits in FIG. 1.
  • FIG. 3 is a circuit connection diagram of any one of stages in FIG. 2.
  • FIG. 4 is a schematic circuit block diagram of gate driving circuits of the display device in FIG. 1 after the display device is repaired.
  • FIG. 5 is a schematic structural view of a display device in accordance with a second embodiment of the present invention.
  • FIG. 6 is a schematic circuit block diagram of gate driving circuits in FIG. 5.
  • FIG. 7 is a circuit connection diagram of any one of stages in FIG. 6.
  • FIG. 8 is a schematic circuit block diagram of gate driving circuits of the display device in FIG. 5 after the display device is repaired.
  • DETAILED DESCRIPTION
  • Referring to FIG. 1, a display device 10 in accordance with a first embodiment of the present invention includes a display substrate 12 and a circuit board 14. The display substrate 12 includes a display area 121 (as denoted by the dashed rectangle in FIG. 1), a peripheral area 123 at the periphery of the display area 121, gate driving circuits 125 a, 125 b, and a source driving circuit (not shown in FIG. 1). The display area 121 has a plurality of gate lines GL1˜GLn, a plurality of data lines DL1˜DLm and a plurality of pixels P formed therein. The pixels P are arranged at the respective intersecting locations of the gate lines GL1˜GLn and the data lines DL1˜DLm. The gate driving circuits 125 a, 125 b may be formed directly in the peripheral area 123 as two gate-on-array circuits, and the two gate-on-array circuits respectively are formed at two opposite sides of the gate lines GL1˜GLn and constitute a dual gate architecture. Two gate driving circuits 125 a, 125 b are electrically coupled to the gate lines GL1˜GLn and for generating gate driving signals to sequentially enable the gate lines GL1˜GLn. The source driving circuit is electrically coupled to the data lines DL1˜DLm and for supplying image signals to the data lines DL1˜DLm. The circuit board 14 is for supplying the gate driving circuits 125 a, 125 b and the source driving circuit with control signals and power signals. As illustrated in FIG. 1, the circuit board 14 supplies the gate driving circuits 125 a, 125 b with a clock pulse signal CK, another clock pulse signal XCK (or termed as inverted phase clock pulse signal), a repair signal Vrepair and a power signal Vss (e.g., grounding potential). The repair signal Vrepair may be a direct current signal or an alternating current signal.
  • Referring to FIG. 2, showing a circuit block diagram of the two gate driving circuits 125 a, 125 b. As illustrated in FIG. 2, the gate driving circuit 125 a includes a plurality of cascade-connected stages ST1, ST2, . . . , STn-3, STn-2, . . . , and the cascade-connected stages are arranged at the left side of the gate lines GL1, GL2, . . . , GLn-3, GLn-2, . . . and respectively electrically coupled to left terminals of the gate lines. Likewise, the gate driving circuit 125 b includes a plurality of cascade-connected stages ST1′, ST2′, . . . , STn-3′, STn-2′, . . . and the cascade-connected stages are arranged at the right side of the gate lines GL1, GL2, . . . , GLn-3, GLn-2, . . . and respectively electrically coupled to right terminals of the gate lines.
  • Each of the stages of the gate driving circuit 125 a includes input terminals IN1, IN2, a clock pulse input terminal CLK, an output terminal OUT, a repair signal input terminal EN and a power supply terminal VSS. The output terminal OUT is for supplying a gate driving signal to enable a corresponding one of the gate lines. The power supply terminal VSS is electrically coupled to receive the power signal Vss. The repair signal input terminal EN is adapted to receive the repair signal Vrepair and the stage is inoperative when the repair signal input terminal EN is electrically coupled with the repair signal Vrepair, and thereby the output terminal OUT no longer supplies the gate driving signal to enable the corresponding one of the gate lines. The repair signal input terminal EN is preset to be electrically disconnected with the repair signal Vrepair. The input terminal IN1 of the first stage ST1 of the cascade-connected stages is supplied with a start pulse STV, and the input terminal IN1 of the other stages of the cascade-connected stages are electrically coupled to the output terminals OUT of respective front stages so as to receive such start pulses from the respective front stages.
  • With regard to any two neighboring stages of the gate driving circuit 125 a, stages STn-3, STn-2 are taken as an example for the purpose of illustration. In particular, the clock pulse input terminal CLK of the front stage STn-3 is supplied with the clock pulse signal CK, and the input terminal IN2 of the front stage STn-3 is electrically coupled to the output terminal OUT of the rear stage STn-2. The clock pulse input terminal CLK of the rear stage STn-2 is supplied with the clock pulse signal XCK having an inverted phase with respect to the clock pulse signal CK, and the input terminal IN1 of the rear stage STn-2 is electrically coupled to the output terminal OUT of the front stage STn-3.
  • Each of the stages of the gate driving circuit 125 b includes input terminals IN1, IN2, a clock pulse input terminal CLK, an output terminal OUT, a repair signal input terminal EN and a power supply terminal VSS. Electrical connections of respective stages of the gate driving circuit 125 b are similar to that of respective stages of the gate driving circuit 125 a, and thus will not be repeated herein.
  • Referring to FIG. 3, showing a circuit connection diagram of any one of the stages of the gate driving circuits 125 a, 125 b. As illustrated in FIG. 3, the stage includes transistors T1, T2, T3 and T4. The source electrode of the transistor T1 is electrically coupled to the output terminal OUT of the stage, the drain electrode of the transistor T1 is electrically coupled to the clock pulse input terminal CLK of the stage. The transistor T2 functions as a pull low circuit, the source electrode of the transistor T2 is electrically coupled to a predetermined potential for example the grounding potential Vss, the drain electrode of the transistor T2 is electrically coupled to both the gate electrode and source electrode of the transistor T1, and the gate electrode of the transistor T2 is electrically coupled to the input terminal IN2 of the stage. As well-known to the skilled person in the art, the level of the predetermined potential is relevant to the type of the transistor T1, for example, the transistor T1 in the illustrated embodiment is a N-type field effect transistor and correspondingly the predetermined potential is the grounding potential Vss. The source electrode of the transistor T3 is electrically coupled to the gate electrode of the transistor T1, and both the gate electrode and drain electrode of the transistor T3 are electrically coupled to the input terminal IN1 of the stage. The transistor T4 functions as a repair circuit, the drain electrode of the transistor T4 acts as a first terminal of the repair circuit and is electrically coupled to the gate electrode of the transistor T1, the source electrode of the transistor T4 acts as a second terminal of the repair circuit and is electrically coupled to the predetermined potential for example grounding potential, and the gate electrode of the transistor T4 acts as a control terminal of the repair signal and is electrically coupled to the repair signal input terminal EN of the stage. When the repair signal Vrepair is supplied to the repair signal input terminal EN, the transistor T4 is turn on, the potential on the gate electrode of the transistor T1 is pulled to the predetermined potential and thereby the transistor T1 maintains at off-state so that the stage becomes inoperative.
  • Referring to FIG. 4, a repairing method for the above-mentioned display device 10 will be described below in detail. FIG. 4 shows a circuit block diagram of the gate driving circuits 125 a, 125 b of repaired display device 10. In particular, when a defect occurs in one of the gate driving circuits 125 a, 125 b of the display device 10, for example, the gate driving circuit 125 a is defective, the repair signal input terminal EN of each of the stages of the defective gate driving circuit 125 a is expected to be coupled with the repair signal Vrepair (as illustrated in FIG. 4) so as to make the first transistor T1 of each of the stages to maintain at off-state and thereby the stages become inoperative. Furthermore, the electrical connection between the input terminal IN1 of the first stage ST1 of the defective gate driving circuit 125 and the start pulse STV is expected to be cut off (as denoted by a dashed line in FIG. 4) by a laser beam, and the electrical connection between the clock pulse input terminal CLK of each of the stages of the defective gate driving circuit 125 a and a corresponding one of the clock pulse signals CK, XCK is expected to be cut off (as denoted by another dashed line in FIG. 4) by a laser beam.
  • As seen from FIG. 4, the repair signal input terminal EN of each of the cascade-connected stages of the defective gate driving circuit 125 a is electrically coupled with the repair signal Vrepair, on the contrary, the repair signal input terminal EN of each of the cascade-connected stages of the gate driving circuit 125 b is electrically disconnected with the repair signal Vrepair. Moreover, the clock pulse input terminal CLK of each of the stages of the defective gate driving circuit 125 a is electrically disconnected with the corresponding one of the clock pulse signals CK, XCK (i.e., the drain electrode of the transistor T1 is electrically disconnected with the corresponding one of the clock pulse signals CK, XCK), but the clock pulse input terminal CLK of each of the stages of the gate driving circuit 125 b is electrically coupled to the corresponding one of the clock pulse signals CK, XCK.
  • In the above-mentioned first embodiment of the present invention, an additional signal is needed to be provided as the repair signal Vrepair for making the stages of the defective gate driving circuit to be inoperative, however, in another embodiment of the present invention, inherent signals of the display device are used as such repair signals and thus it is unnecessary to provide the additional signal, e.g., the below detailed description in accordance with a second embodiment of the present invention.
  • Referring to FIG. 5, a display device 30 in accordance with the second embodiment of the present invention includes a display substrate 32 and a circuit board 34. The display substrate 32 includes a display area 321 (as denoted by the dashed rectangle in FIG. 5), a peripheral area 323 at the periphery of the display area 321, gate driving circuits 325 a, 325 b and a source driving circuit (not shown in FIG. 5). The display area 321 has a plurality of gate lines GL1˜GLn, a plurality of data lines DL1˜DLm and a plurality of pixels P formed therein. The pixels P are arranged at the respective intersecting locations of the gate lines GL1˜GLn and the data lines DL1˜DLm. The gate driving circuits 325 a, 325 b may be formed directly in the peripheral area 323 as two gate-on-array circuits, and the two gate-on-array circuits respectively are arranged at two opposite sides of the gate lines GL1˜GLn and constitute a dual gate architecture. The gate driving circuits 325 a, 325 b are electrically coupled to the gate lines GL1˜GLn and for generating gate driving signals to sequentially enable the gate lines GL1˜GLn. The source driving circuit is electrically coupled to the data lines DL1˜DLm and for supplying image signals to the data lines DL1˜DLm. The circuit board 34 is for supplying the gate driving circuits 325 a, 325 b and the source driving circuit with control signals and power signals. In the illustrated embodiment, the circuit board 34 as illustrated in FIG. 5 supplies the gate driving circuits 325 a, 325 b with clock pulse signals CK, XCK and a power signal Vss. Moreover, the clock pulse signals CK, XCK also act as repair signals in the illustrated embodiment.
  • Referring to FIG. 6, showing a circuit block diagram of the gate driving circuits 325 a, 325 b. As illustrated in FIG. 6, the gate driving circuit 325 a includes a plurality of cascade-connected stages ST1, ST2, . . . , STn-3, STn-2, . . . , and the cascade-connected stages are arranged at the left side of the gate lines GL1, GL2, . . . , GLn-3, GLn-2, . . . and respectively electrically coupled to left terminals of the gate lines. Likewise, the gate driving circuit 325 b includes a plurality of cascade-connected stages ST1′, ST2′, . . . , STn-3′, STn-2′, . . . , and the cascade-connected stages are arranged at the right side of the gate lines GL1, GL2, . . . , GLn-3, GLn-2, and respectively electrically coupled to right terminals of the gate lines.
  • Each of the stages of the gate driving circuit 325 a includes input terminals IN1, IN2, a clock pulse input terminal CLK, an output terminal OUT, repair signal input terminals EN1, EN2 and a power supply terminal VSS. The output terminal OUT is for supplying a gate driving signal to enable a corresponding one of the gate lines. The power supply terminal VSS is electrically coupled to receive the power signal Vss. The repair signal input terminals EN1, EN2 are respectively adapted to receive the clock pulse signals CK, XCK, and the stage becomes inoperative when the repair signal input terminals EN1, EN2 are respectively electrically coupled with the clock pulse signals CK, XCK and thereby the output terminal OUT no longer supplies the gate driving signal to enable the corresponding one of the gate lines. The repair signal input terminals EN1, EN2 are respectively preset to be electrically disconnected with the clock pulse signals CK, XCK. The input terminal IN1 of the first stage ST1 of the cascade-connected stages is supplied with a start pulse STV, and the input terminals IN1 of the other stages are electrically coupled to the output terminals OUT of respective front stages so as to receive such start pulses from the respective front stages.
  • Likewise, each of the stages of the gate driving circuit 325 b includes input terminals IN1, IN2, a clock pulse input terminal CLK, an output terminal OUT, repair signal input terminals EN1, EN2 and a power supply terminal VSS. Electrical connections of respective stages of the gate driving circuit 325 b are similar to that of respective stages of the gate driving circuit 325 a and thus will not be repeated herein.
  • Referring to FIG. 7, showing a circuit connection diagram of any one of the stages of the gate driving circuits 325 a, 325 b. As illustrated in FIG. 7, the stage includes transistors T1, T2, T3, T5 and T6. The source electrode of the transistor T1 is electrically coupled to the output terminal OUT of the stage, and the drain electrode of the transistor T1 is electrically coupled to the clock pulse input terminal CLK of the stage. The transistor T2 functions as a pull low circuit, the source electrode of the transistor T2 is electrically coupled to a predetermined potential (i.e., a grounding potential Vss in the present embodiment), the drain electrode of the transistor T2 is electrically coupled to both the gate electrode and source electrode of the transistor T1, and the gate electrode of the transistor T2 is electrically coupled to the input terminal IN2 of the stage. The source electrode of the transistor T3 is electrically coupled to the gate electrode of the transistor T1, and both the gate electrode and drain electrode of the transistor T3 are electrically coupled to the input terminal IN1 of the stage. The transistors T5 and T6 together constitute a repair circuit, the drain electrodes of the transistors T5, T6 act as a first terminal of the repair circuit and are electrically coupled to the gate electrode of the transistor T1, the source electrodes of the transistors T5, T6 act as a second terminal of the repair circuit and are electrically coupled to the predetermined potential (i.e., the grounding potential Vss in the present embodiment), and the gate electrodes of the transistors T5, T6 act as two control terminals of the repair circuit and respectively are electrically coupled to the repair signal input terminals EN1, EN2 of the stage. When the clock pulse signals CK, XCK are respectively supplied to the repair signal input terminals EN1, EN2, the transistors T5, T6 are alternately turn on, and thereby the potential on the gate electrode of the transistor T1 is continuously pulled to the predetermined potential and the transistor T1 maintains at off-state so that the stage is inoperative.
  • Referring to FIG. 8, a repairing method for the above-mentioned display device 30 will be described below in detail. FIG. 8 shows a circuit block diagram of the gate driving circuits 325 a, 325 b of repaired display device 30. More specifically, when a defect occurs in one of the gate driving circuits 325 a, 325 b of the display device 30, for example the gate driving circuit 325 a is defective, the repair signal input terminals EN1, EN2 of each of the stages of the defective gate driving circuit 325 a respectively are expected to be electrically coupled with the clock pulse signals CK, XCK (as illustrated in FIG. 8), to maintain the transistor T1 of each of the stages at off-state and thereby the stages are inoperative. Furthermore, the electrical connection between the input terminal IN1 of the first stage ST1 of the defective gate driving circuit 325 a and the start pulse STV is expected to be cut off (as denoted by a dashed line in FIG. 8), and the electrical connection between the clock pulse input terminal CLK of each of the stages of the defective gate driving circuit 325 a and the corresponding one of the clock pulse signals CK, XCK is expected to be cut off (as denoted by another dashed line in FIG. 8). The above-mentioned cut off of electrical connections can be performed by laser cutting.
  • As seen from FIG. 8, the repair signal input terminals EN1, EN2 of each of the stages of the defective gate driving circuits 325 a are respectively electrically coupled to the clock pulse signals CK, XCK, on the contrary, the repair signal input terminals EN1, EN2 of each of the stages of the gate driving circuit 325 b respectively are preset to be electrically disconnected with the clock pulse signals CK, XCK. Moreover, the clock pulse input terminal CLK of each of the stages of the defective gate driving circuit 325 a is electrically disconnected with the corresponding one of the clock pulse signals CK, XCK (i.e., the drain electrode of the transistor T1 is electrically disconnected with the corresponding one of the clock pulse signals CK, XCK), but the clock pulse input terminal CLK of each of the stages of the gate driving circuit 325 b is electrically coupled with the corresponding one of the clock pulse signals CK, XCK.
  • In summary, in the above-mentioned embodiments of the present invention, by way of specific designs for the gate driving circuits of the display device, e.g., each of the stages of the gate driving circuits is configured with a repair circuit, when a defect occurs in one of the gate driving circuits of the display device, the stages of the defective gate driving circuit can be made to be inoperative under the control of at least one repair signal supplied thereto. As a result, the purpose of repairing the display device is achieved. In addition, in the above-mentioned embodiments, when a defect occurs in one gate driving circuit, by way of supplying at least one repair signal to make the stages of the defective gate driving circuit to be inoperative, the defective gate driving circuit would be inoperative in whole. Accordingly, the defect of H-weak line or H-weak block in displayed images caused by a case of local repair to the defective gate driving circuit can be effectively improved.
  • In addition, the skilled person in the art can make some modifications with respect to the display devices and the repairing methods in the above-mentioned embodiments, for example, suitably changing the circuit structural configuration(s) of the repair circuit and/or the pull low circuit, and/or interchanging the connections of the source electrodes and the drain electrodes of respective transistors, and so on.
  • The above description is given by way of example, and not limitation. Given the above disclosure, one skilled in the art could devise variations that are within the scope and spirit of the invention disclosed herein, including configurations ways of the recessed portions and materials and/or designs of the attaching structures. Further, the various features of the embodiments disclosed herein can be used alone, or in varying combinations with each other and are not intended to be limited to the specific combination described herein. Thus, the scope of the claims is not to be limited by the illustrated embodiments.

Claims (34)

1. A display device comprising:
a first gate line; and
two gate-on-array circuits arranged at two opposite sides of the first gate line, each of the gate-on-array circuits comprising a first stage electrically coupled to the first gate line;
wherein each of the first stages comprises:
a first transistor, the first source/drain electrode of the first transistor being electrically coupled to the first gate line and acts as an output terminal of the first stage, and the second source/drain electrode of the first transistor being electrically coupled to receive a clock pulse signal; and
a repair circuit including a first terminal, a second terminal and at least one control terminal, the first terminal of the repair circuit being electrically coupled to the gate electrode of the first transistor, the second terminal of the repair circuit being electrically coupled to a predetermined potential, and the at least one control terminal of the repair circuit being adapted to receive at least one repair signal to pull a potential on the gate electrode of the first transistor to the predetermined potential and thereby the first transistor is maintained at off-state when the at least one repair signal is supplied to the repair circuit, the at least one control terminal being preset to be electrically disconnected with the at least one repair signal.
2. The display device as claimed in claim 1, further comprising a second gate line neighboring with the first gate line, and each of the gate-on-array circuits further comprising a second stage neighboring with the first stage and electrically coupled to the second gate line; wherein each of the second stages comprises one first transistor and one repair circuit, the first source/drain electrode of the first transistor of the second stage is electrically coupled to the second gate line and acts as an output terminal of the second stage, and the second source/drain electrode of the first transistor of the second stage is electrically coupled to receive another clock pulse signal having an inverted phase with respect to the clock pulse signal.
3. The display device as claimed in claim 2, wherein each of the first stages further comprises a second transistor, the gate electrode of the second transistor is electrically coupled to the first source/drain electrode of the first transistor of the corresponding second stage, the first source/drain electrode of the second transistor is electrically coupled to the predetermined potential, and the second source/drain electrode of the second transistor is electrically coupled to both the gate electrode and the first source/drain electrode of the first transistor of the first stage.
4. The display device as claimed in claim 3, wherein each of the second stages further comprises a third transistor, the first source/drain electrode of the third transistor is electrically coupled to the gate electrode of the first transistor the second stage, and both the gate electrode and the second source/drain electrode of the third transistor are electrically coupled to the first source/drain electrode of the first transistor of the corresponding first stage.
5. The display device as claimed in claim 1, wherein the repair circuit comprises a fourth transistor, the gate electrode of the fourth transistor acts as one control terminal of the repair circuit, the first source/drain electrode of the fourth transistor acts as the second terminal of the repair circuit, and the second source/drain electrode of the fourth transistor acts as the first terminal of the repair circuit.
6. The display device as claimed in claim 5, wherein the amount of the at least one repair signal is one, and the one repair signal is a direct current signal.
7. The display device as claimed in claim 5, wherein the amount of the at least one repair signal is one, and the one repair signal is an alternating current signal.
8. The display device as claimed in claim 1, wherein the repair circuit comprises a fifth transistor and a sixth transistor, the gate electrodes of the fifth and sixth transistors act as two control terminals of the repair circuit, the first source/drain electrodes of the fifth and sixth transistors are electrically coupled to the second terminal of the repair circuit, and the second source/drain electrodes of the fifth and sixth transistors are electrically coupled to the first terminal of the repair circuit.
9. The display device as claimed in claim 8, wherein the amount of the at least one repair signal is two, and the two repair signals respectively are the clock pulse signal and another clock pulse signal having an inverted phase with respect to the clock pulse signal.
10. A repairing method for the display device as claimed in claim 1, comprising:
electrically coupling the at least one control terminal of the repair circuit of the first stage of a defective one of the gate-on-array circuit to the at least one repair signal.
11. The repairing method as claimed in claim 10, further comprising:
cutting off the electrical connection between the second source/drain electrode of the first transistor of the first stage of the defective gate-on-array circuit and the clock pulse signal.
12. The repairing method as claimed in claim 10, wherein the amount of the at least one repair signal is one, and the one repair signal is one of a direct current signal and an alternating current signal.
13. The repairing method as claimed in claim 10, wherein the amount of the at least one repair signal is two, and the two repair signals respectively are the clock pulse signal and another clock pulse signal having an inverted phase with respect to the clock pulse signal.
14. A display device comprising:
a plurality of gate lines;
a first gate driving circuit comprising a plurality of cascade-connected stages, the stages of the first gate driving circuit being arranged at a first side of the gate lines and respectively electrically coupled to first terminals of the gate lines; and
a second gate driving circuit comprising a plurality of cascade-connected stages, the stages of the second gate driving circuit being arranged at a second side of the gate lines and respectively electrically coupled to second terminals of the gate lines;
wherein each of the stages of the first and second gate driving circuits comprises a first input terminal, a second input terminal, a clock pulse input terminal, an output terminal and at least one repair signal input terminal, the output terminal is for supplying a gate driving signal to enable one of the gate lines, the at least one repair signal input terminal is adapted to receive at least one repair signal, and the stage is inoperative when the at least one repair signal input terminal is electrically coupled with the at least one repair signal;
wherein the first input terminal of a front stage of two neighboring stages of the same gate driving circuit is electrically coupled to receive a start pulse, the second input terminal of the front stage is electrically coupled to the output terminal of a rear stage of the two neighboring stages, the clock pulse input terminal of the front stage is electrically coupled to receive a first clock pulse signal, the first input terminal of the rear stage is electrically coupled to the output terminal of the front stage, and the clock pulse input terminal of the rear stage is electrically coupled to receive a second clock pulse signal having an inverted phase with respect to the first clock pulse signal.
15. The display device as claimed in claim 14, wherein each of the stages of the first and second gate driving circuits comprises a first transistor and a repair circuit, the first source/drain electrode of the first transistor is electrically coupled to the output terminal of the stage, the second source/drain electrode of the first transistor is electrically coupled to the clock pulse input terminal of the stage, the repair circuit comprises a first terminal, a second terminal and at least one control terminal, the first terminal of the repair circuit is electrically coupled to the gate electrode of the first transistor, the second terminal of the repair circuit is electrically coupled to a predetermined potential, and the at least one control terminal of the repair circuit is electrically coupled with the at least one repair signal input terminal of the stage and adapted to receive the at least one repair signal to pull a potential on the gate electrode of the first transistor to the predetermined potential and maintain the first transistor at off-state accordingly.
16. The display device as claimed in claim 15, wherein each of the stages of the first and second gate driving circuits further comprises a second transistor, the first source/drain electrode of the second transistor is electrically coupled to the predetermined potential, the second source/drain electrode of the second transistor is electrically coupled to both the gate electrode and the first source/drain electrode of the first transistor, and the gate electrode of the second transistor is electrically coupled to the second input terminal of the stage.
17. The display device as claimed in claim 16, wherein each of the stages of the first and second gate driving circuits further comprises a third transistor, the first source/drain electrode of the third transistor is electrically coupled to the gate electrode of the first transistor, and both the gate electrode and the second source/drain electrode of the third transistor are electrically coupled to the first input terminal of the stage.
18. The display device as claimed in claim 15, wherein the repair circuit comprises a fourth transistor, the gate electrode of the fourth transistor acts as one control terminal of the repair circuit, the first source/drain electrode of the fourth transistor acts as the second terminal of the repair circuit, and the second source/drain electrode of the fourth transistor acts as the first terminal of the repair circuit.
19. The display device as claimed in claim 18, wherein the amount of the at least one repair signal is one, and the one repair signal is a direct current signal.
20. The display device as claimed in claim 18, wherein the amount of the at least one repair signal is one, and the one repair signal is an alternating current signal.
21. The display device as claimed in claim 15, wherein the repair circuit comprises a fifth transistor and a sixth transistor, the gate electrodes of the fifth and sixth transistors act as two control terminals of the repair circuit, the first source/drain electrodes of the fifth and sixth transistors are electrically coupled to the second terminal of the repair circuit, the second source/drain electrodes of the fifth and sixth transistors are electrically coupled to the first terminal of the repair circuit, the amount of the at least one repair signal is two, and the two repair signals respectively are the first clock pulse signal and the second clock pulse signal.
22. A repairing method for display device, comprising:
preparing a display device as claimed in claim 14; and
electrically coupling the at least one repair signal input terminal of each of the stages of a defective gate driving circuit of the first and second gate driving circuits to the at least one repair signal.
23. The repairing method as claimed in claim 22, further comprising:
cutting off the electrical connection between the first input terminal of the first stage of the stages of the defective gate driving circuit and one start pulse; and
cutting off the electrical connection between the clock pulse input terminal of each of the stages of the defective gate driving circuit and the corresponding one of the first and second clock pulse signals.
24. The repairing method as claimed in claim 22, wherein the amount of the at least one repair signal is one, and the one repair signal is one of a direct current signal and an alternating current signal.
25. The repairing method as claimed in claim 22, wherein the amount of at least one repair signal is two, and the two repair signals respectively are the first clock pulse signal and the second clock pulse signal.
26. A display device comprising:
a plurality of gate lines;
a first gate driving circuit comprising a plurality of cascade-connected stages, the stages of the first gate driving circuit being arranged at a first side of the gate lines and respectively electrically coupled to first terminals of the gate lines; and
a second gate driving circuit comprising a plurality of cascade-connected stages, the stages of the second gate driving circuit being arranged at a second side of the gate lines and respectively electrically coupled to second terminals of the gate lines;
wherein each of the stages of the first and second gate driving circuits comprises:
a first transistor, the first source/drain electrode of the first transistor being electrically coupled to a corresponding one of the gate lines and acts an output terminal of the stage, and the second source/drain electrode of the first transistor being electrically coupled to receive a clock pulse signal; and
a repair circuit including a first terminal, a second terminal and at least one control terminal, the first terminal of the repair circuit being electrically coupled to the gate electrode of the first transistor, and the second terminal of the repair circuit being electrically coupled to a predetermined potential;
wherein the at least one control terminal of the repair circuit of each of the stages of the first gate driving circuit is electrically coupled to receive at least one repair signal, the at least one repair signal enables the repair circuit to pull a potential on the gate electrode of the first transistor of the stage to the predetermined potential and thereby the first transistor maintains at off-state, the at least one control terminal of the repair circuit of each of the stages of the second gate driving circuit is electrically disconnected with the at least one repair signal.
27. The display device as claimed in claim 26, wherein the second source/drain electrode of the first transistor of each of the stages of the first gate driving circuit is electrically disconnected with the clock pulse signal, but the second source/drain electrode of the first transistor of each of the stages of the second gate driving circuit is electrically coupled with the clock pulse signal.
28. The display device as claimed in claim 26, wherein each of the stages of the first and second gate driving circuits further comprises a second transistor, the gate electrode of the second transistor is electrically coupled to the first source/drain electrode of the first transistor of a rear stage neighboring with the stage, the first source/drain electrode of the second transistor is electrically coupled to the predetermined potential, and the second source/drain electrode of the second transistor is electrically coupled to both the gate electrode and the first source/drain electrode of the first transistor of the stage.
29. The display device as claimed in claim 28, wherein each of the stages of the first and second gate driving circuits further comprises a third transistor, the first source/drain electrode of the third transistor is electrically coupled to the gate electrode of the first transistor of the stage, and both the gate electrode and the second source/drain electrode of the third transistor are electrically coupled to the first source/drain electrode of the first transistor of a front stage neighboring with the stage.
30. The display device as claimed in claim 26, wherein the repair circuit comprises a fourth transistor, the gate electrode of the fourth transistor acts as one control terminal of the repair circuit, the first source/drain electrode of the fourth transistor acts as the second terminal of the repair circuit, and the second source/drain electrode of the fourth transistor acts as the first terminal of the repair circuit.
31. The display device as claimed in claim 30, wherein the amount of the at least one repair signal is one, and the one repair signal is a direct current signal.
32. The display device as claimed in claim 30, wherein the amount of the at least one repair signal is one, and the one repair signal is an alternating current signal.
33. The display device as claimed in claim 26, wherein the repair circuit comprises a fifth transistor and a sixth transistor, the gate electrodes of the fifth and sixth transistors act as two control terminals of the repair circuit, the first source/drain electrodes of the fifth and sixth transistors are electrically coupled to the second terminal of the repair circuit, and the second source/drain electrodes of the fifth and sixth transistors are electrically coupled to the first terminal of the repair circuit.
34. The display device as claimed in claim 33, wherein the amount of the at least one repair signal are two, and the two repair signals respectively are two clock pulse signals having inverted phases with respect to each other.
US12/553,973 2009-02-10 2009-09-03 Display device and repairing method therefor Active 2031-01-01 US8284377B2 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
TW98104166A 2009-02-10
TW098104166 2009-02-10
TW098104166A TWI375831B (en) 2009-02-10 2009-02-10 Display device and repairing method therefor

Publications (2)

Publication Number Publication Date
US20100201902A1 true US20100201902A1 (en) 2010-08-12
US8284377B2 US8284377B2 (en) 2012-10-09

Family

ID=42540151

Family Applications (1)

Application Number Title Priority Date Filing Date
US12/553,973 Active 2031-01-01 US8284377B2 (en) 2009-02-10 2009-09-03 Display device and repairing method therefor

Country Status (2)

Country Link
US (1) US8284377B2 (en)
TW (1) TWI375831B (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110148825A1 (en) * 2008-10-10 2011-06-23 Sharp Kabushiki Kaisha Display device and method for driving display device
US20110193831A1 (en) * 2010-02-09 2011-08-11 Sony Corporation Display device and electronic apparatus
JP2016524175A (en) * 2013-04-25 2016-08-12 京東方科技集團股▲ふん▼有限公司Boe Technology Group Co.,Ltd. Gate drive circuit and array substrate
US9601064B1 (en) * 2011-11-28 2017-03-21 Elbit Systems Ltd. Liquid crystal display with full driver redundancy scheme
KR101837326B1 (en) 2013-12-26 2018-04-19 센젠 차이나 스타 옵토일렉트로닉스 테크놀로지 컴퍼니 리미티드 Repairable goa circuit for flat panel display and display device
US20200105173A1 (en) * 2018-09-27 2020-04-02 HKC Corporation Limited Display control device, display, and self-test interrupt method
US11017703B2 (en) * 2018-12-25 2021-05-25 HKC Corporation Limited Method for manufacturing display device, method for repairing display device, and display device

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101146983B1 (en) * 2010-02-12 2012-05-23 삼성모바일디스플레이주식회사 A displaying apparatus, and an apparatus and a method for driving the displaying apparatus
TWI678689B (en) * 2018-10-12 2019-12-01 友達光電股份有限公司 Display device and repair method thereof

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5768196A (en) * 1996-03-01 1998-06-16 Cypress Semiconductor Corp. Shift-register based row select circuit with redundancy for a FIFO memory
US6970274B2 (en) * 2000-07-12 2005-11-29 Sharp Kabushiki Kaisha Display device and driving method of the same
US20070109011A1 (en) * 2005-11-15 2007-05-17 Photon Dynamics, Inc. Array Test Using The Shorting Bar And High Frequency Clock Signal For The Inspection Of TFT-LCD With Integrated Driver IC
US20090251449A1 (en) * 2003-07-15 2009-10-08 Myunge-Jae Park Array substrate, method of manufacturing the same and display apparatus having the same

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5768196A (en) * 1996-03-01 1998-06-16 Cypress Semiconductor Corp. Shift-register based row select circuit with redundancy for a FIFO memory
US6970274B2 (en) * 2000-07-12 2005-11-29 Sharp Kabushiki Kaisha Display device and driving method of the same
US20090251449A1 (en) * 2003-07-15 2009-10-08 Myunge-Jae Park Array substrate, method of manufacturing the same and display apparatus having the same
US20070109011A1 (en) * 2005-11-15 2007-05-17 Photon Dynamics, Inc. Array Test Using The Shorting Bar And High Frequency Clock Signal For The Inspection Of TFT-LCD With Integrated Driver IC

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110148825A1 (en) * 2008-10-10 2011-06-23 Sharp Kabushiki Kaisha Display device and method for driving display device
US8665201B2 (en) * 2008-10-10 2014-03-04 Sharp Kabushiki Kaisha Display device and method for driving display device
US20110193831A1 (en) * 2010-02-09 2011-08-11 Sony Corporation Display device and electronic apparatus
US9601064B1 (en) * 2011-11-28 2017-03-21 Elbit Systems Ltd. Liquid crystal display with full driver redundancy scheme
JP2016524175A (en) * 2013-04-25 2016-08-12 京東方科技集團股▲ふん▼有限公司Boe Technology Group Co.,Ltd. Gate drive circuit and array substrate
EP2991069A4 (en) * 2013-04-25 2016-10-12 Beijing Boe Optoelectronics Gate electrode drive circuit and array substrate
KR101837326B1 (en) 2013-12-26 2018-04-19 센젠 차이나 스타 옵토일렉트로닉스 테크놀로지 컴퍼니 리미티드 Repairable goa circuit for flat panel display and display device
US20200105173A1 (en) * 2018-09-27 2020-04-02 HKC Corporation Limited Display control device, display, and self-test interrupt method
US10832607B2 (en) * 2018-09-27 2020-11-10 HKC Corporation Limited Display control device, display, and self-test interrupt method
US11017703B2 (en) * 2018-12-25 2021-05-25 HKC Corporation Limited Method for manufacturing display device, method for repairing display device, and display device

Also Published As

Publication number Publication date
US8284377B2 (en) 2012-10-09
TW201030410A (en) 2010-08-16
TWI375831B (en) 2012-11-01

Similar Documents

Publication Publication Date Title
US8284377B2 (en) Display device and repairing method therefor
US10643563B2 (en) Display device
US9564097B2 (en) Shift register, stage-shift gate driving circuit and display panel
JP4942405B2 (en) Shift register for display device and display device including the same
KR101878380B1 (en) Scanning drive circuit and organic light-emitting display
JP6305709B2 (en) Display panel
KR102315888B1 (en) Gate circuit and display device using the same
US10453417B2 (en) Driver circuit
US8379011B2 (en) Driving device, display apparatus having the same and method of driving the display apparatus
US20140098015A1 (en) Shift Register Unit Circuit, Shift Register, Array Substrate And Display Apparatus
US20070164972A1 (en) Liquid crystal display and method of repairing the same
KR101691492B1 (en) Shift register, method for driving the same, and display device using the same
JP2006343746A (en) Display device
JP2009049985A (en) Method and device for reducing voltage at bootstrap point in electronic circuits
JP2007140512A (en) Gate driving circuit, repair method thereof, and liquid crystal display using the same
KR101133768B1 (en) Display device
KR101297241B1 (en) Driving device of Liquid crystal display device
US20140218274A1 (en) Display panel
KR20120111396A (en) Gate driver circuit and liquid crystal display comprising the same
KR20050000994A (en) Liquid crystal display of line-on-glass type
KR20160069046A (en) Method of driving display device
KR100897503B1 (en) Liquid crystal display
JP2006157462A (en) Buffer circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: AU OPTRONICS CORP., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HSU, JE-HAO;CHEN, WEN-PIN;YU, CHIU-MEI;AND OTHERS;REEL/FRAME:023192/0880

Effective date: 20090701

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12