US20090065479A1 - Dry etching method of high-k film - Google Patents

Dry etching method of high-k film Download PDF

Info

Publication number
US20090065479A1
US20090065479A1 US12/016,434 US1643408A US2009065479A1 US 20090065479 A1 US20090065479 A1 US 20090065479A1 US 1643408 A US1643408 A US 1643408A US 2009065479 A1 US2009065479 A1 US 2009065479A1
Authority
US
United States
Prior art keywords
film
etching
gas
polysilicon
dry etching
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/016,434
Inventor
Koichi Nakaune
Masatoshi Oyama
Motohiro Tanaka
Hitoshi Tamura
Masamichi Sakaguchi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hitachi High Tech Corp
Original Assignee
Hitachi High Technologies Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hitachi High Technologies Corp filed Critical Hitachi High Technologies Corp
Assigned to HITACHI HIGH-TECHNOLOGIES CORPORATION reassignment HITACHI HIGH-TECHNOLOGIES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NAKAUNE, KOICHI, OYAMA, MASATOSHI, SAKAGUCHI, MASAMICHI, TAMURA, HITOSHI, TANAKA, MOTOHIRO
Publication of US20090065479A1 publication Critical patent/US20090065479A1/en
Priority to US13/072,904 priority Critical patent/US20110171833A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/3065Plasma etching; Reactive-ion etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31105Etching inorganic layers
    • H01L21/31111Etching inorganic layers by chemical means
    • H01L21/31116Etching inorganic layers by chemical means by dry-etching
    • H01L21/31122Etching inorganic layers by chemical means by dry-etching of layers not containing Si, e.g. PZT, Al2O3

Definitions

  • the present invention relates a dry etching method of a semiconductor surface and, more particular, to a dry etching method of a High-k film in manufacturing a semiconductor device.
  • a metal oxide film having a high dielectric constant (to be referred to as a High-k film hereinafter) is used as a gate insulating film for attaining a miniaturization of a semiconductor device.
  • a High-k film made of Al 2 O 3 (alumina), ZrO 2 (zirconia), HfO 2 (hafnium oxide), or the like is used as an insulating film between a control gate and a floating gate. These two gates each are made of polysilicon or the like.
  • this device have isolation structure. When a High-k film is to be etched in manufacture of such a device, a step is formed by the floating gate and the isolation structure. For this reason, a high selectivity (ratio) to a polysilicon underlayer is needed.
  • a gas containing Cl 2 , BCl 3 , or the like is generally used.
  • a chlorine-based gas and a reducing gas such as CH 4 or the like are mixed with each other to execute etching.
  • a structure of a Flash device is configured as shown in FIG. 7 . More specifically, an underlying insulating film (gate oxide film) 15 made of a silicon oxide film and a polysilicon film 14 are formed on a silicon substrate 17 made of a silicon oxide film. The silicon substrate 17 has an isolation trench 16 formed thereon. The polysilicon film 14 is patterned up to the isolation trench 16 and the underlying insulating film (gate oxide film) 15 and then etched to form a floating gate 14 . After a High-k film 13 made of Al 2 O 3 or the like and having a step 28 is formed on the floating gate 14 , a polysilicon film 12 serving as a control gate and a tungsten silicide film 11 are formed, and a hard mask 10 is finally formed.
  • a High-k film 13 made of Al 2 O 3 or the like and having a step 28 is formed on the floating gate 14 .
  • the polysilicon film (control gate) 12 is formed to be orthogonal to the polysilicon film (floating gate) 14 .
  • a fluorocarbon-based gas having a high carbon ratio is added as an additive gas to a gas mixture of a rare gas and BCl 3 (boron trichloride).
  • BCl 3 boron trichloride
  • the present invention provides a dry etching method of a High-k film, comprising the step of adding a fluorocarbon-based gas to a gas mixture of a rare gas and a BCl 3 gas in a plasma-etching of a metal oxide film made by bonding a metal and oxide.
  • the present invention provides the above dry etching method wherein a metal constituting the metal oxide film includes at least one metal selected from the group consisting of Al, Hf, Zr, Ta and Si.
  • the present invention provides the above dry etching method wherein the metal oxide film is constituted by a stacked film made of at least one selected from the group consisting of Al 2 O 3 , HfO 2 , ZrO 2 , AlHfO and Ta 2 O 5 .
  • the present invention provides the above dry etching method wherein the fluorocarbon-based gas is a gas mixture containing at least one selected from the group consisting of C 2 F 4 , C 3 F 8 , C 4 F 8 , C 4 F 6 and C 5 F 8 .
  • the present invention provides the above dry etching method wherein the rare gas is a gas mixture containing at least one selected from the group consisting of He, Ne, Ar, Kr and Xe.
  • the present invention provides the above dry etching method wherein, in the gas mixture, a flow-rate ratio of the fluorocarbon-based gas to the BCl 3 gas ranges from 2% to 5%.
  • FIG. 1 is an overall block diagram of a plasma etching apparatus to which the present invention is applied.
  • FIGS. 2A to 2D are sectional views showing steps in manufacturing a gate electrode of NAND Flash memory according to an embodiment of the present invention.
  • FIGS. 3A and 3B are sectional views of etching profile changing depending on the presence/absence of an additive C 4 F 8 gas.
  • FIGS. 4A to 4C are sectional views of etching profile of open pattern area and dense pattern area when the C 4 F 8 gas is not added.
  • FIGS. 5A to 5C are sectional views of etching profile of open pattern area and dense pattern area when the C 4 F 8 gas is added.
  • FIG. 6 is a graph showing a relationship of a loading effect of etching rates to a flow-rate ratio between BCl 3 and C 4 F 8 .
  • FIG. 7 is a sectional view for explaining a structure of a Flash device having a High-k film.
  • FIG. 1 shows a plasma etching apparatus used to carry out the present invention.
  • the embodiment shows an exemplary microwave plasma etching apparatus using a microwave and a magnetic field in plasma generating means.
  • the microwave is oscillated by a magnetron 1 , passes through a waveguide tube 2 , and is incident on a vacuum chamber through a quartz plate 3 .
  • a solenoide coil 4 is arranged around the vacuum chamber.
  • a magnetic field generated by the solenoide coil 4 and the incident microwave cause electron cyclotron resonance (ECR). By this reaction, the process gas is efficiently made into a high-density plasma 5 .
  • ECR electron cyclotron resonance
  • a wafer 6 is fixed to an electrode by electrostatic adsorption such that an electrostatic adsorption power supply 7 applies a DC current voltage to electrode 8 .
  • a high-frequency power supply 9 is connected to the electrode.
  • a high-frequency power is applied to the high-frequency power supply 9 to cause ions in a plasma to be incident by applying an acceleration potential perpendicular to the wafer 6 , so that etching is performed.
  • a gas obtained after the etching is discharged from a discharge port formed at a lower portion of the apparatus by a turbo pump and a dry pump (not shown).
  • a wafer subjected to an etching process according to the present invention is a wafer shown in FIG. 7 .
  • a stacked film constituted by a patterned hard mask 10 , a tungsten silicide film 11 serving as a control gate, and a polysilicon film 12 , an interlayer insulating film 13 made of Al 2 O 3 , a polysilicon film 14 serving as a floating gate, an underlying insulating film (gate oxide film) 15 constituted by a silicon oxide film, and a silicon substrate 17 in which an isolation trench 16 buried with a silicon oxide film is formed.
  • FIGS. 2A to 2D A method of manufacturing a semiconductor device according to the present invention will be described below with reference to FIGS. 2A to 2D .
  • Left views in FIGS. 2A to 2D are explanatory views of FIG. 7 along an A-A section
  • right views in FIGS. 2A to 2D are explanatory views of FIG. 7 along a B-B section.
  • the tungsten silicide film 11 is etched by a gas mixture of Cl 2 and CF 4 and the underlying polysilicon film 12 is etched by a gas mixture of HBr and O 2 by using as a mask the hard mask 10 constituted by the patterned silicon oxide film ( FIG. 2B ).
  • the High-k film Al 2 O 3 serving as an interlayer insulating film is etched by using a gas mixture of Ar, BCl 3 , and C 4 F 8 ( FIG. 2C ). At this time, Al 2 O 3 etching having a high selectivity to the polysilicon 14 serving as an underlying film of Al 2 O 3 is necessary. A high selectivity to the isolation trench 16 constituted by a silicon oxide film serving as the other underlying film is desired.
  • the polysilicon film 14 constituting a floating gate is etched by a gas mixture of Cl 2 , HBr, and O 2 . Thereafter, overetching is performed by a gas mixture of HBr and O 2 .
  • the High-k film 13 serving as an interlayer insulating film has a step 28 and is formed on the polysilicon film 14 and the isolation trench 16 .
  • the High-k step 28 is completely removed.
  • the underlying insulating film (gate oxide film) 15 is eliminated during the etching of the polysilicon film, a punch through phenomenon which damages the silicon substrate 17 occurs to considerably deteriorate device performance.
  • FIG. 3B is a view showing a B-B sectional shape in FIG. 7 at dense area where a pattern of a control gate is dense and open area where the pattern of the control gate is thin when Ar, BCl 3 , and C 4 F 8 gas flow rates are set at 60, 60, and 2 ccm, respective, and the High-k film is completely removed at a pressure of 3 mTorr in a vacuum chamber, a microwave power of 1400 W, and a high-frequency power of 70 W.
  • FIGS. 4A to 4C are views showing progress states of etching of a C-C section serving as a dense pattern area and a D-D section serving as open pattern area in FIGS. 3A and 3B when C 4 F 8 is not added.
  • FIGS. 5A to 5C show progress states of etching when C 4 F 8 is added.
  • the High-k film 21 at the open area is etched at a rate lower than that of the High-k film 20 at the dense area to generate a remaining film difference 22 in a vertical direction as shown in FIG. 4B .
  • the High-k film 20 at the dense area is completely removed, the High-k film 21 at the open area is removed earlier than that at the dense area.
  • etching time for the polysilicon underlayer at the open area when Al 2 O 3 serving as the High-k film is not present is longer than that at the dense area, so that an etching reaction of polysilicon easily progresses.
  • the polysilicon at the open area is etched, so that profile difference 26 occurs.
  • the silicon oxide film of the isolation trench 16 made of the same oxide as that of the high-k film is etched without a difference in pattern density, which allows reduction of a profile difference 25 between the dense area and the open area of the isolation trench as shown in FIG. 4C .
  • FIG. 6 is a graph showing a loading effect of etching rates of the High-k film when flow rates of the C 4 F 8 gas are changed.
  • This graph shows a flow-rate ratio of a BCl 3 gas and a C 4 F 8 gas serving as etching gases.
  • an Ar flow rate, a BCl 3 flow rate, and a high-frequency power are 60 ccm, 60 ccm, and 70 W, respectively
  • a low loading effect of the etching rates is obtained when a flow-rate ratio of BCl 3 to C 4 F 8 ranges 2% to 5%.
  • a ratio of an etching rate at the dense area to an etching rate at the open area is set within the range of 90% to 110%.
  • the high-frequency power is appropriately set to make it possible to adjust a profile difference on etching rates of the High-k film.
  • a flow-rate ratio of C 4 F 8 to BCl 3 is desirably set within the range of 1% to 10%, more preferably, within the range of 2% to 5%.
  • Al 2 O 3 is exemplified as the High-k film.
  • C 4 F 8 is used as an additive gas.
  • a fluorocarbon gas having a high carbon ratio such as a C 2 F 4 gas, a C 3 F 8 gas, a C 5 F 8 gas or a C 4 F 6 gas in which etching of polysilicon does not easily progress
  • a loading effect can be reduced by optimizing a flow rate of the additive gas and a high-frequency power applied to the electrode.
  • the present invention can be applied to not only the C 4 F 8 gas but also the above fluorocarbon gases.
  • the process of manufacturing a gate electrode of NAND Flash device are exemplified.
  • the present invention can be applied to not only this process but also to etching or the like of a High-k film in manufacture of a SANOS (Silicon Aluminum-Oxide Nitride Oxide Silicon) type Flash device with an etching process for a metal oxide film such as an Al 2 O 3 film.
  • the process in manufacturing the gate electrode of the NAND Flash device is not limited to the embodiment.
  • the materials or processing methods used in the hard mask, the tungsten silicide film, the polysilicon film, and the gate oxide film are not limited to the embodiment.
  • the explanation is made on the assumption that the microwave ECR plasma etching apparatus is used.
  • a plasma source except for the microwave ECR plasma etching apparatus can be used without any problem. Therefore, the present invention can be applied to a dielectric plasma apparatus or a parallel plate plasma apparatus.
  • a metal oxide film serving as a High-k film can be etched with etching characteristics having a small etching rate difference and a small profile difference between the open area and dense area while keeping a high selectivity to a polysilicon underlying film.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Chemical & Material Sciences (AREA)
  • Manufacturing & Machinery (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Inorganic Chemistry (AREA)
  • General Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Plasma & Fusion (AREA)
  • Drying Of Semiconductors (AREA)
  • Semiconductor Memories (AREA)
  • Non-Volatile Memory (AREA)

Abstract

An object of the invention is to provide a dry etching method of a metal oxide High-k film having etching characteristics which achieve a small etching rate difference and a small profile difference between open area and dense area while keeping a high selectivity to a polysilicon underlying film. In the method of dry-etching a High-k film by using a plasma, a small amount of fluorocarbon gas having a high carbon ratio is added to a BCl3 gas mixed with a rare gas.

Description

    FIELD OF THE INVENTION
  • The present invention relates a dry etching method of a semiconductor surface and, more particular, to a dry etching method of a High-k film in manufacturing a semiconductor device.
  • BACKGROUND OF THE INVENTION
  • In a recent semiconductor device, a metal oxide film having a high dielectric constant (to be referred to as a High-k film hereinafter) is used as a gate insulating film for attaining a miniaturization of a semiconductor device. In particular, in NAND Flash device, a High-k film made of Al2O3 (alumina), ZrO2 (zirconia), HfO2 (hafnium oxide), or the like is used as an insulating film between a control gate and a floating gate. These two gates each are made of polysilicon or the like. Furthermore, this device have isolation structure. When a High-k film is to be etched in manufacture of such a device, a step is formed by the floating gate and the isolation structure. For this reason, a high selectivity (ratio) to a polysilicon underlayer is needed.
  • In etching of a High-k film having low volatility of an Al2O3 film or the like, a gas containing Cl2, BCl3, or the like is generally used. As a conventional technique, for example, JP-A-2005-268292 discloses that a chlorine-based gas and a reducing gas such as CH4 or the like are mixed with each other to execute etching.
  • BRIEF SUMMARY OF THE INVENTION
  • A structure of a Flash device is configured as shown in FIG. 7. More specifically, an underlying insulating film (gate oxide film) 15 made of a silicon oxide film and a polysilicon film 14 are formed on a silicon substrate 17 made of a silicon oxide film. The silicon substrate 17 has an isolation trench 16 formed thereon. The polysilicon film 14 is patterned up to the isolation trench 16 and the underlying insulating film (gate oxide film) 15 and then etched to form a floating gate 14. After a High-k film 13 made of Al2O3 or the like and having a step 28 is formed on the floating gate 14, a polysilicon film 12 serving as a control gate and a tungsten silicide film 11 are formed, and a hard mask 10 is finally formed. Thereafter, patterning and etching processes are performed to form a Flash device on the underlying insulating film (gate oxide film) 15. In this case, the polysilicon film (control gate) 12 is formed to be orthogonal to the polysilicon film (floating gate) 14.
  • However, in the conventional technique, an addition of the gas having high reducibility increases not only an etching rate of the High-k film but also etching rates of a hard mask of a silicon oxide film and an isolation trench. Consequently, a selectivity to the silicon oxide film disadvantageously decreases.
  • In order to solve the above problem, it is an object of the present invention to provide a dry etching method of a High-k film having etching characteristics with a small etching rate difference and a small profile difference between open area and dense area of a pattern while keeping a high selectivity to a polysilicon underlying film in etching of a metal oxide serving as the High-k film.
  • In order to perform plasma etching to a metal oxide film made by bonding a metal and oxygen, a fluorocarbon-based gas having a high carbon ratio is added as an additive gas to a gas mixture of a rare gas and BCl3 (boron trichloride). As a consequence, a High-k film can be etched at a high selectivity to an polysilicon underlayer without a difference in pattern density.
  • That is, the present invention provides a dry etching method of a High-k film, comprising the step of adding a fluorocarbon-based gas to a gas mixture of a rare gas and a BCl3 gas in a plasma-etching of a metal oxide film made by bonding a metal and oxide.
  • Additionally, the present invention provides the above dry etching method wherein a metal constituting the metal oxide film includes at least one metal selected from the group consisting of Al, Hf, Zr, Ta and Si.
  • Additionally, the present invention provides the above dry etching method wherein the metal oxide film is constituted by a stacked film made of at least one selected from the group consisting of Al2O3, HfO2, ZrO2, AlHfO and Ta2O5.
  • Additionally, the present invention provides the above dry etching method wherein the fluorocarbon-based gas is a gas mixture containing at least one selected from the group consisting of C2F4, C3F8, C4F8, C4F6 and C5F8.
  • Additionally, the present invention provides the above dry etching method wherein the rare gas is a gas mixture containing at least one selected from the group consisting of He, Ne, Ar, Kr and Xe.
  • Additionally, the present invention provides the above dry etching method wherein, in the gas mixture, a flow-rate ratio of the fluorocarbon-based gas to the BCl3 gas ranges from 2% to 5%.
  • Other objects, features and advantages of the invention will become apparent from the following description of the embodiments of the invention taken in conjunction with the accompanying drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is an overall block diagram of a plasma etching apparatus to which the present invention is applied.
  • FIGS. 2A to 2D are sectional views showing steps in manufacturing a gate electrode of NAND Flash memory according to an embodiment of the present invention.
  • FIGS. 3A and 3B are sectional views of etching profile changing depending on the presence/absence of an additive C4F8 gas.
  • FIGS. 4A to 4C are sectional views of etching profile of open pattern area and dense pattern area when the C4F8 gas is not added.
  • FIGS. 5A to 5C are sectional views of etching profile of open pattern area and dense pattern area when the C4F8 gas is added.
  • FIG. 6 is a graph showing a relationship of a loading effect of etching rates to a flow-rate ratio between BCl3 and C4F8.
  • FIG. 7 is a sectional view for explaining a structure of a Flash device having a High-k film.
  • DESCRIPTION OF REFERENCE NUMERALS
    • 1 Magnetron
    • 2 Waveguide tube
    • 3 Quartz plate
    • 4 Solenoide coil
    • 5 Plasma
    • 6 Wafer
    • 7 DC power supply
    • 8 Electrode
    • 9 High-frequency power supply
    • 10 Hard mask
    • 11 Tungsten silicide film
    • 12 Polysilicon film (control gate)
    • 13 High-k film
    • 14 Polysilicon film (floating gate)
    • 15 Underlying insulating film (gate oxide film)
    • 16 Isolation trench
    • 17 Silicon substrate
    • 18 Amount of remaining polysilicon film at dense area
    • 19 Amount of remaining polysilicon film at open area
    • 20 High-k film at dense area
    • 21 High-k film at open area
    • 22 Loading effect on amounts of remaining High-k film
    • 23 Amount of etching isolation trench at dense area
    • 24 Amount of etching isolation trench at open area
    • 25 Loading effect on amounts of etching isolation trenches
    • 26 Loading effect on amounts of remaining polysilicon film
    • 27 Range where loading effect of etching rate is low
    • 28 High-k step
    DETAILED DESCRIPTION OF THE INVENTION
  • An embodiment of the present invention is described below.
  • FIG. 1 shows a plasma etching apparatus used to carry out the present invention. The embodiment shows an exemplary microwave plasma etching apparatus using a microwave and a magnetic field in plasma generating means. In FIG. 1, the microwave is oscillated by a magnetron 1, passes through a waveguide tube 2, and is incident on a vacuum chamber through a quartz plate 3. A solenoide coil 4 is arranged around the vacuum chamber. A magnetic field generated by the solenoide coil 4 and the incident microwave cause electron cyclotron resonance (ECR). By this reaction, the process gas is efficiently made into a high-density plasma 5. A wafer 6 is fixed to an electrode by electrostatic adsorption such that an electrostatic adsorption power supply 7 applies a DC current voltage to electrode 8. A high-frequency power supply 9 is connected to the electrode. A high-frequency power is applied to the high-frequency power supply 9 to cause ions in a plasma to be incident by applying an acceleration potential perpendicular to the wafer 6, so that etching is performed. A gas obtained after the etching is discharged from a discharge port formed at a lower portion of the apparatus by a turbo pump and a dry pump (not shown).
  • A wafer subjected to an etching process according to the present invention is a wafer shown in FIG. 7. From the top, a stacked film constituted by a patterned hard mask 10, a tungsten silicide film 11 serving as a control gate, and a polysilicon film 12, an interlayer insulating film 13 made of Al2O3, a polysilicon film 14 serving as a floating gate, an underlying insulating film (gate oxide film) 15 constituted by a silicon oxide film, and a silicon substrate 17 in which an isolation trench 16 buried with a silicon oxide film is formed.
  • A method of manufacturing a semiconductor device according to the present invention will be described below with reference to FIGS. 2A to 2D. Left views in FIGS. 2A to 2D are explanatory views of FIG. 7 along an A-A section, and right views in FIGS. 2A to 2D are explanatory views of FIG. 7 along a B-B section.
  • Using the plasma etching apparatus shown in FIG. 1, the tungsten silicide film 11 is etched by a gas mixture of Cl2 and CF4 and the underlying polysilicon film 12 is etched by a gas mixture of HBr and O2 by using as a mask the hard mask 10 constituted by the patterned silicon oxide film (FIG. 2B).
  • The High-k film Al2O3 serving as an interlayer insulating film is etched by using a gas mixture of Ar, BCl3, and C4F8 (FIG. 2C). At this time, Al2O3 etching having a high selectivity to the polysilicon 14 serving as an underlying film of Al2O3 is necessary. A high selectivity to the isolation trench 16 constituted by a silicon oxide film serving as the other underlying film is desired.
  • Furthermore, the polysilicon film 14 constituting a floating gate is etched by a gas mixture of Cl2, HBr, and O2. Thereafter, overetching is performed by a gas mixture of HBr and O2.
  • In the present invention, in processing for the High-k film 13 shown in FIG. 2C, a small amount of C4F8 of a fluorocarbon-based gas is added. An effect of adding C4F8 is described below.
  • As shown in FIG. 7, the High-k film 13 serving as an interlayer insulating film has a step 28 and is formed on the polysilicon film 14 and the isolation trench 16. The High-k step 28 is completely removed. At this time, when an amount of remaining film of the polysilicon film 14 is small, the underlying insulating film (gate oxide film) 15 is eliminated during the etching of the polysilicon film, a punch through phenomenon which damages the silicon substrate 17 occurs to considerably deteriorate device performance.
  • FIG. 3B is a view showing a B-B sectional shape in FIG. 7 at dense area where a pattern of a control gate is dense and open area where the pattern of the control gate is thin when Ar, BCl3, and C4F8 gas flow rates are set at 60, 60, and 2 ccm, respective, and the High-k film is completely removed at a pressure of 3 mTorr in a vacuum chamber, a microwave power of 1400 W, and a high-frequency power of 70 W.
  • In this case, amounts of remaining polysilicon at the dense pattern area and the open pattern area are almost equal to each other (x≈y) due to the adding effect of the C4F8 gas. However, when the C4F8 gas is not added, an etching rate of the polysilicon at open area is larger than that at dense area. For this reason, as shown in FIG. 3A, a difference in pattern density between the amount of remaining polysilicon becomes very large as shown in FIG. 3A (x>>y), and a punch through phenomenon, in which an underlying insulating film (gate oxide film) has gone, occurs at open area.
  • FIGS. 4A to 4C are views showing progress states of etching of a C-C section serving as a dense pattern area and a D-D section serving as open pattern area in FIGS. 3A and 3B when C4F8 is not added. With reference to FIGS. 4A to 4C, FIGS. 5A to 5C show progress states of etching when C4F8 is added.
  • When C4F8 is not added as shown in FIG. 4A, the High-k film 21 at the open area is etched at a rate lower than that of the High-k film 20 at the dense area to generate a remaining film difference 22 in a vertical direction as shown in FIG. 4B. When the High-k film 20 at the dense area is completely removed, the High-k film 21 at the open area is removed earlier than that at the dense area. As a result, as shown in FIG. 4C, etching time for the polysilicon underlayer at the open area when Al2O3 serving as the High-k film is not present is longer than that at the dense area, so that an etching reaction of polysilicon easily progresses. The polysilicon at the open area is etched, so that profile difference 26 occurs.
  • On the other hand, when C4F8 shown in FIG. 5 is added, a deposition including CxFy is formed on the High-k film surface to act in a direction to disturb the progress of etching. However, since a deposition rate is higher in the open area than in the dense area, the profile difference of the High-k film is improved. In this manner, as shown in FIG. 5B, etching at the open area on the right view progresses at a state that a difference in profile between the dense area on the left view and the open area on the right view is small. Thereby, as shown in FIG. 5C, etching being free from a difference in profile at the dense pattern area and the open pattern area can be performed. In this case, since a fluorocarbon gas (C4F8) having a high carbon ratio is added, a selectivity to polysilicon is not lowered without causing C4F8 itself to etch the polysilicon underlayer.
  • Furthermore, in the addition of C4F8, as shown in FIG. 5C, the silicon oxide film of the isolation trench 16 made of the same oxide as that of the high-k film is etched without a difference in pattern density, which allows reduction of a profile difference 25 between the dense area and the open area of the isolation trench as shown in FIG. 4C.
  • FIG. 6 is a graph showing a loading effect of etching rates of the High-k film when flow rates of the C4F8 gas are changed. This graph shows a flow-rate ratio of a BCl3 gas and a C4F8 gas serving as etching gases. When an Ar flow rate, a BCl3 flow rate, and a high-frequency power are 60 ccm, 60 ccm, and 70 W, respectively, a low loading effect of the etching rates is obtained when a flow-rate ratio of BCl3 to C4F8 ranges 2% to 5%. In this case, in a low loading region 27 shown in FIG. 6, a ratio of an etching rate at the dense area to an etching rate at the open area is set within the range of 90% to 110%.
  • When the flow-rate ratio of C4F8 is 10%, an negative microloading phenomenon where the etching rate at the dense area is higher than the etching rate at the open area occurs. However, in this case, the high-frequency power is changed into 100 W, a preferable loading can be obtained. Similarly, when the flow-rate ratio is 1%, the high-frequency power is decreased to make it possible to obtain a preferable loading.
  • As described above, the high-frequency power is appropriately set to make it possible to adjust a profile difference on etching rates of the High-k film. However, when the high-frequency power is excessively increased, etching of the polysilicon underlayer cannot be suppressed. For this reason, a flow-rate ratio of C4F8 to BCl3 is desirably set within the range of 1% to 10%, more preferably, within the range of 2% to 5%.
  • In the embodiment, Al2O3 is exemplified as the High-k film. However, the present invention can also be applied to etching of a High-k film made of AlxOyNz (x=1 to 3, y=1 to 5, z=0 to 5), ZrxOyNz (x=1 to 3, y=1 to 5, z=0 to 5), AlvHfwSixOyNz (v=0 to 3, w=0 to 3, x=0 to 3, y=1 to 5, z=0 to 5), TaxOyNz (x=1 to 3, y=1 to 5, z=0 to 5), and the like.
  • Also, C4F8 is used as an additive gas. When a fluorocarbon gas having a high carbon ratio such as a C2F4 gas, a C3F8 gas, a C5F8 gas or a C4F6 gas in which etching of polysilicon does not easily progress is used, a loading effect can be reduced by optimizing a flow rate of the additive gas and a high-frequency power applied to the electrode. For this reason, the present invention can be applied to not only the C4F8 gas but also the above fluorocarbon gases.
  • In the embodiment, the process of manufacturing a gate electrode of NAND Flash device are exemplified. However, the present invention can be applied to not only this process but also to etching or the like of a High-k film in manufacture of a SANOS (Silicon Aluminum-Oxide Nitride Oxide Silicon) type Flash device with an etching process for a metal oxide film such as an Al2O3 film. In addition, the process in manufacturing the gate electrode of the NAND Flash device is not limited to the embodiment. The materials or processing methods used in the hard mask, the tungsten silicide film, the polysilicon film, and the gate oxide film are not limited to the embodiment.
  • Furthermore, in the embodiment, the explanation is made on the assumption that the microwave ECR plasma etching apparatus is used. However, a plasma source except for the microwave ECR plasma etching apparatus can be used without any problem. Therefore, the present invention can be applied to a dielectric plasma apparatus or a parallel plate plasma apparatus.
  • It should be further understood by those skilled in the art that although the foregoing description has been made on embodiments of the invention, the invention is not limited thereto and various changes and modifications may be made without departing from the spirit of the invention and the scope of the appended claims.
  • ADVANTAGES OF THE INVENTION
  • According to the present invention, a metal oxide film serving as a High-k film can be etched with etching characteristics having a small etching rate difference and a small profile difference between the open area and dense area while keeping a high selectivity to a polysilicon underlying film.

Claims (6)

1. A dry etching method of a High-k film, comprising the step of adding a fluorocarbon-based gas to a gas mixture of a rare gas and a BCl3 gas in a plasma-etching of a metal oxide film made by bonding a metal and oxide.
2. The dry etching method of a High-k film according to claim 1, wherein a metal constituting the metal oxide film includes at least one metal selected from the group consisting of Al, Hf, Zr, Ta and Si.
3. The dry etching method of a High-k film according to claim 1, wherein the metal oxide film is constituted by a stacked film made of at least one selected from the group consisting of Al2O3, HfO2, ZrO2, AlHfO and Ta2O5.
4. The dry etching method of a High-k film according to claim 1, wherein the fluorocarbon-based gas is a gas mixture containing at least one selected from the group consisting of C2F4, C3F8, C4F8, C4F6 and C5F8.
5. The dry etching method of a High-k film according to claim 1, wherein the rare gas is a gas mixture containing at least one selected from the group consisting of He, Ne, Ar, Kr and Xe.
6. The dry etching method of a High-k film according to claim 1, wherein, in the gas mixture, a flow-rate ratio of the fluorocarbon-based gas to the BCl3 gas ranges from 2% to 5%.
US12/016,434 2007-09-07 2008-01-18 Dry etching method of high-k film Abandoned US20090065479A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/072,904 US20110171833A1 (en) 2007-09-07 2011-03-28 Dry etching method of high-k film

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2007232157A JP5297615B2 (en) 2007-09-07 2007-09-07 Dry etching method
JP2007-232157 2007-09-07

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US13/072,904 Continuation US20110171833A1 (en) 2007-09-07 2011-03-28 Dry etching method of high-k film

Publications (1)

Publication Number Publication Date
US20090065479A1 true US20090065479A1 (en) 2009-03-12

Family

ID=40430738

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/016,434 Abandoned US20090065479A1 (en) 2007-09-07 2008-01-18 Dry etching method of high-k film
US13/072,904 Abandoned US20110171833A1 (en) 2007-09-07 2011-03-28 Dry etching method of high-k film

Family Applications After (1)

Application Number Title Priority Date Filing Date
US13/072,904 Abandoned US20110171833A1 (en) 2007-09-07 2011-03-28 Dry etching method of high-k film

Country Status (4)

Country Link
US (2) US20090065479A1 (en)
JP (1) JP5297615B2 (en)
KR (1) KR100927691B1 (en)
TW (1) TW200913065A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI466187B (en) * 2011-12-21 2014-12-21 Hitachi High Tech Corp Plasma processing method

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2011199106A (en) * 2010-03-23 2011-10-06 Seiko Epson Corp Piezoelectric element, piezoelectric actuator, droplet ejection head, droplet ejection device, and method of manufacturing piezoelectric element
US20130115778A1 (en) * 2011-11-04 2013-05-09 Applied Materials, Inc. Dry Etch Processes
WO2015106261A1 (en) 2014-01-13 2015-07-16 Applied Materials, Inc. Self-aligned double patterning with spatial atomic layer deposition
US10283369B2 (en) * 2016-08-10 2019-05-07 Tokyo Electron Limited Atomic layer etching using a boron-containing gas and hydrogen fluoride gas
JP7482427B2 (en) 2020-09-08 2024-05-14 パナソニックIpマネジメント株式会社 Plasma treatment method

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5827437A (en) * 1996-05-17 1998-10-27 Lam Research Corporation Multi-step metallization etch
US6841483B2 (en) * 2001-02-12 2005-01-11 Lam Research Corporation Unique process chemistry for etching organic low-k materials
US20050215062A1 (en) * 2004-03-16 2005-09-29 Osamu Miyagawa Method of manufacturing semiconductor device
US7012027B2 (en) * 2004-01-27 2006-03-14 Taiwan Semiconductor Manufacturing Company, Ltd. Zirconium oxide and hafnium oxide etching using halogen containing chemicals
US20080160777A1 (en) * 2004-12-24 2008-07-03 Kouichi Ono Cleaning Method For Processing Chamber Of Semiconductor Substrates And Etching Method For Silicon Substrates Technical Field

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH10340893A (en) * 1997-06-09 1998-12-22 Sony Corp Method for etching electronic thin-film material
JP4466876B2 (en) * 1999-06-04 2010-05-26 セイコーエプソン株式会社 Method for manufacturing ferroelectric memory device
US6485988B2 (en) * 1999-12-22 2002-11-26 Texas Instruments Incorporated Hydrogen-free contact etch for ferroelectric capacitor formation
US7357138B2 (en) * 2002-07-18 2008-04-15 Air Products And Chemicals, Inc. Method for etching high dielectric constant materials and for cleaning deposition chambers for high dielectric constant materials
JP4041373B2 (en) * 2002-09-20 2008-01-30 リコー光学株式会社 Dry etching method
US6919272B2 (en) * 2003-02-01 2005-07-19 Newport Fab, Llc Method for patterning densely packed metal segments in a semiconductor die and related structure
US6911399B2 (en) * 2003-09-19 2005-06-28 Applied Materials, Inc. Method of controlling critical dimension microloading of photoresist trimming process by selective sidewall polymer deposition

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5827437A (en) * 1996-05-17 1998-10-27 Lam Research Corporation Multi-step metallization etch
US6841483B2 (en) * 2001-02-12 2005-01-11 Lam Research Corporation Unique process chemistry for etching organic low-k materials
US7012027B2 (en) * 2004-01-27 2006-03-14 Taiwan Semiconductor Manufacturing Company, Ltd. Zirconium oxide and hafnium oxide etching using halogen containing chemicals
US20050215062A1 (en) * 2004-03-16 2005-09-29 Osamu Miyagawa Method of manufacturing semiconductor device
US20080160777A1 (en) * 2004-12-24 2008-07-03 Kouichi Ono Cleaning Method For Processing Chamber Of Semiconductor Substrates And Etching Method For Silicon Substrates Technical Field

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI466187B (en) * 2011-12-21 2014-12-21 Hitachi High Tech Corp Plasma processing method
US9018075B2 (en) 2011-12-21 2015-04-28 Hitachi High-Technologies Corporation Plasma processing method

Also Published As

Publication number Publication date
KR20090026014A (en) 2009-03-11
US20110171833A1 (en) 2011-07-14
TW200913065A (en) 2009-03-16
JP5297615B2 (en) 2013-09-25
KR100927691B1 (en) 2009-11-18
JP2009064991A (en) 2009-03-26

Similar Documents

Publication Publication Date Title
JP4554461B2 (en) Manufacturing method of semiconductor device
US20080197110A1 (en) Pulsed-plasma system with pulsed sample bias for etching semiconductor substrates
WO2011108663A1 (en) Plasma etching method, method for producing semiconductor device, and plasma etching device
KR100924853B1 (en) Plasma etching method, plasma etching apparatus, control program and computer-readable storage medium
JP2006066408A (en) Dry etching method
TW201705428A (en) Apparatus and methods for spacer deposition and selective removal in an advanced patterning process
US20220181162A1 (en) Etching apparatus
US6432832B1 (en) Method of improving the profile angle between narrow and wide features
US20110171833A1 (en) Dry etching method of high-k film
WO2017199958A1 (en) Etching method
US20040009634A1 (en) Method for fabricating a gate structure
US20220115241A1 (en) Plasma processing method and plasma processing apparatus
US8298960B2 (en) Plasma etching method, control program and computer storage medium
JP4351806B2 (en) Improved technique for etching using a photoresist mask.
US6227211B1 (en) Uniformity improvement of high aspect ratio contact by stop layer
KR20210110657A (en) Plasma treatment method
US12074009B2 (en) Apparatus for processing a substrate
TWI544543B (en) A manufacturing method of a semiconductor device, and a computer recording medium
US8143175B2 (en) Dry etching method
KR102254447B1 (en) Plasma etching method
JP2023531203A (en) Cryogenic atomic layer etching by noble gas
JPH09116149A (en) Polyside gate formation of semiconductor device
US11315795B2 (en) Substrate processing method and substrate processing apparatus
US11658040B2 (en) Plasma processing method
JP4368244B2 (en) Dry etching method

Legal Events

Date Code Title Description
AS Assignment

Owner name: HITACHI HIGH-TECHNOLOGIES CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NAKAUNE, KOICHI;OYAMA, MASATOSHI;TANAKA, MOTOHIRO;AND OTHERS;REEL/FRAME:021366/0539

Effective date: 20071220

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION