US20080299782A9 - Atomic layer deposition systems and methods including silicon-containing tantalum precursor compounds - Google Patents

Atomic layer deposition systems and methods including silicon-containing tantalum precursor compounds Download PDF

Info

Publication number
US20080299782A9
US20080299782A9 US11/217,949 US21794905A US2008299782A9 US 20080299782 A9 US20080299782 A9 US 20080299782A9 US 21794905 A US21794905 A US 21794905A US 2008299782 A9 US2008299782 A9 US 2008299782A9
Authority
US
United States
Prior art keywords
substrate
formula
compound
vapor
silicon
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US11/217,949
Other versions
US7521356B2 (en
US20070049055A1 (en
Inventor
Nirmal Ramaswamy
Eugene Marsh
Joel Drewes
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Round Rock Research LLC
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US11/217,949 priority Critical patent/US7521356B2/en
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DREWES, JOEL, RAMASWAMY, NIRMAL, MARSH, EUGENE
Publication of US20070049055A1 publication Critical patent/US20070049055A1/en
Publication of US20080299782A9 publication Critical patent/US20080299782A9/en
Priority to US12/409,139 priority patent/US7943507B2/en
Application granted granted Critical
Publication of US7521356B2 publication Critical patent/US7521356B2/en
Assigned to ROUND ROCK RESEARCH, LLC reassignment ROUND ROCK RESEARCH, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02142Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing silicon and at least one metal element, e.g. metal silicate based insulators or metal silicon oxynitrides
    • H01L21/0215Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing silicon and at least one metal element, e.g. metal silicate based insulators or metal silicon oxynitrides the material containing tantalum, e.g. TaSiOx
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C16/00Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
    • C23C16/22Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the deposition of inorganic material, other than metallic material
    • C23C16/30Deposition of compounds, mixtures or solid solutions, e.g. borides, carbides, nitrides
    • C23C16/34Nitrides
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C16/00Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
    • C23C16/44Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating
    • C23C16/455Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating characterised by the method used for introducing gases into reaction chamber or for modifying gas flows in reaction chamber
    • C23C16/45523Pulsed gas flow or change of composition over time
    • C23C16/45525Atomic layer deposition [ALD]
    • C23C16/45527Atomic layer deposition [ALD] characterized by the ALD cycle, e.g. different flows or temperatures during half-reactions, unusual pulsing sequence, use of precursor mixtures or auxiliary reactants or activations
    • C23C16/45531Atomic layer deposition [ALD] characterized by the ALD cycle, e.g. different flows or temperatures during half-reactions, unusual pulsing sequence, use of precursor mixtures or auxiliary reactants or activations specially adapted for making ternary or higher compositions
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C16/00Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
    • C23C16/44Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating
    • C23C16/455Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating characterised by the method used for introducing gases into reaction chamber or for modifying gas flows in reaction chamber
    • C23C16/45523Pulsed gas flow or change of composition over time
    • C23C16/45525Atomic layer deposition [ALD]
    • C23C16/45553Atomic layer deposition [ALD] characterized by the use of precursors specially adapted for ALD
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02205Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
    • H01L21/02208Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
    • H01L21/02211Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound being a silane, e.g. disilane, methylsilane or chlorosilane
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02263Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
    • H01L21/02271Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
    • H01L21/0228Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition deposition by cyclic CVD, e.g. ALD, ALE, pulsed CVD
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/285Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
    • H01L21/28506Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
    • H01L21/28512Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table
    • H01L21/28556Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table by chemical means, e.g. CVD, LPCVD, PECVD, laser CVD
    • H01L21/28562Selective deposition
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/3141Deposition using atomic layer deposition techniques [ALD]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/32051Deposition of metallic or metal-silicide layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76843Barrier, adhesion or liner layers formed in openings in a dielectric
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02296Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
    • H01L21/02318Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
    • H01L21/02362Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment formation of intermediate layers, e.g. capping layers or diffusion barriers

Definitions

  • This invention relates to methods of forming tanatalum layers containing silicon and nitrogen (tantalum silicon nitride layers) on a substrate using a tantalum precursor compound containing both nitrogen and silicon in a multi-step atomic layer deposition process.
  • the formed tantalum silicon nitride layers are particularly useful as diffusion barrier layers for polysilicon substrates to reduce diffusion of, for example, oxygen, copper, or silicon.
  • tantalum silicide has been proposed to be useful in a variety of applications. These include: policide gate metallization (i.e., the use of tantalum silicide in combination with a doped polycrystalline silicon (poly-Si) underlayer as a low resistive gate metallization layer); silicide gate (i.e., the use of tantalum silicide as a directly deposited layer on a gate oxide to reduce sheet resistance); source-drain silicidation (i.e., the use of tantalum silicide in the silicidation of contacts thereby providing in low resistive contacts); and diffusion barrier (i.e., the use of tantalum silicide a diffusion barrier between an Al—Si—Ti layer and silicon thereby providing reliable and low resistive contacts to n+ and p+ Si). Tantalum silicon nitride (Ta—Si—N) has also been shown to form a useful conductive barrier layer between silicon substrates and copper
  • Amorphous ultra-thin (i.e., less than 100 ⁇ ) tantalum-silicon-nitrogen barrier films have been disclosed for use between silicon and copper interconnection materials in integrated circuits. These barrier films suppress the diffusion of copper into silicon, thus improving device reliability.
  • Physical vapor deposition (PVD) methods such as reactive sputtering, have been disclosed to form noncrystalline, low resistivity Ta—Si—N layers that acts as a barrier to oxygen diffusion during high temperature annealing at 650° C. in the presence of O 2 .
  • the Ta—Si—N layers are formed by using radio-frequency reactive sputtering with pure Ta and Si targets on a 100 nm thick polysilicon layer.
  • Ta 0.50 Si 0.16 N 0.34 have been disclosed to have a desirable combination of good diffusion barrier resistance along with low sheet resistance.
  • These Ta—Si—N barrier layers have improved peel resistance over Ta—N barrier layers during annealing conditions.
  • the stoichiometric composition of the formed metal silicon nitride barrier layers such as Ta—Si—N can be non-uniform across the substrate surface due to different sputter yields of Ta, Si, and N.
  • PVD methods yield films with poor conformality on structured surfaces, even when a single source is used. Due to the resulting poor layer conformality, defects such as pinholes often occur in such layers creating pathways to diffusion. As a result, the effectiveness of a physically deposited diffusion barrier layer is dependent on the layer being sufficiently thick. Moreover, sufficiently thick layers may not even be obtainable on surfaces having sufficiently deep structures.
  • Vapor deposition processes are preferable to PVD processes in order to achieve the most efficient and uniform barrier layer coverage of substrate surfaces. There remains a need for vapor deposition processes, particularly atomic layer deposition processes, to form tantalum silicon nitride barrier layers on substrates, such as semiconductor substrates or substrate assemblies.
  • An atomic layer deposition method for preparing tantalum silicon nitride layers is a continuing need in the art.
  • tantalum-containing precursor e.g., tert-butylimino-tris(diethylamido) tantalum, hereinafter “TBTDET”
  • TBTDET tert-butylimino-tris(diethylamido) tantalum
  • NH 3 a tantalum nitride film
  • a silicon-containing precursor e.g., Si 2 H 6
  • the use of silicon-containing precursors in an atomic layer deposition method was observed to inhibit the formation of tantalum nitride-containing (e.g., tantalum silicon nitride) films.
  • the present invention provides a method of forming a metal-containing layer on a substrate.
  • the method includes: providing a substrate; providing a vapor including at least one compound of the formula (Formula I): Ta(NR 1 )(NR 2 R 3 ) 3 , wherein each R 1 , R 2 , and R 3 is independently hydrogen or an organic group, with the proviso that at least one of R 1 , R 2 , and R 3 is a silicon-containing organic group; and contacting the vapor including the at least one compound of Formula I with the substrate to form a tantalum silicon nitride layer on at least one surface of the substrate using an atomic layer deposition process including a plurality of deposition cycles.
  • the method further includes providing at least one reaction gas.
  • Atomic layer deposition systems including at least one compound of the formula (Formula I) are also provided.
  • the present invention provides a methods of manufacturing a semiconductor structure.
  • the method includes: providing a semiconductor substrate or substrate assembly; providing a vapor including at least one compound of the formula (Formula I): Ta(NR 1 )(NR 2 R 3 ) 3 , wherein each R 1 , R 2 , and R 3 is independently hydrogen or an organic group, with the proviso that at least one of R 1 , R 2 , and R 3 is a silicon-containing organic group; and directing the vapor including the at least one compound of Formula I to the semiconductor substrate or substrate assembly to form a tantalum silicon nitride layer on at least one surface of the semiconductor substrate or substrate assembly using an atomic layer deposition process including a plurality of deposition cycles.
  • the method further includes providing a vapor including at least one metal-containing compound different than Formula I, and directing the vapor including the at least one metal-containing compound different than Formula I to the substrate.
  • the present invention provides a method of manufacturing a semiconductor structure.
  • the method includes: providing a semiconductor substrate or substrate assembly within an atomic layer deposition chamber; providing a vapor including at least one compound of the formula (Formula I): Ta(NR 1 )(NR 2 R 3 ) 3 , wherein each R 1 , R 2 , and R 3 is independently hydrogen or an organic group, with the proviso that at least one of R 1 , R 2 , and R 3 is a silicon-containing organic group; directing the vapor including the at least one compound of Formula I to the semiconductor substrate or substrate assembly and allowing the at least one compound to chemisorb to at least one surface of the semiconductor substrate or substrate assembly to form a tantalum silicon nitride layer on at least one surface of the semiconductor substrate or substrate assembly.
  • the method further includes providing at least one reaction gas and directing the reaction gas to the semiconductor substrate or substrate assembly.
  • the present invention provides a method of manufacturing a memory device structure.
  • the method includes: providing a substrate including a silicon-containing surface; providing a vapor including at least one compound of the formula (Formula I): Ta(NR 1 )(NR 2 R 3 ) 3 , wherein each R 1 , R 2 , and R 3 is independently hydrogen or an organic group, with the proviso that at least one of R 1 , R 2 , and R 3 is a silicon-containing organic group; contacting the vapor including the at least one compound of Formula I with the substrate to chemisorb the compound on the silicon-containing surface of the substrate; providing at least one reaction gas; contacting the at least one reaction gas with the substrate having the chemisorbed compound thereon to form a tantalum silicon nitride barrier layer on the silicon-containing surface of the substrate; providing a first electrode on the barrier layer; providing a high dielectric material on at least a portion of the first electrode; and providing a second electrode on the high dielectric material.
  • Forma I
  • metal-containing is used to refer to a material, typically a compound or a layer, that may consist entirely of a metal, or may include other elements in addition to a metal.
  • Typical metal-containing compounds include, but are not limited to, metals, metal-ligand complexes, metal salts, metal-organic compounds, and combinations thereof.
  • Typical metal-containing layers include, but are not limited to, metals, metal oxides, metal silicates, metal silicides, metal nitrides, and combinations thereof.
  • vapor deposition process refers to a process in which a metal-containing layer is formed on one or more surfaces of a substrate (e.g., a doped polysilicon wafer) from vaporized precursor composition(s) including one or more metal-containing compounds(s). Specifically, one or more metal-containing compounds are vaporized and directed to and/or contacted with one or more surfaces of a substrate (e.g., semiconductor substrate or substrate assembly) placed in a deposition chamber. Typically, the substrate is heated. These metal-containing compounds form (e.g., by reacting or decomposing) a non-volatile, thin, uniform, metal-containing layer on the surface(s) of the substrate.
  • the term “vapor deposition process” is meant to include both chemical vapor deposition processes (including pulsed chemical vapor deposition processes) and atomic layer deposition processes.
  • ALD atomic layer deposition
  • a deposition process in which deposition cycles, preferably a plurality of consecutive deposition cycles, are conducted in a process chamber (i.e., a deposition chamber).
  • a deposition surface e.g., a substrate assembly surface or a previously deposited underlying surface such as material from a previous ALD cycle
  • a monolayer or sub-monolayer that does not readily react with additional precursor (i.e., a self-limiting reaction).
  • a reactant e.g., another precursor or reaction gas
  • this reactant is capable of further reaction with the precursor.
  • purging steps may also be utilized during each cycle to remove excess precursor from the process chamber and/or remove excess reactant and/or reaction byproducts from the process chamber after conversion of the chemisorbed precursor.
  • atomic layer deposition is also meant to include processes designated by related terms such as, “chemical vapor atomic layer deposition”, “atomic layer epitaxy” (ALE) (see U.S. Pat. No.
  • MBE molecular beam epitaxy
  • gas source MBE or organometallic MBE
  • chemical beam epitaxy when performed with alternating pulses of precursor composition(s), reactive gas, and purge (e.g., inert carrier) gas.
  • purge e.g., inert carrier
  • the longer duration multi-cycle ALD process allows for improved control of layer thickness and composition by self-limiting layer growth, and minimizing detrimental gas phase reactions by separation of the reaction components.
  • the self-limiting nature of ALD provides a method of depositing a film on any suitable reactive surface, including surfaces with irregular topographies, with better step coverage than is available with CVD or other “line of sight” deposition methods such as evaporation or physical vapor deposition (PVD or sputtering).
  • FIG. 1 is a perspective view of a vapor deposition system suitable for use in methods of the present invention.
  • FIG. 2 is a cross-sectional view of a device structure including a tantalum silicon nitride diffusion barrier layer according to an embodiment of the present invention.
  • FIG. 3 is a cross-sectional view of a structure showing a high dielectric capacitor including an electrode having a tantalum silicon nitride diffusion barrier layer according to an embodiment of the present invention.
  • the present invention provides methods and systems for forming a tantalum-containing layer (e.g., a barrier layer, preferably a conductive barrier layer) on a substrate (i.e., a silicon containing or a non-silicon containing substrate) using a silicon-containing and nitrogen-containing tantalum precursor compound in an atomic layer deposition method.
  • the tantalum-containing layer is a tantalum silicon nitride layer that, in some embodiments, is formed from the tantalum-containing precursor without using additional silicon-containing or nitrogen-containing precursors.
  • the layers of the present invention are preferably conductive. That is, they preferably display an electrical resistivity of no more than about 10 m ⁇ -cm.
  • the layers of the present invention are typically useful as barrier layers, particularly in the manufacture of semiconductor interconnects.
  • tantalum silicon nitride makes ohmic contact to silicon and is not only a good barrier for tungsten, aluminum, and copper interconnects, but might also have possible application for high dielectric constant barriers or electrodes.
  • Other applications for the layers of the present invention include polycide gate metallization and gate electrodes. Composites containing tantalum silicon nitride are also of interest as wide bandpass optical elements.
  • the layers or films formed can be in the form of tantalum silicon nitride-containing films, wherein the layer includes tantalum silicon nitride optionally doped with other metals.
  • tantalum silicon nitride films or layers encompass tantalum silicon nitrides (typically Ta x Si y N z of all possible proportions of Ta, Si, and N), as well as doped films or layers thereof (e.g., mixed metal silicon nitrides).
  • mixed metal species can be formed using one or more metal-containing precursor compounds of a formula different from Formula I, which can be readily determined by one of skill in the art.
  • the methods include providing a vapor of at least one compound of the formula (Formula I): Ta(NR 1 )(NR 2 R 3 ) 3 , wherein each R 1 , R 2 , and R 3 is independently hydrogen or an organic group, with the proviso that at least one of R 1 , R 2 , and R 3 is a silicon-containing organic group.
  • each R 1 , R 2 , and R 3 is independently hydrogen or an organic group having 1 to 10 carbon atoms.
  • Exemplary R groups (and preferably moieties) include, for example, hydrogen, methyl, ethyl, propyl, isopropyl, butyl, sec-butyl, isobutyl, tert-butyl, and the like.
  • Preferred silicon-containing organic groups are groups having the formula —SiR 4 R 5 R 6 , wherein each R 4 , R 5 , and R is independently hydrogen or an organic group, typically having from 1 to 10 carbon atoms.
  • each R 4 , R 5 , and R 6 is independently an aliphatic group, typically having from 1 to 10 carbon atoms.
  • Exemplary silicon-containing R groups include, but are not limited to, —SiH 3 , —SiH 2 (CH 3 ), —SiH(CH 3 ) 2 , —Si(CH 3 ) 3 , —Si(CH 3 ) 2 (CH 2 CH 3 ), —Si(CH 3 )(CH 2 CH 3 ) 2 , —Si(CH 2 CH 3 ) 3 , —Si(CH 2 CH 2 CH 2 CH 3 ) 3 , —CH 2 Si(CH 3 ) 3 , —CH 2 CH 2 Si(CH 3 ) 3 , and the like.
  • organic group is used for the purpose of this invention to mean a hydrocarbon group that is classified as an aliphatic group, cyclic group, or combination of aliphatic and cyclic groups (e.g., alkaryl and aralkyl groups).
  • suitable organic groups for metal-containing compounds of this invention are those that do not interfere with the formation of a tantalum silicon nitride layer using vapor deposition techniques.
  • the term “aliphatic group” means a saturated or unsaturated linear or branched hydrocarbon group. This term is used to encompass alkyl, alkenyl, and alkynyl groups, for example.
  • alkyl group means a saturated linear or branched monovalent hydrocarbon group including, for example, methyl (Me), ethyl (Et), n-propyl (n-Pr), isopropyl, tert-butyl (t-Bu), amyl, heptyl, and the like.
  • alkenyl group means an unsaturated, linear or branched monovalent hydrocarbon group with one or more olefinically unsaturated groups (i.e., carbon-carbon double bonds), such as a vinyl group.
  • alkynyl group means an unsaturated, linear or branched monovalent hydrocarbon group with one or more carbon-carbon triple bonds.
  • cyclic group means a closed ring hydrocarbon group that is classified as an alicyclic group, aromatic group, or heterocyclic group.
  • alicyclic group means a cyclic hydrocarbon group having properties resembling those of aliphatic groups.
  • aromatic group or “aryl group” means a mono- or polynuclear aromatic hydrocarbon group.
  • heterocyclic group means a closed ring hydrocarbon in which one or more of the atoms in the ring is an element other than carbon (e.g., nitrogen, oxygen, sulfur, etc.).
  • group and “moiety” are used to differentiate between chemical species that allow for substitution or that may be substituted and those that do not so allow for substitution or may not be so substituted.
  • group when the term “group” is used to describe a chemical substituent, the described chemical material includes the unsubstituted group and that group with nonperoxidic O, N, S, Si, or F atoms, for example, in the chain as well as carbonyl groups or other conventional substituents.
  • moiety is used to describe a chemical compound or substituent, only an unsubstituted chemical material is intended to be included.
  • alkyl group is intended to include not only pure open chain saturated hydrocarbon alkyl substituents, such as methyl, ethyl, propyl, tert-butyl, and the like, but also alkyl substituents bearing further substituents known in the art, such as hydroxy, alkoxy, alkylsulfonyl, halogen atoms, cyano, nitro, amino, carboxyl, etc.
  • alkyl group includes ether groups, haloalkyls, nitroalkyls, carboxyalkyls, hydroxyalkyls, sulfoalkyls, etc.
  • the phrase “alkyl moiety” is limited to the inclusion of only pure open chain saturated hydrocarbon alkyl substituents, such as methyl, ethyl, propyl, tert-butyl, and the like.
  • the silicon content of the precursor compound of the formula (Formula I) Ta(NR 1 )(NR 2 R 3 ) 3 can varied by selecting one or more of R 1 , R 2 , and R 3 to be a silicon-containing organic group.
  • a wide variety of compounds of the formula (Formula I) can be used in methods of the present invention including, for example, one or more of Ta(NH)(NH 2 ) 2 (NH(SiMe 3 )), Ta(NMe)(NMe 2 ) 2 (N(Me)(SiMe 3 )), Ta(NSiMe 3 )(NMe 2 ) 3 , Ta(NBu)(NEt 2 ) 2 (N(Et)(SiMe 3 )), Ta(NMe)(NMe 2 ) 2 (N(SiMe 3 ) 2 ), Ta(NEt)(NEt 2 ) 2 (N(SiMe 3 ) 2 ), Ta(NEt)(NEt 2 )(N(Et)(
  • Precursor compositions that include at least one compound of the formula (Formula I) can be useful for depositing metal-containing layers using atomic layer deposition.
  • atomic layer deposition methods can also include precursor compositions that include one or more different metal-containing compounds.
  • Such precursor compositions can be deposited/chemisorbed, for example in an ALD process discussed more fully below, substantially simultaneously with or sequentially to, the precursor compositions including at least one compound of the formula (Formula I).
  • the metals of such different metal-containing compounds can include, for example, Ti, Ta, W, and combinations thereof.
  • Suitable different metal-containing compounds include, for example, titanium tetrachloride, trichlorotitanium dialkylamides, tetrakis titanium dialkylamides, pentakis tantalum ethoxide, tungsten hexafluoride, tungsten hexacarbonyl, bis(tert-butylimido)bis(dimethylamido)tungsten, bis(tert-butylimido)bis(tert-butylamido)tungsten, various other imido tungsten complexes (e.g., isopropylimido tungsten complexes such as Cl 4 (RCN)W(N i Pr), wherein R is methyl or phenyl), and combinations thereof.
  • titanium tetrachloride trichlorotitanium dialkylamides, tetrakis titanium dialkylamides, pentakis tantalum ethoxide, tungsten hexa
  • the metal-containing layer can be deposited, for example, on a substrate (e.g., a semiconductor substrate or substrate assembly).
  • a substrate e.g., a semiconductor substrate or substrate assembly.
  • substrate refers to any base material or construction upon which a layer can be deposited.
  • substrate is meant to include semiconductor substrates and also include non-semiconductor substrates such as films, molded articles, fibers, wires, glass, ceramics, machined metal parts, etc.
  • semiconductor substrate or “substrate assembly” as used herein refers to a semiconductor substrate such as a metal electrode, base semiconductor layer, or a semiconductor substrate having one or more layers, structures, or regions formed thereon.
  • a base semiconductor layer is typically the lowest layer of silicon material on a wafer or a silicon layer deposited on another material, such as silicon on sapphire.
  • various process steps may have been previously used to form or define regions, junctions, various structures or features, and openings such as transistors, active areas, diffusions, implanted regions, vias, contact openings, high aspect ratio openings, capacitor plates, barriers for capacitors, etc.
  • Layer refers to any layer that can be formed on a substrate from one or more precursors and/or reactants according to the deposition process described herein.
  • the term “layer” is meant to include layers specific to the semiconductor industry, such as, but clearly not limited to, a barrier layer, dielectric layer (i.e., a layer having a high dielectric constant), and conductive layer.
  • the term “layer” is synonymous with the term “film” frequently used in the semiconductor industry.
  • the term “layer” is also meant to include layers found in technology outside of semiconductor technology, such as coatings on glass. For example, such layers can be formed directly on fibers, wires, etc., which are substrates other than semiconductor substrates. Further, the layers can be formed directly on the lowest semiconductor surface of the substrate, or they can be formed on any of a variety of layers (e.g., surfaces) as in, for example, a patterned wafer.
  • Barrier layer refers to a conductive, interfacial layer that can reduce diffusion of ambient oxygen through a dielectric layer into a semiconductor substrate (typically a polysilicon substrate) or can reduce diffusion of one layer into another, such as a copper conductive layer into a semiconductor substrate (typically a polysilicon substrate).
  • a conductive, interfacial layer that can reduce diffusion of ambient oxygen through a dielectric layer into a semiconductor substrate (typically a polysilicon substrate) or can reduce diffusion of one layer into another, such as a copper conductive layer into a semiconductor substrate (typically a polysilicon substrate).
  • the tantalum silicon nitride layers or films formed may include a single metal or two or more different metals. In some embodiments, the tantalum silicon nitride layers or films may optionally be doped with other metals. If the layer includes two or more different metals, the layer can be in the form of alloys, solid solutions, or nanolaminates. Preferably, the tantalum silicon nitride layer has barrier properties. More preferably, the tantalum silicon nitride layer is a conductive barrier layer.
  • Various metal-containing compounds can be used in various combinations, optionally with one or more organic solvents (particularly for CVD processes), to form a precursor composition.
  • some of the metal compounds disclosed herein can be used in ALD without adding solvents.
  • “Precursor” and “precursor composition” as used herein refer to a composition usable for forming, either alone or with other precursor compositions (or reactants), a layer on a substrate assembly in a deposition process. Further, one skilled in the art will recognize that the type and amount of precursor used will depend on the content of a layer which is ultimately to be formed using a vapor deposition process.
  • the preferred precursor compositions of the present invention are preferably liquid at the vaporization temperature and, more preferably, are preferably liquid at room temperature.
  • the precursor compositions may be liquids or solids at room temperature (preferably, they are liquids at the vaporization temperature). Typically, they are liquids sufficiently volatile to be employed using known vapor deposition techniques. However, as solids they may also be sufficiently volatile that they can be vaporized or sublimed from the solid state using known vapor deposition techniques. If they are less volatile solids, they are preferably sufficiently soluble in an organic solvent or have melting points below their decomposition temperatures such that they can be used in flash vaporization, bubbling, microdroplet formation techniques, etc.
  • vaporized metal-containing compounds may be used either alone or optionally with vaporized molecules of other metal-containing compounds or optionally with vaporized solvent molecules or inert gas molecules, if used.
  • liquid refers to a solution or a neat liquid (a liquid at room temperature or a solid at room temperature that melts at an elevated temperature).
  • solution does not require complete solubility of the solid but may allow for some undissolved solid, as long as there is a sufficient amount of the solid delivered by the organic solvent into the vapor phase for chemical vapor deposition processing. If solvent dilution is used in deposition, the total molar concentration of solvent vapor generated may also be considered as a inert carrier gas.
  • inert gas or “non-reactive gas,” as used herein, is any gas that is generally unreactive with the components it comes in contact with.
  • inert gases are typically selected from a group including nitrogen, argon, helium, neon, krypton, xenon, any other non-reactive gas, and mixtures thereof.
  • Such inert gases are generally used in one or more purging processes described according to the present invention, and in some embodiments may also be used to assist in precursor vapor transport.
  • Solvents that are suitable for certain embodiments of the present invention may be one or more of the following: aliphatic hydrocarbons or unsaturated hydrocarbons (C3-C20, and preferably C5-C10, cyclic, branched, or linear), aromatic hydrocarbons (C5-C20, and preferably C5-C10), halogenated hydrocarbons, silylated hydrocarbons such as alkylsilanes, alkylsilicates, ethers, polyethers, thioethers, esters, lactones, nitrites, silicone oils, or compounds containing combinations of any of the above or mixtures of one or more of the above.
  • the compounds are also generally compatible with each other, so that mixtures of variable quantities of the metal-containing compounds will not interact to significantly change their physical properties.
  • the precursor compositions of the present invention can, optionally, be vaporized and deposited/chemisorbed substantially simultaneously with, and in the presence of, one or more reaction gases.
  • the metal-containing layers may be formed by alternately introducing the precursor composition and the reaction gas(es) during each deposition cycle.
  • reaction gases may typically include hydrogen, hydrogen sulfide, hydrogen selenide, hydrogen telluride, carbon monoxide, ammonia, organic amines, hydrazines (e.g., hydrazine, methylhydrazine, symmetrical and unsymmetrical dimethylhydrazines), silanes, disilanes and higher silanes, diborane, plasma (e.g., H 2 plasma), borazene (nitrogen source), carbon monoxide (reductant), and any combination of these gases.
  • hydrazines e.g., hydrazine, methylhydrazine, symmetrical and unsymmetrical dimethylhydrazines
  • silanes disilanes and higher silanes
  • diborane plasma
  • plasma e.g., H 2 plasma
  • borazene nitrogen source
  • carbon monoxide reductant
  • reaction gases used in the formation of tantalum silicon nitride layers include NH 3 and CO.
  • Suitable substrate materials of the present invention include conductive materials, semiconductive materials, conductive metal-nitrides, conductive metals, conductive metal oxides, etc.
  • the substrate on which the metal-containing layer is formed is preferably a semiconductor substrate or substrate assembly. Any suitable semiconductor material is contemplated, such as for example, borophosphosilicate glass (BPSG), silicon such as, e.g., conductively doped polysilicon, monocrystalline silicon, etc.
  • BPSG borophosphosilicate glass
  • silicon such as, e.g., conductively doped polysilicon, monocrystalline silicon, etc.
  • silicon for this invention, appropriate forms of silicon are simply referred to as “silicon”), for example in the form of a silicon wafer, tetraethylorthosilicate (TEOS) oxide, spin on glass (i.e., a thin layer of SiO 2 , optionally doped, deposited by a spin on process), TiN, TaN, W, Ru, Al, Cu, noble metals, etc.
  • TEOS tetraethylorthosilicate
  • spin on glass i.e., a thin layer of SiO 2 , optionally doped, deposited by a spin on process
  • a substrate assembly may also contain a layer that includes platinum, iridium, iridium oxide, rhodium, rhodium oxide, ruthenium, ruthenium oxide, strontium ruthenate, lanthanum nickelate, titanium nitride, tantalum nitride, tantalum-silicon-nitride, silicon dioxide, aluminum, gallium arsenide, glass, etc., and other existing or to-be-developed materials used in semiconductor constructions, such as dynamic random access memory (DRAM) devices, static random access memory (SRAM) devices, and ferroelectric memory (FERAM) devices, for example.
  • DRAM dynamic random access memory
  • SRAM static random access memory
  • FERAM ferroelectric memory
  • the layers can be formed directly on the lowest semiconductor surface of the substrate, or they can be formed on any of a variety of the layers (i.e., surfaces) as in a patterned wafer, for example.
  • Substrates other than semiconductor substrates or substrate assemblies can also be used in methods of the present invention. Any substrate that may advantageously form a metal-containing layer thereon, such as a tantalum silicon nitride layer, may be used, such substrates including, for example, fibers, wires, etc.
  • a metal-containing layer thereon such as a tantalum silicon nitride layer
  • the precursor compositions can be vaporized in the presence of an inert carrier gas if desired.
  • an inert carrier gas can be used in purging steps in an ALD process (discussed below).
  • the inert carrier gas is typically one or more of nitrogen, helium, argon, etc.
  • an inert carrier gas is one that does not interfere with the formation of the metal-containing layer. Whether done in the presence of a inert carrier gas or not, the vaporization is preferably done in the absence of oxygen to avoid oxygen contamination of the layer (e.g., oxidation of silicon to form silicon dioxide or oxidation of precursor in the vapor phase prior to entry into the deposition chamber).
  • Chemical vapor deposition (CVD) and atomic layer deposition (ALD) are two vapor deposition processes often employed to form thin, continuous, uniform, metal-containing layers onto semiconductor substrates.
  • CVD chemical vapor deposition
  • ALD atomic layer deposition
  • vapor deposition process typically one or more precursor compositions are vaporized in a deposition chamber and optionally combined with one or more reaction gases and directed to and/or contacted with the substrate to form a metal-containing layer on the substrate.
  • the vapor deposition process may be enhanced by employing various related techniques such as plasma assistance, photo assistance, laser assistance, as well as other techniques.
  • a typical CVD process may be carried out in a chemical vapor deposition reactor, such as a deposition chamber available under the trade designation of 7000 from Genus, Inc. (Sunnyvale, Calif.), a deposition chamber available under the trade designation of 5000 from Applied Materials, Inc. (Santa Clara, Calif.), or a deposition chamber available under the trade designation of Prism from Novelus, Inc. (San Jose, Calif.).
  • a chemical vapor deposition reactor such as a deposition chamber available under the trade designation of 7000 from Genus, Inc. (Sunnyvale, Calif.), a deposition chamber available under the trade designation of 5000 from Applied Materials, Inc. (Santa Clara, Calif.), or a deposition chamber available under the trade designation of Prism from Novelus, Inc. (San Jose, Calif.).
  • any deposition chamber suitable for performing CVD may be used.
  • the vapor deposition process employed in the methods of the present invention is a multi-cycle atomic layer deposition (ALD) process.
  • ALD atomic layer deposition
  • Such a process is advantageous, in particular advantageous over a CVD process, in that it provides for improved control of atomic-level thickness and uniformity to the deposited layer (e.g., barrier layer) by providing a plurality of self-limiting deposition cycles.
  • the self-limiting nature of ALD provides a method of depositing a film on any suitable reactive surface including, for example, surfaces with irregular topographies, with better step coverage than is available with CVD or other “line of sight” deposition methods (e.g., evaporation and physical vapor deposition, i.e., PVD or sputtering).
  • ALD processes typically expose the metal-containing compounds to lower volatilization and reaction temperatures, which tends to decrease degradation of the precursor as compared to, for example, typical CVD processes.
  • each reactant is pulsed sequentially onto a suitable substrate, typically at deposition temperatures of at least 25° C., preferably at least 150° C., and more preferably at least 200° C.
  • Typical ALD deposition temperatures are no greater than 400° C., preferably no greater than 350° C., and even more preferably no greater than 250° C. These temperatures are generally lower than those presently used in CVD processes, which typically include deposition temperatures at the substrate surface of at least 150° C., preferably at least 200° C., and more preferably at least 250° C.
  • Typical CVD deposition temperatures are no greater than 600° C., preferably no greater than 500° C., and even more preferably no greater than 400° C.
  • the film growth by ALD is typically self-limiting (i.e., when the reactive sites on a surface are used up in an ALD process, the deposition generally stops), insuring not only excellent conformality but also good large area uniformity plus simple and accurate composition and thickness control. Due to alternate dosing of the precursor compositions and/or reaction gases, detrimental vapor-phase reactions are inherently eliminated, in contrast to the CVD process that is carried out by continuous co-reaction of the precursors and/or reaction gases. (See Vehkamäki et al, “Growth of SrTiO 3 and BaTiO 3 Thin Films by Atomic Layer Deposition,” Electrochemical and Solid-State Letters, 2(10):504-506 (1999)).
  • a typical ALD process includes exposing a substrate (which may optionally be pretreated with, for example, ammonia or chlorine/UV irradiation) to a first chemical to accomplish chemisorption of the species onto the substrate.
  • chemisorption refers to the chemical adsorption of vaporized reactive metal-containing compounds on the surface of a substrate.
  • the adsorbed species are typically irreversibly bound to the substrate surface as a result of relatively strong binding forces characterized by high adsorption energies (e.g., >30 kcal/mol), comparable in strength to ordinary chemical bonds.
  • the chemisorbed species typically form a monolayer on the substrate surface.
  • ALD atomic layer deposition deposition deposition deposition deposition deposition deposition chamber chemisorbed onto the surfaces of a substrate.
  • a reactive compound e.g., one or more precursor compositions and one or more reaction gases
  • ALD can alternately utilize one precursor composition, which is chemisorbed, and one reaction gas, which reacts with the chemisorbed species.
  • chemisorption might not occur on all portions of the deposition surface (e.g., previously deposited ALD material). Nevertheless, such imperfect monolayer is still considered a monolayer in the context of the present invention. In many applications, merely a substantially saturated monolayer may be suitable. In one aspect, a substantially saturated monolayer is one that will still yield a deposited monolayer or less of material exhibiting the desired quality and/or properties. In another aspect, a substantially saturated monolayer is one that is self-limited to further reaction with precursor.
  • a typical ALD process includes exposing an initial substrate to a first chemical species A (e.g., a metal-containing compound as described herein) to accomplish chemisorption of the species onto the substrate.
  • Species A can react either with the substrate surface or with Species B (described below), but not with itself.
  • a first chemical species A e.g., a metal-containing compound as described herein
  • Species A can react either with the substrate surface or with Species B (described below), but not with itself.
  • Species A can react either with the substrate surface or with Species B (described below), but not with itself.
  • Species A can react either with the substrate surface or with Species B (described below), but not with itself.
  • Species B e.g., Species B
  • one or more of the ligands of Species A is displaced by reactive groups on the substrate surface.
  • the chemisorption forms a monolayer of adsorbed precursor that is uniformly one
  • chemisorption may not occur on all portions of the substrate. Nevertheless, such a partial monolayer is still understood to be a monolayer in the context of the present invention. In many applications, merely a substantially saturated monolayer may be suitable. A substantially saturated monolayer is one that will still yield a deposited layer exhibiting the quality and/or properties desired for such layer.
  • the first species e.g., substantially all non-chemisorbed molecules of Species A
  • Species B e.g., a different metal-containing compound or reactant gas
  • Species B typically displaces the remaining ligands from the Species A monolayer and thereby is chemisorbed and forms a second layer. This second layer displays a surface which is reactive only to Species A.
  • Non-chemisorbed Species B, as well as displaced ligands and other byproducts of the reaction are then purged and the steps are repeated with exposure of the Species B layer to vaporized Species A.
  • the second species can react with the first species, but not chemisorb additional material thereto. That is, the second species can cleave some portion of the chemisorbed first species, altering such layer without forming another layer thereon, but leaving reactive sites available for formation of subsequent layers.
  • a third species or more may be successively chemisorbed (or reacted) and purged just as described for the first and second species, with the understanding that each introduced species reacts with the layer produced immediately prior to its introduction.
  • the second species (or third or subsequent) can include at least one reaction gas if desired.
  • the use of ALD provides the ability to improve the control of thickness, composition, and uniformity of metal-containing layers on a substrate. For example, depositing thin layers of metal-containing compound in a plurality of cycles provides a more accurate control of ultimate film thickness. This is particularly advantageous when the precursor composition is directed to the substrate and allowed to chemisorb thereon, preferably further including at least one reaction gas that reacts with the chemisorbed species on the substrate, and even more preferably wherein this cycle is repeated at least once.
  • Purging of excess vapor of each species following deposition/chemisorption onto a substrate may involve a variety of techniques including, but not limited to, contacting the substrate and/or monolayer with an inert carrier gas and/or lowering pressure to below the deposition pressure to reduce the concentration of a species contacting the substrate and/or chemisorbed species.
  • carrier gases as discussed above, may include N 2 , Ar, He, etc.
  • purging may instead include contacting the substrate and/or monolayer with any substance that allows chemisorption by-products to desorb and reduces the concentration of a contacting species preparatory to introducing another species.
  • the contacting species may be reduced to some suitable concentration or partial pressure known to those skilled in the art based on the specifications for the product of a particular deposition process.
  • ALD is often described as a self-limiting process, in that a finite number of sites exist on a substrate to which the first species may form chemical bonds.
  • the second species might only react with the surface created from the chemisorption of the first species and thus, may also be self-limiting.
  • process conditions can be varied in ALD to promote such bonding and render ALD not self-limiting, e.g., more like pulsed CVD.
  • ALD may also encompass a species forming other than one monolayer at a time by stacking of a species, forming a layer more than one atom or molecule thick.
  • the described method indicates the “substantial absence” of the second precursor (i.e., second species) during chemisorption of the first precursor since insignificant amounts of the second precursor might be present. According to the knowledge and the preferences of those with ordinary skill in the art, a determination can be made as to the tolerable amount of second precursor and process conditions selected to achieve the substantial absence of the second precursor.
  • each cycle depositing a very thin metal-containing layer (usually less than one monolayer such that the growth rate on average is 0.2 to 3.0 Angstroms per cycle), until a layer of the desired thickness is built up on the substrate of interest.
  • the layer deposition is accomplished by alternately introducing (i.e., by pulsing) precursor composition(s) into the deposition chamber containing a substrate, chemisorbing the precursor composition(s) as a monolayer onto the substrate surfaces, purging the deposition chamber, then introducing to the chemisorbed precursor composition(s) reaction gases and/or other precursor composition(s) in a plurality of deposition cycles until the desired thickness of the metal-containing layer is achieved.
  • Preferred thicknesses of the metal-containing layers of the present invention are at least 1 angstrom ( ⁇ ), more preferably at least 5 ⁇ , and more preferably at least 10 ⁇ . Additionally, preferred film thicknesses are typically no greater than 500 ⁇ , more preferably no greater than 400 ⁇ , and more preferably no greater than 300 ⁇ .
  • the pulse duration of precursor composition(s) and inert carrier gas(es) is generally of a duration sufficient to saturate the substrate surface.
  • the pulse duration is at least 0.1, preferably at least 0.2 second, and more preferably at least 0.5 second.
  • Preferred pulse durations are generally no greater than 300 seconds, and preferably no greater than 60 seconds.
  • ALD is predominantly chemically driven.
  • ALD may advantageously be conducted at much lower temperatures than CVD.
  • the substrate temperature may be maintained at a temperature sufficiently low to maintain intact bonds between the chemisorbed precursor composition(s) and the underlying substrate surface and to prevent decomposition of the precursor composition(s).
  • the temperature on the other hand, must be sufficiently high to avoid condensation of the precursor composition(s).
  • the substrate is kept at a temperature of at least 25° C., preferably at least 150° C., and more preferably at least 200° C.
  • the substrate is kept at a temperature of no greater than 400° C., preferably no greater than 300° C., and more preferably no greater than 250° C., which, as discussed above, is generally lower than temperatures presently used in typical CVD processes.
  • the first species or precursor composition is chemisorbed at this temperature.
  • Surface reaction of the second species or precursor composition can occur at substantially the same temperature as chemisorption of the first precursor or, optionally but less preferably, at a substantially different temperature.
  • some small variation in temperature as judged by those of ordinary skill, can occur but still be considered substantially the same temperature by providing a reaction rate statistically the same as would occur at the temperature of the first precursor chemisorption.
  • chemisorption and subsequent reactions could instead occur at substantially exactly the same temperature.
  • the pressure inside the deposition chamber is at least 10 ⁇ 8 torr (1.3 ⁇ 10 ⁇ 6 Pa), in certain embodiments at least 10 ⁇ 7 torr (1.3 ⁇ 10 ⁇ 5 Pa), and in other embodiments at least 10 ⁇ 6 torr (1.3 ⁇ 10 ⁇ 4 Pa) or even greater.
  • deposition pressures are typically no greater than 10 torr (1.3 ⁇ 10 3 Pa), in some embodiments no greater than 1 torr (1.3 ⁇ 10 2 Pa), and in other embodiments no greater than 10 ⁇ 1 torr (13 Pa) or even less.
  • the deposition chamber is purged with an inert carrier gas after the vaporized precursor composition(s) have been introduced into the chamber and/or reacted for each cycle.
  • the inert carrier gas/gases can also be introduced with the vaporized precursor composition(s) during each cycle.
  • a highly reactive compound may react in the gas phase generating particulates, depositing prematurely on undesired surfaces, producing poor films, and/or yielding poor step coverage or otherwise yielding non-uniform deposition. For at least such reason, a highly reactive compound might be considered not suitable for CVD. However, some compounds not suitable for CVD are superior ALD precursors. For example, if the first precursor is gas phase reactive with the second precursor, such a combination of compounds might not be suitable for CVD, although they could be used in ALD. In the CVD context, concern might also exist regarding sticking coefficients and surface mobility, as known to those skilled in the art, when using highly gas-phase reactive precursors, however, little or no such concern would exist in the ALD context.
  • an annealing process may be optionally performed in situ in the deposition chamber in a reducing, inert, or plasma atmosphere.
  • the annealing temperature is at least 400° C., more preferably at least 600° C.
  • the annealing temperature is preferably no greater than 1000° C., more preferably no greater than 750° C., and even more preferably no greater than 700° C.
  • the annealing operation is preferably performed for a time period of at least 0.5 minute, more preferably for a time period of at least 1 minute. Additionally, the annealing operation is preferably performed for a time period of no greater than 60 minutes, and more preferably for a time period of no greater than 10 minutes.
  • temperatures and time periods may vary.
  • furnace anneals and rapid thermal annealing may be used, and further, such anneals may be performed in one or more annealing steps.
  • the use of the complexes and methods of forming films of the present invention are beneficial for a wide variety of thin film applications in semiconductor structures, particularly those using barrier materials.
  • such applications include gate dielectrics and capacitors such as planar cells, trench cells (e.g., double sidewall trench capacitors), stacked cells (e.g., crown, V-cell, delta cell, multi-fingered, or cylindrical container stacked capacitors), as well as field effect transistor devices.
  • FIG. 1 A system that can be used to perform an atomic layer deposition processes of the present invention is shown in FIG. 1 .
  • the system includes an enclosed vapor deposition chamber 10 , in which a vacuum may be created using turbo pump 12 and backing pump 14 .
  • One or more substrates 16 e.g., semiconductor substrates or substrate assemblies
  • a constant nominal temperature is established for substrate 16 , which can vary depending on the process used.
  • Substrate 16 may be heated, for example, by an electrical resistance heater 18 on which substrate 16 is mounted. Other known methods of heating the substrate may also be utilized.
  • precursor composition(s) as described herein, 60 and/or 61 are stored in vessels 62 .
  • the precursor composition(s) are vaporized and separately fed along lines 64 and 66 to the deposition chamber 10 using, for example, an inert carrier gas 68 .
  • a reaction gas 70 may be supplied along line 72 as needed.
  • a purge gas 74 which is often the same as the inert carrier gas 68 , may be supplied along line 76 as needed.
  • a series of valves 80 - 85 are opened and closed as required.
  • barrier layers of the present invention in semiconductor constructions shall be described generally with reference to FIGS. 2 and 3 .
  • FIG. 2 is a cross-sectional view of a structure 110 including a substrate assembly 111 and a tantalum silicon nitride diffusion barrier layer 113 according to the present invention formed on a surface 112 of the substrate assembly 111 , e.g., a silicon containing surface.
  • the structure 110 further includes a conductive layer 114 (e.g., a copper layer).
  • the structure 110 is illustrative of the use of a tantalum silicon nitride diffusion barrier layer for any application requiring an effective barrier layer, for example, to prevent diffusion from a silicon containing surface.
  • the tantalum silicon nitride diffusion barrier layer 113 may be used in the fabrication of semiconductor devices wherever it is necessary to prevent the diffusion of one material to an adjacent material.
  • the substrate assembly 111 may be representative of a contact structure having an opening extending to a silicon containing surface.
  • diffusion barriers are commonly used in such openings to prevent undesirable reactions, such as the reaction of a conductive contact material, e.g, copper or aluminum, with the silicon containing surface.
  • the tantalum silicon nitride diffusion barrier layer 113 may be used in the formation of storage cell capacitors for use in semiconductor devices, e.g., memory devices.
  • the tantalum silicon nitride diffusion barrier layer is used within a stack of layers forming an electrode of a capacitor, e.g., the other layers including layers formed of materials such as platinum, ruthenium oxide, etc.
  • FIG. 3 is a cross-sectional view of a structure 150 including substrate assembly 152 (e.g., a silicon substrate) and capacitor structure 154 formed relative thereto.
  • Capacitor structure 154 includes a first electrode 156 , a second electrode 160 , and a high dielectric constant layer 158 interposed therebetween.
  • the dielectric layer may be any suitable material having a desirable dielectric constant, such as TiO 2 , ZrO 2 , HfO 2 , Ta 2 O 5 , (Ba,Sr)TiO 3 , Pb(Zr,Ti)O 3 , or SrBi 2 Ti 2 O 9 .
  • the high dielectric constant layer 158 diffusion barrier properties of the electrodes is particularly important.
  • the electrode layer or electrode stack must act as an effective barrier to the diffusion of silicon, particularly due to the processes used to form the high dielectric constant materials.
  • Such diffusion barrier properties are highly desirable when the substrate assembly 152 includes a silicon-containing surface 153 upon which the capacitor is formed, e.g., polysilicon, silicon substrate material, n-doped silicon, p-doped silicon, etc., since oxidation of the diffused silicon to form silicon dioxide may result in degraded capacitance, e.g., capacitance for a memory device.
  • the electrode stack it is desirable for the electrode stack to act as an oxygen barrier (e.g., diffusion barrier layer 162 ) to protect the silicon-containing surface under the stack from oxidizing.
  • an oxygen barrier e.g., diffusion barrier layer 162
  • the formation of the tantalum silicon nitride diffusion barrier layer enhances the barrier properties of the stack.
  • FIGS. 2 and 3 are exemplary constructions, and methods of the invention can be useful for forming layers on any substrate, preferably on semiconductor structures, and that such applications include capacitors such as planar cells, trench cells, (e.g., double sidewall trench capacitors), stacked cells (e.g., crown, V-cell, delta cell, multi-fingered, or cylindrical container stacked capacitors), as well as field effect transistor devices.
  • capacitors such as planar cells, trench cells, (e.g., double sidewall trench capacitors), stacked cells (e.g., crown, V-cell, delta cell, multi-fingered, or cylindrical container stacked capacitors), as well as field effect transistor devices.
  • a tantalum silicon nitride layer is deposited on a substrate by ALD using alternate pulses of a precursor of the formula (Formula I) (5 seconds, 100 sccm helium carrier); air purge (20 seconds, 500 sccm); ammonia (5 seconds, 1000 sccm); and air purge (20 seconds, 300 sccm). A sufficient number of cycles are run to give the desired thickness of the film.

Landscapes

  • Engineering & Computer Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Manufacturing & Machinery (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • General Chemical & Material Sciences (AREA)
  • Materials Engineering (AREA)
  • Mechanical Engineering (AREA)
  • Metallurgy (AREA)
  • Organic Chemistry (AREA)
  • Inorganic Chemistry (AREA)
  • Chemical Vapour Deposition (AREA)
  • Electrodes Of Semiconductors (AREA)

Abstract

The present invention provides atomic layer deposition systems and methods that include at least one compound of the formula (Formula I): Ta(NR1)(NR2R3)3, wherein each R1, R2, and R3 is independently hydrogen or an organic group, with the proviso that at least one of R1, R2, and R3 is a silicon-containing organic group. Such systems and methods can be useful for depositing tantalum silicon nitride layers on substrates.

Description

    FIELD OF THE INVENTION
  • This invention relates to methods of forming tanatalum layers containing silicon and nitrogen (tantalum silicon nitride layers) on a substrate using a tantalum precursor compound containing both nitrogen and silicon in a multi-step atomic layer deposition process. The formed tantalum silicon nitride layers are particularly useful as diffusion barrier layers for polysilicon substrates to reduce diffusion of, for example, oxygen, copper, or silicon.
  • BACKGROUND
  • In very-large-scale integration (VLSI) technology, tantalum silicide has been proposed to be useful in a variety of applications. These include: policide gate metallization (i.e., the use of tantalum silicide in combination with a doped polycrystalline silicon (poly-Si) underlayer as a low resistive gate metallization layer); silicide gate (i.e., the use of tantalum silicide as a directly deposited layer on a gate oxide to reduce sheet resistance); source-drain silicidation (i.e., the use of tantalum silicide in the silicidation of contacts thereby providing in low resistive contacts); and diffusion barrier (i.e., the use of tantalum silicide a diffusion barrier between an Al—Si—Ti layer and silicon thereby providing reliable and low resistive contacts to n+ and p+ Si). Tantalum silicon nitride (Ta—Si—N) has also been shown to form a useful conductive barrier layer between silicon substrates and copper interconnects to reduce copper diffusion.
  • Amorphous ultra-thin (i.e., less than 100 Å) tantalum-silicon-nitrogen barrier films have been disclosed for use between silicon and copper interconnection materials in integrated circuits. These barrier films suppress the diffusion of copper into silicon, thus improving device reliability. Physical vapor deposition (PVD) methods, such as reactive sputtering, have been disclosed to form noncrystalline, low resistivity Ta—Si—N layers that acts as a barrier to oxygen diffusion during high temperature annealing at 650° C. in the presence of O2. The Ta—Si—N layers are formed by using radio-frequency reactive sputtering with pure Ta and Si targets on a 100 nm thick polysilicon layer. Layers having relatively low silicon content, such as Ta0.50Si0.16N0.34, have been disclosed to have a desirable combination of good diffusion barrier resistance along with low sheet resistance. These Ta—Si—N barrier layers have improved peel resistance over Ta—N barrier layers during annealing conditions.
  • However, when PVD methods are used, the stoichiometric composition of the formed metal silicon nitride barrier layers such as Ta—Si—N can be non-uniform across the substrate surface due to different sputter yields of Ta, Si, and N. Further, PVD methods yield films with poor conformality on structured surfaces, even when a single source is used. Due to the resulting poor layer conformality, defects such as pinholes often occur in such layers creating pathways to diffusion. As a result, the effectiveness of a physically deposited diffusion barrier layer is dependent on the layer being sufficiently thick. Moreover, sufficiently thick layers may not even be obtainable on surfaces having sufficiently deep structures.
  • Vapor deposition processes are preferable to PVD processes in order to achieve the most efficient and uniform barrier layer coverage of substrate surfaces. There remains a need for vapor deposition processes, particularly atomic layer deposition processes, to form tantalum silicon nitride barrier layers on substrates, such as semiconductor substrates or substrate assemblies.
  • SUMMARY OF THE INVENTION
  • An atomic layer deposition method for preparing tantalum silicon nitride layers is a continuing need in the art. For example, it has been surprisingly found that while an atomic layer deposition method using alternating doses of tantalum-containing precursor (e.g., tert-butylimino-tris(diethylamido) tantalum, hereinafter “TBTDET”) and NH3 formed a tantalum nitride film, little or no tantalum nitride-containing film was observed when doses of a silicon-containing precursor (e.g., Si2H6) were additionally included in the method. Thus, the use of silicon-containing precursors in an atomic layer deposition method was observed to inhibit the formation of tantalum nitride-containing (e.g., tantalum silicon nitride) films.
  • In one aspect, the present invention provides a method of forming a metal-containing layer on a substrate. The method includes: providing a substrate; providing a vapor including at least one compound of the formula (Formula I): Ta(NR1)(NR2R3)3, wherein each R1, R2, and R3 is independently hydrogen or an organic group, with the proviso that at least one of R1, R2, and R3 is a silicon-containing organic group; and contacting the vapor including the at least one compound of Formula I with the substrate to form a tantalum silicon nitride layer on at least one surface of the substrate using an atomic layer deposition process including a plurality of deposition cycles. Typically, the method further includes providing at least one reaction gas. Atomic layer deposition systems including at least one compound of the formula (Formula I) are also provided.
  • In another aspect, the present invention provides a methods of manufacturing a semiconductor structure. The method includes: providing a semiconductor substrate or substrate assembly; providing a vapor including at least one compound of the formula (Formula I): Ta(NR1)(NR2R3)3, wherein each R1, R2, and R3 is independently hydrogen or an organic group, with the proviso that at least one of R1, R2, and R3 is a silicon-containing organic group; and directing the vapor including the at least one compound of Formula I to the semiconductor substrate or substrate assembly to form a tantalum silicon nitride layer on at least one surface of the semiconductor substrate or substrate assembly using an atomic layer deposition process including a plurality of deposition cycles. Optionally, the method further includes providing a vapor including at least one metal-containing compound different than Formula I, and directing the vapor including the at least one metal-containing compound different than Formula I to the substrate.
  • In another aspect, the present invention provides a method of manufacturing a semiconductor structure. The method includes: providing a semiconductor substrate or substrate assembly within an atomic layer deposition chamber; providing a vapor including at least one compound of the formula (Formula I): Ta(NR1)(NR2R3)3, wherein each R1, R2, and R3 is independently hydrogen or an organic group, with the proviso that at least one of R1, R2, and R3 is a silicon-containing organic group; directing the vapor including the at least one compound of Formula I to the semiconductor substrate or substrate assembly and allowing the at least one compound to chemisorb to at least one surface of the semiconductor substrate or substrate assembly to form a tantalum silicon nitride layer on at least one surface of the semiconductor substrate or substrate assembly. Typically, the method further includes providing at least one reaction gas and directing the reaction gas to the semiconductor substrate or substrate assembly.
  • In another aspect, the present invention provides a method of manufacturing a memory device structure. The method includes: providing a substrate including a silicon-containing surface; providing a vapor including at least one compound of the formula (Formula I): Ta(NR1)(NR2R3)3, wherein each R1, R2, and R3 is independently hydrogen or an organic group, with the proviso that at least one of R1, R2, and R3 is a silicon-containing organic group; contacting the vapor including the at least one compound of Formula I with the substrate to chemisorb the compound on the silicon-containing surface of the substrate; providing at least one reaction gas; contacting the at least one reaction gas with the substrate having the chemisorbed compound thereon to form a tantalum silicon nitride barrier layer on the silicon-containing surface of the substrate; providing a first electrode on the barrier layer; providing a high dielectric material on at least a portion of the first electrode; and providing a second electrode on the high dielectric material.
  • Definitions
  • As used herein, “metal-containing” is used to refer to a material, typically a compound or a layer, that may consist entirely of a metal, or may include other elements in addition to a metal. Typical metal-containing compounds include, but are not limited to, metals, metal-ligand complexes, metal salts, metal-organic compounds, and combinations thereof. Typical metal-containing layers include, but are not limited to, metals, metal oxides, metal silicates, metal silicides, metal nitrides, and combinations thereof.
  • As used herein, “a,” “an,” “the,” and “at least one” are used interchangeably and mean one or more than one.
  • The terms “deposition process” and “vapor deposition process” as used herein refer to a process in which a metal-containing layer is formed on one or more surfaces of a substrate (e.g., a doped polysilicon wafer) from vaporized precursor composition(s) including one or more metal-containing compounds(s). Specifically, one or more metal-containing compounds are vaporized and directed to and/or contacted with one or more surfaces of a substrate (e.g., semiconductor substrate or substrate assembly) placed in a deposition chamber. Typically, the substrate is heated. These metal-containing compounds form (e.g., by reacting or decomposing) a non-volatile, thin, uniform, metal-containing layer on the surface(s) of the substrate. For the purposes of this invention, the term “vapor deposition process” is meant to include both chemical vapor deposition processes (including pulsed chemical vapor deposition processes) and atomic layer deposition processes.
  • The term “atomic layer deposition” (ALD) as used herein refers to a vapor deposition process in which deposition cycles, preferably a plurality of consecutive deposition cycles, are conducted in a process chamber (i.e., a deposition chamber). Typically, during each cycle the precursor is chemisorbed to a deposition surface (e.g., a substrate assembly surface or a previously deposited underlying surface such as material from a previous ALD cycle), forming a monolayer or sub-monolayer that does not readily react with additional precursor (i.e., a self-limiting reaction). Thereafter, if necessary, a reactant (e.g., another precursor or reaction gas) may subsequently be introduced into the process chamber for use in converting the chemisorbed precursor to the desired material on the deposition surface. Typically, this reactant is capable of further reaction with the precursor. Further, purging steps may also be utilized during each cycle to remove excess precursor from the process chamber and/or remove excess reactant and/or reaction byproducts from the process chamber after conversion of the chemisorbed precursor. Further, the term “atomic layer deposition,” as used herein, is also meant to include processes designated by related terms such as, “chemical vapor atomic layer deposition”, “atomic layer epitaxy” (ALE) (see U.S. Pat. No. 5,256,244 to Ackerman), molecular beam epitaxy (MBE), gas source MBE, or organometallic MBE, and chemical beam epitaxy when performed with alternating pulses of precursor composition(s), reactive gas, and purge (e.g., inert carrier) gas.
  • As compared to the one cycle chemical vapor deposition (CVD) process, the longer duration multi-cycle ALD process allows for improved control of layer thickness and composition by self-limiting layer growth, and minimizing detrimental gas phase reactions by separation of the reaction components. The self-limiting nature of ALD provides a method of depositing a film on any suitable reactive surface, including surfaces with irregular topographies, with better step coverage than is available with CVD or other “line of sight” deposition methods such as evaporation or physical vapor deposition (PVD or sputtering).
  • BRIEF DESCRIPTION OF THE FIGURES
  • FIG. 1 is a perspective view of a vapor deposition system suitable for use in methods of the present invention.
  • FIG. 2 is a cross-sectional view of a device structure including a tantalum silicon nitride diffusion barrier layer according to an embodiment of the present invention.
  • FIG. 3 is a cross-sectional view of a structure showing a high dielectric capacitor including an electrode having a tantalum silicon nitride diffusion barrier layer according to an embodiment of the present invention.
  • DETAILED DESCRIPTION OF CERTAIN EMBODIMENTS
  • The present invention provides methods and systems for forming a tantalum-containing layer (e.g., a barrier layer, preferably a conductive barrier layer) on a substrate (i.e., a silicon containing or a non-silicon containing substrate) using a silicon-containing and nitrogen-containing tantalum precursor compound in an atomic layer deposition method. The tantalum-containing layer is a tantalum silicon nitride layer that, in some embodiments, is formed from the tantalum-containing precursor without using additional silicon-containing or nitrogen-containing precursors.
  • The layers of the present invention are preferably conductive. That is, they preferably display an electrical resistivity of no more than about 10 mΩ-cm. The layers of the present invention are typically useful as barrier layers, particularly in the manufacture of semiconductor interconnects. For example, tantalum silicon nitride makes ohmic contact to silicon and is not only a good barrier for tungsten, aluminum, and copper interconnects, but might also have possible application for high dielectric constant barriers or electrodes. Other applications for the layers of the present invention include polycide gate metallization and gate electrodes. Composites containing tantalum silicon nitride are also of interest as wide bandpass optical elements.
  • The layers or films formed can be in the form of tantalum silicon nitride-containing films, wherein the layer includes tantalum silicon nitride optionally doped with other metals. Thus, the term “tantalum silicon nitride” films or layers encompass tantalum silicon nitrides (typically TaxSiyNz of all possible proportions of Ta, Si, and N), as well as doped films or layers thereof (e.g., mixed metal silicon nitrides). Such mixed metal species can be formed using one or more metal-containing precursor compounds of a formula different from Formula I, which can be readily determined by one of skill in the art.
  • The methods include providing a vapor of at least one compound of the formula (Formula I): Ta(NR1)(NR2R3)3, wherein each R1, R2, and R3 is independently hydrogen or an organic group, with the proviso that at least one of R1, R2, and R3 is a silicon-containing organic group. Preferably each R1, R2, and R3 is independently hydrogen or an organic group having 1 to 10 carbon atoms. Exemplary R groups (and preferably moieties) include, for example, hydrogen, methyl, ethyl, propyl, isopropyl, butyl, sec-butyl, isobutyl, tert-butyl, and the like.
  • Preferred silicon-containing organic groups are groups having the formula —SiR4R5R6, wherein each R4, R5, and R is independently hydrogen or an organic group, typically having from 1 to 10 carbon atoms. Preferably each R4, R5, and R6 is independently an aliphatic group, typically having from 1 to 10 carbon atoms. Exemplary silicon-containing R groups include, but are not limited to, —SiH3, —SiH2(CH3), —SiH(CH3)2, —Si(CH3)3, —Si(CH3)2(CH2CH3), —Si(CH3)(CH2CH3)2, —Si(CH2CH3)3, —Si(CH2CH2CH2CH3)3, —CH2Si(CH3)3, —CH2CH2Si(CH3)3, and the like.
  • As used herein, the term “organic group” is used for the purpose of this invention to mean a hydrocarbon group that is classified as an aliphatic group, cyclic group, or combination of aliphatic and cyclic groups (e.g., alkaryl and aralkyl groups). In the context of the present invention, suitable organic groups for metal-containing compounds of this invention are those that do not interfere with the formation of a tantalum silicon nitride layer using vapor deposition techniques. In the context of the present invention, the term “aliphatic group” means a saturated or unsaturated linear or branched hydrocarbon group. This term is used to encompass alkyl, alkenyl, and alkynyl groups, for example. The term “alkyl group” means a saturated linear or branched monovalent hydrocarbon group including, for example, methyl (Me), ethyl (Et), n-propyl (n-Pr), isopropyl, tert-butyl (t-Bu), amyl, heptyl, and the like. The term “alkenyl group” means an unsaturated, linear or branched monovalent hydrocarbon group with one or more olefinically unsaturated groups (i.e., carbon-carbon double bonds), such as a vinyl group. The term “alkynyl group” means an unsaturated, linear or branched monovalent hydrocarbon group with one or more carbon-carbon triple bonds. The term “cyclic group” means a closed ring hydrocarbon group that is classified as an alicyclic group, aromatic group, or heterocyclic group. The term “alicyclic group” means a cyclic hydrocarbon group having properties resembling those of aliphatic groups. The term “aromatic group” or “aryl group” means a mono- or polynuclear aromatic hydrocarbon group. The term “heterocyclic group” means a closed ring hydrocarbon in which one or more of the atoms in the ring is an element other than carbon (e.g., nitrogen, oxygen, sulfur, etc.).
  • As a means of simplifying the discussion and the recitation of certain terminology used throughout this application, the terms “group” and “moiety” are used to differentiate between chemical species that allow for substitution or that may be substituted and those that do not so allow for substitution or may not be so substituted. Thus, when the term “group” is used to describe a chemical substituent, the described chemical material includes the unsubstituted group and that group with nonperoxidic O, N, S, Si, or F atoms, for example, in the chain as well as carbonyl groups or other conventional substituents. Where the term “moiety” is used to describe a chemical compound or substituent, only an unsubstituted chemical material is intended to be included. For example, the phrase “alkyl group” is intended to include not only pure open chain saturated hydrocarbon alkyl substituents, such as methyl, ethyl, propyl, tert-butyl, and the like, but also alkyl substituents bearing further substituents known in the art, such as hydroxy, alkoxy, alkylsulfonyl, halogen atoms, cyano, nitro, amino, carboxyl, etc. Thus, “alkyl group” includes ether groups, haloalkyls, nitroalkyls, carboxyalkyls, hydroxyalkyls, sulfoalkyls, etc. On the other hand, the phrase “alkyl moiety” is limited to the inclusion of only pure open chain saturated hydrocarbon alkyl substituents, such as methyl, ethyl, propyl, tert-butyl, and the like.
  • The silicon content of the precursor compound of the formula (Formula I) Ta(NR1)(NR2R3)3, can varied by selecting one or more of R1, R2, and R3 to be a silicon-containing organic group. A wide variety of compounds of the formula (Formula I) can be used in methods of the present invention including, for example, one or more of Ta(NH)(NH2)2(NH(SiMe3)), Ta(NMe)(NMe2)2(N(Me)(SiMe3)), Ta(NSiMe3)(NMe2)3, Ta(NBu)(NEt2)2(N(Et)(SiMe3)), Ta(NMe)(NMe2)2(N(SiMe3)2), Ta(NEt)(NEt2)2(N(SiMe3)2), Ta(NEt)(NEt2)(N(Et)(SiMe3))2, Ta(NSiMe3)(NEt2)2(N(Et)(SiMe3)), Ta(NEt)(N(Et)(SiMe3))3, Ta(N(SiMe3)(N(Et)(SiMe3))3, Ta(N(SiMe3)(N(SiMe3)2)3, and the like. Thus, the silicon content of the precursor compound of the formula (Formula I) can be selected to provide a tantalum silicon nitride film having a useful or desired silicon content.
  • Precursor compositions that include at least one compound of the formula (Formula I) can be useful for depositing metal-containing layers using atomic layer deposition. In addition, such atomic layer deposition methods can also include precursor compositions that include one or more different metal-containing compounds. Such precursor compositions can be deposited/chemisorbed, for example in an ALD process discussed more fully below, substantially simultaneously with or sequentially to, the precursor compositions including at least one compound of the formula (Formula I). The metals of such different metal-containing compounds can include, for example, Ti, Ta, W, and combinations thereof. Suitable different metal-containing compounds include, for example, titanium tetrachloride, trichlorotitanium dialkylamides, tetrakis titanium dialkylamides, pentakis tantalum ethoxide, tungsten hexafluoride, tungsten hexacarbonyl, bis(tert-butylimido)bis(dimethylamido)tungsten, bis(tert-butylimido)bis(tert-butylamido)tungsten, various other imido tungsten complexes (e.g., isopropylimido tungsten complexes such as Cl4(RCN)W(NiPr), wherein R is methyl or phenyl), and combinations thereof.
  • The metal-containing layer can be deposited, for example, on a substrate (e.g., a semiconductor substrate or substrate assembly). “Substrate” as used herein refers to any base material or construction upon which a layer can be deposited. The term “substrate” is meant to include semiconductor substrates and also include non-semiconductor substrates such as films, molded articles, fibers, wires, glass, ceramics, machined metal parts, etc. “Semiconductor substrate” or “substrate assembly” as used herein refers to a semiconductor substrate such as a metal electrode, base semiconductor layer, or a semiconductor substrate having one or more layers, structures, or regions formed thereon. A base semiconductor layer is typically the lowest layer of silicon material on a wafer or a silicon layer deposited on another material, such as silicon on sapphire. When reference is made to a substrate assembly, various process steps may have been previously used to form or define regions, junctions, various structures or features, and openings such as transistors, active areas, diffusions, implanted regions, vias, contact openings, high aspect ratio openings, capacitor plates, barriers for capacitors, etc.
  • “Layer,” as used herein, refers to any layer that can be formed on a substrate from one or more precursors and/or reactants according to the deposition process described herein. The term “layer” is meant to include layers specific to the semiconductor industry, such as, but clearly not limited to, a barrier layer, dielectric layer (i.e., a layer having a high dielectric constant), and conductive layer. The term “layer” is synonymous with the term “film” frequently used in the semiconductor industry. The term “layer” is also meant to include layers found in technology outside of semiconductor technology, such as coatings on glass. For example, such layers can be formed directly on fibers, wires, etc., which are substrates other than semiconductor substrates. Further, the layers can be formed directly on the lowest semiconductor surface of the substrate, or they can be formed on any of a variety of layers (e.g., surfaces) as in, for example, a patterned wafer.
  • “Barrier layer” as used herein refers to a conductive, interfacial layer that can reduce diffusion of ambient oxygen through a dielectric layer into a semiconductor substrate (typically a polysilicon substrate) or can reduce diffusion of one layer into another, such as a copper conductive layer into a semiconductor substrate (typically a polysilicon substrate). Methods for making tantalum silicon nitride layers for use are barrier layers are disclosed herein.
  • The tantalum silicon nitride layers or films formed may include a single metal or two or more different metals. In some embodiments, the tantalum silicon nitride layers or films may optionally be doped with other metals. If the layer includes two or more different metals, the layer can be in the form of alloys, solid solutions, or nanolaminates. Preferably, the tantalum silicon nitride layer has barrier properties. More preferably, the tantalum silicon nitride layer is a conductive barrier layer.
  • Various metal-containing compounds can be used in various combinations, optionally with one or more organic solvents (particularly for CVD processes), to form a precursor composition. Advantageously, some of the metal compounds disclosed herein can be used in ALD without adding solvents. “Precursor” and “precursor composition” as used herein, refer to a composition usable for forming, either alone or with other precursor compositions (or reactants), a layer on a substrate assembly in a deposition process. Further, one skilled in the art will recognize that the type and amount of precursor used will depend on the content of a layer which is ultimately to be formed using a vapor deposition process. The preferred precursor compositions of the present invention are preferably liquid at the vaporization temperature and, more preferably, are preferably liquid at room temperature.
  • The precursor compositions may be liquids or solids at room temperature (preferably, they are liquids at the vaporization temperature). Typically, they are liquids sufficiently volatile to be employed using known vapor deposition techniques. However, as solids they may also be sufficiently volatile that they can be vaporized or sublimed from the solid state using known vapor deposition techniques. If they are less volatile solids, they are preferably sufficiently soluble in an organic solvent or have melting points below their decomposition temperatures such that they can be used in flash vaporization, bubbling, microdroplet formation techniques, etc.
  • Herein, vaporized metal-containing compounds may be used either alone or optionally with vaporized molecules of other metal-containing compounds or optionally with vaporized solvent molecules or inert gas molecules, if used. As used herein, “liquid” refers to a solution or a neat liquid (a liquid at room temperature or a solid at room temperature that melts at an elevated temperature). As used herein, “solution” does not require complete solubility of the solid but may allow for some undissolved solid, as long as there is a sufficient amount of the solid delivered by the organic solvent into the vapor phase for chemical vapor deposition processing. If solvent dilution is used in deposition, the total molar concentration of solvent vapor generated may also be considered as a inert carrier gas.
  • “Inert gas” or “non-reactive gas,” as used herein, is any gas that is generally unreactive with the components it comes in contact with. For example, inert gases are typically selected from a group including nitrogen, argon, helium, neon, krypton, xenon, any other non-reactive gas, and mixtures thereof. Such inert gases are generally used in one or more purging processes described according to the present invention, and in some embodiments may also be used to assist in precursor vapor transport.
  • Solvents that are suitable for certain embodiments of the present invention may be one or more of the following: aliphatic hydrocarbons or unsaturated hydrocarbons (C3-C20, and preferably C5-C10, cyclic, branched, or linear), aromatic hydrocarbons (C5-C20, and preferably C5-C10), halogenated hydrocarbons, silylated hydrocarbons such as alkylsilanes, alkylsilicates, ethers, polyethers, thioethers, esters, lactones, nitrites, silicone oils, or compounds containing combinations of any of the above or mixtures of one or more of the above. The compounds are also generally compatible with each other, so that mixtures of variable quantities of the metal-containing compounds will not interact to significantly change their physical properties.
  • The precursor compositions of the present invention can, optionally, be vaporized and deposited/chemisorbed substantially simultaneously with, and in the presence of, one or more reaction gases. Alternatively, the metal-containing layers may be formed by alternately introducing the precursor composition and the reaction gas(es) during each deposition cycle. Such reaction gases may typically include hydrogen, hydrogen sulfide, hydrogen selenide, hydrogen telluride, carbon monoxide, ammonia, organic amines, hydrazines (e.g., hydrazine, methylhydrazine, symmetrical and unsymmetrical dimethylhydrazines), silanes, disilanes and higher silanes, diborane, plasma (e.g., H2 plasma), borazene (nitrogen source), carbon monoxide (reductant), and any combination of these gases. Preferable optional reaction gases used in the formation of tantalum silicon nitride layers include NH3 and CO.
  • Suitable substrate materials of the present invention include conductive materials, semiconductive materials, conductive metal-nitrides, conductive metals, conductive metal oxides, etc. The substrate on which the metal-containing layer is formed is preferably a semiconductor substrate or substrate assembly. Any suitable semiconductor material is contemplated, such as for example, borophosphosilicate glass (BPSG), silicon such as, e.g., conductively doped polysilicon, monocrystalline silicon, etc. (for this invention, appropriate forms of silicon are simply referred to as “silicon”), for example in the form of a silicon wafer, tetraethylorthosilicate (TEOS) oxide, spin on glass (i.e., a thin layer of SiO2, optionally doped, deposited by a spin on process), TiN, TaN, W, Ru, Al, Cu, noble metals, etc. A substrate assembly may also contain a layer that includes platinum, iridium, iridium oxide, rhodium, rhodium oxide, ruthenium, ruthenium oxide, strontium ruthenate, lanthanum nickelate, titanium nitride, tantalum nitride, tantalum-silicon-nitride, silicon dioxide, aluminum, gallium arsenide, glass, etc., and other existing or to-be-developed materials used in semiconductor constructions, such as dynamic random access memory (DRAM) devices, static random access memory (SRAM) devices, and ferroelectric memory (FERAM) devices, for example.
  • For substrates including semiconductor substrates or substrate assemblies, the layers can be formed directly on the lowest semiconductor surface of the substrate, or they can be formed on any of a variety of the layers (i.e., surfaces) as in a patterned wafer, for example.
  • Substrates other than semiconductor substrates or substrate assemblies can also be used in methods of the present invention. Any substrate that may advantageously form a metal-containing layer thereon, such as a tantalum silicon nitride layer, may be used, such substrates including, for example, fibers, wires, etc.
  • The precursor compositions can be vaporized in the presence of an inert carrier gas if desired. Additionally, an inert carrier gas can be used in purging steps in an ALD process (discussed below). The inert carrier gas is typically one or more of nitrogen, helium, argon, etc. In the context of the present invention, an inert carrier gas is one that does not interfere with the formation of the metal-containing layer. Whether done in the presence of a inert carrier gas or not, the vaporization is preferably done in the absence of oxygen to avoid oxygen contamination of the layer (e.g., oxidation of silicon to form silicon dioxide or oxidation of precursor in the vapor phase prior to entry into the deposition chamber).
  • Chemical vapor deposition (CVD) and atomic layer deposition (ALD) are two vapor deposition processes often employed to form thin, continuous, uniform, metal-containing layers onto semiconductor substrates. Using either vapor deposition process, typically one or more precursor compositions are vaporized in a deposition chamber and optionally combined with one or more reaction gases and directed to and/or contacted with the substrate to form a metal-containing layer on the substrate. It will be readily apparent to one skilled in the art that the vapor deposition process may be enhanced by employing various related techniques such as plasma assistance, photo assistance, laser assistance, as well as other techniques.
  • A typical CVD process may be carried out in a chemical vapor deposition reactor, such as a deposition chamber available under the trade designation of 7000 from Genus, Inc. (Sunnyvale, Calif.), a deposition chamber available under the trade designation of 5000 from Applied Materials, Inc. (Santa Clara, Calif.), or a deposition chamber available under the trade designation of Prism from Novelus, Inc. (San Jose, Calif.). However, any deposition chamber suitable for performing CVD may be used.
  • Preferably, the vapor deposition process employed in the methods of the present invention is a multi-cycle atomic layer deposition (ALD) process. Such a process is advantageous, in particular advantageous over a CVD process, in that it provides for improved control of atomic-level thickness and uniformity to the deposited layer (e.g., barrier layer) by providing a plurality of self-limiting deposition cycles. The self-limiting nature of ALD provides a method of depositing a film on any suitable reactive surface including, for example, surfaces with irregular topographies, with better step coverage than is available with CVD or other “line of sight” deposition methods (e.g., evaporation and physical vapor deposition, i.e., PVD or sputtering). Further, ALD processes typically expose the metal-containing compounds to lower volatilization and reaction temperatures, which tends to decrease degradation of the precursor as compared to, for example, typical CVD processes.
  • Generally, in an ALD process each reactant is pulsed sequentially onto a suitable substrate, typically at deposition temperatures of at least 25° C., preferably at least 150° C., and more preferably at least 200° C. Typical ALD deposition temperatures are no greater than 400° C., preferably no greater than 350° C., and even more preferably no greater than 250° C. These temperatures are generally lower than those presently used in CVD processes, which typically include deposition temperatures at the substrate surface of at least 150° C., preferably at least 200° C., and more preferably at least 250° C. Typical CVD deposition temperatures are no greater than 600° C., preferably no greater than 500° C., and even more preferably no greater than 400° C.
  • Under such conditions the film growth by ALD is typically self-limiting (i.e., when the reactive sites on a surface are used up in an ALD process, the deposition generally stops), insuring not only excellent conformality but also good large area uniformity plus simple and accurate composition and thickness control. Due to alternate dosing of the precursor compositions and/or reaction gases, detrimental vapor-phase reactions are inherently eliminated, in contrast to the CVD process that is carried out by continuous co-reaction of the precursors and/or reaction gases. (See Vehkamäki et al, “Growth of SrTiO3 and BaTiO3 Thin Films by Atomic Layer Deposition,” Electrochemical and Solid-State Letters, 2(10):504-506 (1999)).
  • A typical ALD process includes exposing a substrate (which may optionally be pretreated with, for example, ammonia or chlorine/UV irradiation) to a first chemical to accomplish chemisorption of the species onto the substrate. The term “chemisorption” as used herein refers to the chemical adsorption of vaporized reactive metal-containing compounds on the surface of a substrate. The adsorbed species are typically irreversibly bound to the substrate surface as a result of relatively strong binding forces characterized by high adsorption energies (e.g., >30 kcal/mol), comparable in strength to ordinary chemical bonds. The chemisorbed species typically form a monolayer on the substrate surface. (See “The Condensed Chemical Dictionary”, 10th edition, revised by G. G. Hawley, published by Van Nostrand Reinhold Co., New York, 225 (1981)). The technique of ALD is based on the principle of the formation of a saturated monolayer of reactive precursor molecules by chemisorption. In ALD one or more appropriate precursor compositions or reaction gases are alternately introduced (e.g., pulsed) into a deposition chamber and chemisorbed onto the surfaces of a substrate. Each sequential introduction of a reactive compound (e.g., one or more precursor compositions and one or more reaction gases) is typically separated by an inert carrier gas purge. Each precursor composition co-reaction adds a new atomic layer to previously deposited layers to form a cumulative solid layer. The cycle is repeated to gradually form the desired layer thickness. It should be understood that ALD can alternately utilize one precursor composition, which is chemisorbed, and one reaction gas, which reacts with the chemisorbed species.
  • Practically, chemisorption might not occur on all portions of the deposition surface (e.g., previously deposited ALD material). Nevertheless, such imperfect monolayer is still considered a monolayer in the context of the present invention. In many applications, merely a substantially saturated monolayer may be suitable. In one aspect, a substantially saturated monolayer is one that will still yield a deposited monolayer or less of material exhibiting the desired quality and/or properties. In another aspect, a substantially saturated monolayer is one that is self-limited to further reaction with precursor.
  • A typical ALD process includes exposing an initial substrate to a first chemical species A (e.g., a metal-containing compound as described herein) to accomplish chemisorption of the species onto the substrate. Species A can react either with the substrate surface or with Species B (described below), but not with itself. Typically in chemisorption, one or more of the ligands of Species A is displaced by reactive groups on the substrate surface. Theoretically, the chemisorption forms a monolayer of adsorbed precursor that is uniformly one molecule thick on the entire exposed initial substrate, the monolayer being composed of Species A, less any displaced ligands. In other words, a saturated monolayer is substantially formed on the substrate surface. Practically, chemisorption may not occur on all portions of the substrate. Nevertheless, such a partial monolayer is still understood to be a monolayer in the context of the present invention. In many applications, merely a substantially saturated monolayer may be suitable. A substantially saturated monolayer is one that will still yield a deposited layer exhibiting the quality and/or properties desired for such layer.
  • The first species (e.g., substantially all non-chemisorbed molecules of Species A) as well as displaced ligands are purged from over the substrate and a second chemical species, Species B (e.g., a different metal-containing compound or reactant gas) is provided to react with the monolayer of Species A. Species B typically displaces the remaining ligands from the Species A monolayer and thereby is chemisorbed and forms a second layer. This second layer displays a surface which is reactive only to Species A. Non-chemisorbed Species B, as well as displaced ligands and other byproducts of the reaction are then purged and the steps are repeated with exposure of the Species B layer to vaporized Species A. Optionally, the second species can react with the first species, but not chemisorb additional material thereto. That is, the second species can cleave some portion of the chemisorbed first species, altering such layer without forming another layer thereon, but leaving reactive sites available for formation of subsequent layers. In other ALD processes, a third species or more may be successively chemisorbed (or reacted) and purged just as described for the first and second species, with the understanding that each introduced species reacts with the layer produced immediately prior to its introduction. Optionally, the second species (or third or subsequent) can include at least one reaction gas if desired.
  • Thus, the use of ALD provides the ability to improve the control of thickness, composition, and uniformity of metal-containing layers on a substrate. For example, depositing thin layers of metal-containing compound in a plurality of cycles provides a more accurate control of ultimate film thickness. This is particularly advantageous when the precursor composition is directed to the substrate and allowed to chemisorb thereon, preferably further including at least one reaction gas that reacts with the chemisorbed species on the substrate, and even more preferably wherein this cycle is repeated at least once.
  • Purging of excess vapor of each species following deposition/chemisorption onto a substrate may involve a variety of techniques including, but not limited to, contacting the substrate and/or monolayer with an inert carrier gas and/or lowering pressure to below the deposition pressure to reduce the concentration of a species contacting the substrate and/or chemisorbed species. Examples of carrier gases, as discussed above, may include N2, Ar, He, etc. Additionally, purging may instead include contacting the substrate and/or monolayer with any substance that allows chemisorption by-products to desorb and reduces the concentration of a contacting species preparatory to introducing another species. The contacting species may be reduced to some suitable concentration or partial pressure known to those skilled in the art based on the specifications for the product of a particular deposition process.
  • ALD is often described as a self-limiting process, in that a finite number of sites exist on a substrate to which the first species may form chemical bonds. The second species might only react with the surface created from the chemisorption of the first species and thus, may also be self-limiting. Once all of the finite number of sites on a substrate are bonded with a first species, the first species will not bond to other of the first species already bonded with the substrate. However, process conditions can be varied in ALD to promote such bonding and render ALD not self-limiting, e.g., more like pulsed CVD. Accordingly, ALD may also encompass a species forming other than one monolayer at a time by stacking of a species, forming a layer more than one atom or molecule thick.
  • The described method indicates the “substantial absence” of the second precursor (i.e., second species) during chemisorption of the first precursor since insignificant amounts of the second precursor might be present. According to the knowledge and the preferences of those with ordinary skill in the art, a determination can be made as to the tolerable amount of second precursor and process conditions selected to achieve the substantial absence of the second precursor.
  • Thus, during the ALD process, numerous consecutive deposition cycles are conducted in the deposition chamber, each cycle depositing a very thin metal-containing layer (usually less than one monolayer such that the growth rate on average is 0.2 to 3.0 Angstroms per cycle), until a layer of the desired thickness is built up on the substrate of interest. The layer deposition is accomplished by alternately introducing (i.e., by pulsing) precursor composition(s) into the deposition chamber containing a substrate, chemisorbing the precursor composition(s) as a monolayer onto the substrate surfaces, purging the deposition chamber, then introducing to the chemisorbed precursor composition(s) reaction gases and/or other precursor composition(s) in a plurality of deposition cycles until the desired thickness of the metal-containing layer is achieved. Preferred thicknesses of the metal-containing layers of the present invention are at least 1 angstrom (Å), more preferably at least 5 Å, and more preferably at least 10 Å. Additionally, preferred film thicknesses are typically no greater than 500 Å, more preferably no greater than 400 Å, and more preferably no greater than 300 Å.
  • The pulse duration of precursor composition(s) and inert carrier gas(es) is generally of a duration sufficient to saturate the substrate surface. Typically, the pulse duration is at least 0.1, preferably at least 0.2 second, and more preferably at least 0.5 second. Preferred pulse durations are generally no greater than 300 seconds, and preferably no greater than 60 seconds.
  • In comparison to the predominantly thermally driven CVD, ALD is predominantly chemically driven. Thus, ALD may advantageously be conducted at much lower temperatures than CVD. During the ALD process, the substrate temperature may be maintained at a temperature sufficiently low to maintain intact bonds between the chemisorbed precursor composition(s) and the underlying substrate surface and to prevent decomposition of the precursor composition(s). The temperature, on the other hand, must be sufficiently high to avoid condensation of the precursor composition(s). Typically the substrate is kept at a temperature of at least 25° C., preferably at least 150° C., and more preferably at least 200° C. Typically the substrate is kept at a temperature of no greater than 400° C., preferably no greater than 300° C., and more preferably no greater than 250° C., which, as discussed above, is generally lower than temperatures presently used in typical CVD processes. Thus, the first species or precursor composition is chemisorbed at this temperature. Surface reaction of the second species or precursor composition can occur at substantially the same temperature as chemisorption of the first precursor or, optionally but less preferably, at a substantially different temperature. Clearly, some small variation in temperature, as judged by those of ordinary skill, can occur but still be considered substantially the same temperature by providing a reaction rate statistically the same as would occur at the temperature of the first precursor chemisorption. Alternatively, chemisorption and subsequent reactions could instead occur at substantially exactly the same temperature.
  • For a typical vapor deposition process, the pressure inside the deposition chamber is at least 10−8 torr (1.3×10−6 Pa), in certain embodiments at least 10−7 torr (1.3×10−5 Pa), and in other embodiments at least 10−6 torr (1.3×10−4 Pa) or even greater. Further, deposition pressures are typically no greater than 10 torr (1.3×103 Pa), in some embodiments no greater than 1 torr (1.3×102 Pa), and in other embodiments no greater than 10−1 torr (13 Pa) or even less. Typically, the deposition chamber is purged with an inert carrier gas after the vaporized precursor composition(s) have been introduced into the chamber and/or reacted for each cycle. The inert carrier gas/gases can also be introduced with the vaporized precursor composition(s) during each cycle.
  • The reactivity of a precursor composition can significantly influence the process parameters in ALD. Under typical CVD process conditions, a highly reactive compound may react in the gas phase generating particulates, depositing prematurely on undesired surfaces, producing poor films, and/or yielding poor step coverage or otherwise yielding non-uniform deposition. For at least such reason, a highly reactive compound might be considered not suitable for CVD. However, some compounds not suitable for CVD are superior ALD precursors. For example, if the first precursor is gas phase reactive with the second precursor, such a combination of compounds might not be suitable for CVD, although they could be used in ALD. In the CVD context, concern might also exist regarding sticking coefficients and surface mobility, as known to those skilled in the art, when using highly gas-phase reactive precursors, however, little or no such concern would exist in the ALD context.
  • After layer formation on the substrate, an annealing process may be optionally performed in situ in the deposition chamber in a reducing, inert, or plasma atmosphere. Preferably, the annealing temperature is at least 400° C., more preferably at least 600° C. The annealing temperature is preferably no greater than 1000° C., more preferably no greater than 750° C., and even more preferably no greater than 700° C.
  • The annealing operation is preferably performed for a time period of at least 0.5 minute, more preferably for a time period of at least 1 minute. Additionally, the annealing operation is preferably performed for a time period of no greater than 60 minutes, and more preferably for a time period of no greater than 10 minutes.
  • One skilled in the art will recognize that such temperatures and time periods may vary. For example, furnace anneals and rapid thermal annealing may be used, and further, such anneals may be performed in one or more annealing steps.
  • As stated above, the use of the complexes and methods of forming films of the present invention are beneficial for a wide variety of thin film applications in semiconductor structures, particularly those using barrier materials. For example, such applications include gate dielectrics and capacitors such as planar cells, trench cells (e.g., double sidewall trench capacitors), stacked cells (e.g., crown, V-cell, delta cell, multi-fingered, or cylindrical container stacked capacitors), as well as field effect transistor devices.
  • A system that can be used to perform an atomic layer deposition processes of the present invention is shown in FIG. 1. The system includes an enclosed vapor deposition chamber 10, in which a vacuum may be created using turbo pump 12 and backing pump 14. One or more substrates 16 (e.g., semiconductor substrates or substrate assemblies) are positioned in chamber 10. A constant nominal temperature is established for substrate 16, which can vary depending on the process used. Substrate 16 may be heated, for example, by an electrical resistance heater 18 on which substrate 16 is mounted. Other known methods of heating the substrate may also be utilized.
  • In this process, precursor composition(s) as described herein, 60 and/or 61, are stored in vessels 62. The precursor composition(s) are vaporized and separately fed along lines 64 and 66 to the deposition chamber 10 using, for example, an inert carrier gas 68. A reaction gas 70 may be supplied along line 72 as needed. Also, a purge gas 74, which is often the same as the inert carrier gas 68, may be supplied along line 76 as needed. As shown, a series of valves 80-85 are opened and closed as required.
  • Use of the barrier layers of the present invention in semiconductor constructions shall be described generally with reference to FIGS. 2 and 3.
  • FIG. 2 is a cross-sectional view of a structure 110 including a substrate assembly 111 and a tantalum silicon nitride diffusion barrier layer 113 according to the present invention formed on a surface 112 of the substrate assembly 111, e.g., a silicon containing surface. The structure 110 further includes a conductive layer 114 (e.g., a copper layer). The structure 110 is illustrative of the use of a tantalum silicon nitride diffusion barrier layer for any application requiring an effective barrier layer, for example, to prevent diffusion from a silicon containing surface. In other words, the tantalum silicon nitride diffusion barrier layer 113 may be used in the fabrication of semiconductor devices wherever it is necessary to prevent the diffusion of one material to an adjacent material. For example, the substrate assembly 111 may be representative of a contact structure having an opening extending to a silicon containing surface. In such a structure, diffusion barriers are commonly used in such openings to prevent undesirable reactions, such as the reaction of a conductive contact material, e.g, copper or aluminum, with the silicon containing surface.
  • Further, for example, the tantalum silicon nitride diffusion barrier layer 113 may be used in the formation of storage cell capacitors for use in semiconductor devices, e.g., memory devices. As further described herein, the tantalum silicon nitride diffusion barrier layer is used within a stack of layers forming an electrode of a capacitor, e.g., the other layers including layers formed of materials such as platinum, ruthenium oxide, etc. One skilled in the art will recognize that various semiconductor processes and structures for various devices, e.g., CMOS devices, memory devices, etc., would benefit from the barrier characteristics of the barrier layers of the present invention and in no manner is the present invention limited to the illustrative embodiments described herein.
  • FIG. 3 is a cross-sectional view of a structure 150 including substrate assembly 152 (e.g., a silicon substrate) and capacitor structure 154 formed relative thereto. Capacitor structure 154 includes a first electrode 156, a second electrode 160, and a high dielectric constant layer 158 interposed therebetween. For example, the dielectric layer may be any suitable material having a desirable dielectric constant, such as TiO2, ZrO2, HfO2, Ta2O5, (Ba,Sr)TiO3, Pb(Zr,Ti)O3, or SrBi2Ti2O9. With use of the high dielectric constant layer 158, diffusion barrier properties of the electrodes is particularly important. For example, to function well in a bottom electrode of a capacitor structure, the electrode layer or electrode stack must act as an effective barrier to the diffusion of silicon, particularly due to the processes used to form the high dielectric constant materials. Such diffusion barrier properties are highly desirable when the substrate assembly 152 includes a silicon-containing surface 153 upon which the capacitor is formed, e.g., polysilicon, silicon substrate material, n-doped silicon, p-doped silicon, etc., since oxidation of the diffused silicon to form silicon dioxide may result in degraded capacitance, e.g., capacitance for a memory device. In addition, it is desirable for the electrode stack to act as an oxygen barrier (e.g., diffusion barrier layer 162) to protect the silicon-containing surface under the stack from oxidizing. The formation of the tantalum silicon nitride diffusion barrier layer enhances the barrier properties of the stack.
  • It is to be understood that FIGS. 2 and 3 are exemplary constructions, and methods of the invention can be useful for forming layers on any substrate, preferably on semiconductor structures, and that such applications include capacitors such as planar cells, trench cells, (e.g., double sidewall trench capacitors), stacked cells (e.g., crown, V-cell, delta cell, multi-fingered, or cylindrical container stacked capacitors), as well as field effect transistor devices.
  • The following examples are offered to further illustrate various specific embodiments and techniques of the present invention. It should be understood, however, that many variations and modifications understood by those of ordinary skill in the art may be made while remaining within the scope of the present invention. Therefore, the scope of the invention is not intended to be limited by the following example. Unless specified otherwise, all percentages shown in the examples are percentages by weight.
  • EXAMPLES
  • A tantalum silicon nitride layer is deposited on a substrate by ALD using alternate pulses of a precursor of the formula (Formula I) (5 seconds, 100 sccm helium carrier); air purge (20 seconds, 500 sccm); ammonia (5 seconds, 1000 sccm); and air purge (20 seconds, 300 sccm). A sufficient number of cycles are run to give the desired thickness of the film.
  • The complete disclosures of the patents, patent documents, and publications cited herein are incorporated by reference in their entirety as if each were individually incorporated. Various modifications and alterations to this invention will become apparent to those skilled in the art without departing from the scope and spirit of this invention. It should be understood that this invention is not intended to be unduly limited by the illustrative embodiments and examples set forth herein and that such examples and embodiments are presented by way of example only with the scope of the invention intended to be limited only by the claims set forth herein as follows.

Claims (29)

1. A method of forming a metal-containing layer on a substrate, the method comprising:
providing a substrate;
providing a vapor comprising at least one compound of the formula (Formula I): Ta(NR1)(NR2R3)3, wherein each R1, R2, and R3 is independently hydrogen or an organic group, with the proviso that at least one of R1, R2, and R3 is a silicon-containing organic group;
contacting the vapor comprising the at least one compound of Formula I with the substrate to form a tantalum silicon nitride layer on at least one surface of the substrate using an atomic layer deposition process comprising a plurality of deposition cycles.
2. The method of claim 1 wherein each R1, R2, and R3 is independently hydrogen or an organic group having 1 to 10 carbon atoms.
3. The method of claim 1 wherein the silicon-containing organic group is a group having the formula —SiR4R5R6, wherein each R4, R5, and R6 is independently hydrogen or an organic group.
4. The method of claim 3 wherein each R4, R5, and R6 is independently hydrogen or an organic group having 1 to 10 carbon atoms.
5. The method of claim 3 wherein each R4, R5, and R6 is independently an aliphatic group.
6. The method of claim 5 wherein each R4, R5, and R6 is independently an aliphatic moiety having 1 to 10 carbon atoms.
7. The method of claim 1 wherein the at least one surface of the substrate is a silicon-containing surface.
8. The method of claim 1 wherein the at least one surface of the substrate is not a silicon-containing surface.
9. The method of claim 1 further comprising providing at least one reaction gas.
10. The method of claim 9 wherein the at least one reaction gas is selected from the group consisting of hydrogen, hydrogen sulfide, hydrogen selenide, hydrogen telluride, carbon monoxide, ammonia, organic amine, silane, disilane, higher silanes, diborane, plasma, and combinations thereof.
11. A method of manufacturing a semiconductor structure, the method comprising:
providing a semiconductor substrate or substrate assembly;
providing a vapor comprising at least one compound of the formula (Formula I): Ta(NR1)(NR2R3)3, wherein each R1, R2, and R3 is independently hydrogen or an organic group, with the proviso that at least one of R1, R2, and R3 is a silicon-containing organic group; and
directing the vapor comprising the at least one compound of Formula I to the semiconductor substrate or substrate assembly to form a tantalum silicon nitride layer on at least one surface of the semiconductor substrate or substrate assembly using an atomic layer deposition process comprising a plurality of deposition cycles.
12. The method of claim 11 further comprising providing a vapor comprising at least one metal-containing compound different than Formula I, and directing the vapor comprising the at least one metal-containing compound different than Formula I to the substrate.
13. The method of claim 12 wherein the metal of the at least one metal-containing compound different than Formula I is selected from the group consisting of Ti, Ta, W, and combinations thereof.
14. The method of claim 11 wherein the metal-containing layer has a thickness of 1 Å to 500 Å.
15. The method of claim 11 wherein the metal-containing layer is a conductive barrier layer.
16. The method of claim 12 wherein during the atomic layer deposition process, the metal-containing layer is formed by alternately introducing the vapor comprising the at least one compound of Formula I and the vapor comprising the at least one metal-containing compound different than Formula I during each deposition cycle.
17. The method of claim 12 further comprising providing at least one reaction gas.
18. A method of manufacturing a semiconductor structure, the method comprising:
providing a semiconductor substrate or substrate assembly within an atomic layer deposition chamber;
providing a vapor comprising at least one compound of the formula (Formula I): Ta(NR1)(NR2R3)3, wherein each R1, R2, and R3 is independently hydrogen or an organic group, with the proviso that at least one of R1, R2, and R3 is a silicon-containing organic group;
directing the vapor comprising the at least one compound of Formula I to the semiconductor substrate or substrate assembly and allowing the at least one compound to chemisorb to at least one surface of the semiconductor substrate or substrate assembly to form a tantalum silicon nitride layer on at least one surface of the semiconductor substrate or substrate assembly.
19. The method of claim 18 further comprising providing at least one reaction gas and directing the reaction gas to the semiconductor substrate or substrate assembly.
20. The method of claim 19 wherein directing the vapor comprising the at least one compound of Formula I to the semiconductor substrate or substrate assembly, and directing the reaction gas to the semiconductor substrate or substrate assembly, are repeated at least once.
21. The method of claim 18 wherein the temperature of the semiconductor substrate or substrate assembly is 25° C. to 400° C.
22. The method of claim 18 wherein the atomic layer deposition chamber containing the semiconductor substrate or substrate assembly has a pressure of 10−8 torr (1.3×10−6 Pa) to 10 torr (1.3×103 Pa).
23. The method of claim 18 further comprising purging excess vapor comprising the at least one compound of Formula I from the deposition chamber after chemisorption of the compound onto the semiconductor substrate or substrate assembly.
24. The method of claim 23 wherein purging comprises purging with an inert gas.
25. The method of claim 24 wherein the inert gas is selected from the group consisting of nitrogen, helium, argon, and mixtures thereof.
26. A method of manufacturing a memory device structure, the method comprising:
providing a substrate comprising a silicon-containing surface;
providing a vapor comprising at least one compound of the formula (Formula I): Ta(NR1)(NR2R3)3, wherein each R1, R2, and R3 is independently hydrogen or an organic group, with the proviso that at least one of R1, R2, and R3 is a silicon-containing organic group;
contacting the vapor comprising the at least one compound of Formula I with the substrate to chemisorb the compound on the silicon-containing surface of the substrate;
providing at least one reaction gas;
contacting the at least one reaction gas with the substrate having the chemisorbed compound thereon to form a tantalum silicon nitride barrier layer on the silicon-containing surface of the substrate;
providing a first electrode on the barrier layer;
providing a high dielectric material on at least a portion of the first electrode; and
providing a second electrode on the high dielectric material.
27. The method of claim 26 wherein the vapor comprising the at least one compound of Formula I further comprises a nonreactive gas.
28. The method of claim 27 wherein the nonreactive gas is selected from the group consisting of nitrogen, helium, argon, and mixtures thereof.
29. An atomic layer vapor deposition system comprising:
a deposition chamber having a substrate positioned therein; and
at least one vessel comprising at least one compound of the formula (Formula I): Ta(NR1)(NR2R3)3, wherein each R1, R2, and R3 is independently hydrogen or an organic group, with the proviso that at least one of R1, R2, and R3 is a silicon-containing organic group.
US11/217,949 2005-09-01 2005-09-01 Atomic layer deposition systems and methods including silicon-containing tantalum precursor compounds Expired - Fee Related US7521356B2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US11/217,949 US7521356B2 (en) 2005-09-01 2005-09-01 Atomic layer deposition systems and methods including silicon-containing tantalum precursor compounds
US12/409,139 US7943507B2 (en) 2005-09-01 2009-03-23 Atomic layer deposition systems and methods including silicon-containing tantalum precursor compounds

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/217,949 US7521356B2 (en) 2005-09-01 2005-09-01 Atomic layer deposition systems and methods including silicon-containing tantalum precursor compounds

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/409,139 Continuation US7943507B2 (en) 2005-09-01 2009-03-23 Atomic layer deposition systems and methods including silicon-containing tantalum precursor compounds

Publications (3)

Publication Number Publication Date
US20070049055A1 US20070049055A1 (en) 2007-03-01
US20080299782A9 true US20080299782A9 (en) 2008-12-04
US7521356B2 US7521356B2 (en) 2009-04-21

Family

ID=37804862

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/217,949 Expired - Fee Related US7521356B2 (en) 2005-09-01 2005-09-01 Atomic layer deposition systems and methods including silicon-containing tantalum precursor compounds
US12/409,139 Expired - Fee Related US7943507B2 (en) 2005-09-01 2009-03-23 Atomic layer deposition systems and methods including silicon-containing tantalum precursor compounds

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/409,139 Expired - Fee Related US7943507B2 (en) 2005-09-01 2009-03-23 Atomic layer deposition systems and methods including silicon-containing tantalum precursor compounds

Country Status (1)

Country Link
US (2) US7521356B2 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060003581A1 (en) * 2004-06-30 2006-01-05 Johnston Steven W Atomic layer deposited tantalum containing adhesion layer
US20080087890A1 (en) * 2006-10-16 2008-04-17 Micron Technology, Inc. Methods to form dielectric structures in semiconductor devices and resulting devices
US20080145535A1 (en) * 2006-12-13 2008-06-19 Air Products And Chemicals, Inc. Cyclic Chemical Vapor Deposition of Metal-Silicon Containing Films

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7192849B2 (en) * 2003-05-07 2007-03-20 Sensor Electronic Technology, Inc. Methods of growing nitride-based film using varying pulses
DE102005033579A1 (en) * 2005-07-19 2007-01-25 H.C. Starck Gmbh Process for the preparation of thin hafnium or zirconium nitride layers
US7521356B2 (en) * 2005-09-01 2009-04-21 Micron Technology, Inc. Atomic layer deposition systems and methods including silicon-containing tantalum precursor compounds
US9711373B2 (en) * 2008-09-22 2017-07-18 Taiwan Semiconductor Manufacturing Company, Ltd. Method of fabricating a gate dielectric for high-k metal gate devices
TW201014926A (en) * 2008-10-15 2010-04-16 Nat Univ Tsing Hua Method for producing metallic oxide film having high dielectric constant
DE102009008166A1 (en) * 2009-02-10 2010-09-02 Carl Zeiss Nts Gmbh Method for manufacturing blade, involves activating surface area of substrate for producing protective strip, where protective strip is deposited on activated surface area by gas-phase deposition
US8344337B2 (en) * 2010-04-21 2013-01-01 Axcelis Technologies, Inc. Silaborane implantation processes
JP6122854B2 (en) * 2011-09-29 2017-04-26 インテル・コーポレーション Method for manufacturing a substrate having a metal layer
CN104204290A (en) * 2012-03-23 2014-12-10 皮考逊公司 Atomic layer deposition method and apparatuses
JP6035166B2 (en) * 2013-02-26 2016-11-30 株式会社日立国際電気 Semiconductor device manufacturing method, substrate processing apparatus, and program
JP5847783B2 (en) * 2013-10-21 2016-01-27 株式会社日立国際電気 Semiconductor device manufacturing method, substrate processing apparatus, program, and recording medium
CN105652548A (en) * 2016-04-05 2016-06-08 深圳市华星光电技术有限公司 Array substrate and liquid crystal display panel
KR102548405B1 (en) * 2017-04-20 2023-06-28 (주)디엔에프 composition for depositing silicon-containing thin film containing a disilylamine compound and method for manufacturing a silicon-containing thin film using the same
US11251261B2 (en) * 2019-05-17 2022-02-15 Micron Technology, Inc. Forming a barrier material on an electrode
US20230317634A1 (en) * 2022-04-05 2023-10-05 Applied Materials, Inc. Coatings with diffusion barriers for corrosion and contamination protection

Citations (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4766006A (en) * 1986-05-15 1988-08-23 Varian Associates, Inc. Low pressure chemical vapor deposition of metal silicide
US5087593A (en) * 1990-12-10 1992-02-11 Ford Motor Company Preparation of titanium nitride from organometallic precursors
US5256244A (en) * 1992-02-10 1993-10-26 General Electric Company Production of diffuse reflective coatings by atomic layer epitaxy
US5350719A (en) * 1992-11-06 1994-09-27 Ford Motor Company Preparation of titanium nitride-containing refractory material composites
US5453527A (en) * 1992-12-08 1995-09-26 Bayer Aktiengesellschaft Silicon-aluminium nitride ceramic and precursor compounds, processes for their preparation and their use
US5576579A (en) * 1995-01-12 1996-11-19 International Business Machines Corporation Tasin oxygen diffusion barrier in multilayer structures
US5840897A (en) * 1990-07-06 1998-11-24 Advanced Technology Materials, Inc. Metal complex source reagents for chemical vapor deposition
US5849071A (en) * 1996-09-16 1998-12-15 Symetrix Corporation Liquid source formation of thin films using hexamethyl-disilazane
US5916634A (en) * 1996-10-01 1999-06-29 Sandia Corporation Chemical vapor deposition of W-Si-N and W-B-N
US5981331A (en) * 1996-03-29 1999-11-09 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing a semiconductor memory device with a high dielectric constant capacitor
US5997949A (en) * 1995-09-22 1999-12-07 California Institute Of Technology Synthesis of W-Si-N films by chemical vapor deposition using WF6, SiH4 and NH3
US6015917A (en) * 1998-01-23 2000-01-18 Advanced Technology Materials, Inc. Tantalum amide precursors for deposition of tantalum nitride on a substrate
US6117692A (en) * 1997-01-14 2000-09-12 Kim; Young-Sun Calibrated methods of forming hemispherical grained silicon layers
US6153519A (en) * 1997-03-31 2000-11-28 Motorola, Inc. Method of forming a barrier layer
US6174809B1 (en) * 1997-12-31 2001-01-16 Samsung Electronics, Co., Ltd. Method for forming metal layer using atomic layer deposition
US6287965B1 (en) * 1997-07-28 2001-09-11 Samsung Electronics Co, Ltd. Method of forming metal layer using atomic layer deposition and semiconductor device having the metal layer as barrier metal layer or upper or lower electrode of capacitor
US6351036B1 (en) * 1998-08-20 2002-02-26 The United States Of America As Represented By The Secretary Of The Navy Electronic devices with a barrier film and process for making same
US6391785B1 (en) * 1999-08-24 2002-05-21 Interuniversitair Microelektronica Centrum (Imec) Method for bottomless deposition of barrier layers in integrated circuit metallization schemes
US20020086111A1 (en) * 2001-01-03 2002-07-04 Byun Jeong Soo Method of forming refractory metal nitride layers using chemisorption techniques
US6479364B2 (en) * 1999-12-30 2002-11-12 Hyundai Electronics Industries Co., Ltd. Method for forming a capacitor for semiconductor devices with diffusion barrier layer on both sides of dielectric layer
US20020175393A1 (en) * 2001-03-30 2002-11-28 Advanced Technology Materials Inc. Source reagent compositions for CVD formation of gate dielectric thin films using amide precursors and method of using same
US6511539B1 (en) * 1999-09-08 2003-01-28 Asm America, Inc. Apparatus and method for growth of a thin film
US6527855B2 (en) * 2000-10-10 2003-03-04 Rensselaer Polytechnic Institute Atomic layer deposition of cobalt from cobalt metallorganic compounds
US6534395B2 (en) * 2000-03-07 2003-03-18 Asm Microchemistry Oy Method of forming graded thin films using alternating pulses of vapor phase reactants
US6585823B1 (en) * 2000-07-07 2003-07-01 Asm International, N.V. Atomic layer deposition
US6590251B2 (en) * 1999-12-08 2003-07-08 Samsung Electronics Co., Ltd. Semiconductor devices having metal layers as barrier layers on upper or lower electrodes of capacitors
US6642567B1 (en) * 2000-08-31 2003-11-04 Micron Technology, Inc. Devices containing zirconium-platinum-containing materials and methods for preparing such materials and devices
US20030211736A1 (en) * 2002-05-07 2003-11-13 Tokyo Electron Limited Method for depositing tantalum silicide films by thermal chemical vapor deposition
US6683381B2 (en) * 1998-06-01 2004-01-27 Matsushita Electric Industrsial Co., Ltd. Semiconductor device having a copper interconnect layer
US20040043151A1 (en) * 2002-08-28 2004-03-04 Micron Technology, Inc. Systems and methods for forming tantalum silicide layers
US20040043149A1 (en) * 2000-09-28 2004-03-04 Gordon Roy G. Vapor deposition of metal oxides, silicates and phosphates, and silicon dioxide
US20040043600A1 (en) * 2002-08-28 2004-03-04 Micron Technology, Inc. Systems and methods for forming refractory metal nitride layers using organic amines
US6706115B2 (en) * 2001-03-16 2004-03-16 Asm International N.V. Method for preparing metal nitride thin films
US20040142555A1 (en) * 2003-01-16 2004-07-22 Smuruthi Kamepalli Chemical vapor deposition precursors for deposition of tantalum-based materials
US6794284B2 (en) * 2002-08-28 2004-09-21 Micron Technology, Inc. Systems and methods for forming refractory metal nitride layers using disilazanes
US6846516B2 (en) * 2002-04-08 2005-01-25 Applied Materials, Inc. Multiple precursor cyclical deposition system
US20050042888A1 (en) * 2003-08-18 2005-02-24 Roeder Jeffrey F. Precursor compositions and processes for MOCVD of barrier materials in semiconductor manufacturing
US20050079290A1 (en) * 2003-10-14 2005-04-14 Tianniu Chen Tantalum amide complexes for depositing tantalum-containing films, and method of making same
US6884466B2 (en) * 1999-02-12 2005-04-26 Gelest, Inc. Process for low-temperature metal-organic chemical vapor deposition of tungsten nitride and tungsten nitride films
US20050202171A1 (en) * 2004-03-12 2005-09-15 Rohm And Haas Company Precursor compounds for deposition of ceramic and metal films and preparation methods thereof

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63109172A (en) 1986-10-27 1988-05-13 バリアン・アソシエイツ・インコ−ポレイテッド Low pressure chemical vapor deposition of metal silicide
JPH03183776A (en) 1989-12-12 1991-08-09 Hitachi Metals Ltd Production of amorphous bn film and amorphous bn film
US7521356B2 (en) * 2005-09-01 2009-04-21 Micron Technology, Inc. Atomic layer deposition systems and methods including silicon-containing tantalum precursor compounds

Patent Citations (46)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4766006A (en) * 1986-05-15 1988-08-23 Varian Associates, Inc. Low pressure chemical vapor deposition of metal silicide
US5840897A (en) * 1990-07-06 1998-11-24 Advanced Technology Materials, Inc. Metal complex source reagents for chemical vapor deposition
US5087593A (en) * 1990-12-10 1992-02-11 Ford Motor Company Preparation of titanium nitride from organometallic precursors
US5256244A (en) * 1992-02-10 1993-10-26 General Electric Company Production of diffuse reflective coatings by atomic layer epitaxy
US5350719A (en) * 1992-11-06 1994-09-27 Ford Motor Company Preparation of titanium nitride-containing refractory material composites
US5453527A (en) * 1992-12-08 1995-09-26 Bayer Aktiengesellschaft Silicon-aluminium nitride ceramic and precursor compounds, processes for their preparation and their use
US5576579A (en) * 1995-01-12 1996-11-19 International Business Machines Corporation Tasin oxygen diffusion barrier in multilayer structures
US5997949A (en) * 1995-09-22 1999-12-07 California Institute Of Technology Synthesis of W-Si-N films by chemical vapor deposition using WF6, SiH4 and NH3
US5981331A (en) * 1996-03-29 1999-11-09 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing a semiconductor memory device with a high dielectric constant capacitor
US5849071A (en) * 1996-09-16 1998-12-15 Symetrix Corporation Liquid source formation of thin films using hexamethyl-disilazane
US5916634A (en) * 1996-10-01 1999-06-29 Sandia Corporation Chemical vapor deposition of W-Si-N and W-B-N
US6117692A (en) * 1997-01-14 2000-09-12 Kim; Young-Sun Calibrated methods of forming hemispherical grained silicon layers
US6153519A (en) * 1997-03-31 2000-11-28 Motorola, Inc. Method of forming a barrier layer
US6287965B1 (en) * 1997-07-28 2001-09-11 Samsung Electronics Co, Ltd. Method of forming metal layer using atomic layer deposition and semiconductor device having the metal layer as barrier metal layer or upper or lower electrode of capacitor
US6174809B1 (en) * 1997-12-31 2001-01-16 Samsung Electronics, Co., Ltd. Method for forming metal layer using atomic layer deposition
US6015917A (en) * 1998-01-23 2000-01-18 Advanced Technology Materials, Inc. Tantalum amide precursors for deposition of tantalum nitride on a substrate
US6379748B1 (en) * 1998-01-23 2002-04-30 Advanced Technology Materials, Inc. Tantalum amide precursors for deposition of tantalum nitride on a substrate
US6683381B2 (en) * 1998-06-01 2004-01-27 Matsushita Electric Industrsial Co., Ltd. Semiconductor device having a copper interconnect layer
US6351036B1 (en) * 1998-08-20 2002-02-26 The United States Of America As Represented By The Secretary Of The Navy Electronic devices with a barrier film and process for making same
US6884466B2 (en) * 1999-02-12 2005-04-26 Gelest, Inc. Process for low-temperature metal-organic chemical vapor deposition of tungsten nitride and tungsten nitride films
US6391785B1 (en) * 1999-08-24 2002-05-21 Interuniversitair Microelektronica Centrum (Imec) Method for bottomless deposition of barrier layers in integrated circuit metallization schemes
US6511539B1 (en) * 1999-09-08 2003-01-28 Asm America, Inc. Apparatus and method for growth of a thin film
US6590251B2 (en) * 1999-12-08 2003-07-08 Samsung Electronics Co., Ltd. Semiconductor devices having metal layers as barrier layers on upper or lower electrodes of capacitors
US6479364B2 (en) * 1999-12-30 2002-11-12 Hyundai Electronics Industries Co., Ltd. Method for forming a capacitor for semiconductor devices with diffusion barrier layer on both sides of dielectric layer
US6703708B2 (en) * 2000-03-07 2004-03-09 Asm International N.V. Graded thin films
US6534395B2 (en) * 2000-03-07 2003-03-18 Asm Microchemistry Oy Method of forming graded thin films using alternating pulses of vapor phase reactants
US6585823B1 (en) * 2000-07-07 2003-07-01 Asm International, N.V. Atomic layer deposition
US6642567B1 (en) * 2000-08-31 2003-11-04 Micron Technology, Inc. Devices containing zirconium-platinum-containing materials and methods for preparing such materials and devices
US20040043149A1 (en) * 2000-09-28 2004-03-04 Gordon Roy G. Vapor deposition of metal oxides, silicates and phosphates, and silicon dioxide
US6527855B2 (en) * 2000-10-10 2003-03-04 Rensselaer Polytechnic Institute Atomic layer deposition of cobalt from cobalt metallorganic compounds
US20020086111A1 (en) * 2001-01-03 2002-07-04 Byun Jeong Soo Method of forming refractory metal nitride layers using chemisorption techniques
US6706115B2 (en) * 2001-03-16 2004-03-16 Asm International N.V. Method for preparing metal nitride thin films
US20020175393A1 (en) * 2001-03-30 2002-11-28 Advanced Technology Materials Inc. Source reagent compositions for CVD formation of gate dielectric thin films using amide precursors and method of using same
US6869638B2 (en) * 2001-03-30 2005-03-22 Advanced Tehnology Materials, Inc. Source reagent compositions for CVD formation of gate dielectric thin films using amide precursors and method of using same
US6846516B2 (en) * 2002-04-08 2005-01-25 Applied Materials, Inc. Multiple precursor cyclical deposition system
US20030211736A1 (en) * 2002-05-07 2003-11-13 Tokyo Electron Limited Method for depositing tantalum silicide films by thermal chemical vapor deposition
US6794284B2 (en) * 2002-08-28 2004-09-21 Micron Technology, Inc. Systems and methods for forming refractory metal nitride layers using disilazanes
US20050028733A1 (en) * 2002-08-28 2005-02-10 Micron Technology, Inc. Systems and methods of forming refractory metal nitride layers using disilazanes
US20050032360A1 (en) * 2002-08-28 2005-02-10 Micron Technology, Inc. Systems and methods of forming refractory metal nitride layers using disilazanes
US20040043600A1 (en) * 2002-08-28 2004-03-04 Micron Technology, Inc. Systems and methods for forming refractory metal nitride layers using organic amines
US20040043151A1 (en) * 2002-08-28 2004-03-04 Micron Technology, Inc. Systems and methods for forming tantalum silicide layers
US20040142555A1 (en) * 2003-01-16 2004-07-22 Smuruthi Kamepalli Chemical vapor deposition precursors for deposition of tantalum-based materials
US20050042888A1 (en) * 2003-08-18 2005-02-24 Roeder Jeffrey F. Precursor compositions and processes for MOCVD of barrier materials in semiconductor manufacturing
US20050079290A1 (en) * 2003-10-14 2005-04-14 Tianniu Chen Tantalum amide complexes for depositing tantalum-containing films, and method of making same
US6960675B2 (en) * 2003-10-14 2005-11-01 Advanced Technology Materials, Inc. Tantalum amide complexes for depositing tantalum-containing films, and method of making same
US20050202171A1 (en) * 2004-03-12 2005-09-15 Rohm And Haas Company Precursor compounds for deposition of ceramic and metal films and preparation methods thereof

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060003581A1 (en) * 2004-06-30 2006-01-05 Johnston Steven W Atomic layer deposited tantalum containing adhesion layer
US20090155998A1 (en) * 2004-06-30 2009-06-18 Johnston Steven W Atomic layer deposited tantalum containing adhesion layer
US7601637B2 (en) * 2004-06-30 2009-10-13 Intel Corporation Atomic layer deposited tantalum containing adhesion layer
US7605469B2 (en) * 2004-06-30 2009-10-20 Intel Corporation Atomic layer deposited tantalum containing adhesion layer
US20080087890A1 (en) * 2006-10-16 2008-04-17 Micron Technology, Inc. Methods to form dielectric structures in semiconductor devices and resulting devices
US20080145535A1 (en) * 2006-12-13 2008-06-19 Air Products And Chemicals, Inc. Cyclic Chemical Vapor Deposition of Metal-Silicon Containing Films
US7678422B2 (en) * 2006-12-13 2010-03-16 Air Products And Chemicals, Inc. Cyclic chemical vapor deposition of metal-silicon containing films

Also Published As

Publication number Publication date
US7521356B2 (en) 2009-04-21
US7943507B2 (en) 2011-05-17
US20090215262A1 (en) 2009-08-27
US20070049055A1 (en) 2007-03-01

Similar Documents

Publication Publication Date Title
US7521356B2 (en) Atomic layer deposition systems and methods including silicon-containing tantalum precursor compounds
US7943501B2 (en) Systems and methods of forming tantalum silicide layers
US7709399B2 (en) Atomic layer deposition systems and methods including metal β-diketiminate compounds
US7560393B2 (en) Systems and methods of forming refractory metal nitride layers using disilazanes
US7902099B2 (en) Dielectric layers and memory cells including metal-doped alumina
US8557697B2 (en) Vapor deposition methods for forming a metal-containing layer on a substrate
US8034728B2 (en) Systems and methods for forming metal oxides using metal diketonates and/or ketoimines

Legal Events

Date Code Title Description
AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:RAMASWAMY, NIRMAL;MARSH, EUGENE;DREWES, JOEL;SIGNING DATES FROM 20051027 TO 20051201;REEL/FRAME:017135/0311

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:RAMASWAMY, NIRMAL;MARSH, EUGENE;DREWES, JOEL;REEL/FRAME:017135/0311;SIGNING DATES FROM 20051027 TO 20051201

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

CC Certificate of correction
AS Assignment

Owner name: ROUND ROCK RESEARCH, LLC,NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:023786/0416

Effective date: 20091223

Owner name: ROUND ROCK RESEARCH, LLC, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:023786/0416

Effective date: 20091223

FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20170421