US20080048683A1 - Method and apparatus for detection and prevention of bulk cmos latchup - Google Patents
Method and apparatus for detection and prevention of bulk cmos latchup Download PDFInfo
- Publication number
- US20080048683A1 US20080048683A1 US11/874,280 US87428007A US2008048683A1 US 20080048683 A1 US20080048683 A1 US 20080048683A1 US 87428007 A US87428007 A US 87428007A US 2008048683 A1 US2008048683 A1 US 2008048683A1
- Authority
- US
- United States
- Prior art keywords
- well
- latchup
- cmos
- voltage supply
- supply rail
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2853—Electrical testing of internal connections or -isolation, e.g. latch-up or chip-to-lead connections
Definitions
- the present invention relates generally to the field of semiconductor manufacturing, and more particularly, relates to a method and apparatus for detection and prevention of bulk complementary metal oxide semiconductor (CMOS) latchup.
- CMOS complementary metal oxide semiconductor
- CMOS complementary metal oxide semiconductor
- CMOS circuits are susceptible to latchup, for example, in space applications due to the presence of parasitic bipolar transistors in their construction.
- FIG. 1 illustrates a conventional latchup structure including parasitic bipolar transistors as shown for example that result when a CMOS inverter stage is formed by a P-channel field effect transistor (PFET) and an N-channel field effect transistor (NFET).
- the parasitic bipolar transistors normally are inactive or turned off. However, a latchup event, for example, resulting from the impact of a charged particle, the parasitic bipolar transistors are turned on conducting current. If such a latchup is not detected and interrupted, CMOS integrated circuits can be destroyed.
- FIGS. 2A and 2B respectively illustrate a double well and a triple well CMOS bulk integrated circuit structure.
- CMOS logic circuits there are bias contacts to the N well and P well in a triple well technology. These bias voltages are normally directly connected to the VDD and GND power grids in conventional CMOS circuits.
- CMOS complementary metal oxide semiconductor
- Principal aspects of the present invention are to provide a method and apparatus for detection and prevention of bulk complementary metal oxide semiconductor (CMOS) latchup.
- Other important aspects of the present invention are to provide such method and apparatus for detection and prevention of bulk complementary metal oxide semiconductor (CMOS) latchup substantially without negative effect and that overcome many of the disadvantages of prior art arrangements.
- CMOS complementary metal oxide semiconductor
- CMOS complementary metal oxide semiconductor
- At least one sensor is provided to monitor current flow in a bias voltage applied to at least one of an N well and a P well of the CMOS circuitry.
- At least one switch is coupled between either the positive voltage supply rail and the N well or the ground voltage supply rail and the P well of the CMOS circuitry.
- a latchup event is detected responsive to a predefined increase in the monitored current flow. The switch temporarily interrupts the connection of at least one of the N well and the P well to the respective voltage supply rail when the latchup event is detected.
- FIG. 1 is a schematic of a conventional latchup structure including parasitic bipolar transistors formed with a conventional CMOS inverter stage;
- FIGS. 2A and 2B are cross sectional views respectively illustrating a double well and a triple well bulk CMOS integrated circuit structure
- FIGS. 3 and 4 schematic diagrams illustrating exemplary apparatus for detection and prevention of bulk complementary metal oxide semiconductor (CMOS) latchup in accordance with the preferred embodiment
- FIG. 5 is a cross sectional view illustrating a bulk CMOS integrated circuit structure including an exemplary sensor and separate N well bias contacts in accordance with the preferred embodiment.
- FIG. 3 there is shown exemplary apparatus for detection and prevention of bulk complementary metal oxide semiconductor (CMOS) latchup generally designated by the reference character 300 in accordance with the preferred embodiment.
- Latchup detection and prevention apparatus 300 is shown with conventional CMOS circuit latchup structure, such as including parasitic transistors of a CMOS inverter as shown in FIG. 1 .
- Latchup detection and prevention apparatus 300 includes a sensor and N well bias function generally designated 302 coupled to the N well, and a sensor and P well bias function generally designated 304 coupled to the P well.
- the sensor and N well bias function 302 includes a sensor resistor 306 coupled to the N well and the sensor and P well bias function 304 includes a sensor resistor 308 coupled to the P well.
- FIG. 4 further illustrates exemplary apparatus for detection and prevention of bulk complementary metal oxide semiconductor (CMOS) latchup generally designated by the reference character 400 in accordance with the preferred embodiment.
- Latchup detection and prevention apparatus 400 includes a comparator 402 coupled to the sensor and N well bias function 302 and a comparator 404 coupled to the sensor and N well bias function 302 .
- the sensor and N well bias function 302 includes the sensor resistor 306 coupled between a positive voltage supply rail VDD and a sensor contact 406 connected to the N well of CMOS circuitry 408 .
- the sensor and P well bias function 304 includes the sensor resistor 308 coupled between a ground voltage supply rail GND and a sensor contact 410 connected to the P well of CMOS circuitry 408 .
- a separate power distribution is provided for the N well and P well.
- a separate power distribution grid couples a positive voltage supply rail to the N well and the CMOS circuit 408 and a ground voltage supply rail to the P well and the CMOS circuit 408 .
- the current in the bias voltage is monitored and, for example, either limited to a level insufficient to sustain a latchup or an increase in current is detected indicating a latchup event.
- a switch is operated for temporarily interrupting a connection of the N well and the P well to the respective positive or ground voltage supply rail, or to interrupt the current flow responsive to a detected latchup event. This destroys the state of the protected CMOS circuit 408 , but circuit operation can be restored while avoiding circuit failure from an otherwise sustained latchup event.
- a switch 412 is connected between the positive voltage supply rail VDD to an N well contact 414 and the CMOS circuit 408 .
- the switch 412 such as a P-channel field effect transistor (PFET), receives a control signal from the comparator 402 for temporarily interrupting a connection of the N well and CMOS circuit 408 to the voltage supply rail VDD and current is interrupted responsive to a detected latchup event.
- PFET P-channel field effect transistor
- a switch 416 is connected between the ground voltage supply rail GND to a P well contact 418 and the CMOS circuit 408 .
- the switch 416 such as an N-channel field effect transistor (NFET), receives a control signal from the comparator 404 for temporarily interrupting a connection of the P well and CMOS circuit 408 to the ground voltage supply rail GND so that current is interrupted responsive to a detected latchup event.
- NFET N-channel field effect transistor
- latchup detection and prevention apparatus 400 optionally includes either one or both of the sensor and N well bias function 302 together with switch 412 and the sensor and P well bias function 304 and switch 416 .
- effective latchup detection and prevention is provided with that latchup detection and prevention apparatus 400 including only the sensor and N well bias function 302 together with switch 412 .
- CMOS circuitry 408 An output signal from either or both of the comparator 402 and comparator 404 is applied to a separate monitor function for the CMOS circuitry 408 .
- Various resets can be generated by the separate monitor function for the CMOS circuitry 408 , if necessary responsive to a detected latchup event.
- CMOS circuitry 408 a circuit book that is used to connect the N well and P well to VDD/GND are replaced by a generally equivalent book, except which includes pins wired to separate power distribution to connect the N well and P well to VDD and GND supply voltage rails via either one or both of switches 412 , 416 .
- These separate power distributions are momentarily interrupted or the VDD and/or GND supply voltage rails are disconnected from the N well and P well and the outside monitor is signaled responsive a detected increase in current or drop in voltage indicating a latchup event.
- FIG. 5 illustrates exemplary bulk CMOS integrated circuit structure generally designated by the reference character 500 in accordance with the preferred embodiment.
- CMOS integrated circuit structure 500 includes the exemplary sensor contact 406 for connection to the sensor and N well bias function 302 and a separate N well bias contact 414 for connection to the switch 412 in accordance with the preferred embodiment.
- CMOS integrated circuit structure 500 includes a PFET 502 formed in the N well.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Semiconductor Integrated Circuits (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
A method and apparatus are provided for detection and prevention of bulk complementary metal oxide semiconductor (CMOS) latchup. A separate power distribution is provided for coupling a positive voltage supply rail to the N well and a ground voltage supply rail to the P well of the CMOS circuit. At least one sensor monitors current flow in a bias voltage applied to at least one of an N well and a P well of the CMOS circuitry. A latchup event is detected responsive to a predefined increase in the monitored current flow. A switch temporarily interrupts the connection of at least one of the N well and the P well to the respective voltage supply rail when the latchup event is detected.
Description
- The present invention relates generally to the field of semiconductor manufacturing, and more particularly, relates to a method and apparatus for detection and prevention of bulk complementary metal oxide semiconductor (CMOS) latchup.
- Latchup is a significant problem in complementary metal oxide semiconductor (CMOS) bulk integrated circuits. In the internal area of conventional CMOS logic chips latchup typically is not a problem because there is no source of current to trigger the latchup. However, in space applications the current can be provided by the impact of a charged particle.
- Conventional CMOS circuits are susceptible to latchup, for example, in space applications due to the presence of parasitic bipolar transistors in their construction.
-
FIG. 1 illustrates a conventional latchup structure including parasitic bipolar transistors as shown for example that result when a CMOS inverter stage is formed by a P-channel field effect transistor (PFET) and an N-channel field effect transistor (NFET). The parasitic bipolar transistors normally are inactive or turned off. However, a latchup event, for example, resulting from the impact of a charged particle, the parasitic bipolar transistors are turned on conducting current. If such a latchup is not detected and interrupted, CMOS integrated circuits can be destroyed. -
FIGS. 2A and 2B respectively illustrate a double well and a triple well CMOS bulk integrated circuit structure. In conventional CMOS logic circuits, there are bias contacts to the N well and P well in a triple well technology. These bias voltages are normally directly connected to the VDD and GND power grids in conventional CMOS circuits. - A need exists for an effective mechanism for detection and prevention of bulk complementary metal oxide semiconductor (CMOS) latchup.
- Principal aspects of the present invention are to provide a method and apparatus for detection and prevention of bulk complementary metal oxide semiconductor (CMOS) latchup. Other important aspects of the present invention are to provide such method and apparatus for detection and prevention of bulk complementary metal oxide semiconductor (CMOS) latchup substantially without negative effect and that overcome many of the disadvantages of prior art arrangements.
- In brief, a method and apparatus are provided for detection and prevention of bulk complementary metal oxide semiconductor (CMOS) latchup. At least one sensor is provided to monitor current flow in a bias voltage applied to at least one of an N well and a P well of the CMOS circuitry. At least one switch is coupled between either the positive voltage supply rail and the N well or the ground voltage supply rail and the P well of the CMOS circuitry. A latchup event is detected responsive to a predefined increase in the monitored current flow. The switch temporarily interrupts the connection of at least one of the N well and the P well to the respective voltage supply rail when the latchup event is detected.
- The present invention together with the above and other objects and advantages may best be understood from the following detailed description of the preferred embodiments of the invention illustrated in the drawings, wherein:
-
FIG. 1 is a schematic of a conventional latchup structure including parasitic bipolar transistors formed with a conventional CMOS inverter stage; -
FIGS. 2A and 2B are cross sectional views respectively illustrating a double well and a triple well bulk CMOS integrated circuit structure; -
FIGS. 3 and 4 schematic diagrams illustrating exemplary apparatus for detection and prevention of bulk complementary metal oxide semiconductor (CMOS) latchup in accordance with the preferred embodiment; and -
FIG. 5 is a cross sectional view illustrating a bulk CMOS integrated circuit structure including an exemplary sensor and separate N well bias contacts in accordance with the preferred embodiment. - Having reference now to the drawings, in
FIG. 3 , there is shown exemplary apparatus for detection and prevention of bulk complementary metal oxide semiconductor (CMOS) latchup generally designated by thereference character 300 in accordance with the preferred embodiment. Latchup detection andprevention apparatus 300 is shown with conventional CMOS circuit latchup structure, such as including parasitic transistors of a CMOS inverter as shown inFIG. 1 . - Latchup detection and
prevention apparatus 300 includes a sensor and N well bias function generally designated 302 coupled to the N well, and a sensor and P well bias function generally designated 304 coupled to the P well. The sensor and N wellbias function 302 includes asensor resistor 306 coupled to the N well and the sensor and Pwell bias function 304 includes asensor resistor 308 coupled to the P well. -
FIG. 4 further illustrates exemplary apparatus for detection and prevention of bulk complementary metal oxide semiconductor (CMOS) latchup generally designated by thereference character 400 in accordance with the preferred embodiment. Latchup detection andprevention apparatus 400 includes acomparator 402 coupled to the sensor and N wellbias function 302 and acomparator 404 coupled to the sensor and N wellbias function 302. The sensor and N wellbias function 302 includes thesensor resistor 306 coupled between a positive voltage supply rail VDD and asensor contact 406 connected to the N well ofCMOS circuitry 408. The sensor and Pwell bias function 304 includes thesensor resistor 308 coupled between a ground voltage supply rail GND and asensor contact 410 connected to the P well ofCMOS circuitry 408. - In accordance with features of the invention, a separate power distribution is provided for the N well and P well. A separate power distribution grid couples a positive voltage supply rail to the N well and the
CMOS circuit 408 and a ground voltage supply rail to the P well and theCMOS circuit 408. The current in the bias voltage is monitored and, for example, either limited to a level insufficient to sustain a latchup or an increase in current is detected indicating a latchup event. A switch is operated for temporarily interrupting a connection of the N well and the P well to the respective positive or ground voltage supply rail, or to interrupt the current flow responsive to a detected latchup event. This destroys the state of the protectedCMOS circuit 408, but circuit operation can be restored while avoiding circuit failure from an otherwise sustained latchup event. - As shown in
FIG. 4 , aswitch 412 is connected between the positive voltage supply rail VDD to an Nwell contact 414 and theCMOS circuit 408. Theswitch 412, such as a P-channel field effect transistor (PFET), receives a control signal from thecomparator 402 for temporarily interrupting a connection of the N well andCMOS circuit 408 to the voltage supply rail VDD and current is interrupted responsive to a detected latchup event. - As shown in
FIG. 4 , aswitch 416 is connected between the ground voltage supply rail GND to aP well contact 418 and theCMOS circuit 408. Theswitch 416, such as an N-channel field effect transistor (NFET), receives a control signal from thecomparator 404 for temporarily interrupting a connection of the P well andCMOS circuit 408 to the ground voltage supply rail GND so that current is interrupted responsive to a detected latchup event. - It should be understood that latchup detection and
prevention apparatus 400 optionally includes either one or both of the sensor and N wellbias function 302 together withswitch 412 and the sensor and Pwell bias function 304 andswitch 416. For example, effective latchup detection and prevention is provided with that latchup detection andprevention apparatus 400 including only the sensor and N wellbias function 302 together withswitch 412. - An output signal from either or both of the
comparator 402 andcomparator 404 is applied to a separate monitor function for theCMOS circuitry 408. Various resets can be generated by the separate monitor function for theCMOS circuitry 408, if necessary responsive to a detected latchup event. InCMOS circuitry 408, a circuit book that is used to connect the N well and P well to VDD/GND are replaced by a generally equivalent book, except which includes pins wired to separate power distribution to connect the N well and P well to VDD and GND supply voltage rails via either one or both ofswitches -
FIG. 5 illustrates exemplary bulk CMOS integrated circuit structure generally designated by thereference character 500 in accordance with the preferred embodiment. CMOSintegrated circuit structure 500 includes theexemplary sensor contact 406 for connection to the sensor and Nwell bias function 302 and a separate N wellbias contact 414 for connection to theswitch 412 in accordance with the preferred embodiment. As shown, CMOSintegrated circuit structure 500 includes aPFET 502 formed in the N well. - While the present invention has been described with reference to the details of the embodiments of the invention shown in the drawing, these details are not intended to limit the scope of the invention as claimed in the appended claims.
Claims (10)
1-6. (canceled)
7. Apparatus for detection and prevention of bulk CMOS latchup comprising:
a sensor for monitoring current flow in a bias voltage applied to an N well of the CMOS circuitry; a latchup event being detected responsive to a predefined increase in the monitored current flow;
a separate power distribution for coupling a positive voltage supply rail to the N well of the CMOS circuitry and a ground voltage supply rail to the P well; and
a switch for temporarily interrupting a connection of the N well and the CMOS circuitry positive voltage supply rail to the positive voltage supply rail responsive to the latchup event being detected.
8. Apparatus for detection and prevention of bulk CMOS latchup as recited in claim 7 wherein said sensor includes a sensor contact connected to the N well, a sensor resistor coupled between said sensor contract and a positive voltage supply rail.
9. Apparatus for detection and prevention of bulk CMOS latchup as recited in claim 8 further includes a comparator coupled to said sensor resistor; said comparator proving a control signal to said switch and said control signal provides an output control signal to a separate monitor logic responsive to the latchup event being detected.
10. Apparatus for detection and prevention of bulk CMOS latchup as recited in claim 7 further includes a sensor for monitoring current flow to the P well of the CMOS circuitry; a latchup event being detected responsive to a predefined increase in the monitored current flow.
11. Apparatus for detection and prevention of bulk CMOS latchup as recited in claim 7 further includes a switch for temporarily interrupting a connection of the P well and the CMOS circuitry ground voltage supply rail to the ground voltage supply rail responsive to the latchup event being detected.
12. Apparatus for detection and prevention of bulk CMOS latchup as recited in claim 7 wherein said at least one switch includes a field effect transistor.
13. A method for detecting and preventing latchup in a bulk CMOS circuit comprising the steps of:
providing a separate power distribution for coupling a positive voltage supply rail to the N well of the CMOS circuit and a ground voltage supply rail to the P well of the CMOS circuit;
monitoring current flow in a bias voltage applied to the N well of the CMOS circuit;
detecting a latchup event responsive to a predefined increase in the monitored current flow;
providing a switch coupled between the positive voltage supply rail and the N well and the CMOS circuit;
applying a switch control signal to said switch for temporarily interrupting a connection of the N well and the CMOS circuit voltage supply rail to the voltage supply rail responsive to the latchup event being detected.
14. A method for detecting and preventing latchup in a bulk CMOS circuit as recited in claim 13 wherein monitoring current flow in a bias voltage applied to the N well of the CMOS circuit includes providing a sensor contact connected to the N well of the CMOS circuit; and providing a sensor resistor coupled between said sensor contract and the positive voltage supply rail; and providing a comparator coupled to said sensor resistor; said comparator providing said switch control signal to said switch and said control signal providing an output control signal to a separate monitor logic responsive to the latchup event being detected.
15. A method for detecting and preventing latchup in a bulk CMOS circuit as recited in claim 13 further includes monitoring current flow to the P well of the CMOS circuitry and providing a switch coupled between the ground voltage supply rail and the P well and the CMOS circuitry.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/874,280 US20080048683A1 (en) | 2006-01-19 | 2007-10-18 | Method and apparatus for detection and prevention of bulk cmos latchup |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/335,766 US7348793B2 (en) | 2006-01-19 | 2006-01-19 | Method and apparatus for detection and prevention of bulk CMOS latchup |
US11/874,280 US20080048683A1 (en) | 2006-01-19 | 2007-10-18 | Method and apparatus for detection and prevention of bulk cmos latchup |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/335,766 Division US7348793B2 (en) | 2006-01-19 | 2006-01-19 | Method and apparatus for detection and prevention of bulk CMOS latchup |
Publications (1)
Publication Number | Publication Date |
---|---|
US20080048683A1 true US20080048683A1 (en) | 2008-02-28 |
Family
ID=38262601
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/335,766 Expired - Fee Related US7348793B2 (en) | 2006-01-19 | 2006-01-19 | Method and apparatus for detection and prevention of bulk CMOS latchup |
US11/874,280 Abandoned US20080048683A1 (en) | 2006-01-19 | 2007-10-18 | Method and apparatus for detection and prevention of bulk cmos latchup |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/335,766 Expired - Fee Related US7348793B2 (en) | 2006-01-19 | 2006-01-19 | Method and apparatus for detection and prevention of bulk CMOS latchup |
Country Status (1)
Country | Link |
---|---|
US (2) | US7348793B2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110157140A1 (en) * | 2009-12-31 | 2011-06-30 | Silicon Laboratories Inc. | Voltage control on n-wells in multi-voltage environments |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2009071965A1 (en) * | 2007-12-06 | 2009-06-11 | Freescale Semiconductor, Inc. | Semiconductor device and apparatus including semiconductor device |
JP5341426B2 (en) * | 2008-08-12 | 2013-11-13 | パナソニック株式会社 | Semiconductor integrated circuit |
US8853795B2 (en) * | 2009-02-23 | 2014-10-07 | Freescale Semiconductor, Inc. | Semiconductor device with appraisal circuitry |
DE102009039247B9 (en) | 2009-08-28 | 2012-01-26 | Austriamicrosystems Ag | Semiconductor body with a connection cell |
JP2015228717A (en) * | 2014-05-30 | 2015-12-17 | 株式会社ソシオネクスト | Control circuit and power supply circuit |
US10725844B2 (en) * | 2016-11-03 | 2020-07-28 | Foxconn eMS, Inc. | Automated boot failure prevention and recovery circuit and related method |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5212616A (en) * | 1991-10-23 | 1993-05-18 | International Business Machines Corporation | Voltage regulation and latch-up protection circuits |
US6097113A (en) * | 1997-10-14 | 2000-08-01 | Mitsubishi Denki Kabushiki Kaisha | MOS integrated circuit device operating with low power consumption |
US6100762A (en) * | 1997-09-04 | 2000-08-08 | Nec Corportion | Operational amplifier having a wide input/output range and an improved slew rate |
US20040164356A1 (en) * | 2001-03-16 | 2004-08-26 | Sarnoff Corporation | Electrostatic discharge protection structures having high holding current for latch-up immunity |
US20040246016A1 (en) * | 2003-06-05 | 2004-12-09 | Salcedo Jorge L. | System and method for input/output induced latch up detection |
US6833748B2 (en) * | 2001-12-04 | 2004-12-21 | Hynix Semiconductor Inc. | Voltage supply circuit for active and standby mode voltages |
US20050116765A1 (en) * | 2003-11-28 | 2005-06-02 | Matsushita Electric Industrial Co., Ltd. | Semiconductor integrated circuit |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4594633A (en) | 1983-07-07 | 1986-06-10 | Motorola, Inc. | Integrated circuit protection circuit |
US5159518A (en) * | 1990-01-17 | 1992-10-27 | Vlsi Technology, Inc. | Input protection circuit for CMOS devices |
US5909181A (en) * | 1997-02-06 | 1999-06-01 | Rexam Graphics Inc. | Method and apparatus for indicating electrical connection |
US6064555A (en) | 1997-02-25 | 2000-05-16 | Czajkowski; David | Radiation induced single event latchup protection and recovery of integrated circuits |
-
2006
- 2006-01-19 US US11/335,766 patent/US7348793B2/en not_active Expired - Fee Related
-
2007
- 2007-10-18 US US11/874,280 patent/US20080048683A1/en not_active Abandoned
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5212616A (en) * | 1991-10-23 | 1993-05-18 | International Business Machines Corporation | Voltage regulation and latch-up protection circuits |
US6100762A (en) * | 1997-09-04 | 2000-08-08 | Nec Corportion | Operational amplifier having a wide input/output range and an improved slew rate |
US6097113A (en) * | 1997-10-14 | 2000-08-01 | Mitsubishi Denki Kabushiki Kaisha | MOS integrated circuit device operating with low power consumption |
US20040164356A1 (en) * | 2001-03-16 | 2004-08-26 | Sarnoff Corporation | Electrostatic discharge protection structures having high holding current for latch-up immunity |
US6833748B2 (en) * | 2001-12-04 | 2004-12-21 | Hynix Semiconductor Inc. | Voltage supply circuit for active and standby mode voltages |
US20040246016A1 (en) * | 2003-06-05 | 2004-12-09 | Salcedo Jorge L. | System and method for input/output induced latch up detection |
US20050116765A1 (en) * | 2003-11-28 | 2005-06-02 | Matsushita Electric Industrial Co., Ltd. | Semiconductor integrated circuit |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110157140A1 (en) * | 2009-12-31 | 2011-06-30 | Silicon Laboratories Inc. | Voltage control on n-wells in multi-voltage environments |
Also Published As
Publication number | Publication date |
---|---|
US7348793B2 (en) | 2008-03-25 |
US20070164774A1 (en) | 2007-07-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7348793B2 (en) | Method and apparatus for detection and prevention of bulk CMOS latchup | |
US20090243546A1 (en) | Charge and discharge control circuit and battery device | |
US20070268059A1 (en) | Semiconductor integrated circuit device | |
US7692905B2 (en) | Electrostatic discharge protection circuit for output buffer | |
KR101924815B1 (en) | Method and apparatus to detect a broken wire condition in an integrated circuit | |
US8630073B2 (en) | Integrated circuit provided with a protection against electrostatic discharges | |
US7835124B2 (en) | Short circuit and over-voltage protection for a data bus | |
JP2007200987A (en) | Semiconductor integrated circuit device | |
US8503143B2 (en) | Battery state monitoring circuit and battery device | |
JP5768016B2 (en) | Sensor device | |
US20220029414A1 (en) | Device and method for operating the same | |
US6762918B2 (en) | Fault free fuse network | |
US20120268848A1 (en) | Electrostatic discharge protection circuit | |
JP2008091808A (en) | Semiconductor integrated circuit | |
US7724047B2 (en) | Semiconductor integrated circuit driving external FET and power supply incorporating the same | |
US20070242400A1 (en) | Device to protect semiconductor device from electrostatic discharge | |
CN101953061B (en) | Integrated circuit with a DC-DC converter | |
JP2008103945A (en) | Semiconductor device | |
US8363366B2 (en) | Electrostatic discharge protection circuit | |
KR101195716B1 (en) | Charge and discharge control circuit and battery device | |
US9263882B2 (en) | Output circuits with electrostatic discharge protection | |
JP2005093496A (en) | Semiconductor integrated circuit device | |
US6842320B1 (en) | Hot-pluggable over-voltage tolerant input/output circuit | |
CA2435334C (en) | Three terminal noninverting transistor switch | |
JPS6167952A (en) | Cmos semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |