US20070274432A1 - Shift Register Circuit - Google Patents

Shift Register Circuit Download PDF

Info

Publication number
US20070274432A1
US20070274432A1 US11/550,019 US55001906A US2007274432A1 US 20070274432 A1 US20070274432 A1 US 20070274432A1 US 55001906 A US55001906 A US 55001906A US 2007274432 A1 US2007274432 A1 US 2007274432A1
Authority
US
United States
Prior art keywords
transistor
source
drain
shift register
coupled
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US11/550,019
Other versions
US7406146B2 (en
Inventor
Jian-Shen Yu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
AU Optronics Corp
Original Assignee
AU Optronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by AU Optronics Corp filed Critical AU Optronics Corp
Assigned to AU OPTRONICS CORPORATION reassignment AU OPTRONICS CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: YU, JIAN-SHEN
Publication of US20070274432A1 publication Critical patent/US20070274432A1/en
Application granted granted Critical
Publication of US7406146B2 publication Critical patent/US7406146B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C19/00Digital stores in which the information is moved stepwise, e.g. shift registers
    • G11C19/28Digital stores in which the information is moved stepwise, e.g. shift registers using semiconductor elements

Definitions

  • Taiwan Patent Application Serial Number 95118321 filed May 23, 2006, the disclosure of which is hereby incorporated by reference herein in its entirety.
  • the present invention relates to a shift register circuit, and more particularly, to a liquid crystal display shift register circuit.
  • FIG. 1 illustrates a conventional shift-register circuit as disclosed by U.S. Pat. No. 6,834,095.
  • FIG. 1 shows a single shift-register unit.
  • a plurality of shift-register units comprises a shift-register circuit.
  • the (N ⁇ 1)out is a previous-stage signal from the output terminal of the previous-stage shift-register unit.
  • the (N+1)out is a next-stage signal from the output terminal of the next-stage shift-register unit.
  • the (N)out is a signal from the output terminal of the present shift-register unit.
  • FIG. 2 illustrates simulation results of the (N+1)out signal, the (N ⁇ 1)out signal and the (N)out signal from three adjacent shift register units respectively.
  • VDD is 15V
  • VSS is 0V
  • clock signals swing between 0V and 15V with 50% duty cycle
  • transistor threshold voltage is set as 2V.
  • FIG. 3 is an enlarged diagram of the overlapped region. From FIG. 3 , the previous-stage signal (N+1)out and the present-stage signal (N)out are overlapped at 11 volts. Therefore, when signals form a shift register circuit are used to drive transistors with a 2 volt threshold voltage of a LCD for sampling data, a sampling error may occur because the overlapped voltage may turn two transistors on simultaneously.
  • Another purpose of the present invention is to provide a shift register circuit to improve the sampling rates.
  • the shift register circuit of the present invention includes a shift register unit and a buffer.
  • the shift register unit is composed of two inverters and four transistors.
  • the buffer is composed of four transistors.
  • these transistors are NMOS transistors.
  • each inverter is formed by two transistors connected in series. a first transistor having a gate for receiving the second signal and a first source/drain for receiving the third signal;
  • a second transistor having a gate coupled to a second source/drain of the first transistor and a first source/drain for receiving the first signal
  • the shift register circuit of the present invention is controlled by a first signal, a second signal, a third signal and a fourth signal.
  • the shift register circuit includes a first transistor having a gate for receiving the second signal and a first source/drain for receiving a third signal; a second transistor having a gate for receiving the first signal and a first source/drain coupled to a second source/drain of the first transistor; a third transistor having a first source/drain coupled to a second source/drain of the second transistor and a second source/drain for receiving a low level voltage; a fourth transistor having a first source/drain coupled to a second source/drain of the second transistor, a second source/drain for receiving a low level voltage and a gate for receiving the fourth signal; a first inverter having an input terminal for receiving the third signal; a second inverter having an input terminal coupled to a first source/drain of the fourth transistor and an output terminal coupled to a gate of the fourth transistor; a fifth transistor having a
  • the first signal is a clock signal
  • the second signal is an inverted clock signal
  • the third signal is an output signal from a previous-stage shift-register unit
  • the fourth signal an output signal from a next-stage shift-register unit.
  • each inverter is formed by two transistors connected in series.
  • the shift register circuit further comprises a delay circuit coupled to the fifth and the sixth transistor.
  • a buffer is located between two shift register units to enlarge the time period between two output signals from the two shift register units to minimize the overlapped region of these two output signals.
  • Such shift register circuits may prevent two connected transistors turning on simultaneously and improve the differential efficiency when sampling.
  • FIG. 1 illustrates a schematic diagram of a typical shift register unit
  • FIG. 2 illustrates simulation results of three signals outputted from three connected shift register units respectively
  • FIG. 3 illustrates an enlarged diagram of an overlapped region between two signals
  • FIG. 4 illustrates a schematic block diagram of a shift register circuit of the present invention
  • FIG. 5 illustrates a detailed circuit of a shift register of the present invention
  • FIG. 6 illustrates a timing chart of the shift-register according to the embodiment of the present invention
  • FIG. 7 illustrates simulation results of three signals outputted from three connected shift register units according to the present invention respectively
  • FIG. 8 illustrates an enlarged diagram of an overlapped region between two signals according to the present invention.
  • FIG. 9 and FIG. 10 illustrate is a diagram of the delay circuit according to the other embodiments.
  • the shift register includes a shift register unit and a buffer.
  • the buffer is coupled to the output terminal of the shift register unit to delay the output signal from this coupled shift register unit. Such delay may minimize the overlapped region between two output signals from two adjacent shift register units.
  • FIG. 4 illustrates a schematic block diagram of a shift register circuit of the present invention.
  • a buffer is coupled to the output terminal of each shift register unit.
  • the buffer N is coupled to the output terminal of the shift register unit N.
  • the output signal (N)out is a feedback signal sent to the shift register unit N ⁇ 1 and is a input signal sent to the shift register unit N+1. The rest may be deduced by analogy.
  • FIG. 5 illustrates a detailed circuit of a shift register of the present invention.
  • the shift register 500 includes a shift register unit 501 and a buffer 502 .
  • the shift register unit 501 includes two inverters 5001 and 5002 and four transistors Q 1 , Q 2 , Q 3 and Q 4 .
  • the buffer 502 includes six transistors Q 5 , Q 6 , Q 7 , Q 8 , Q 9 and Q 10 .
  • the ten transistors are NMOS transistors. In other embodiments, the ten transistors can be PMOS transistors.
  • Each of the two inverters are formed having two transistors connected in series. The gate and the source/drain of one of the two transistors are connected together.
  • This shift register unit 501 is controlled by the clock signal CK, the inverse clock signal XCK, the previous stage signal (N ⁇ 1)out and the next-stage signal (N+1)out.
  • the transistor Q 1 has a gate coupled to the inverse clock signal XCK, a first source/drain coupled to the previous stage signal (N ⁇ 1)out and a second source/drain coupled to the gates of the transistors Q 2 and Q 5 so as to switch the transistors Q 2 and Q 5 respectively.
  • the transistor Q 2 has a first source/drain coupled to the clock signal CK and a second source/drain coupled to the first source/drain of the transistors Q 3 and Q 4 .
  • the transistor Q 3 has a gate coupled to the output terminal of the inverter 5002 and coupled to the gates of the transistors Q 7 , Q 8 and 010 of the buffer 502 to switch the transistors Q 7 , Q 8 and Q 10 .
  • the second source/drain of the transistor Q 3 is coupled to a low level voltage VSS.
  • the transistor Q 4 has a gate controlled by the next-stage signal (N+1)out, a first source/drain coupled to an input terminal of a inverter 5002 and a second source/drain coupled to a low level voltage VSS.
  • the inverter 5001 receives and reverses a previous-stage signal (N ⁇ 1)out and transfers the reversed signal to the first source/drain of the transistor Q 5 .
  • the buffer 502 is coupled to the second source/drain of the transistor Q 1 , the output terminal of the inverter 5001 and the output terminal of the inverter 5002 .
  • the switch of the transistors Q 7 , 08 and Q 10 are controlled by the output terminal of the inverter 5002 .
  • the source/drain of these transistors are couplled to a low level voltage VSS.
  • the first source/drain of the transistor Q 7 is coupled to the connection point of the transistor Q 5 and Q 6 .
  • the transistor 08 has a first source/drain coupled to the second source/drain of the transistor Q 6 and controls the switch of the transistor Q 9 .
  • the transistor Q 9 has a first source/drain coupled to a high level voltage VDD and a second source/drain coupled to the first source/drain of the transistor Q 10 .
  • a delayed present-stage signal (N)out is outputted from the connection point of the transistor Q 9 and Q 10 .
  • the delay circuits composed of transistors in the buffer 502 may be added or removed based on the required delay time. For example, in an embodiment, the delay circuit composed of the transistor Q 6 and the transistor Q 8 may be removed to reduce the delay time.
  • the transistor Q 5 is directly coupled to the transistor Q 9 and the transistor Q 7 is directly coupled to the transistor Q 10 as shown in FIG. 9 . Similarily, in an embodiment, the delay circuit composed of the transistor Q 6 and the transistor Q 8 may be added to the original buffer 502 to increase the delay time as shown in the FIG. 10 .
  • FIG. 6 illustrates a timing chart of the shift-register circuit according to the embodiment of the present invention. Please refer FIG. 5 and FIG. 6 together.
  • the inverse clock signal XCK is in a high level state and the clock signal CK is in a low level state.
  • the high level inverse clock signal XCK may conduct the transistor Q 1 .
  • the high level previous-stage signal (N ⁇ 1)out is transferred to the end point 5003 through the transistor Q 1 . Therefore, the end point 5003 is also in a high level state to conduct the transistor Q 2 and the transistor Q 5 .
  • the low level clock signal CK is transferred to the end point 5005 through the transistor Q 2 . Therefore, the end point 5005 is also in a low level state.
  • This low level state in the end point 5005 is transferred to the input terminal of the inverter 5002 and is inversed to a high level state outputted from the output terminal 5006 of the inverter 5002 .
  • the high level previous-stage signal (N ⁇ 1)out is transferred to the inverter 5001 and is inversed to a low level state to output from the output terminal 5004 of the inverter 5001 .
  • the high level state in the output terminal 5006 may conduct the transistor Q 7 , Q 8 and Q 10 in the buffer 502 . Therefore, a low level present-stage signal (N)out is outputted form the buffer 502 .
  • the low level next-stage signal (N+1)out outputted from the next-stage shift register unit is feedback for the gate of the transistor Q 4 .
  • the transistor Q 4 is still in an OFF state in the time period T 1 because the next-stage signal (N+1)out is in a low level state.
  • the inverse clock signal XCK is in a low level state and the clock signal CK is in a high level state.
  • the low level inverse clock signal XCK may turn the transistor Q 1 off to make the end point 5003 in a floating state.
  • the floating state may conduct the transistor Q 2 and transistor Q 5 .
  • the high level clock signal CK is transferred to the end point 5005 through the transistor Q 2 . Therefore, the end point 5005 is also in a high level state.
  • the high level state in the end point 5005 may increase the level state in the end point 5003 again through a parasitism capacitor C of the transistor Q 2 .
  • this high level state in the end point 5005 is transferred to the input terminal of the inverter 5002 and is inversed to a low level state to output from the output terminal 5006 of the inverter 5002 .
  • the low level previous-stage signal (N ⁇ 1)out is transferred to the inverter 5001 and is inversed to a high level state to output from the output terminal 5004 of the inverter 5001 .
  • the high level state is transferred to and conducts the transistor Q 6 through the transistor Q 5 .
  • the conducted transistor Q 6 may switch the transistor Q 9 to an “on” state.
  • a high level present-stage signal (N)out, VDD is outputted forms the buffer 502 .
  • the low level next-stage signal (N+1)out outputted from the next-stage shift register unit is feedback for the gate of the transistor Q 4 .
  • the transistor Q 4 is still in an OFF state in the time period T 2 because the next-stage signal (N+1)out is in a low level state.
  • the inverse clock signal XCK is in a high level state
  • the clock signal CK is in a low level state
  • the previous stage signal (N ⁇ 1)out is in a low level state
  • the next-stage signal (N+1)out is in a high level state.
  • the high level inverse clock signal XCK may conduct the transistor Q 1 .
  • the end point 5003 is coupled to the low level previous stage signal (N ⁇ 1)out through the transistor Q 1 . Therefore, the end point 5003 is also in a low level state to turn off the transistor Q 2 and the transistor Q 5 .
  • the low level previous-stage signal (N ⁇ 1)out is transferred to the inverter 5001 and is inversed to a high level state to output from the output terminal 5004 of the inverter 5001 .
  • the high level next-stage signal (N+1)out may turn on the transistor Q 4 .
  • the end point 5005 is coupled to a low level voltage VSS through the transistor Q 4 . Therefore, the end point 5005 is also in a low level state.
  • This low level state in the end point 5005 is transferred to the input terminal of the inverter 5002 and is inversed to a high level state to output from the output terminal 5006 of the inverter 5002 .
  • the high level state in the output terminal 5006 may conduct the transistor Q 7 , Q 8 and Q 10 in the buffer 502 . Therefore, a low level present-stage signal (N)out is outputted from the buffer 502 .
  • the present-stage signal (N)out is sent out through the buffer 502 not directly through the shift register unit 501 . Therefore, an increased time period exists between the previous-stage signal (N ⁇ 1)out and the present-stage signal (N)out to reduce the overlapped voltage.
  • the present-stage signal (N)out is sent to the shift register unit N+1 as its previous-stage input signal and is sent to the shift register unit N ⁇ 1 as its next-stage input signal.
  • FIG. 7 illustrates simulation results of three signals outputted from three connected shift register units according to the present invention respectively.
  • VDD is 15V
  • VSS is 0V
  • clock signals swing between 0V and 15V with 50% duty cycle
  • transistor threshold voltage is set as 2V.
  • FIG. 8 illustrates an enlarged diagram of an overlapped region between two signals. Comparing with the FIG. 2 , the overlapped voltage is reduced from 11 volts to 1.5 volts. Therefore, the shift register circuit of the present invention may prevent two transistors from being turned on simultaneously that may result in a sampling error.
  • a buffer is coupled to an output terminal of each shift register unit to enlarge the time period between two output signals. Therefore, the overlapped voltage of these two output signals from the two shift register units may be reduced.
  • Such shift register circuits may prevent two connected transistors being turned on simultaneously and improve the differential efficiency when sampling.

Landscapes

  • Shift Register Type Memory (AREA)
  • Liquid Crystal Display Device Control (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)
  • Pulse Circuits (AREA)

Abstract

A shift register circuit includes a shift register unit and a buffer. The buffer is coupled to the output terminal of the shift register unit to delay the output signal from the shift register unit. The overlapped voltage of two output signals from two adjacent shift register units can be reduced.

Description

    RELATED APPLICATIONS
  • The present application is based on, and claims priority from, Taiwan Patent Application Serial Number 95118321, filed May 23, 2006, the disclosure of which is hereby incorporated by reference herein in its entirety.
  • FIELD OF THE INVENTION
  • The present invention relates to a shift register circuit, and more particularly, to a liquid crystal display shift register circuit.
  • BACKGROUND OF THE INVENTION
  • FIG. 1 illustrates a conventional shift-register circuit as disclosed by U.S. Pat. No. 6,834,095. FIG. 1 shows a single shift-register unit. A plurality of shift-register units comprises a shift-register circuit. In this figure, the (N−1)out is a previous-stage signal from the output terminal of the previous-stage shift-register unit. The (N+1)out is a next-stage signal from the output terminal of the next-stage shift-register unit. The (N)out is a signal from the output terminal of the present shift-register unit.
  • FIG. 2 illustrates simulation results of the (N+1)out signal, the (N−1)out signal and the (N)out signal from three adjacent shift register units respectively. In the simulation, VDD is 15V, VSS is 0V, clock signals swing between 0V and 15V with 50% duty cycle, and transistor threshold voltage is set as 2V. From FIG. 2, an overlapped region exists between any two signals. FIG. 3 is an enlarged diagram of the overlapped region. From FIG. 3, the previous-stage signal (N+1)out and the present-stage signal (N)out are overlapped at 11 volts. Therefore, when signals form a shift register circuit are used to drive transistors with a 2 volt threshold voltage of a LCD for sampling data, a sampling error may occur because the overlapped voltage may turn two transistors on simultaneously.
  • SUMMARY OF THE INVENTION
  • Therefore, it is the main purpose of the present invention to provide a shift register circuit to minimize the voltage overlap between two output signals from two shift register units.
  • Another purpose of the present invention is to provide a shift register circuit to improve the sampling rates.
  • The problems outlined above are solved by the apparatus of the present invention. That is, the shift register circuit of the present invention includes a shift register unit and a buffer. The shift register unit is composed of two inverters and four transistors. The buffer is composed of four transistors.
  • According to an embodiment, these transistors are NMOS transistors.
  • According to an embodiment, each inverter is formed by two transistors connected in series. a first transistor having a gate for receving the second signal and a first source/drain for receiving the third signal;
  • a second transistor having a gate coupled to a second source/drain of the first transistor and a first source/drain for receiving the first signal;
  • According to an embodiment, the shift register circuit of the present invention is controlled by a first signal, a second signal, a third signal and a fourth signal. The shift register circuit includes a first transistor having a gate for receiving the second signal and a first source/drain for receiving a third signal; a second transistor having a gate for receiving the first signal and a first source/drain coupled to a second source/drain of the first transistor; a third transistor having a first source/drain coupled to a second source/drain of the second transistor and a second source/drain for receiving a low level voltage; a fourth transistor having a first source/drain coupled to a second source/drain of the second transistor, a second source/drain for receiving a low level voltage and a gate for receiving the fourth signal; a first inverter having an input terminal for receiving the third signal; a second inverter having an input terminal coupled to a first source/drain of the fourth transistor and an output terminal coupled to a gate of the fourth transistor; a fifth transistor having a first source/drain coupled to an output terminal of the first inverter and a gate coupled to a second source/drain of the first transistor; a sixth transistor having a first source/drain coupled to a second source/drain of the fifth transistor, a second source/drain for receiving a low level voltage and a gate coupled to the output terminal of the second inverter; a seventh transistor having a first source/drain for receiving a high level voltage and a gate coupled to the second source/drain of the fifth transistor and a eighth transistor having a first source/drain coupled to a second source/drain of the seventh transistor, a second source/drain coupled to a low level voltage and a gate coupled to the output terminal of the second inverter.
  • According to an embodiment, the first signal is a clock signal, the second signal is an inverted clock signal, the third signal is an output signal from a previous-stage shift-register unit and the fourth signal an output signal from a next-stage shift-register unit.
  • According to an embodiment, each inverter is formed by two transistors connected in series.
  • According to an embodiment, the shift register circuit further comprises a delay circuit coupled to the fifth and the sixth transistor.
  • Accordingly, a buffer is located between two shift register units to enlarge the time period between two output signals from the two shift register units to minimize the overlapped region of these two output signals. Such shift register circuits may prevent two connected transistors turning on simultaneously and improve the differential efficiency when sampling.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The foregoing aspects and many of the attendant advantages of this invention will become more readily appreciated and better understood by referencing the following detailed description, when taken in conjunction having the accompanying drawings, wherein:
  • FIG. 1 illustrates a schematic diagram of a typical shift register unit;
  • FIG. 2 illustrates simulation results of three signals outputted from three connected shift register units respectively;
  • FIG. 3 illustrates an enlarged diagram of an overlapped region between two signals;
  • FIG. 4 illustrates a schematic block diagram of a shift register circuit of the present invention;
  • FIG. 5 illustrates a detailed circuit of a shift register of the present invention;
  • FIG. 6 illustrates a timing chart of the shift-register according to the embodiment of the present invention;
  • FIG. 7 illustrates simulation results of three signals outputted from three connected shift register units according to the present invention respectively;
  • FIG. 8 illustrates an enlarged diagram of an overlapped region between two signals according to the present invention; and
  • FIG. 9 and FIG. 10 illustrate is a diagram of the delay circuit according to the other embodiments.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • The shift register includes a shift register unit and a buffer. The buffer is coupled to the output terminal of the shift register unit to delay the output signal from this coupled shift register unit. Such delay may minimize the overlapped region between two output signals from two adjacent shift register units.
  • FIG. 4 illustrates a schematic block diagram of a shift register circuit of the present invention. A buffer is coupled to the output terminal of each shift register unit. For example, the buffer N is coupled to the output terminal of the shift register unit N. The output signal (N)out is a feedback signal sent to the shift register unit N−1 and is a input signal sent to the shift register unit N+1. The rest may be deduced by analogy.
  • FIG. 5 illustrates a detailed circuit of a shift register of the present invention. The shift register 500 includes a shift register unit 501 and a buffer 502. The shift register unit 501 includes two inverters 5001 and 5002 and four transistors Q1, Q2, Q3 and Q4. The buffer 502 includes six transistors Q5, Q6, Q7, Q8, Q9 and Q10. In an preferred embodiments, the ten transistors are NMOS transistors. In other embodiments, the ten transistors can be PMOS transistors. Each of the two inverters are formed having two transistors connected in series. The gate and the source/drain of one of the two transistors are connected together.
  • This shift register unit 501 is controlled by the clock signal CK, the inverse clock signal XCK, the previous stage signal (N−1)out and the next-stage signal (N+1)out. The transistor Q1 has a gate coupled to the inverse clock signal XCK, a first source/drain coupled to the previous stage signal (N−1)out and a second source/drain coupled to the gates of the transistors Q2 and Q5 so as to switch the transistors Q2 and Q5 respectively. The transistor Q2 has a first source/drain coupled to the clock signal CK and a second source/drain coupled to the first source/drain of the transistors Q3 and Q4. The transistor Q3 has a gate coupled to the output terminal of the inverter 5002 and coupled to the gates of the transistors Q7, Q8 and 010 of the buffer 502 to switch the transistors Q7, Q8 and Q10. The second source/drain of the transistor Q3 is coupled to a low level voltage VSS. The transistor Q4 has a gate controlled by the next-stage signal (N+1)out, a first source/drain coupled to an input terminal of a inverter 5002 and a second source/drain coupled to a low level voltage VSS. The inverter 5001 receives and reverses a previous-stage signal (N−1)out and transfers the reversed signal to the first source/drain of the transistor Q5.
  • The buffer 502 is coupled to the second source/drain of the transistor Q1, the output terminal of the inverter 5001 and the output terminal of the inverter 5002. The switch of the transistors Q7, 08 and Q10 are controlled by the output terminal of the inverter 5002. The source/drain of these transistors are couplled to a low level voltage VSS. The first source/drain of the transistor Q7 is coupled to the connection point of the transistor Q5 and Q6. The transistor 08 has a first source/drain coupled to the second source/drain of the transistor Q6 and controls the switch of the transistor Q9. The transistor Q9 has a first source/drain coupled to a high level voltage VDD and a second source/drain coupled to the first source/drain of the transistor Q10. A delayed present-stage signal (N)out is outputted from the connection point of the transistor Q9 and Q10. The delay circuits composed of transistors in the buffer 502 may be added or removed based on the required delay time. For example, in an embodiment, the delay circuit composed of the transistor Q6 and the transistor Q8 may be removed to reduce the delay time. In this embiodiment, the transistor Q5 is directly coupled to the transistor Q9 and the transistor Q7 is directly coupled to the transistor Q10 as shown in FIG. 9. Similarily, in an embodiment, the delay circuit composed of the transistor Q6 and the transistor Q8 may be added to the original buffer 502 to increase the delay time as shown in the FIG. 10.
  • FIG. 6 illustrates a timing chart of the shift-register circuit according to the embodiment of the present invention. Please refer FIG. 5 and FIG. 6 together. In the time period T1, the inverse clock signal XCK is in a high level state and the clock signal CK is in a low level state. The high level inverse clock signal XCK may conduct the transistor Q1. The high level previous-stage signal (N−1)out is transferred to the end point 5003 through the transistor Q1. Therefore, the end point 5003 is also in a high level state to conduct the transistor Q2 and the transistor Q5. The low level clock signal CK is transferred to the end point 5005 through the transistor Q2. Therefore, the end point 5005 is also in a low level state. This low level state in the end point 5005 is transferred to the input terminal of the inverter 5002 and is inversed to a high level state outputted from the output terminal 5006 of the inverter 5002. On the other hand, the high level previous-stage signal (N−1)out is transferred to the inverter 5001 and is inversed to a low level state to output from the output terminal 5004 of the inverter 5001. The high level state in the output terminal 5006 may conduct the transistor Q7, Q8 and Q10 in the buffer 502. Therefore, a low level present-stage signal (N)out is outputted form the buffer 502. On the other hand, the low level next-stage signal (N+1)out outputted from the next-stage shift register unit is feedback for the gate of the transistor Q4. The transistor Q4 is still in an OFF state in the time period T1 because the next-stage signal (N+1)out is in a low level state.
  • In the time period T2, the inverse clock signal XCK is in a low level state and the clock signal CK is in a high level state. The low level inverse clock signal XCK may turn the transistor Q1 off to make the end point 5003 in a floating state. The floating state may conduct the transistor Q2 and transistor Q5. The high level clock signal CK is transferred to the end point 5005 through the transistor Q2. Therefore, the end point 5005 is also in a high level state. The high level state in the end point 5005 may increase the level state in the end point 5003 again through a parasitism capacitor C of the transistor Q2. Moreover, this high level state in the end point 5005 is transferred to the input terminal of the inverter 5002 and is inversed to a low level state to output from the output terminal 5006 of the inverter 5002. On the other hand, the low level previous-stage signal (N−1)out is transferred to the inverter 5001 and is inversed to a high level state to output from the output terminal 5004 of the inverter 5001. The high level state is transferred to and conducts the transistor Q6 through the transistor Q5. The conducted transistor Q6 may switch the transistor Q9 to an “on” state. At this time, a high level present-stage signal (N)out, VDD, is outputted forms the buffer 502. On the other hand, the low level next-stage signal (N+1)out outputted from the next-stage shift register unit is feedback for the gate of the transistor Q4. The transistor Q4 is still in an OFF state in the time period T2 because the next-stage signal (N+1)out is in a low level state.
  • In the time period T3, the inverse clock signal XCK is in a high level state, the clock signal CK is in a low level state, the previous stage signal (N−1)out is in a low level state and the next-stage signal (N+1)out is in a high level state. The high level inverse clock signal XCK may conduct the transistor Q1. At this time, the end point 5003 is coupled to the low level previous stage signal (N−1)out through the transistor Q1. Therefore, the end point 5003 is also in a low level state to turn off the transistor Q2 and the transistor Q5. Moreover, the low level previous-stage signal (N−1)out is transferred to the inverter 5001 and is inversed to a high level state to output from the output terminal 5004 of the inverter 5001. The high level next-stage signal (N+1)out may turn on the transistor Q4. At this time, the end point 5005 is coupled to a low level voltage VSS through the transistor Q4. Therefore, the end point 5005 is also in a low level state. This low level state in the end point 5005 is transferred to the input terminal of the inverter 5002 and is inversed to a high level state to output from the output terminal 5006 of the inverter 5002. The high level state in the output terminal 5006 may conduct the transistor Q7, Q8 and Q10 in the buffer 502. Therefore, a low level present-stage signal (N)out is outputted from the buffer 502.
  • According to the present invention, the present-stage signal (N)out is sent out through the buffer 502 not directly through the shift register unit 501. Therefore, an increased time period exists between the previous-stage signal (N−1)out and the present-stage signal (N)out to reduce the overlapped voltage. On the other hand, the present-stage signal (N)out is sent to the shift register unit N+1 as its previous-stage input signal and is sent to the shift register unit N−1 as its next-stage input signal.
  • FIG. 7 illustrates simulation results of three signals outputted from three connected shift register units according to the present invention respectively. In the simulation, VDD is 15V, VSS is 0V, clock signals swing between 0V and 15V with 50% duty cycle, and transistor threshold voltage is set as 2V. FIG. 8 illustrates an enlarged diagram of an overlapped region between two signals. Comparing with the FIG. 2, the overlapped voltage is reduced from 11 volts to 1.5 volts. Therefore, the shift register circuit of the present invention may prevent two transistors from being turned on simultaneously that may result in a sampling error.
  • Accordingly, a buffer is coupled to an output terminal of each shift register unit to enlarge the time period between two output signals. Therefore, the overlapped voltage of these two output signals from the two shift register units may be reduced. Such shift register circuits may prevent two connected transistors being turned on simultaneously and improve the differential efficiency when sampling.
  • As is understood by a person skilled in the art, the foregoing descriptions of the preferred embodiment of the present invention are an illustration of the present invention rather than a limitation thereof. Various modifications and similar arrangements are included within the spirit and scope of the appended claims. The scope of the claims should be accorded to the broadest interpretation so as to encompass all such modifications and similar structures.

Claims (14)

1. A shift register circuit controlled by a first signal, a second signal, a third signal, and a fourth signal, the shift register circuit comprising:
a first transistor having a gate for receving the second signal and a first source/drain for receiving the third signal;
a second transistor having a gate coupled to a second source/drain of the first transistor and a first source/drain for receiving the first signal;
a third transistor having a first source/drain coupled to a second source/drain of the second transistor and a second source/drain for receiving a low level voltage;
a fourth transistor having a first source/drain coupled to a second source/drain of the second transistor, a second source/drain for receiving the low level voltage and a gate coupled to the fourth signal;
a first inverter having an input terminal for receiving the third signal;
a second inverter having an input terminal coupled to a first source/drain of the fourth transistor, and an output terminal coupled to a gate of the fourth transistor;
a fifth transistor having a first source/drain coupled to an output terminal of the first inverter, and a gate coupled to a second source/drain of the first transistor;
a sixth transistor having a first source/drain coupled to a second source/drain of the fifth transistor, a second source/drain for receiving the low level voltage, and a gate coupled to the output terminal of the second inverter;
a seventh transistor having a first source/drain for receiving a high level voltage, and a gate coupled to the second source/drain of the fifth transistor; and
an eighth transistor having a first source/drain coupled to a second source/drain of the seventh transistor, a second source/drain for receiving the low level voltage, and a gate coupled to the output terminal of the the second inverter.
2. The shift register circuit of claim 1, wherein all the transistors are either NMOS trnasistors or PMOS transistors.
3. The shift register circuit of claim 1, wherein the first signal is a clock signal.
4. The shift register circuit of claim 1, wherein the second signal is an inverted clock signal.
5. The shift register circuit of claim 1, wherein the first signal and the second signal are inverted.
6. The shift register circuit of claim 1, wherein the the third signal is an output signal from a previous-stage shift register circuit.
7. The shift register circuit of claim 1, wherein the the fourth signal is an output signal from a next-stage shift register circuit.
8. The shift register circuit of claim 1, further comprising a delay circuit electrically coupled to the fifth transistor and the sixth transistor.
9. The shift register circuit of claim 8, wherein the delay circuit comprises:
a ninth transistor having a first source/drain coupled to a gate of the the ninth transistor and coupled to a second source/drain of the the fifth transistor, and a second source/drain coupled to the gate of the the seventh transistor; and
a tenth transistor having a first source/drain coupled to a second source/drain of the the ninth transistor, a second source/drain for receiving the the low level voltage, and a gate coupled to an output terminal of the the second inverter.
10. The shift register circuit of claim 8, wherein all the transistors are either NMOS transistors or PMOS transistors.
11. The shift register circuit of claim 1, wherein the first inverter comprises:
an eleventh transistor having a first source/drain coupled to a gate of the eleventh transistor and for receving the the high level voltage, and a second source/drain coupled to a first source/drain of the the fifth transistor; and
a twelfth transistor having a first source/drain coupled to the second source/drain of the the eleventh transistor, a second source/drain for receiving the the low level voltage, and a gate coupled to the the third signal.
12. The shift register circuit of claim 11, wherein all the transistors are either NMOS transistors or PMOS transistors.
13. The shift register circuit of claim 1, wherein the first inverter comprises:
a thirteenth transistor having a first source/drain coupled to a gate of the thirteenth transistor and for receiving the the high level voltage and a second source/drain coupled to a gate of the the third transistor and a gate of the the sixth transistor; and
a fourteenth transistor having a first source/drain coupled to a second source/drain of the the thirteenth transistor, a second source/drain for receiving the the low level voltage, and a gate coupled to a first source/drain of the fourth transistor.
14. The shift register circuit of claim 13, wherein all the transistors are either NMOS transistors or PMOS transistors.
US11/550,019 2006-05-23 2006-10-17 Shift register circuit Active 2027-03-01 US7406146B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
TW95118321 2006-05-23
TW095118321A TWI329298B (en) 2006-05-23 2006-05-23 Shift register

Publications (2)

Publication Number Publication Date
US20070274432A1 true US20070274432A1 (en) 2007-11-29
US7406146B2 US7406146B2 (en) 2008-07-29

Family

ID=38749483

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/550,019 Active 2027-03-01 US7406146B2 (en) 2006-05-23 2006-10-17 Shift register circuit

Country Status (2)

Country Link
US (1) US7406146B2 (en)
TW (1) TWI329298B (en)

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080123799A1 (en) * 2006-11-27 2008-05-29 Nec Lcd Technologies, Ltd. Semiconductor circuit, scanning circuit and display device using these circuits
US20080158132A1 (en) * 2006-12-29 2008-07-03 Innolux Display Corp. Shift register and liquid crystal display using the same
US20110116592A1 (en) * 2009-11-13 2011-05-19 Au Optronics Corporation Shift register with low power consumption
JP2014041337A (en) * 2012-08-21 2014-03-06 Samsung Display Co Ltd Light emitting control drive unit and organic light emitting display device including the same
US20150206597A1 (en) * 2014-01-20 2015-07-23 Au Optronics Corp. Shift register and control method thereof
US20160104449A1 (en) * 2014-10-09 2016-04-14 Innolux Corporation Display panel and bi-directional shift register circuit
US20160163401A1 (en) * 2014-12-03 2016-06-09 Nlt Technologies, Ltd. Shift register circuit, gate driver and display apparatus
WO2017117845A1 (en) * 2016-01-07 2017-07-13 武汉华星光电技术有限公司 Gate driver on array circuit and liquid crystal display using same
US10475409B2 (en) * 2017-03-09 2019-11-12 Boe Technology Group Co., Ltd. Gate drive circuit, display panel, and driving method for the gate drive circuit
US10515603B2 (en) * 2018-03-20 2019-12-24 Boe Technology Group Co., Ltd. Shift register, driving method, gate driving circuit, and display device

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI281673B (en) * 2005-02-21 2007-05-21 Au Optronics Corp Shift registers, display panels using same, and improving methods for leakage current
CN101241247B (en) * 2007-02-09 2010-05-26 群康科技(深圳)有限公司 Shift registers and LCD device
US8232947B2 (en) 2008-11-14 2012-07-31 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device
CN102034553B (en) * 2009-09-25 2013-07-24 北京京东方光电科技有限公司 Shift register and gate line driving device thereof
TWI404332B (en) * 2009-12-11 2013-08-01 Au Optronics Corp Shift register circuit
TWI515707B (en) 2011-04-25 2016-01-01 群創光電股份有限公司 Image display system, shift register and a method for controlling a shift register
CN104575438B (en) * 2015-02-15 2017-05-03 合肥京东方光电科技有限公司 Shifting register unit, driving method of shifting register unit, grid driving circuit and display device

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040165692A1 (en) * 2003-02-10 2004-08-26 Seung-Hwan Moon Method of driving transistor and shift register performing the same
US20060133697A1 (en) * 2004-12-16 2006-06-22 Timofei Uvarov Method and apparatus for processing image data of a color filter array
US20060291610A1 (en) * 2005-06-28 2006-12-28 Wintek Corporation High-stability shift circuit using amorphous silicon thin film transistors
US20070086558A1 (en) * 2005-10-18 2007-04-19 Au Optronics Corporation Gate line drivers for active matrix displays
US7317780B2 (en) * 2005-08-11 2008-01-08 Au Optronics Corp. Shift register circuit

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2921510B2 (en) 1996-10-07 1999-07-19 日本電気株式会社 Bootstrap circuit
TW564429B (en) 2002-08-08 2003-12-01 Au Optronics Corp Shift register circuit
TWI282081B (en) 2002-08-13 2007-06-01 Au Optronics Corp Shift register circuit
TWI220051B (en) 2003-05-22 2004-08-01 Au Optronics Corp Shift register circuit
KR101023726B1 (en) 2004-03-31 2011-03-25 엘지디스플레이 주식회사 Shift register

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040165692A1 (en) * 2003-02-10 2004-08-26 Seung-Hwan Moon Method of driving transistor and shift register performing the same
US20060133697A1 (en) * 2004-12-16 2006-06-22 Timofei Uvarov Method and apparatus for processing image data of a color filter array
US20060291610A1 (en) * 2005-06-28 2006-12-28 Wintek Corporation High-stability shift circuit using amorphous silicon thin film transistors
US7317780B2 (en) * 2005-08-11 2008-01-08 Au Optronics Corp. Shift register circuit
US20070086558A1 (en) * 2005-10-18 2007-04-19 Au Optronics Corporation Gate line drivers for active matrix displays

Cited By (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080123799A1 (en) * 2006-11-27 2008-05-29 Nec Lcd Technologies, Ltd. Semiconductor circuit, scanning circuit and display device using these circuits
US8179357B2 (en) * 2006-11-27 2012-05-15 Nlt Technologies, Ltd. Semiconductor circuit, scanning circuit and display device using these circuits
US20080158132A1 (en) * 2006-12-29 2008-07-03 Innolux Display Corp. Shift register and liquid crystal display using the same
US7999783B2 (en) * 2006-12-29 2011-08-16 Chimei Innolux Corporation Shift register with shift register unit having output terminal non-continuously receiving low voltage and liquid crystal display using the same
US20110116592A1 (en) * 2009-11-13 2011-05-19 Au Optronics Corporation Shift register with low power consumption
US8054935B2 (en) * 2009-11-13 2011-11-08 Au Optronics Corporation Shift register with low power consumption
US20120008732A1 (en) * 2009-11-13 2012-01-12 Au Optronics Corporation Shift register with low power consumption
US8149985B2 (en) * 2009-11-13 2012-04-03 Au Optronics Corporation Shift register with low power consumption
US8184764B1 (en) 2009-11-13 2012-05-22 Au Optronics Corporation Shift register with low power consumption
US8290114B2 (en) 2009-11-13 2012-10-16 Au Optronics Corporation Shift register with low power consumption
JP2014041337A (en) * 2012-08-21 2014-03-06 Samsung Display Co Ltd Light emitting control drive unit and organic light emitting display device including the same
CN103632633A (en) * 2012-08-21 2014-03-12 三星显示有限公司 Emission control driver and organic light emitting display device having the same
US9548026B2 (en) 2012-08-21 2017-01-17 Samsung Display Co., Ltd. Emission control driver and organic light emitting display device having the same
USRE48358E1 (en) 2012-08-21 2020-12-15 Samsung Display Co., Ltd. Emission control driver and organic light emitting display device having the same
US20150206597A1 (en) * 2014-01-20 2015-07-23 Au Optronics Corp. Shift register and control method thereof
US9543038B2 (en) * 2014-01-20 2017-01-10 Au Optronics Corp. Shift register and control method thereof
US20160104449A1 (en) * 2014-10-09 2016-04-14 Innolux Corporation Display panel and bi-directional shift register circuit
US9916905B2 (en) * 2014-10-09 2018-03-13 Innolux Corporation Display panel and bi-directional shift register circuit
US20160163401A1 (en) * 2014-12-03 2016-06-09 Nlt Technologies, Ltd. Shift register circuit, gate driver and display apparatus
US9905312B2 (en) * 2014-12-03 2018-02-27 Nlt Technologies, Ltd. Shift register circuit, gate driver and display apparatus
WO2017117845A1 (en) * 2016-01-07 2017-07-13 武汉华星光电技术有限公司 Gate driver on array circuit and liquid crystal display using same
US10475409B2 (en) * 2017-03-09 2019-11-12 Boe Technology Group Co., Ltd. Gate drive circuit, display panel, and driving method for the gate drive circuit
US10515603B2 (en) * 2018-03-20 2019-12-24 Boe Technology Group Co., Ltd. Shift register, driving method, gate driving circuit, and display device

Also Published As

Publication number Publication date
TWI329298B (en) 2010-08-21
TW200744061A (en) 2007-12-01
US7406146B2 (en) 2008-07-29

Similar Documents

Publication Publication Date Title
US7406146B2 (en) Shift register circuit
US10685616B2 (en) Shift register circuit, method for driving the same, gate drive circuit, and display panel
US8054934B2 (en) Shift register with no overlap effective output signal and liquid crystal display using the same
US8106874B2 (en) Shift register and liquid crystal display using same
JP4031414B2 (en) Bidirectional driving circuit and driving method for flat panel display device
KR102024116B1 (en) A gate driving circuit and a display apparatus using the same
US8373637B2 (en) Shift register and liquid crystal display using same
US6834095B2 (en) Shift-register circuit
US8248355B2 (en) Shift register and liquid crystal display using same
US8248353B2 (en) Method and device for reducing voltage stress at bootstrap point in electronic circuits
US7983379B2 (en) Shift register and liquid crystal display using same
US8116424B2 (en) Shift register and liquid crystal display using same
WO2017045346A1 (en) Shift register unit and driving method therefor, gate drive apparatus and display apparatus
US7844026B2 (en) Shift register with six transistors and liquid crystal display using the same
CN105702297B (en) Shift register, driving method, driving circuit, array substrate and display device
US7986761B2 (en) Shift register and liquid crystal display device using same
KR20190035855A (en) GOA circuit
WO2019109446A1 (en) Goa circuit unit, goa circuit, and display panel
WO2015051643A1 (en) Level conversion module, array substrate and display device
US7760845B2 (en) Shift register for a liquid crystal display
US10825412B2 (en) Liquid crystal panel including GOA circuit and driving method thereof
CN101303838A (en) Systems for displaying images by utilizing vertical shift register circuit to generate non-overlapped output signals
US20080158132A1 (en) Shift register and liquid crystal display using the same
KR20170112036A (en) Gip driving circuit and display device using the same
US7672420B2 (en) Shifter register for low power consumption application

Legal Events

Date Code Title Description
AS Assignment

Owner name: AU OPTRONICS CORPORATION, TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:YU, JIAN-SHEN;REEL/FRAME:018399/0070

Effective date: 20060928

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12