US20070175660A1 - Warpage-reducing packaging design - Google Patents

Warpage-reducing packaging design Download PDF

Info

Publication number
US20070175660A1
US20070175660A1 US11/341,991 US34199106A US2007175660A1 US 20070175660 A1 US20070175660 A1 US 20070175660A1 US 34199106 A US34199106 A US 34199106A US 2007175660 A1 US2007175660 A1 US 2007175660A1
Authority
US
United States
Prior art keywords
flange
die
lip
region
leads
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/341,991
Inventor
Betty Yeung
David Dougherty
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NXP USA Inc
Original Assignee
Freescale Semiconductor Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to US11/341,991 priority Critical patent/US20070175660A1/en
Application filed by Freescale Semiconductor Inc filed Critical Freescale Semiconductor Inc
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DOUGHERTY, DAVID J., YEUNG, BETTY H.
Priority to CN2006800517755A priority patent/CN101375394B/en
Priority to PCT/US2006/061849 priority patent/WO2007089366A2/en
Priority to TW095148552A priority patent/TW200802738A/en
Assigned to CITIBANK, N.A. AS COLLATERAL AGENT reassignment CITIBANK, N.A. AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE ACQUISITION CORPORATION, FREESCALE ACQUISITION HOLDINGS CORP., FREESCALE HOLDINGS (BERMUDA) III, LTD., FREESCALE SEMICONDUCTOR, INC.
Publication of US20070175660A1 publication Critical patent/US20070175660A1/en
Priority to US12/704,941 priority patent/US7989951B2/en
Assigned to CITIBANK, N.A. reassignment CITIBANK, N.A. SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS COLLATERAL AGENT reassignment CITIBANK, N.A., AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/07Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L29/00
    • H01L25/072Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L29/00 the devices being arranged next to each other
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/492Bases or plates or solder therefor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/4813Connecting within a semiconductor or solid-state body, i.e. fly wire, bridge wire
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48135Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/48137Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/4847Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
    • H01L2224/48472Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond the other connecting portion not on the bonding area also being a wedge bond, i.e. wedge-to-wedge
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01027Cobalt [Co]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01031Gallium [Ga]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01042Molybdenum [Mo]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01043Technetium [Tc]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01058Cerium [Ce]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/1026Compound semiconductors
    • H01L2924/1032III-V
    • H01L2924/10329Gallium arsenide [GaAs]

Definitions

  • the present invention relates generally to semiconductor device fabrication. More particularly, the present invention relates to semiconductor packaging for reduction of thermal-mechanical deformation of the flange known as “warpage.”
  • the wafer is sawn (also referred to as “diced”) to separate the individual semiconductor die (also known as “dice” or “chips” or “device”) on the wafer. These separated die are then each packaged to facilitate safe die handling, and attachment to circuit boards, heat sinks, and the like.
  • the die is attached or mounted to a packaging substrate (also known as a “flange”).
  • a packaging substrate also known as a “flange”.
  • the die with packaging substrate backing is then mounted or attached to a heat sink that acts to remove generated heat by conduction away from the device in use.
  • the die is attached to the flange by any suitable method, for example by soldering or using an adhesive. This process is carried out at elevated temperature, and the die-flange combination is subsequently cooled to room temperature.
  • U.S. patent publication 20050012118 describes a package that can withstand high die-attach temperatures and that can provide a hermetically sealed air cavity for a die, without the use of adhesives. It discusses a circuit package for housing semiconductor that has a metallic flange, one or more high-copper leads and a liquid crystal polymer frame molded to the flange and the leads.
  • the flange includes a dovetail-shaped groove that mechanically interlocks with the molded frame. During molding, a portion of the frame forms a key that freezes in or around the frame retention feature. There is no discussion of heat-induced flange deformation.
  • FIG. 1 is a schematic depiction of half of a prior art air cavity package
  • FIG. 2 is a schematic depiction of half of another prior art air cavity package with a bonded ceramic insulator frame
  • FIG. 3 is a schematic depiction of the half of the prior art assembly product of FIG. 2 with attached leads;
  • FIG. 4 is a schematic perspective view of half of an embodiment of the invention showing a flange with stiffening lip and die on a die pedestal;
  • FIG. 5 is a schematic perspective view of half of an embodiment of the invention showing a raised stiffening lip and multiple die, each disposed on its own pedestal;
  • FIG. 6 is a schematic perspective view of half of an embodiment of the invention with embedded leads extending through a molded, stiffening lip;
  • FIG. 7 is a perspective view of half of an embodiment of the invention with embedded leads configured to maintain a standard seating plane and die on multiple pedestals;
  • FIG. 8 is a top view of the embodiment of the invention showing a thicker flange with embedded leads, extending through a lip in a peripheral region of the frame, while seating plane s is maintained;
  • FIG. 8 is a schematic cross sectional view of the embodiment of FIG. 8 with a single pedestal
  • FIG. 10 is an alternative embodiment to FIG. 9 with multiple pedestals.
  • FIG. 11 is a graphical representation of the improvement in flange stiffness over a control achieved in accordance with the invention, for particular lip and pedestal configurations and under specified conditions.
  • the main mechanism for heat transfer from the die to the package substrate (also known as the “flange”) to which it is attached directly, is by conduction.
  • Heat transfer by conduction is dependent, among other parameters, upon the surface area of the die that is in direct contact with the flange. All other factors being equal, heat transfer increases as contact area increases. Accordingly, complete physical contact over the entire interfacial area between die and flange maximizes heat transfer by conduction.
  • a predominant cause of loss of heat transfer efficiency from a die to the flange is physical deformation or “warpage” of the flange leading to separation between the die and the flange along their interface.
  • the warpage often arises during the die attachment process, which is carried out at elevated temperatures.
  • the warpage can be in excess of 5 mil.
  • the extent of warpage varies, based on several factors (die attachment temperature, flange thickness, number of die attached, semiconductor and packaging material properties, etc.) but can be significant. Excessive warpage has undesirable effects in fabrication as well as subsequent use of the device. Thus, for example, warpage must be minimized to avoid deleterious effects on subsequent assembly operations that must be performed on the package.
  • the physical separation between die and flange results in a gap that, whether air-filled or not, disrupts heat transfer by conduction from die to flange (which then transfer heat to the heat sink).
  • the gap reduces the area of the die in direct contact with the flange and thereby reduces conductive heat transfer.
  • Heat transfer rates from die to flange can be maintained by preventing or minimizing the extent of flange warpage that causes separation during die attachment processes. Warpage can be reduced to some extent by appropriate selection of materials.
  • flange materials may be selected from those that have a coefficient of thermal expansion (“CTE”) that closely approximates or more closely matches the CTE of the die. This selection will avoid or minimize the build up of thermally-induced mechanical stresses at the die-flange interface that may cause physical separation of die and flange along at least a part of the interface.
  • CTE coefficient of thermal expansion
  • TC thermal conductivity
  • a high TC is essential for high rates of heat transfer from die to flange and then through the flange to the heat sink. This means that a flange material with a poor TC may allow the die temperature to rise (because of inability to conduct heat away) and the temperature may reach a point that could result in adverse performance, diminished reliability, or even die damage.
  • the invention provides modified flanges that have physical features to reduce the tendency of the flange to warp under thermally induced stresses, and that reduces the tendency for separation at the interface between the flange and the die.
  • the invention provides a packaging substrate base (also known as a “flange”) that has a structural lip configured to impart “stiffness” to the substrate base.
  • a packaging substrate base also known as a “flange”
  • stiffness here means the degree of resistance to thermally-induced warpage, where the warpage results from attachment of die to a flange that has a different coefficient of thermal expansion from the die.
  • the flange-stiffening lip may be made from a variety of materials but commonly would be the same as the flange body.
  • the flange may be made of a conductive material such as copper-tungsten, copper-molybdenum, copper, and high conductivity ceramics.
  • the stiffness of the raised lip is achieved through appropriate configuration of the lip (height, width and shape) and is sufficient to at least partially counteract the warpage-inducing stresses generated from coefficient of thermal expansion differentials between the flange and a die attached to it.
  • the lip may be molded or otherwise formed with the flange as a unitary lip-stiffened flange, or may be a separate structure that is affixed to the flange.
  • the packaging flange has a first surface that has a first region having the stiffening lip.
  • the first surface also has a second region for die attachment.
  • the second region is a region that is stiffened by the lip, and may be raised above the first surface of the flange.
  • the second region may be in the form of a single pedestal supporting a single or multiple die, or may be a series of raised pedestals, each supporting one or more die.
  • the invention provides an assembly of die on the lip-stiffened flange.
  • the assembly also includes at least one die in the second region of the flange.
  • the assembly includes leads for electrical contact with the die.
  • the leads and flange are insulated from each other by means of an intermediate material, such as a (non-conductive) ceramic layer, interposed between the flange and the leads.
  • the leads are configured to preserve a seating plane at the desired height and configuration.
  • the leads may be embedded in an organic composition. Further, the leads may have an end-portion embedded in and extending along a length of the lip; or the lead end portions may be attached along an upper surface of a length of the lip.
  • the stiffening lip may take any of a variety of suitable shapes.
  • the lip is a raised wall that extends around a peripheral area of the flange. Taking into account that the flange is laterally divided in the accompanying drawings, the lip is shown U-shaped, but should be understood to include its mirror image to form a frame-shape. Other raised configurations that also provide resistance to heat-induced stress deformation of the flange are, of course, also useful and contemplated in the invention.
  • the lip may be in the shape of a rectangular array of a pair of spaced apart longitudinal and a pair of spaced apart lateral rails, where the rails are not connected up to form a frame.
  • the stiffening features could be a series of longitudinally extending rails, such as two or three or more parallel rails.
  • a flange 10 is a planar substantially rectangular block of appropriate conductive material such as copper, to which are attached die 12 , which is but not limited to semiconductor device like silicon. In this particular case there are six die arrayed in two rows of three each (i.e. twelve in the entire package). Note that upper surface 14 of the flange 10 is planar and devoid of raised features.
  • the flange 20 is similar to that of FIG. 1 , but has an adhered non-conductive ceramic frame 22 extending at the periphery and around a central area of the flange where the die 24 are attached.
  • leads 26 attached to the upper surface 23 of the ceramic frame 22 .
  • the leads extend outboard away from the flange at a height and in a plane that defines the “seating plane” for the leads to facilitate subsequent processes involving the leads.
  • FIG. 4 is half of a symmetrical device, cut along a lateral plane of symmetry.
  • FIG. 4 depicts half a flange 100 with an upper surface 102 and an under surface (not shown) 104 .
  • a stiffening lip 200 extends along a periphery of the upper surface 102 .
  • the lip has a U-shape when halved laterally (i.e. in full shape it is a frame), although other shapes may also be useful and are within the scope of the invention.
  • the lip has a width w and a thickness or height h above surface 102 . The height h and width w are selected to enhance stiffness.
  • a greater height h provides more stiffness than a lower height, in general, all other factors being equal.
  • a greater width w provides more stiffness to the flange than a lesser width, in general, all other factors being equal.
  • the height h of the lip would be in the range from about 10 to 25 mil for a copper flange.
  • the height h of the lip will vary with materials and geometry of the flange and die, and materials with smaller CTE differences from the die should require smaller h. Smaller h would also be expected for comparatively thicker flanges or when using comparatively thin die, all other factors being equal.
  • the stiffening lip may be molded with the flange as a one piece unit, or may be subsequently attached to the flange.
  • the stiffening lip may be of the same or different material from the flange.
  • the lip is preferably of the same material as the flange, or of a material with similar CTE.
  • the location and size of the area that is stiffened by the lip also depends upon the configuration and location of the lip.
  • the die may be attached in the stiffened area for best effect.
  • a pedestal 300 is disposed in the lip-stiffened area of the flange 100 , and is shown in the form of a raised platform.
  • the raised pedestal 300 provides some enhancement of flange stiffness as well, as shown in the Example provided here below.
  • Die (six die 400 are shown in this example, twelve in the symmetrical device) are attached to the pedestal to take advantage of the stiffened structure in that region that is at least partially surrounded by the stiffening lip 200 .
  • FIG. 5 depicts another embodiment of the invention, this one also shown in symmetrical half view like that of FIG. 4 .
  • the pedestal on flange 100 is not a single pedestal but a plurality of raised pedestals 330 , each having an upper surface adapted for die attachment.
  • the pedestals 330 are sized to conform to and register with the size of the die, however, the pedestals may each be oversized relative to the die.
  • more than one die may be attached to each pedestal 330 , depending upon selected die and pedestal sizes.
  • FIG. 6 is a schematic depiction, according to an embodiment of the invention, of half of a symmetrical product assembly.
  • the half of the raised lip 200 is of a U-shape (the complete lip is a frame) and disposed to surround die 400 that are disposed on the upper surface 102 of flange 100 .
  • the leads 500 have inboard end portions 502 that are embedded into and extend along the length of the wall 210 of the lip 200 . Lead end portions 502 are isolated from flange 100 by surrounding non-conductive materials, such as ceramic layers 540 , shown.
  • leads 500 are configured so that when end portions 502 are embedded into the lip 200 , lead outboard end portions 504 are at a height s (the seating plane) from a plane that is co-extensive with flange under surface 104 . Accordingly, very few if any tooling modifications are necessary to accommodate the design for subsequent processing.
  • FIG. 7 depicts another (lateral symmetrical half of) embodiment of a product assembly of the invention.
  • flange 100 has a stiffening lip 200 and die 400 are each attached to one of a plurality of pedestals 330 .
  • the leads 500 are shaped such that when inboard end portions 502 are attached to the assembly, outboard end portions 504 are in the seating plane s.
  • the inboard end portions 502 of leads 500 are embedded in the proximity of the upper surface of the lip 200 on ceramic inter-layer 540 .
  • the lead end portions may be embedded into and extend along the lip wall itself 510 , while ensuring electrical isolation from the flange.
  • the leads 500 are shaped so that outboard end portions 504 are at an elevation below the inboard end portions 502 when the leads are attached. End portions 504 will lie in a plane that is a height s (the desired seating plane) above flange undersurface 104 , as also shown in FIG. 6 .
  • FIGS. 8, 9 , and 10 represent top and alternative cross sectional views, respectively, of embodiments of the invention.
  • the flange 100 has a raised lip (shown here as a pair of walls 200 extending longitudinally on each side of the flange 100 ) that stiffens the area between the lip walls 200 .
  • a plurality of die 400 is attached in the stiffened area, on a raised platform 300 , as seen from FIG. 9 .
  • the need for raised platform 300 is discretionary since the flange thickness t could be increased to provide identical stiffness as provided by the coupled system of flange 100 and raised platform 300 . From FIGS.
  • inboard end portions 502 of leads 500 are embedded in opposing lip wall sides 210 , and extend upward through the lip walls 210 to be exposed on the upper surface of the lip walls for attachment of connecting leads 550 to die 400 .
  • Walls 200 may be of a nonconductive material, such as ceramic or a polymeric material, to ensure isolation of leads 500 from flange 100 .
  • the leads may be isolated electrically from the lip walls 200 by a coating or intermediate layer of a non conductive of material.
  • Leads 500 are configured so that outboard end portions 504 are in the desired seating plane s.
  • the seating plane s can be adjusted by controlling the shape of leads 500 taking into account the shape of the device and the seating plane necessary.
  • the flange 100 is of greater thickness t than prior art flanges.
  • the thickness t is sufficient to provide resistance to thermally-induced warpage, and is typically in the range from about 65 to 100 mil.
  • the flange 100 has a pair of raised walls 200 that extend around the sides of the flange 100 to form outer side walls 210 .
  • the raised walls 200 are penetrated by lead end portions 502 that extend through the walls 200 (all along the length of the walls) to be exposed, for electrical connection, above walls 200 to lead wires 550 .
  • lead wires 550 also connect to the die 400 that are all attached to a single raised pedestal 300 .
  • each die 400 might also be attached to one of a multiplicity of raised pedestals 330 , as shown in FIG. 10 .
  • the need for raised pedestal 330 is discretionary since the flange thickness t could be increased to provide identical stiffness as provided by the coupled system of flange 100 and raised platform 330 .
  • FIG. 10 is similar to the embodiment of FIG. 9 except that the raised walls 200 rest upon a platform 120 on the perimeter of the flange 100 .
  • the sides of the device are made up of: (1) upper sidewalls that are the sidewalls 210 of the walls 200 ; and (2) and lower sidewalls that are the flange sidewalls 110 , 112 .
  • Leads penetrate the walls 200 as in FIG. 9 .
  • lead electrical isolation from the flange apply here as well.
  • the invention provides a packaging flange that has a first surface and a second surface opposed to the first.
  • the first surface of the flange includes a first region that has a raised lip extending thereon.
  • the first region is spaced from a second region that is adapted to receive at least one die.
  • the lip is configured to impart stiffness to the flange, the stiffness sufficient to at least partially counteract thermally-induced stresses generated from coefficient of thermal expansion differentials between the flange and a die during an elevated temperature die attachment process.
  • the second region may include a pedestal that has a surface sized and shaped to support at least one die thereon. Or, the second region may include a plurality of pedestals.
  • the lip may extend around a peripheral region of the first surface of the flange to form a frame surrounding the second region.
  • the flange and the lip may be molded in one piece.
  • the ratio of stiffening lip height h to flange thickness t for a configuration like that shown in FIG. 8 , using copper flanges, would be in the range from about 0.15 to about 0.25 for a 100 mil thickness flange. The ratio will vary based on several considerations, including flange configuration, materials, and the like.
  • the invention also provides a die assembly that has a flange having a first surface and a second surface opposed to the first.
  • the first surface of the flange includes a first region having a lip extending thereon.
  • the first region is spaced from a second region that is adapted to receive at least one die.
  • the lip is configured to impart stiffness to the flange, the stiffness sufficient to at least partially counteract thermally-induced stresses generated from coefficient of thermal expansion differentials between the substrate and a die to be mounted thereon in an elevated temperature die attachment process.
  • the flange has at least one die mounted in the second region.
  • the assembly includes leads for electrical contact with the die.
  • the leads may be configured to preserve a seating plane, which is spaced from a plane of the second surface of the flange.
  • the leads may be embedded in an organic composition, with inboard end-portions embedded in the lip.
  • the leads may be embedded in an organic composition so that the molded leads extend from raised inboard end portions nearest the die to lower outboard end portions that are aligned substantially within the seating plane.
  • the inboard end portions of the leads may be exposed for electrical communication with the die.
  • the second region may include a pedestal having a surface adapted to support at least one die thereon.
  • the second region may have a plurality of pedestals. Each of the pedestals has a surface that may be adapted to support at least one die thereon.
  • the die assembly includes: a packaging flange having a first surface and a second surface opposed to the first, the first surface of the flange comprising a first region having a lip extending thereon, the first region spaced from a second region adapted to receive at least one die, the flange having a body configured to impart stiffness to the flange, the stiffness sufficient to at least partially counteract thermally-induced stresses generated from coefficient of thermal expansion differentials between the flange and a die to be attached thereon during an elevated temperature die attachment process.
  • the assembly of claim 14 wherein the body of the flange has thickness in the range from about 65 to about 100 mils.
  • the first region may extend along a side of the flange and the lip may extend upward as a wall above the upper surface of the flange.
  • the first region may alternatively extend along a side of the flange, where the flange has a platform so that the lip rests on the platform.
  • There may be at least one pedestal in the second region, or none.
  • the assembly may have leads with inboard end portions embedded along a length of a lip wall and extending to an upper surface of the lip to permit attachment of connections to die on the flange.
  • Tests were conducted to quantify the improvement in stiffness (resistance to warpage from heat-induced stress) of flanges made according to the invention as compared to a control without any stiffening structure.
  • the flanges were all made of copper and 100 mil thick. In these tests the following were compared:
  • each flange was measured for planarity to eliminate any that had inherent warpage. Testing was then conducted according to the following: the flanges were each heated to 380 degrees Centigrade for die attachment. Twelve die were attached to each flange, and each was then cooled to room temperature at approximately the same rate. After cooling, each flange was measured from center to edge for extent of warpage. The results are graphically illustrated in FIG. 11 , with reference to the alphabetic designations, above, for each flange. As can be seen, each of the frame-bearing stiffened flanges (B, D, and E) had less warpage than the control flange A. Further, the flanges that had both frame and raised pedestal (D, E) had less warpage than those with only a frame (B). Finally, the flange with frame and multiple pedestals E had the best result (lowest warpage).

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
  • Moulds For Moulding Plastics Or The Like (AREA)
  • Extrusion Moulding Of Plastics Or The Like (AREA)
  • Packaging Frangible Articles (AREA)

Abstract

A flange and packaging assembly characterized by a structural lip configured to impart resistance to thermal-induced deformation (i.e. “stiffness”) to the flange during elevated temperature die attachment processes. The stiffness is achieved through appropriate configuration of the lip (height, width and shape) and is sufficient to at least partially counteract the stresses generated from coefficient of thermal expansion differentials between the flange and a die attached to it. The lip may be molded or otherwise formed with the flange as a unitary lip-stiffened flange, or may be a separate structure that is affixed to the flange. The flange has a lip-stiffened region for die attachment. This region may be raised above the first surface of the substrate base for enhanced stiffening, and may be in the form of a single pedestal supporting a single or multiple die, or may be a series of raised pedestals, each supporting one or more die. The leads may be embedded in a polymetric material that is attached to the flange that is of sufficient thickess to provide the required stiffness. The embedded leads may be shaped and formed so that the desired seating plane height is achieved. The lead form placement can be either on the interior or exterior of the embedded polymetric material. The polymetric material can be supported along the edge of the flange or be seated on a part of an extrusion from the flange.

Description

    TECHNICAL FIELD
  • The present invention relates generally to semiconductor device fabrication. More particularly, the present invention relates to semiconductor packaging for reduction of thermal-mechanical deformation of the flange known as “warpage.”
  • BACKGROUND
  • It is well known that after semiconductor dies are fabricated on a semiconductor wafer, such as but not limited to, silicon or gallium arsenide, the wafer is sawn (also referred to as “diced”) to separate the individual semiconductor die (also known as “dice” or “chips” or “device”) on the wafer. These separated die are then each packaged to facilitate safe die handling, and attachment to circuit boards, heat sinks, and the like. During this process, the die is attached or mounted to a packaging substrate (also known as a “flange”). In the case of some devices, such as power amplifiers, where heat generation is expected during operation of the device, the die with packaging substrate backing is then mounted or attached to a heat sink that acts to remove generated heat by conduction away from the device in use.
  • In a typical packaging process, the die is attached to the flange by any suitable method, for example by soldering or using an adhesive. This process is carried out at elevated temperature, and the die-flange combination is subsequently cooled to room temperature.
  • For conventional materials used in packaging, such as those described in U.S. patent publication 20050016750 A1, there is a tendency for the flange to deform from planarity or “warp,” upon cooling after the die attachment process. The deformation leads to further manufacturing problems in subsequent processes when the window frame, leads and lid are attached. It also to leads to inefficient transfer of heat generated by the die, while it is in use, to the flange and heat sink. Consequently, the warpage prevents the maximum potential heat transfer from die to flange and from flange to heat sink. This leads to temperature increase at the die, with undesirable consequences.
  • In another configuration, U.S. patent publication 20050012118 describes a package that can withstand high die-attach temperatures and that can provide a hermetically sealed air cavity for a die, without the use of adhesives. It discusses a circuit package for housing semiconductor that has a metallic flange, one or more high-copper leads and a liquid crystal polymer frame molded to the flange and the leads. The flange includes a dovetail-shaped groove that mechanically interlocks with the molded frame. During molding, a portion of the frame forms a key that freezes in or around the frame retention feature. There is no discussion of heat-induced flange deformation.
  • The art recognizes that heat transfer from die to flange poses a challenge in operations where the die is attached at high temperature, and the combination is subsequently cooled to room temperature and thermal-mechanical deformation is induced.
  • Accordingly, it is desirable to minimize the warpage of the flange in the die attachment process. In addition, it is desirable to develop a solution that retains the highest possible heat transfer from die to flange, and from flange to heat sink. Furthermore, other desirable features and characteristics of the present invention will become apparent from the subsequent detailed description and the appended claims, taken in conjunction with the accompanying drawings and the foregoing technical field and background.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • A more complete understanding of the present invention may be derived by referring to the detailed description and claims when considered in conjunction with the following figures, which are not represented as being to scale, wherein like reference numbers refer to similar elements throughout the figures.
  • FIG. 1 is a schematic depiction of half of a prior art air cavity package;
  • FIG. 2 is a schematic depiction of half of another prior art air cavity package with a bonded ceramic insulator frame;
  • FIG. 3 is a schematic depiction of the half of the prior art assembly product of FIG. 2 with attached leads;
  • FIG. 4 is a schematic perspective view of half of an embodiment of the invention showing a flange with stiffening lip and die on a die pedestal;
  • FIG. 5 is a schematic perspective view of half of an embodiment of the invention showing a raised stiffening lip and multiple die, each disposed on its own pedestal;
  • FIG. 6 is a schematic perspective view of half of an embodiment of the invention with embedded leads extending through a molded, stiffening lip;
  • FIG. 7 is a perspective view of half of an embodiment of the invention with embedded leads configured to maintain a standard seating plane and die on multiple pedestals;
  • FIG. 8 is a top view of the embodiment of the invention showing a thicker flange with embedded leads, extending through a lip in a peripheral region of the frame, while seating plane s is maintained;
  • FIG. 8 is a schematic cross sectional view of the embodiment of FIG. 8 with a single pedestal;
  • FIG. 10 is an alternative embodiment to FIG. 9 with multiple pedestals; and
  • FIG. 11 is a graphical representation of the improvement in flange stiffness over a control achieved in accordance with the invention, for particular lip and pedestal configurations and under specified conditions.
  • DETAILED DESCRIPTION
  • The following detailed description is merely illustrative in nature and is not intended to limit the invention or the application and uses of the invention. Furthermore, there is no intention to be bound by any expressed or implied theory presented in the preceding technical field, background, or the following detailed description. In addition, for the sake of brevity, conventional techniques related to finite element analysis, finite difference analysis, and thermal modeling may not be described in detail herein
  • In a package designed to remove heat from an operating device, like a power amplifier, the main mechanism for heat transfer from the die to the package substrate (also known as the “flange”) to which it is attached directly, is by conduction. Heat transfer by conduction is dependent, among other parameters, upon the surface area of the die that is in direct contact with the flange. All other factors being equal, heat transfer increases as contact area increases. Accordingly, complete physical contact over the entire interfacial area between die and flange maximizes heat transfer by conduction.
  • A predominant cause of loss of heat transfer efficiency from a die to the flange is physical deformation or “warpage” of the flange leading to separation between the die and the flange along their interface. The warpage often arises during the die attachment process, which is carried out at elevated temperatures. For some packaging materials used in standard packaging the warpage can be in excess of 5 mil. The extent of warpage varies, based on several factors (die attachment temperature, flange thickness, number of die attached, semiconductor and packaging material properties, etc.) but can be significant. Excessive warpage has undesirable effects in fabrication as well as subsequent use of the device. Thus, for example, warpage must be minimized to avoid deleterious effects on subsequent assembly operations that must be performed on the package. In addition, the physical separation between die and flange results in a gap that, whether air-filled or not, disrupts heat transfer by conduction from die to flange (which then transfer heat to the heat sink). The gap reduces the area of the die in direct contact with the flange and thereby reduces conductive heat transfer.
  • Heat transfer rates from die to flange can be maintained by preventing or minimizing the extent of flange warpage that causes separation during die attachment processes. Warpage can be reduced to some extent by appropriate selection of materials. For example, flange materials may be selected from those that have a coefficient of thermal expansion (“CTE”) that closely approximates or more closely matches the CTE of the die. This selection will avoid or minimize the build up of thermally-induced mechanical stresses at the die-flange interface that may cause physical separation of die and flange along at least a part of the interface. However, those materials that have a CTE that closely approximates the CTE of the die tend to have poor thermal conductivity (“TC”) properties. A high TC is essential for high rates of heat transfer from die to flange and then through the flange to the heat sink. This means that a flange material with a poor TC may allow the die temperature to rise (because of inability to conduct heat away) and the temperature may reach a point that could result in adverse performance, diminished reliability, or even die damage.
  • Accordingly, the invention provides modified flanges that have physical features to reduce the tendency of the flange to warp under thermally induced stresses, and that reduces the tendency for separation at the interface between the flange and the die.
  • More particularly, in one embodiment, the invention provides a packaging substrate base (also known as a “flange”) that has a structural lip configured to impart “stiffness” to the substrate base. The term “stiffness” here means the degree of resistance to thermally-induced warpage, where the warpage results from attachment of die to a flange that has a different coefficient of thermal expansion from the die.
  • The flange-stiffening lip may be made from a variety of materials but commonly would be the same as the flange body. The flange may be made of a conductive material such as copper-tungsten, copper-molybdenum, copper, and high conductivity ceramics. The stiffness of the raised lip is achieved through appropriate configuration of the lip (height, width and shape) and is sufficient to at least partially counteract the warpage-inducing stresses generated from coefficient of thermal expansion differentials between the flange and a die attached to it. The lip may be molded or otherwise formed with the flange as a unitary lip-stiffened flange, or may be a separate structure that is affixed to the flange. In general, the packaging flange has a first surface that has a first region having the stiffening lip. The first surface also has a second region for die attachment. The second region is a region that is stiffened by the lip, and may be raised above the first surface of the flange. The second region may be in the form of a single pedestal supporting a single or multiple die, or may be a series of raised pedestals, each supporting one or more die.
  • In another embodiment, the invention provides an assembly of die on the lip-stiffened flange. In addition to the flange, the assembly also includes at least one die in the second region of the flange. To facilitate electrical communication, the assembly includes leads for electrical contact with the die. The leads and flange are insulated from each other by means of an intermediate material, such as a (non-conductive) ceramic layer, interposed between the flange and the leads. In one embodiment, the leads are configured to preserve a seating plane at the desired height and configuration. The leads may be embedded in an organic composition. Further, the leads may have an end-portion embedded in and extending along a length of the lip; or the lead end portions may be attached along an upper surface of a length of the lip.
  • The stiffening lip may take any of a variety of suitable shapes. In one embodiment, the lip is a raised wall that extends around a peripheral area of the flange. Taking into account that the flange is laterally divided in the accompanying drawings, the lip is shown U-shaped, but should be understood to include its mirror image to form a frame-shape. Other raised configurations that also provide resistance to heat-induced stress deformation of the flange are, of course, also useful and contemplated in the invention. For example, the lip may be in the shape of a rectangular array of a pair of spaced apart longitudinal and a pair of spaced apart lateral rails, where the rails are not connected up to form a frame. Or the stiffening features could be a series of longitudinally extending rails, such as two or three or more parallel rails.
  • It is useful to consider the prior art before turning to details of embodiments of the invention depicted in the accompanying figures. In referring to the attached figures showing flanges of the invention and prior art flanges, it should be noted that the flanges are symmetrical about a lateral axis at their mid points. Each depicted flange has been cut in half laterally at the midpoint, so that only one half is shown, for simplicity.
  • Referring now to FIG. 1, which is half of a symmetrical device obtained by cutting it laterally across a plane of symmetry, a flange 10 is a planar substantially rectangular block of appropriate conductive material such as copper, to which are attached die 12, which is but not limited to semiconductor device like silicon. In this particular case there are six die arrayed in two rows of three each (i.e. twelve in the entire package). Note that upper surface 14 of the flange 10 is planar and devoid of raised features.
  • Referring further to prior art depicted in FIG. 2, also a half of a symmetrical device, the flange 20 is similar to that of FIG. 1, but has an adhered non-conductive ceramic frame 22 extending at the periphery and around a central area of the flange where the die 24 are attached.
  • Referring to FIG. 3, the prior art of FIG. 2 is depicted with leads 26 attached to the upper surface 23 of the ceramic frame 22. The leads extend outboard away from the flange at a height and in a plane that defines the “seating plane” for the leads to facilitate subsequent processes involving the leads.
  • Turning now to embodiments of the invention, FIG. 4 is half of a symmetrical device, cut along a lateral plane of symmetry. FIG. 4 depicts half a flange 100 with an upper surface 102 and an under surface (not shown) 104. A stiffening lip 200 extends along a periphery of the upper surface 102. In this particular embodiment, the lip has a U-shape when halved laterally (i.e. in full shape it is a frame), although other shapes may also be useful and are within the scope of the invention. Also, the lip has a width w and a thickness or height h above surface 102. The height h and width w are selected to enhance stiffness. These dimensions will vary depending upon the size (thickness, length) of the flange and type of flange material, for example. In general however, a greater height h provides more stiffness than a lower height, in general, all other factors being equal. Similarly, a greater width w provides more stiffness to the flange than a lesser width, in general, all other factors being equal. In general, the height h of the lip would be in the range from about 10 to 25 mil for a copper flange. The height h of the lip will vary with materials and geometry of the flange and die, and materials with smaller CTE differences from the die should require smaller h. Smaller h would also be expected for comparatively thicker flanges or when using comparatively thin die, all other factors being equal.
  • The stiffening lip may be molded with the flange as a one piece unit, or may be subsequently attached to the flange. The stiffening lip may be of the same or different material from the flange. The lip is preferably of the same material as the flange, or of a material with similar CTE. The location and size of the area that is stiffened by the lip also depends upon the configuration and location of the lip. The die may be attached in the stiffened area for best effect.
  • In FIG. 4, a pedestal 300 is disposed in the lip-stiffened area of the flange 100, and is shown in the form of a raised platform. The raised pedestal 300 provides some enhancement of flange stiffness as well, as shown in the Example provided here below. Die (six die 400 are shown in this example, twelve in the symmetrical device) are attached to the pedestal to take advantage of the stiffened structure in that region that is at least partially surrounded by the stiffening lip 200.
  • FIG. 5 depicts another embodiment of the invention, this one also shown in symmetrical half view like that of FIG. 4. However, in this case the pedestal on flange 100 is not a single pedestal but a plurality of raised pedestals 330, each having an upper surface adapted for die attachment. In the embodiment shown the pedestals 330 are sized to conform to and register with the size of the die, however, the pedestals may each be oversized relative to the die. In addition, more than one die may be attached to each pedestal 330, depending upon selected die and pedestal sizes.
  • FIG. 6 is a schematic depiction, according to an embodiment of the invention, of half of a symmetrical product assembly. In this embodiment, the half of the raised lip 200 is of a U-shape (the complete lip is a frame) and disposed to surround die 400 that are disposed on the upper surface 102 of flange 100. The leads 500 have inboard end portions 502 that are embedded into and extend along the length of the wall 210 of the lip 200. Lead end portions 502 are isolated from flange 100 by surrounding non-conductive materials, such as ceramic layers 540, shown. Further the leads 500 are configured so that when end portions 502 are embedded into the lip 200, lead outboard end portions 504 are at a height s (the seating plane) from a plane that is co-extensive with flange under surface 104. Accordingly, very few if any tooling modifications are necessary to accommodate the design for subsequent processing.
  • FIG. 7 depicts another (lateral symmetrical half of) embodiment of a product assembly of the invention. Here, flange 100 has a stiffening lip 200 and die 400 are each attached to one of a plurality of pedestals 330. Of course, a single raised pedestal with one or a plurality of die attached may also be used. The leads 500 are shaped such that when inboard end portions 502 are attached to the assembly, outboard end portions 504 are in the seating plane s. The inboard end portions 502 of leads 500 are embedded in the proximity of the upper surface of the lip 200 on ceramic inter-layer 540. Alternatively, the lead end portions may be embedded into and extend along the lip wall itself 510, while ensuring electrical isolation from the flange. The leads 500 are shaped so that outboard end portions 504 are at an elevation below the inboard end portions 502 when the leads are attached. End portions 504 will lie in a plane that is a height s (the desired seating plane) above flange undersurface 104, as also shown in FIG. 6.
  • FIGS. 8, 9, and 10 represent top and alternative cross sectional views, respectively, of embodiments of the invention. Referring first to FIG. 8, a common top view, and FIG. 9, the flange 100 has a raised lip (shown here as a pair of walls 200 extending longitudinally on each side of the flange 100) that stiffens the area between the lip walls 200. A plurality of die 400 is attached in the stiffened area, on a raised platform 300, as seen from FIG. 9. The need for raised platform 300 is discretionary since the flange thickness t could be increased to provide identical stiffness as provided by the coupled system of flange 100 and raised platform 300. From FIGS. 8 and 9, inboard end portions 502 of leads 500 are embedded in opposing lip wall sides 210, and extend upward through the lip walls 210 to be exposed on the upper surface of the lip walls for attachment of connecting leads 550 to die 400. Walls 200 may be of a nonconductive material, such as ceramic or a polymeric material, to ensure isolation of leads 500 from flange 100. In another embodiment, the leads may be isolated electrically from the lip walls 200 by a coating or intermediate layer of a non conductive of material. Leads 500 are configured so that outboard end portions 504 are in the desired seating plane s. Clearly, the seating plane s can be adjusted by controlling the shape of leads 500 taking into account the shape of the device and the seating plane necessary.
  • As shown in FIG. 9, the flange 100 is of greater thickness t than prior art flanges. The thickness t is sufficient to provide resistance to thermally-induced warpage, and is typically in the range from about 65 to 100 mil. The flange 100 has a pair of raised walls 200 that extend around the sides of the flange 100 to form outer side walls 210. The raised walls 200 are penetrated by lead end portions 502 that extend through the walls 200 (all along the length of the walls) to be exposed, for electrical connection, above walls 200 to lead wires 550. These lead wires 550 also connect to the die 400 that are all attached to a single raised pedestal 300. Clearly, each die 400 might also be attached to one of a multiplicity of raised pedestals 330, as shown in FIG. 10. The need for raised pedestal 330 is discretionary since the flange thickness t could be increased to provide identical stiffness as provided by the coupled system of flange 100 and raised platform 330.
  • The embodiment of FIG. 10 is similar to the embodiment of FIG. 9 except that the raised walls 200 rest upon a platform 120 on the perimeter of the flange 100. Thus, the sides of the device are made up of: (1) upper sidewalls that are the sidewalls 210 of the walls 200; and (2) and lower sidewalls that are the flange sidewalls 110, 112. Leads penetrate the walls 200 as in FIG. 9. Above comments, with reference to FIG. 9, regarding lead electrical isolation from the flange apply here as well.
  • In general, in one aspect, the invention provides a packaging flange that has a first surface and a second surface opposed to the first. The first surface of the flange includes a first region that has a raised lip extending thereon. The first region is spaced from a second region that is adapted to receive at least one die. The lip is configured to impart stiffness to the flange, the stiffness sufficient to at least partially counteract thermally-induced stresses generated from coefficient of thermal expansion differentials between the flange and a die during an elevated temperature die attachment process. The second region may include a pedestal that has a surface sized and shaped to support at least one die thereon. Or, the second region may include a plurality of pedestals. The lip may extend around a peripheral region of the first surface of the flange to form a frame surrounding the second region. The flange and the lip may be molded in one piece. The ratio of stiffening lip height h to flange thickness t for a configuration like that shown in FIG. 8, using copper flanges, would be in the range from about 0.15 to about 0.25 for a 100 mil thickness flange. The ratio will vary based on several considerations, including flange configuration, materials, and the like.
  • In another aspect, the invention also provides a die assembly that has a flange having a first surface and a second surface opposed to the first. The first surface of the flange includes a first region having a lip extending thereon. The first region is spaced from a second region that is adapted to receive at least one die. The lip is configured to impart stiffness to the flange, the stiffness sufficient to at least partially counteract thermally-induced stresses generated from coefficient of thermal expansion differentials between the substrate and a die to be mounted thereon in an elevated temperature die attachment process. The flange has at least one die mounted in the second region. The assembly includes leads for electrical contact with the die. The leads may be configured to preserve a seating plane, which is spaced from a plane of the second surface of the flange. In addition, the leads may be embedded in an organic composition, with inboard end-portions embedded in the lip. The leads may be embedded in an organic composition so that the molded leads extend from raised inboard end portions nearest the die to lower outboard end portions that are aligned substantially within the seating plane. The inboard end portions of the leads may be exposed for electrical communication with the die. Further, the second region may include a pedestal having a surface adapted to support at least one die thereon. Or, the second region may have a plurality of pedestals. Each of the pedestals has a surface that may be adapted to support at least one die thereon.
  • In yet another aspect, the die assembly includes: a packaging flange having a first surface and a second surface opposed to the first, the first surface of the flange comprising a first region having a lip extending thereon, the first region spaced from a second region adapted to receive at least one die, the flange having a body configured to impart stiffness to the flange, the stiffness sufficient to at least partially counteract thermally-induced stresses generated from coefficient of thermal expansion differentials between the flange and a die to be attached thereon during an elevated temperature die attachment process. The assembly of claim 14, wherein the body of the flange has thickness in the range from about 65 to about 100 mils. The first region may extend along a side of the flange and the lip may extend upward as a wall above the upper surface of the flange. The first region may alternatively extend along a side of the flange, where the flange has a platform so that the lip rests on the platform. There may be at least one pedestal in the second region, or none. The assembly may have leads with inboard end portions embedded along a length of a lip wall and extending to an upper surface of the lip to permit attachment of connections to die on the flange.
  • The following example and test results are intended to illustrate some of the many improvements that the invention provides, but does not limit either the scope of the invention, or the benefits thereof.
  • EXAMPLE
  • Tests were conducted to quantify the improvement in stiffness (resistance to warpage from heat-induced stress) of flanges made according to the invention as compared to a control without any stiffening structure. The flanges were all made of copper and 100 mil thick. In these tests the following were compared:
  • A. A 100 mil thick flange as control
  • B. A 100 mil thick flange with a 21 mil height frame
  • C. A 100 mil thick flange with one 21 mil raised pedestal (no frame)
  • D. A 100 mil thick flange with 21 mil height frame and one 21 mil thick pedestal
  • E. A 100 mil thick flange with 21 mil height frame and six 21 mil thick die stands
  • Each flange was measured for planarity to eliminate any that had inherent warpage. Testing was then conducted according to the following: the flanges were each heated to 380 degrees Centigrade for die attachment. Twelve die were attached to each flange, and each was then cooled to room temperature at approximately the same rate. After cooling, each flange was measured from center to edge for extent of warpage. The results are graphically illustrated in FIG. 11, with reference to the alphabetic designations, above, for each flange. As can be seen, each of the frame-bearing stiffened flanges (B, D, and E) had less warpage than the control flange A. Further, the flanges that had both frame and raised pedestal (D, E) had less warpage than those with only a frame (B). Finally, the flange with frame and multiple pedestals E had the best result (lowest warpage).
  • While at least one example embodiment has been presented in the foregoing detailed description, it should be appreciated that a vast number of variations exist. It should also be appreciated that the example embodiment or embodiments described herein are not intended to limit the scope, applicability, or configuration of the invention in any way. Rather, the foregoing detailed description will provide those skilled in the art with a convenient road map for implementing the described embodiment or embodiments. It should be understood that various changes can be made in the function and arrangement of elements without departing from the scope of the invention as set forth in the appended claims and the legal equivalents thereof.

Claims (20)

1. A packaging flange comprising:
a flange having a first surface and a second surface opposed to the first, the first surface of the flange comprising a first region having a lip extending thereon, the first region spaced from a second region adapted to receive at least one die, the lip configured to impart stiffness to the flange, the stiffness sufficient to at least partially counteract thermally-induced stresses generated from coefficient of thermal expansion differentials between the flange and a die during an elevated temperature die attachment process.
2. The flange of claim 1, wherein the second region comprises a pedestal comprising a surface sized and shaped to support at least one die thereon.
3. The flange of claim 2, wherein the second region comprises a plurality of pedestals.
4. The flange of claim 1, wherein the lip extends around a peripheral region of the first surface of the flange to form a frame surrounding the second region.
5. The flange of claim 4, wherein the second region comprises a pedestal comprising a surface sized and shaped to support at least one die thereon.
6. The flange of claim 4, wherein the second region comprises a plurality of pedestals.
7. The flange of claim 1, wherein the lip is molded in one piece with the flange base.
8. The flange of claim 1, wherein the ratio of stiffening lip height to flange thickness is from about 0.15 to about 0.25.
9. A die assembly comprising:
a flange having a first surface and a second surface opposed to the first, the first surface of the flange comprising a first region having a lip extending thereon, the first region spaced from a second region adapted to receive at least one die, the lip configured to impart stiffness to the flange, the stiffness sufficient to at least partially counteract thermally-induced stresses generated from coefficient of thermal expansion differentials between the substrate and a die to be mounted thereon in an elevated temperature die attachment process;
at least one die mounted in the second region; and
leads for electrical contact with the die, the leads configured to preserve a seating plane, the seating plane spaced from a plane of the second surface of the flange.
10. The assembly of claim 9, wherein the leads are embedded in an organic composition and the molded leads have end-portions embedded in the lip.
11. The assembly of claim 9, wherein the leads are embedded in an organic composition and the molded leads extend from raised inboard end lead portions nearest the die to lower out board lead end portions aligned substantially within the seating plane.
12. The assembly of claim 9, wherein the second region comprises a pedestal comprising a surface adapted to support at least one die thereon.
13. The assembly of claim 9, wherein the second region comprises a plurality of pedestals.
14. A die assembly comprising:
a packaging flange having a first surface and a second surface opposed to the first, the first surface of the flange comprising a first region having a lip extending thereon, the first region spaced from a second region adapted to receive at least one die, the flange having a body configured to impart stiffness to the flange, the stiffness sufficient to at least partially counteract thermally-induced stresses generated from coefficient of thermal expansion differentials between the flange and a die to be mounted thereon during an elevated temperature die attachment process.
15. The assembly of claim 14, wherein the body of the flange has thickness in the rage from about 65 to about 100 mils.
16. The assembly of claim 14, wherein the first region extends along a side of the flange and the lip extends upward above the upper surface of the flange.
17. The assembly of claim 16, further comprising leads, the leads having inboard end portions embedded along a length of a lip wall and extending to an upper surface of the lip to permit attachment of connections to die on the flange.
18. The assembly of claim 14 wherein the first region extends along a side of the flange, and the flange comprises a platform in the first region, the lip resting on the platform.
19. The assembly of claim 18 further comprising leads, the leads having inboard end portions embedded along a length of a lip wall and extending to an upper surface of the lip to permit attachment of connections to die on the flange.
20. The assembly of claim 14, further comprising at least one pedestal in the second region.
US11/341,991 2006-01-27 2006-01-27 Warpage-reducing packaging design Abandoned US20070175660A1 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
US11/341,991 US20070175660A1 (en) 2006-01-27 2006-01-27 Warpage-reducing packaging design
CN2006800517755A CN101375394B (en) 2006-01-27 2006-12-11 Warpage-reducing packaging design
PCT/US2006/061849 WO2007089366A2 (en) 2006-01-27 2006-12-11 Warpage-reducing packaging design
TW095148552A TW200802738A (en) 2006-01-27 2006-12-22 Warpage-reducing packaging design
US12/704,941 US7989951B2 (en) 2006-01-27 2010-02-12 Die assemblies

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/341,991 US20070175660A1 (en) 2006-01-27 2006-01-27 Warpage-reducing packaging design

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/704,941 Division US7989951B2 (en) 2006-01-27 2010-02-12 Die assemblies

Publications (1)

Publication Number Publication Date
US20070175660A1 true US20070175660A1 (en) 2007-08-02

Family

ID=38320907

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/341,991 Abandoned US20070175660A1 (en) 2006-01-27 2006-01-27 Warpage-reducing packaging design
US12/704,941 Active US7989951B2 (en) 2006-01-27 2010-02-12 Die assemblies

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/704,941 Active US7989951B2 (en) 2006-01-27 2010-02-12 Die assemblies

Country Status (4)

Country Link
US (2) US20070175660A1 (en)
CN (1) CN101375394B (en)
TW (1) TW200802738A (en)
WO (1) WO2007089366A2 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20170040182A1 (en) * 2015-08-07 2017-02-09 Center For Integrated Smart Sensors Foundation Power amplifier module package and packaging method thereof
US20170338161A1 (en) * 2016-05-20 2017-11-23 Materion Corporation Copper flanged air cavity packages for high frequency devices
US20190006254A1 (en) * 2017-06-30 2019-01-03 Kyocera International, Inc. Microelectronic package construction enabled through ceramic insulator strengthening and design
US11264251B2 (en) * 2018-11-29 2022-03-01 Wavepia Co., Ltd. Method of manufacturing power amplifier package embedded with input-output circuit

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2012098799A1 (en) * 2011-01-20 2012-07-26 京セラ株式会社 Package for encapsulating semiconductor element, and semiconductor device provided with the package
US20130027894A1 (en) * 2011-07-27 2013-01-31 Harris Corporation Stiffness enhancement of electronic substrates using circuit components
US8698291B2 (en) * 2011-12-15 2014-04-15 Freescale Semiconductor, Inc. Packaged leadless semiconductor device
US8803302B2 (en) 2012-05-31 2014-08-12 Freescale Semiconductor, Inc. System, method and apparatus for leadless surface mounted semiconductor package

Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4651192A (en) * 1981-12-04 1987-03-17 Hitachi, Ltd. Ceramic packaged semiconductor device
US4985753A (en) * 1989-03-17 1991-01-15 Mitsubishi Denki Kabushiki Kaisha Semiconductor package
US4994897A (en) * 1989-10-26 1991-02-19 Motorola, Inc. Multi-level semiconductor package
US5087964A (en) * 1989-10-31 1992-02-11 Mitsubishi Denki Kabushiki Kaisha Package for a light-responsive semiconductor chip
US5877555A (en) * 1996-12-20 1999-03-02 Ericsson, Inc. Direct contact die attach
US6211463B1 (en) * 1998-01-26 2001-04-03 Saint-Gobain Industrial Ceramics, Inc. Electronic circuit package with diamond film heat conductor
US6261868B1 (en) * 1999-04-02 2001-07-17 Motorola, Inc. Semiconductor component and method for manufacturing the semiconductor component
US6335863B1 (en) * 1998-01-16 2002-01-01 Sumitomo Electric Industries, Ltd. Package for semiconductors, and semiconductor module that employs the package
US20020025606A1 (en) * 2000-08-31 2002-02-28 Nec Corporation Semiconductor device and manufacturing method thereof
US6462413B1 (en) * 1999-07-22 2002-10-08 Polese Company, Inc. LDMOS transistor heatsink package assembly and manufacturing method
US20030038362A1 (en) * 2001-08-27 2003-02-27 Nec Corporation Semiconductor device having semiconductor element housed in package with heat sink
US20040184239A1 (en) * 2003-01-29 2004-09-23 Michael Zimmerman Package for integrated circuit die
US7298046B2 (en) * 2003-01-10 2007-11-20 Kyocera America, Inc. Semiconductor package having non-ceramic based window frame

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3784884A (en) * 1972-11-03 1974-01-08 Motorola Inc Low parasitic microwave package
JPS5272170A (en) * 1975-12-12 1977-06-16 Nec Corp Package for semiconductor elements
JPS6022345A (en) * 1983-07-19 1985-02-04 Toyota Central Res & Dev Lab Inc Semiconductor device
JP2527828B2 (en) * 1990-02-27 1996-08-28 三菱電機株式会社 Semiconductor package
US5309014A (en) * 1992-04-02 1994-05-03 Motorola Inc. Transistor package
US6056186A (en) * 1996-06-25 2000-05-02 Brush Wellman Inc. Method for bonding a ceramic to a metal with a copper-containing shim
US20040046247A1 (en) * 2002-09-09 2004-03-11 Olin Corporation, A Corporation Of The Commonwealth Of Virginia Hermetic semiconductor package
US20040246682A1 (en) * 2003-06-09 2004-12-09 Sumitomo Metal (Smi) Eectronics Devices Inc. Apparatus and package for high frequency usages and their manufacturing method
US7075174B2 (en) * 2004-02-26 2006-07-11 Agere Systems Inc. Semiconductor packaging techniques for use with non-ceramic packages
CN100353512C (en) * 2004-07-07 2007-12-05 日月光半导体制造股份有限公司 Packaging structure of preventing warp and mfg. method thereof
US7445967B2 (en) * 2006-01-20 2008-11-04 Freescale Semiconductor, Inc. Method of packaging a semiconductor die and package thereof

Patent Citations (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4651192A (en) * 1981-12-04 1987-03-17 Hitachi, Ltd. Ceramic packaged semiconductor device
US4985753A (en) * 1989-03-17 1991-01-15 Mitsubishi Denki Kabushiki Kaisha Semiconductor package
US4994897A (en) * 1989-10-26 1991-02-19 Motorola, Inc. Multi-level semiconductor package
US5087964A (en) * 1989-10-31 1992-02-11 Mitsubishi Denki Kabushiki Kaisha Package for a light-responsive semiconductor chip
US5877555A (en) * 1996-12-20 1999-03-02 Ericsson, Inc. Direct contact die attach
US6335863B1 (en) * 1998-01-16 2002-01-01 Sumitomo Electric Industries, Ltd. Package for semiconductors, and semiconductor module that employs the package
US6211463B1 (en) * 1998-01-26 2001-04-03 Saint-Gobain Industrial Ceramics, Inc. Electronic circuit package with diamond film heat conductor
US6261868B1 (en) * 1999-04-02 2001-07-17 Motorola, Inc. Semiconductor component and method for manufacturing the semiconductor component
US6462413B1 (en) * 1999-07-22 2002-10-08 Polese Company, Inc. LDMOS transistor heatsink package assembly and manufacturing method
US20020025606A1 (en) * 2000-08-31 2002-02-28 Nec Corporation Semiconductor device and manufacturing method thereof
US20030038362A1 (en) * 2001-08-27 2003-02-27 Nec Corporation Semiconductor device having semiconductor element housed in package with heat sink
US7298046B2 (en) * 2003-01-10 2007-11-20 Kyocera America, Inc. Semiconductor package having non-ceramic based window frame
US20040184239A1 (en) * 2003-01-29 2004-09-23 Michael Zimmerman Package for integrated circuit die
US20050012080A1 (en) * 2003-01-29 2005-01-20 Quantum Leap Packaging, Inc. Thermoplastic material
US20050012118A1 (en) * 2003-01-29 2005-01-20 Quantum Leap Packaging, Inc. Flange for integrated circuit package
US20050016750A1 (en) * 2003-01-29 2005-01-27 Quantum Leap Packaging, Inc. Methods for enclosing a thermoplastic package

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20170040182A1 (en) * 2015-08-07 2017-02-09 Center For Integrated Smart Sensors Foundation Power amplifier module package and packaging method thereof
CN106449535A (en) * 2015-08-07 2017-02-22 财团法人多次元智能It融合系统 Power amplifier module package and packaging method thereof
US10504748B2 (en) * 2015-08-07 2019-12-10 Center For Integrated Smart Sensors Foundation Method of packaging a power amplifier module having a unified pattern and ceramic sidewall
US20170338161A1 (en) * 2016-05-20 2017-11-23 Materion Corporation Copper flanged air cavity packages for high frequency devices
US10163743B2 (en) * 2016-05-20 2018-12-25 Materion Corporation Copper flanged air cavity packages for high frequency devices
US20190006254A1 (en) * 2017-06-30 2019-01-03 Kyocera International, Inc. Microelectronic package construction enabled through ceramic insulator strengthening and design
US11264251B2 (en) * 2018-11-29 2022-03-01 Wavepia Co., Ltd. Method of manufacturing power amplifier package embedded with input-output circuit

Also Published As

Publication number Publication date
CN101375394A (en) 2009-02-25
CN101375394B (en) 2010-06-23
WO2007089366A3 (en) 2008-09-18
WO2007089366A2 (en) 2007-08-09
TW200802738A (en) 2008-01-01
US20100142168A1 (en) 2010-06-10
US7989951B2 (en) 2011-08-02

Similar Documents

Publication Publication Date Title
US7989951B2 (en) Die assemblies
CN109690761B (en) Stacked semiconductor die assembly with efficient thermal path and molded underfilling
EP0746022B1 (en) Hybrid multi-chip module and method of fabricating
US7956455B2 (en) RF power transistor package
US20160111345A1 (en) Semiconductor module, semiconductor device, and vehicle
US20100327421A1 (en) Ic package design with stress relief feature
EP0578411A1 (en) Heat sinks for integrated circuit packages
US5583371A (en) Resin-sealed semiconductor device capable of improving in heat radiation characteristics of resin-sealed semiconductor elements
US20170338189A1 (en) Insulated circuit board, power module and power unit
JPH06224316A (en) Forming power circuit package
US20150130042A1 (en) Semiconductor module with radiation fins
US20240136247A1 (en) Structure and method related to a power module using a hybrid spacer
US11264318B2 (en) Semiconductor device, method for manufacturing the same, and semiconductor module
US8916960B2 (en) Semiconductor unit
KR102405276B1 (en) Semiconductor package and method of fabricating the same
CN106415833A (en) Power semiconductor module and power unit
JP4994123B2 (en) Power semiconductor module
CN106992157B (en) Semiconductor device with a plurality of semiconductor chips
JP2006066582A (en) Semiconductor device, semiconductor module and method of manufacturing semiconductor device
JP2003224275A (en) Semiconductor device
US20230260962A1 (en) Semiconductor device
JP2001024093A (en) Semiconductor device
KR102191095B1 (en) Power device module and manufacturing method thereoff
JPS6153857B2 (en)

Legal Events

Date Code Title Description
AS Assignment

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YEUNG, BETTY H.;DOUGHERTY, DAVID J.;REEL/FRAME:017449/0363

Effective date: 20060214

AS Assignment

Owner name: CITIBANK, N.A. AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129

Effective date: 20061201

Owner name: CITIBANK, N.A. AS COLLATERAL AGENT,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129

Effective date: 20061201

AS Assignment

Owner name: CITIBANK, N.A.,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024085/0001

Effective date: 20100219

Owner name: CITIBANK, N.A., NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024085/0001

Effective date: 20100219

AS Assignment

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001

Effective date: 20100413

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001

Effective date: 20100413

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0225

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0143

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0553

Effective date: 20151207