US20070148843A1 - Semiconductor device and method of manufacturing the same - Google Patents
Semiconductor device and method of manufacturing the same Download PDFInfo
- Publication number
- US20070148843A1 US20070148843A1 US11/635,039 US63503906A US2007148843A1 US 20070148843 A1 US20070148843 A1 US 20070148843A1 US 63503906 A US63503906 A US 63503906A US 2007148843 A1 US2007148843 A1 US 2007148843A1
- Authority
- US
- United States
- Prior art keywords
- gate electrode
- fin
- film
- type body
- insulation film
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 71
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 66
- 238000009413 insulation Methods 0.000 claims abstract description 111
- 239000010410 layer Substances 0.000 claims abstract description 93
- 229910052751 metal Inorganic materials 0.000 claims abstract description 74
- 239000002184 metal Substances 0.000 claims abstract description 74
- 239000007772 electrode material Substances 0.000 claims abstract description 68
- 239000004020 conductor Substances 0.000 claims abstract description 55
- 238000000151 deposition Methods 0.000 claims abstract description 46
- 230000001681 protective effect Effects 0.000 claims abstract description 38
- 239000000463 material Substances 0.000 claims abstract description 32
- 239000011229 interlayer Substances 0.000 claims abstract description 15
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 claims description 58
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 53
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 53
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims description 44
- 229910052759 nickel Inorganic materials 0.000 claims description 25
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 22
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 22
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 claims description 21
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 claims description 20
- 238000000059 patterning Methods 0.000 claims description 18
- 229910052691 Erbium Inorganic materials 0.000 claims description 10
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 claims description 10
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 10
- 229910052769 Ytterbium Inorganic materials 0.000 claims description 10
- 229910017052 cobalt Inorganic materials 0.000 claims description 10
- 239000010941 cobalt Substances 0.000 claims description 10
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 claims description 10
- UYAHIZSMUZPPFV-UHFFFAOYSA-N erbium Chemical compound [Er] UYAHIZSMUZPPFV-UHFFFAOYSA-N 0.000 claims description 10
- 229910052750 molybdenum Inorganic materials 0.000 claims description 10
- 239000011733 molybdenum Substances 0.000 claims description 10
- 229910052763 palladium Inorganic materials 0.000 claims description 10
- 229910052697 platinum Inorganic materials 0.000 claims description 10
- 229910052710 silicon Inorganic materials 0.000 claims description 10
- 239000010703 silicon Substances 0.000 claims description 10
- 229910052719 titanium Inorganic materials 0.000 claims description 10
- 239000010936 titanium Substances 0.000 claims description 10
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 claims description 10
- 229910052721 tungsten Inorganic materials 0.000 claims description 10
- 239000010937 tungsten Substances 0.000 claims description 10
- NAWDYIZEMPQZHO-UHFFFAOYSA-N ytterbium Chemical compound [Yb] NAWDYIZEMPQZHO-UHFFFAOYSA-N 0.000 claims description 10
- 238000005530 etching Methods 0.000 claims description 8
- 229910052732 germanium Inorganic materials 0.000 claims description 7
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 claims description 7
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical group [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 claims description 5
- 229910052782 aluminium Inorganic materials 0.000 claims description 4
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 4
- 229910052715 tantalum Inorganic materials 0.000 claims description 4
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 claims description 4
- 239000003989 dielectric material Substances 0.000 claims description 3
- 238000005229 chemical vapour deposition Methods 0.000 claims 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 63
- 229920005591 polysilicon Polymers 0.000 description 63
- 229910021332 silicide Inorganic materials 0.000 description 20
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 20
- 238000011282 treatment Methods 0.000 description 14
- 238000000034 method Methods 0.000 description 11
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 7
- 230000008901 benefit Effects 0.000 description 6
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 5
- 210000000746 body region Anatomy 0.000 description 4
- 238000001459 lithography Methods 0.000 description 4
- 238000004381 surface treatment Methods 0.000 description 4
- BPQQTUXANYXVAA-UHFFFAOYSA-N Orthosilicate Chemical compound [O-][Si]([O-])([O-])[O-] BPQQTUXANYXVAA-UHFFFAOYSA-N 0.000 description 3
- 238000009792 diffusion process Methods 0.000 description 3
- 229910052735 hafnium Inorganic materials 0.000 description 3
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 3
- 238000010438 heat treatment Methods 0.000 description 3
- 239000012535 impurity Substances 0.000 description 3
- PEUPIGGLJVUNEU-UHFFFAOYSA-N nickel silicon Chemical compound [Si].[Ni] PEUPIGGLJVUNEU-UHFFFAOYSA-N 0.000 description 3
- 229920002120 photoresistant polymer Polymers 0.000 description 3
- 239000000758 substrate Substances 0.000 description 3
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 2
- 229910021417 amorphous silicon Inorganic materials 0.000 description 2
- 239000006185 dispersion Substances 0.000 description 2
- 229910021334 nickel silicide Inorganic materials 0.000 description 2
- RUFLMLWJRZAWLJ-UHFFFAOYSA-N nickel silicide Chemical compound [Ni]=[Si]=[Ni] RUFLMLWJRZAWLJ-UHFFFAOYSA-N 0.000 description 2
- 230000001590 oxidative effect Effects 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- 238000001039 wet etching Methods 0.000 description 2
- VLJQDHDVZJXNQL-UHFFFAOYSA-N 4-methyl-n-(oxomethylidene)benzenesulfonamide Chemical compound CC1=CC=C(S(=O)(=O)N=C=O)C=C1 VLJQDHDVZJXNQL-UHFFFAOYSA-N 0.000 description 1
- 229910004129 HfSiO Inorganic materials 0.000 description 1
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- XEMZLVDIUVCKGL-UHFFFAOYSA-N hydrogen peroxide;sulfuric acid Chemical compound OO.OS(O)(=O)=O XEMZLVDIUVCKGL-UHFFFAOYSA-N 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 239000007769 metal material Substances 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 229910021340 platinum monosilicide Inorganic materials 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66787—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
- H01L29/66795—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/4908—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET for thin film semiconductor, e.g. gate of TFT
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
Definitions
- the present invention relates to a semiconductor device and a method of manufacturing the same.
- a FIN-FET Fin-type Field-Effect Transistor
- a polysilicon electrode is used for the FIN-FET, since it is difficult to adjust a threshold voltage, a FIN-FET using a metal gate electrode is taken into consideration.
- Full silicidation is available as one of metal gate electrode forming methods.
- a gate electrode material composed of polysilicon is deposited, a step is formed on a surface of a gate electrode material by a body portion of the Fin.
- a depth of focus has no margin when a gate electrode is patterned, which makes it impossible to minutely pattern the gate electrode. Accordingly, the gate electrode is patterned after the upper portion of the gate electrode material is flattened by CMP.
- the thickness of the gate electrode material on the Fin is made thinner than that of the gate electrode material disposed at sides of the Fin.
- a relatively large amount of metal is supplied to the gate electrode material on the Fin.
- silicide containing a large amount of metal is formed on the Fin, and silicide containing a small amount of metal is formed in the sides of the Fin.
- the silicide on the Fin is etched.
- a metal gate electrode is disconnected (has an increased resistance) on the Fin, from which a problem arises in that the Fin transistor does not operate normally.
- a manufacturing method of a semiconductor device comprises forming a Fin-type body on an insulation layer, the Fin-type body being made of a semiconductor material and having an upper surface covered with a protective film; forming a gate insulation film on side surfaces of the Fin-type body; depositing a gate electrode material so as to cover the Fin-type body; planarizing the gate electrode material; forming a gate electrode by processing the gate electrode material; depositing an interlayer insulation film so as to cover the gate electrode; exposing the upper surface of the gate electrode; depositing a metal layer on the upper surface of the gate electrode; siliciding the gate electrode by reacting the gate electrode with the metal layer; forming a trench on the upper surface of the protective film by removing an unreacted metal in the metal layer; and filling the trench with a conductor.
- a manufacturing method of a semiconductor device comprises forming a Fin-type body on an insulation layer, the Fin-type body being made of a semiconductor material and having an upper surface covered with a protective film; forming a gate insulation film on side surfaces of the Fin-type body; depositing a gate electrode material so as to cover the Fin-type body; exposing the upper surface of the protective film by flattening the gate electrode material; depositing a cap material different from the gate electrode material on the gate electrode material and the protective film; forming a gate electrode and a cap covering the upper surface of the gate electrode by processing the gate electrode material and the cap material; depositing an interlayer insulation film so as to cover the gate electrode and the cap; exposing the upper surface of the cap by planarizing the interlayer insulation film; exposing the upper surfaces of the gate electrode and the protective film by removing the cap as well as forming a trench on the upper surfaces of the gate electrode and the protective film; depositing a metal layer on the upper surface of the gate electrode; siliciding the gate electrode by react
- a manufacturing method of a semiconductor device comprises forming a Fin-type body on an insulation layer, the Fin-type body being made of a semiconductor material and having an upper surface covered with a protective film; forming a gate insulation film on side surfaces of the Fin-type body; depositing a gate electrode material on the gate insulation film; depositing a covering material different from the gate electrode material so as to cover the Fin-type body and the gate electrode material; planarizing the covering material; forming a gate electrode and a cover covering the upper surface of the gate electrode by processing the gate electrode material and the covering material; forming a gate side wall on side surfaces of the gate electrode and the cover; depositing an interlayer insulation film so as to cover the gate electrode and the cover; exposing the upper surface of the cover by planarizing the interlayer insulation film; forming a trench on the upper surface and side surfaces of the gate electrode by removing the cover; depositing a metal layer on the upper surface and the side surfaces of the gate electrode; siliciding the gate electrode by reacting the gate electrode with
- a manufacturing method of a semiconductor device comprises forming a Fin-type body on an insulation layer, the Fin-type body being made of a semiconductor material and having an upper surface covered with a protective film; forming a gate insulation film on side surfaces of the Fin-type body; depositing a gate electrode material so as to cover the Fin-type body; depositing a first insulation film so as to cover the gate electrode material; depositing a second insulation film so as to cover the first insulation film; planarizing the second insulation film; patterning the second insulation film into a gate electrode pattern; patterning the first insulation film into the gate electrode pattern by using the second insulation film as a mask; patterning the gate electrode material into the gate electrode pattern by using the first insulation film as a mask; depositing a metal layer on the gate electrode; siliciding the gate electrode by reacting the gate electrode with the metal layer.
- a manufacturing method of a semiconductor device comprises forming a Fin-type body on an insulation layer, the Fin-type body being made of a semiconductor material and having an upper surface covered with a protective film; forming a gate insulation film on side surfaces of the Fin-type body; depositing a gate electrode material so as to cover the Fin-type body; depositing a mask insulation layer so as to cover the gate electrode material; planarizing the mask insulation layer; patterning the mask insulation layer into a gate electrode pattern; forming a gate electrode by patterning the gate electrode material into the gate electrode pattern using the mask insulation layer as a mask.
- a method of manufacturing a semiconductor device comprises sequentially depositing a first insulation film, a conductor, and a second insulation film on a semiconductor layer; patterning the second insulation film; forming a Fin-type body by etching the conductor, the first insulation film, and the semiconductor layer using the second insulation film as a mask after patterning the second insulation film; forming a gate insulation film on side surfaces of the Fin-type body; depositing a gate electrode material so as to cover the Fin-type body; etching the gate electrode material to a level lower than the bottom surface of the conductor; removing the gate insulation film formed on the side surfaces of the conductor; further depositing the gate electrode material so as to cover the conductor and the second insulation film; flattening the gate electrode material; patterning the gate electrode material into a gate electrode pattern; and forming the gate electrode by patterning the gate electrode material into the gate electrode pattern using the mask insulation film as a mask.
- a semiconductor device comprises an insulation layer; a Fin-type body formed on the insulation layer and made of a semiconductor material; a gate insulation film formed on side surfaces of the Fin-type body; a gate electrode having portions formed on both the side surfaces of the Fin-type body; and a conductor formed on the Fin-type body for connecting the portion of the gate electrode on one side surface of the Fin-type body to the portion thereof on the other side of the Fin-type body.
- FIGS. 1 to 7 are a perspective view showing a manufacturing method of a semiconductor device according to a first embodiment of the present invention
- FIG. 8A is a cross-sectional view taken along a line A-A of FIG. 7 ;
- FIG. 8B is a cross-sectional view taken along a line B-B of FIG. 7 ;
- FIG. 9A is a cross-sectional view showing the manufacturing method following Fin. 8 A;
- FIG. 9B is a cross-sectional view showing the manufacturing method following Fin. 8 B;
- FIG. 10A is a cross-sectional view showing the manufacturing method following Fin. 9 A;
- FIG. 10B is a cross-sectional view showing the manufacturing method following Fin. 9 B;
- FIG. 11A is a cross-sectional view showing the manufacturing method following Fin. 10 A;
- FIG. 11B is a cross-sectional view showing the manufacturing method following Fin. 10 B;
- FIG. 12A is a cross-sectional view corresponding to a cross section taken along the line A-A of FIG. 7 showing a manufacturing method according to a second embodiment
- FIG. 12B is a cross-sectional view corresponding to a cross section taken along the line B-B of FIG. 7 showing a manufacturing method according to the second embodiment
- FIG. 13A is a cross-sectional view showing the manufacturing method following Fin. 12 A;
- FIG. 13B is a cross-sectional view showing the manufacturing method following Fin. 12 B;
- FIG. 14A is a cross-sectional view showing the manufacturing method following Fin. 13 A;
- FIG. 14B is a cross-sectional view showing the manufacturing method following Fin. 13 B;
- FIG. 15A is a cross-sectional view showing the manufacturing method following Fin. 14 A;
- FIG. 15B is a cross-sectional view showing the manufacturing method following Fin. 14 B;
- FIGS. 16 to 19 are perspective views showing the manufacturing method of the semiconductor device according to a third embodiment
- FIG. 20A is a cross-sectional view corresponding to a cross section taken along the line A-A of FIG. 7 showing a manufacturing method according to the third embodiment
- FIG. 20B is a cross-sectional view corresponding to a cross section taken along the line B-B of FIG. 7 showing a manufacturing method according to the third embodiment
- FIG. 21A is a cross-sectional view showing the manufacturing method following Fin. 20 A;
- FIG. 21B is a cross-sectional view showing the manufacturing method following Fin. 20 B;
- FIG. 22A is a cross-sectional view showing the manufacturing method following Fin. 21 A;
- FIG. 22B is a cross-sectional view showing the manufacturing method following Fin. 21 B;
- FIG. 23A is a cross-sectional view showing the manufacturing method following Fin. 22 A;
- FIG. 23B is a cross-sectional view showing the manufacturing method following Fin. 22 B;
- FIG. 24 to FIG. 30B are cross-sectional views showing a manufacturing method of a semiconductor device according to a fourth embodiment
- FIGS. 31A to 32 B are cross-sectional views showing a manufacturing method of a semiconductor device according to the fifth embodiment.
- FIGS. 33 to 41 B are cross-sectional views showing a manufacturing method of a semiconductor device according to a sixth embodiment.
- FIGS. 1 to 7 are a perspective view showing a method of manufacturing a semiconductor device according to a first embodiment of the present invention.
- an SOI (Silicon On Insulator) substrate is prepared.
- An SOI layer 30 has a thickness of, for example, about 50 nm to 100 nm.
- Channel doping is carried out to a body region, which acts as a channel, of the SOI layer 30 so that the channel has an impurity density of about 1 ⁇ 10 17 cm ⁇ 3 .
- a silicon nitride film 40 is deposited on the SOI layer 30 to a thickness of about 70 nm and patterned.
- the SOI layer 30 is etched by RIE using the silicon nitride film 40 as a hard mask after the silicon nitride film 40 is patterned.
- the Fin 30 composed of silicon is formed on a BOX layer 20 as shown in FIG. 1 .
- the upper surface of the Fin 30 is covered with the silicon nitride film 40 .
- the material of the film 40 is not limited to silicon nitride.
- the silicon nitride film 40 may be removed before a gate electrode is formed. In this case, the upper surface of the Fin 30 also acts as a channel of a transistor.
- a gate insulation film 50 is formed on side surfaces of the Fin 30 .
- the gate insulation film 50 may be formed by oxidizing the Fin 30 or by depositing a high dielectric film such as hafnium silicate and the like on the Fin 30 .
- a polysilicon film 60 is deposited to a thickness of about 300 nm as a gate electrode material.
- a large step is formed on the surface of the polysilicon film 60 according to the step of the Fin 30 as shown in FIG. 2 . It is difficult to form a gate electrode pattern on the stepped surface of the polysilicon film 60 by a photoresist.
- the polysilicon film 60 is flattened by CMP (Chemical Mechanical Polishing) and etched back until the silicon nitride film 40 is exposed as shown in FIG. 3 .
- CMP Chemical Mechanical Polishing
- a polysilicon film 61 is deposited again as a gate electrode material.
- the polysilicon film 61 has a thickness of, for example, about 50 nm.
- a silicon nitride film 70 used as a hard mask is deposited on the polysilicon film 61 to a thickness of about 100 nm.
- the silicon nitride film 70 is formed into a gate electrode pattern using lithography and RIE.
- the polysilicon films 60 , 61 are etched by RIE using the silicon nitride film 70 as the hard mask after it is patterned.
- a gate electrode 62 composed of polysilicon is formed so as to cover both the side surfaces and the upper surface of the body region (channel region) of the Fin 30 as shown in FIG. 5 .
- the polysilicon films 60 , 61 are collectively called a gate electrode 62 .
- a silicon nitride film 70 is used as a protective film of the gate electrode 62 at a subsequent step. Accordingly, the silicon nitride film 70 is also called a protective film 70 .
- a TEOS film is deposited as a material of a gate side wall film.
- a gate side wall film 80 is formed by etching back the TEOS film.
- the gate side wall film 80 has thickness of about 40 nm.
- a side wall film 81 may be formed also on side surfaces of the Fin 30 .
- the silicon nitride film 40 on the Fin 30 is removed by being RIE etched.
- the protective film 70 on the gate electrode 62 is also etched, it remains on the gate electrode 62 because it is thicker than the silicon nitride film 40 . Further, the silicon nitride film 40 on the body region in the Fin 30 remains because it is covered with the gate electrode 62 .
- the source/drain region in the Fin 30 is subjected to silicidation.
- Er may be used for nMOS and Pt may be used for pMOS as a metal material used to subject the source/drain region to silicidation.
- Pt may be used for pMOS as a metal material used to subject the source/drain region to silicidation.
- the source/drain region of the nMOS is made to ErSi and the source/drain region of the pMOS is made to PtSi.
- the gate electrode 62 is not subjected to silicidation because it is covered with the silicon nitride film 70 and the gate side wall film 80 .
- an interlayer insulation film 90 composed of, for example, a TEOS film is deposited to a thickness of about 400 nm. Subsequently, the interlayer insulation film 90 is flattened by CPM, thereby the surface of the gate electrode 62 is exposed. Alternately, CMP may be stopped before the gate electrode 62 is polished up to the surface thereof. In this case, the protective film 70 is removed using a thermal phosphoric acid solution. With this treatment, the upper surface of the gate electrode 62 is exposed. FIG. 7 shows a structure at the time.
- FIGS. 8A, 9A , 10 A, and 11 A are cross-sectional views taken along a line A-A of FIG. 7 .
- FIGS. 8B, 9B , 10 B and FIG. 11B are cross-sectional views taken along a line B-B of FIG. 7 .
- a metal layer 110 composed of, for example, nickel is deposited on the gate electrode 62 .
- the gate electrode 62 composed of polysilicon and the metal layer 110 composed of nickel are silicided by subjecting the structure shown in FIGS. 9A and 9B to a heat treatment. With these treatments, the gate electrode 62 is made to nickel silicide (NiSi). In this process, the gate electrode 62 is fully silicided. This means that the overall gate electrode 62 is substantially silicided, and it is not always necessary to fully silicided the overall gate electrode 62 . For example, polysilicon may somewhat remain in the portion of the gate electrode 62 in contact with the BOX layer 20 .
- the film thickness T 1 of the portion of the gate electrode 62 on the silicon nitride film 40 is relatively thin, whereas the thickness T 2 of the portion of the gate electrode 62 in the vicinities of the side surfaces of the Fin 30 is relatively thick. Accordingly, the gate electrode 62 on the silicon nitride film 40 is made to silicide having a large nickel content (hereinafter, referred to as Ni rich silicide) as well as the gate electrode 62 in the vicinities of the side surfaces of the Fin 30 is made to silicide having a small nickel content (hereinafter, referred to as Si rich silicide).
- Ni rich silicide silicide having a large nickel content
- Si rich silicide small nickel content
- the unreacted metal in the metal layer 110 is removed.
- the Ni rich silicide since the Ni rich silicide has the large nickel content, it is removed likewise the metal.
- the upper portion of the gate electrode 62 which is made to the Ni rich silicide, is also removed off, and a trench 115 is formed on the upper surface of the gate electrode 62 .
- the trench 115 has a depth of about 50 nm.
- the gate electrode 62 across the Fin 30 is disconnected in the portion of the trench 115 on the Fin 30 . The problem described above is caused by this phenomenon.
- the trench 115 is filled with a conductor 120 using a damascene process as shown in FIGS. 11A and 11B .
- the conductor 120 is flattened by CMP after it is deposited.
- the thickness of the conductor 120 is, for example, about 150 nm.
- the conductor 120 is caused to remain in the trench 115 .
- the conductor 120 is a metal containing any of, for example, nickel, tungsten, platinum, cobalt, molybdenum, aluminum, tantalum, titanium, erbium, ytterbium and palladium or a semiconductor containing germanium, silicon.
- the conductor 120 is nickel or polysilicon.
- a Fin-FET is completed using a conventional semiconductor manufacturing method. For example, an interlayer insulation film composed of a silicon oxide film is deposited and a contact hole is formed thereto. Further, a metal wiring is formed.
- the trench 115 is formed on the gate electrode 62 . Filling the trench 115 with the conductor 120 prevents the disconnection (increase in resistance) of the gate electrode 62 composed of silicide.
- the full-silicidation of the gate electrode and the silicidation of the source/drain region can be carried out by separate steps. Accordingly, the source/drain region can be silicided up to a desired depth. In this way, a leak current and the like caused by excessively deep silicidation of the source/drain region can be suppressed.
- nickel is used as the metal layer 110 .
- the metal layer 110 may be composed of a metal such as tungsten, platinum, cobalt, molybdenum, titanium, erbium, ytterbium and palladium, or the like.
- the semiconductor device includes the BOX layer 20 as an insulation layer, the Fin 30 formed on the BOX layer 20 and made of a semiconductor material, the gate insulation film 50 provided on the side surfaces of the Fin 30 , the gate electrode 62 provided on both the side surfaces of the Fin 30 , and the conductor 120 connecting the portion of the gate electrode 62 on one side surface of the Fin 30 and the portion of the gate electrode 62 on the other side surface thereof.
- the portions of the gate electrode 62 provided on both the side surfaces of the Fin 30 are electrically connected to each other through the low resistance conductor. Accordingly, the semiconductor device can be operated normally without increasing the resistance of the gate electrode.
- a method of manufacturing a semiconductor device of a second embodiment is different from the first embodiment in that a silicon germanium (SiGe) film 210 is deposited in place of the polysilicon film 61 .
- SiGe silicon germanium
- the SiGe film 210 is deposited as a cap material.
- the SiGe film 210 has a thickness of about 50 nm.
- the SiGe film 210 has a germanium concentration of about 30%.
- FIGS. 12A, 13A , 14 A, and 15 A are cross-sectional views corresponding to a cross section taken along the line A-A of and 7 .
- FIGS. 12B, 13B , 14 B, and 15 B are cross-sectional views corresponding to a cross section taken along the line B-B of FIG. 7 .
- the SiGe film 210 is formed on a polysilicon film 60 .
- the SiGe film 210 is formed as the cap and removed in a subsequent step. Accordingly, the polysilicon film 60 is used as a gate electrode.
- the polysilicon film 60 is also called a gate electrode 60 .
- the SiGe film 210 is selectively removed by wet etching. With this treatment, a trench 116 is formed on the upper surfaces of the polysilicon film 60 and a protective film 40 . Further, the upper surface of the gate electrode 60 is exposed. Subsequently, as shown in FIGS. 13A and 13B , a metal layer 110 made of, for example, nickel is deposited on the gate electrode 60 . Next, the gate electrode 60 made of polysilicon is silicided by heat-treating a structure shown in FIGS. 13A and 13B . With this treatment, the gate electrode 60 is made to nickel silicide (NiSi). At the time, the gate electrode 60 is fully silicided.
- NiSi nickel silicide
- the gate electrode 60 of FIG. 13B Since the SiGe film 210 acting as the cap covers the silicon nitride film 40 , no gate electrode 60 is provided on the silicon nitride film 40 . Accordingly, no silicide is formed on the silicon nitride film 40 .
- the metal layer 110 fully silicided the gate electrode 60 separated to both the sides of the Fin 30 .
- the unreacted metal in the metal layer 110 is removed.
- a Ni rich silicide formed on the separated gate electrode 60 is removed.
- no silicide exists on the silicon nitride film 40 the upper surface of the silicon nitride film 40 is flat as shown in FIGS. 14A and 14B .
- the trench 116 is filled with a conductor 120 using a damascene process.
- the conductor 120 is flattened by CMP after it is deposited.
- the thickness of the conductor 120 is, for example, about 150 nm. With this arrangement, the conductor 120 is caused to remain in the trench 116 .
- the trench 116 having a predetermined depth is formed on the gate electrode 60 and the protective film 40 .
- the conductor 120 is filled in the trench 116 by the damascene process, the conductor 120 is formed on the protective film 40 as thick as the SiGe film 210 .
- the thickness of the conductor 120 which is formed on the protective film 40 by the damascene process can be controlled by controlling the thickness of the SiGe film 210 . Accordingly, the damascene process can be applied easily as well as the thickness of the conductor 120 formed on the protective film 40 can be easily controlled. As a result, the resistance value of the gate electrode can be easily controlled.
- the second embodiment has the same advantage as the first embodiment.
- the metal layer 110 is deposited on the upper surface of the gate electrode 62 , and gate electrode 62 is silicided only from the upper surface thereof.
- the proximity of the upper surface of the gate electrode 62 is made to Ni rich silicide, and the proximity of the bottom surface of the gate electrode 62 is made to Si rich silicide.
- the work function of the gate electrode 62 is different between the upper portion and the lower portion of the Fin 30 .
- the threshold voltage of a transistor is different between the upper and lower portions of the Fin 30 .
- the threshold voltage of the transistor may be dispersed and the S-factor (sub-threshold characteristics) thereof may be deteriorated.
- a method of manufacturing a semiconductor device of a third embodiment can manufacture a semiconductor device that suppresses dispersion of the threshold voltage and the S-factor.
- FIGS. 16 to 18 are perspective views showing a manufacturing method of the semiconductor device according to the third embodiment of the present invention.
- a Fin 30 and a protective film 40 are formed on a BOX layer 20 likewise the first embodiment (refer to FIG. 1 ).
- a gate insulation film 50 is formed, a polysilicon film 310 is deposited to a thickness of about 50 nm as a gate electrode material.
- the polysilicon film 310 remains on side surfaces of the Fin 30 by anisotropically etching the polysilicon film 310 .
- the polysilicon film 310 formed on the side surfaces of the Fin 30 acts as a gate electrode at a subsequent step.
- a SiGe film 320 is deposited to a thickness of an about 300 nm.
- the SiGe film 320 has a germanium concentration of about 30%.
- a large step is formed on the surface of the SiGe film 320 according to a step of the Fin 30 as shown in FIG. 16 . It is difficult to form a resist pattern of a gate electrode on the surface of the stepped SiGe film 320 .
- the SiGe film 320 is flattened by CMP and etched back until the silicon nitride film 40 is exposed as shown in FIG. 17 .
- a SiGe film 321 is deposited again.
- the SiGe film 321 has a thickness of, for example, about 50 nm.
- the SiGe film 321 has a germanium concentration of about 30%.
- silicon nitride film 330 used as a hard mask is deposited on the SiGe film 321 to a thickness of about 100 nm.
- the silicon nitride film 330 is formed into the gate electrode pattern using lithography and RIE.
- the SiGe films 320 and the 321 are etched by RIE using the silicon nitride film 330 as the hard mask after it is patterned. With these steps, the SiGe films 320 and 321 , which have the same shape as the gate electrode are formed so as to cover both the side surfaces and the upper surface of a body region (channel region) of the Fin 30 as shown in FIG. 19 .
- FIGS. 20A, 21A , 22 A, and 23 A are cross-sectional views corresponding to a cross section taken along the line A-A of and FIG. 7 .
- FIGS. 20A, 21A , 22 A, and 23 A are cross-sectional views corresponding to a cross section taken along the line A-A of and FIG. 7 .
- FIGS. 20A and 20B are cross-sectional views corresponding to a cross section taken along the line B-B of FIG. 7 . Subsequent manufacturing steps will be described referring to FIG. 20A to FIG. 23B . When the upper surface of the SiGe film 321 is exposed by CMP or the like, a structure shown in FIGS. 20A and 20B are obtained.
- the SiGe films 320 and 321 are selectively removed by wet etching. With this step, a trench 117 is formed on the upper surface of the protective film 40 as well as the upper and side surfaces of the gate electrode 310 are exposed as shown in FIGS. 21A and 21B . It is desired here to pay attention to that the side surfaces of the gate electrode 310 is exposed.
- a metal layer 110 made of, for example, nickel is deposited on the gate electrode 310 .
- the gate electrode 310 made of the polysilicon is fully silicided by heat-treating a structure shown in FIGS. 22A and 22B .
- the gate electrode 310 is changed to nickel silicide (NiSi).
- the gate electrode 310 is silicided from the side surfaces thereof as shown by arrows shown in FIG. 22B .
- the silicon concentration and the nickel concentration are made approximately constant in the gate electrode 310 regardless of the position of a channel.
- a conductor 120 is filled in the positions, at which the SiGe films 320 and 321 were formed, by a damascene process. That is, a trench 117 is filled with the conductor 120 , and the conductor 120 is deposited on the side surfaces of the gate electrode 310 . More specifically, after the conductor 120 is deposited, it is flattened by CMR The thickness of the conductor 120 is, for example, about 250 nm. With this arrangement, the conductor 120 remains in the trench 117 .
- the gate electrode 310 is silicided from the side surfaces thereof. Accordingly, the portion of the gate electrode 310 in the proximity of the upper portion of the Fin 30 and the portion of the gate electrode 310 in the proximity of the lower portion thereof have approximately the same nickel concentration. Thus, the gate electrode 310 has an approximately equal work function in the lower portion and the upper portion of the Fin 30 . As a result, since a threshold voltage of the transistor is stable, the dispersion of the threshold voltage is reduced and an S-factor is improved.
- the trench 117 is formed on the protective film 40 likewise the second embodiment.
- the third embodiment has the same advantage as the second embodiment. It is needless to say that the third embodiment also has the advantage of the first embodiment.
- a fourth embodiment is different from the first embodiment in that a gate electrode is patterned without fattening a gate electrode material.
- FIG. 24 to FIG. 30B are cross-sectional views showing a manufacturing method of a semiconductor device according to the fourth embodiment of the present invention.
- FIGS. 25B, 26B , 27 B, 28 B, 29 B, and 30 B are views when structures shown in FIGS. 25A, 26A , 27 A, 28 A, 29 A, and 30 A are observed from any of right and left sides.
- a Fin 30 and a protective film 40 are formed on a BOX layer 20 likewise the first embodiment.
- a gate insulation film 50 is formed on side surfaces of a Fin 30 .
- a polysilicon film 410 as a gate electrode material is deposited so as to cover the Fin 30 and the protective film 40 .
- the polysilicon film 410 has a thickness of, for example, 100 nm.
- the polysilicon film 410 is made to a gate electrode at a subsequent step.
- An amorphous silicon 410 may be deposited in place of the polysilicon film 410 .
- a silicon nitride film 420 as a first insulation film is deposited on the polysilicon film 410 .
- the thickness of the conductor 420 is, for example, about 20 nm.
- the silicon nitride film 420 is used as a hard mask.
- a silicon oxide film 430 as a second insulation film is deposited on the silicon nitride film 420 .
- the thickness of the silicon oxide film 430 is, for example, about 150 nm.
- the silicon oxide film 430 is used also as a hard mask.
- the surface of the silicon oxide film 430 is flattened using CMP or the like. In this way, a structure shown in FIG. 24 is obtained.
- the silicon oxide film 430 is formed to a gate electrode pattern as shown in FIGS. 25A and 25B .
- the silicon nitride film 420 is etched by RIE or the like using the silicon oxide film 430 as the mask as shown in FIGS. 26A and 26B .
- the polysilicon film 410 is etched by RIE or the like using the silicon nitride film 420 as the mask as shown in FIGS. 27A and 27B . Further, when the silicon nitride film is removed, the polysilicon film 410 remains in the gate electrode pattern.
- the polysilicon film 410 is also called a gate electrode 410 .
- an impurity is implanted in the Fin 30 using the gate electrode 410 as the mask.
- a source/drain diffusion layer is formed by carrying out a heat treatment.
- a TEOS film is deposited as a material of a gate side wall material and etched by RIE. With this step, a gate side wall film 440 is formed on side surfaces of the gate electrode 410 as shown in FIG. 28B . Note that the implantation and the heat treatment for forming the source/drain diffusion layer may be carried out after forming the gate side wall film 440 .
- the gate electrode 410 is subjected to a surface treatment.
- a metal film 450 composed of, for example, nickel film is deposited on the gate electrode 410 as shown in FIGS. 29A and 29B .
- the thickness of the metal film 450 is, for example, about 100 nm.
- a structure shown in FIGS. 29A and 29B is annealed at about 450° C. With this treatment, the metal film 450 reacts with the gate electrode 410 , and the gate electrode 410 is made to nickel silicide.
- the gate electrode 410 made of polysilicon before silicidation is not flattened by CMP or the like. Accordingly, as shown in FIG.
- the gate electrode 410 covers the BOX layer 20 , the Fin 30 , and the like by an approximately uniform thickness TG. With this arrangement, the gate electrode 410 is silicided approximately uniformly as shown by an arrow of FIG. 29A . That is, the gate electrode 410 has an approximately uniform nickel concentration after the silicidation.
- an unreacted metal film 450 is removed using SPM (Sulfuric acid-Hydrogen Peroxide Mixture).
- SPM sulfuric acid-Hydrogen Peroxide Mixture
- the gate electrode 410 fully silicided is completed as shown in FIG. 30A and FIG. 30B .
- the gate electrode 410 has an approximately uniform nickel concentration and has no Ni rich silicide. Accordingly, when the unreacted metal film 450 is removed, the gate electrode 410 on the Fin 30 is not removed. As a result, the gate electrode 410 is not disconnected. Explanation of subsequent steps is omitted because they are the same as those of the first embodiment.
- the gate electrode 410 is formed by using the hard masks of the silicon nitride film 420 and the silicon oxide film 430 .
- the gate electrode 410 can be processed without flattening it by CMP or the like.
- the gate electrode 410 is fully silicided approximately uniformly, the gate electrode 410 is not removed, and the gate electrode 410 is not disconnected.
- the silicon nitride film 420 and the silicon oxide film 430 are used. If only the silicon oxide film 430 is used as the hard mask, when the silicon oxide film 430 is removed after the gate electrode 410 is formed, the BOX layer 20 is removed together with the silicon oxide film 430 . To prevent the disadvantage, the silicon nitride film 420 is provided as the hard mask for forming the gate electrode 410 . Ordinarily, a hard mask is necessary to pattern the silicon nitride film 420 . Thus, the silicon oxide film 430 is provided as the hard mask for forming the silicon nitride film 420 .
- any one of the silicon nitride film 420 and the silicon oxide film 430 may be used.
- a fifth embodiment is different from the fourth embodiment in that a silicon germanium film 510 is used in place of the silicon nitride film 420 and the silicon oxide film 430 .
- FIGS. 31 to 32 are cross-sectional views showing a manufacturing method of a semiconductor device according to a fifth embodiment of the present invention.
- FIG. 31B and FIGS. 31A and 32A are views when a structure shown in FIGS. 31A and 32A is observed from any of right and left sides.
- a Fin 30 and a protective film 40 are formed on a BOX layer 20 likewise the first embodiment.
- a gate insulation film 50 is formed on side surfaces of the Fin 30 .
- a polysilicon film 410 as a gate electrode material is deposited so as to cover the Fin 30 and the protective film 40 .
- An amorphous silicon 410 may be deposited in place of the polysilicon film 410 .
- a (silicon germanium) SiGe film 510 as a mask insulation film is deposited on the polysilicon film 410 .
- the thickness of the SiGe film 510 is, for example, about 200 nm.
- the SiGe film 510 is used as a hard mask.
- the surface of the SiGe film 510 is flattened using CMP or the like.
- a gate electrode pattern is formed to the SiGe film 510 using lithography and RIE.
- the polysilicon film 410 is etched by RIE or the like using the SiGe film 510 as the mask as shown in FIGS. 32A and 32B .
- the SiGe film 510 and the polysilicon film 410 may be continuously processed to the gate electrode pattern at the same process step.
- the SiGe film 510 is selectively removed, the polysilicon film 410 remains in a state that it is processed to the gate electrode pattern.
- the SiGe film 510 can be selectively removed to a silicon oxide film. Accordingly, the SiGe film 510 can be removed without etching the BOX layer 20 .
- the gate electrode 410 is formed using the single layer hard mask made of the SiGe film 510 without flattening the gate electrode 410 by CMP or the like.
- the single layer hard mask can be more easily processed than the double layer hard mask of the fourth embodiment. Accordingly, in the fifth embodiment, the gate electrode 410 can be formed by relatively simple manufacturing steps. Further, the fifth embodiment has the same advantage as the fourth embodiment.
- a conductor is previously formed on the Fin. With this arrangement, a gate electrode can be prevented from being disconnected above the Fin.
- FIGS. 33 to 41 are cross-sectional views showing a manufacturing method of a semiconductor device according to the sixth embodiment of the present invention.
- FIGS. 39B, 40B , and 41 B are views when structures shown in FIGS. 39A, 40A , and 41 A are observed from any of right and left sides, respectively.
- a silicon nitride film 610 as a first insulation film is deposited on an SOI layer.
- a polysilicon film 620 as a conductor is deposited on the silicon nitride film 610 .
- a silicon nitride film 630 as a second insulation film is deposited on the polysilicon film 620 .
- the silicon nitride film 610 insulates between the polysilicon film 620 and the Fin 30 .
- the polysilicon film 620 connects between the portions of a gate electrode formed right and left of the Fin 30 at subsequent step.
- the silicon nitride film 630 is used as a hard mask.
- the silicon nitride film 630 is formed to a Fin pattern by using lithography and RIE. Then, the polysilicon films 620 , the silicon nitride film 610 , and the SOI layer 30 are etched by RIE using the patterned silicon nitride film 630 as the hard mask. In this way, a Fin portion 640 is formed as shown in FIG. 34 .
- the patterned SOI layer is used as a body of the Fin. Accordingly, the patterned SOI layer 30 is also called a Fin 30 .
- a hafnium silicate (HfSiO) film for example, is deposited as a gate insulation film 650 so as to cover the Fin portion 640 .
- the gate insulation film 650 may be a silicon oxide film formed by oxidizing the Fin portion 640 .
- a polysilicon film 660 is deposited so as to cover the Fin portion 640 .
- the polysilicon film 660 is etched back using RIE, CDE, or the like up to or below the bottom surface level of the polysilicon film 620 . With this treatment, the gate insulation film 650 that covers the side surfaces of the polysilicon film 620 is exposed.
- the exposed gate insulation film 650 is removed and the side surfaces of the polysilicon film 620 are exposed.
- a polysilicon film 661 is deposited again so as to cover the Fin portion 640 . Otherwise, silicon is epitaxially grown so as to cover the Fin portion 640 .
- the thus formed polysilicon film 661 is integrated with the polysilicon film 660 and the polysilicon film 620 .
- the surface of the polysilicon film 661 is flattened using CMP or the like.
- the polysilicon film 620 remains in a state that it is covered with the silicon nitride film 630 .
- a gate electrode 662 is formed as shown in FIGS. 39A and 39B .
- side wall surfaces 670 are formed on side surfaces of the gate electrode 662 .
- the side wall surfaces 670 are made of, for example, TEOS films.
- An impurity is implanted in the Fin 30 , and further the Fin 30 is annealed, thereby a source/drain diffusion layer is formed.
- the gate electrode 662 is subjected to a surface treatment. After the surface treatment, a metal film 110 made of, for example, nickel is deposited on the gate electrode 662 .
- the thickness of the metal film 110 is, for example, about 100 nm. With these treatments, a structure shown in FIGS. 40A and 40B is obtained. Subsequently, the structure shown in FIGS. 40A and 40B is annealed at about 450° C. With this treatment, the metal film 110 reacts with the gate electrode 662 , and the gate electrode 662 is made to nickel silicide.
- gate electrodes 662 a and 662 b which are fully silicided, are completed as shown in FIGS. 41A and 41B .
- the gate electrode 662 may be silicided after an interlayer film is deposited and etched back to expose the surface of the gate electrode 662 .
- the gate electrode 662 is flattened before it is silicided. Accordingly, in the gate electrode 662 after silicidation, the upper gate electrode 662 a is made to Ni rich silicide, and the lower gate electrode 662 b is made to Si rich silicide. Accordingly, when an unreacted metal layer 110 is removed, the gate electrode 662 a may be removed.
- the polysilicon film 620 acts as a conductor for connecting the portions of gate electrode 662 disposed right and left of the Fin portion 640 to each other. Thus, a problem that the gate electrode 662 is disconnected does not occur.
- the conductor 120 is disposed at a position lower than the upper surface of the gate electrode 62 .
- the semiconductor device according to the sixth embodiment further includes the silicon nitride film 630 as the second insulation film formed on the conductor 120 . Since the silicon nitride film 630 protects the conductor 120 from being etched, the portions of the gate electrode 62 disposed on both the sides of the Fin 30 are electrically connected to each other by the low resistance conductor. Accordingly, the semiconductor device can be operated normally without increasing the resistance of the gate electrode.
- the number of times of the anneal process for forming the silicide is not limited to once. That is, the anneal process may be partly carried out several times.
- the gate insulation film may be composed of a high dielectric material having a dielectric constant higher than that of the silicon oxide film, an oxide film, an oxinitride film, and the like of the high dielectric material, in addition to the silicon oxide film and hafnium silicate.
- an SOI substrate is used.
- a bulk silicon substrate may be used.
Abstract
This disclosure concerns a manufacturing method of a semiconductor device includes forming a Fin-type body on an insulation layer, the Fin-type body being made of a semiconductor material and having an upper surface covered with a protective film; forming a gate insulation film on side surfaces of the Fin-type body; depositing a gate electrode material so as to cover the Fin-type body; planarizing the gate electrode material; forming a gate electrode by processing the gate electrode material; depositing an interlayer insulation film so as to cover the gate electrode; exposing the upper surface of the gate electrode; depositing a metal layer on the upper surface of the gate electrode; siliciding the gate electrode by reacting the gate electrode with the metal layer; forming a trench on the upper surface of the protective film by removing an unreacted metal in the metal layer; and filling the trench with a conductor.
Description
- This application is based upon and claims the benefit of priority from the prior Japanese Patent Applications No. 2005-363355, filed on Dec. 16, 2005, the entire contents of which are incorporated herein by reference.
- 1. Field of the Invention
- The present invention relates to a semiconductor device and a method of manufacturing the same.
- 2. Related Art
- A FIN-FET (Fin-type Field-Effect Transistor) is developed to improve a current driving ability of a transistor. When a polysilicon electrode is used for the FIN-FET, since it is difficult to adjust a threshold voltage, a FIN-FET using a metal gate electrode is taken into consideration. Full silicidation is available as one of metal gate electrode forming methods. When a gate electrode material composed of polysilicon is deposited, a step is formed on a surface of a gate electrode material by a body portion of the Fin. When the step is formed on the surface of the gate electrode material, a depth of focus has no margin when a gate electrode is patterned, which makes it impossible to minutely pattern the gate electrode. Accordingly, the gate electrode is patterned after the upper portion of the gate electrode material is flattened by CMP.
- However, when the upper portion of the gate electrode material is flattened, the thickness of the gate electrode material on the Fin is made thinner than that of the gate electrode material disposed at sides of the Fin. When the gate electrode material is subjected to silicidation in this constitution, a relatively large amount of metal is supplied to the gate electrode material on the Fin. Accordingly, silicide containing a large amount of metal is formed on the Fin, and silicide containing a small amount of metal is formed in the sides of the Fin. Thus, when unreacted metal is removed, the silicide on the Fin is etched. As a result, a metal gate electrode is disconnected (has an increased resistance) on the Fin, from which a problem arises in that the Fin transistor does not operate normally.
- A manufacturing method of a semiconductor device according to an embodiment of the present invention comprises forming a Fin-type body on an insulation layer, the Fin-type body being made of a semiconductor material and having an upper surface covered with a protective film; forming a gate insulation film on side surfaces of the Fin-type body; depositing a gate electrode material so as to cover the Fin-type body; planarizing the gate electrode material; forming a gate electrode by processing the gate electrode material; depositing an interlayer insulation film so as to cover the gate electrode; exposing the upper surface of the gate electrode; depositing a metal layer on the upper surface of the gate electrode; siliciding the gate electrode by reacting the gate electrode with the metal layer; forming a trench on the upper surface of the protective film by removing an unreacted metal in the metal layer; and filling the trench with a conductor.
- A manufacturing method of a semiconductor device according to an embodiment of the present invention comprises forming a Fin-type body on an insulation layer, the Fin-type body being made of a semiconductor material and having an upper surface covered with a protective film; forming a gate insulation film on side surfaces of the Fin-type body; depositing a gate electrode material so as to cover the Fin-type body; exposing the upper surface of the protective film by flattening the gate electrode material; depositing a cap material different from the gate electrode material on the gate electrode material and the protective film; forming a gate electrode and a cap covering the upper surface of the gate electrode by processing the gate electrode material and the cap material; depositing an interlayer insulation film so as to cover the gate electrode and the cap; exposing the upper surface of the cap by planarizing the interlayer insulation film; exposing the upper surfaces of the gate electrode and the protective film by removing the cap as well as forming a trench on the upper surfaces of the gate electrode and the protective film; depositing a metal layer on the upper surface of the gate electrode; siliciding the gate electrode by reacting the gate electrode with the metal layer; removing an unreacted metal in the metal layer; and filling the trenches with a conductor.
- A manufacturing method of a semiconductor device according to an embodiment of the present invention comprises forming a Fin-type body on an insulation layer, the Fin-type body being made of a semiconductor material and having an upper surface covered with a protective film; forming a gate insulation film on side surfaces of the Fin-type body; depositing a gate electrode material on the gate insulation film; depositing a covering material different from the gate electrode material so as to cover the Fin-type body and the gate electrode material; planarizing the covering material; forming a gate electrode and a cover covering the upper surface of the gate electrode by processing the gate electrode material and the covering material; forming a gate side wall on side surfaces of the gate electrode and the cover; depositing an interlayer insulation film so as to cover the gate electrode and the cover; exposing the upper surface of the cover by planarizing the interlayer insulation film; forming a trench on the upper surface and side surfaces of the gate electrode by removing the cover; depositing a metal layer on the upper surface and the side surfaces of the gate electrode; siliciding the gate electrode by reacting the gate electrode with the metal layer; removing an unreacted metal in the metal layer; and filling the trenches with a conductor.
- A manufacturing method of a semiconductor device according to an embodiment of the present invention comprises forming a Fin-type body on an insulation layer, the Fin-type body being made of a semiconductor material and having an upper surface covered with a protective film; forming a gate insulation film on side surfaces of the Fin-type body; depositing a gate electrode material so as to cover the Fin-type body; depositing a first insulation film so as to cover the gate electrode material; depositing a second insulation film so as to cover the first insulation film; planarizing the second insulation film; patterning the second insulation film into a gate electrode pattern; patterning the first insulation film into the gate electrode pattern by using the second insulation film as a mask; patterning the gate electrode material into the gate electrode pattern by using the first insulation film as a mask; depositing a metal layer on the gate electrode; siliciding the gate electrode by reacting the gate electrode with the metal layer.
- A manufacturing method of a semiconductor device according to an embodiment of the present invention comprises forming a Fin-type body on an insulation layer, the Fin-type body being made of a semiconductor material and having an upper surface covered with a protective film; forming a gate insulation film on side surfaces of the Fin-type body; depositing a gate electrode material so as to cover the Fin-type body; depositing a mask insulation layer so as to cover the gate electrode material; planarizing the mask insulation layer; patterning the mask insulation layer into a gate electrode pattern; forming a gate electrode by patterning the gate electrode material into the gate electrode pattern using the mask insulation layer as a mask.
- A method of manufacturing a semiconductor device according to an embodiment of the present invention comprises sequentially depositing a first insulation film, a conductor, and a second insulation film on a semiconductor layer; patterning the second insulation film; forming a Fin-type body by etching the conductor, the first insulation film, and the semiconductor layer using the second insulation film as a mask after patterning the second insulation film; forming a gate insulation film on side surfaces of the Fin-type body; depositing a gate electrode material so as to cover the Fin-type body; etching the gate electrode material to a level lower than the bottom surface of the conductor; removing the gate insulation film formed on the side surfaces of the conductor; further depositing the gate electrode material so as to cover the conductor and the second insulation film; flattening the gate electrode material; patterning the gate electrode material into a gate electrode pattern; and forming the gate electrode by patterning the gate electrode material into the gate electrode pattern using the mask insulation film as a mask.
- A semiconductor device according to an embodiment of the present invention comprises an insulation layer; a Fin-type body formed on the insulation layer and made of a semiconductor material; a gate insulation film formed on side surfaces of the Fin-type body; a gate electrode having portions formed on both the side surfaces of the Fin-type body; and a conductor formed on the Fin-type body for connecting the portion of the gate electrode on one side surface of the Fin-type body to the portion thereof on the other side of the Fin-type body.
- FIGS. 1 to 7 are a perspective view showing a manufacturing method of a semiconductor device according to a first embodiment of the present invention;
-
FIG. 8A is a cross-sectional view taken along a line A-A ofFIG. 7 ; -
FIG. 8B is a cross-sectional view taken along a line B-B ofFIG. 7 ; -
FIG. 9A is a cross-sectional view showing the manufacturing method following Fin. 8A; -
FIG. 9B is a cross-sectional view showing the manufacturing method following Fin. 8B; -
FIG. 10A is a cross-sectional view showing the manufacturing method following Fin. 9A; -
FIG. 10B is a cross-sectional view showing the manufacturing method following Fin. 9B; -
FIG. 11A is a cross-sectional view showing the manufacturing method following Fin. 10A; -
FIG. 11B is a cross-sectional view showing the manufacturing method following Fin. 10B; -
FIG. 12A is a cross-sectional view corresponding to a cross section taken along the line A-A ofFIG. 7 showing a manufacturing method according to a second embodiment; -
FIG. 12B is a cross-sectional view corresponding to a cross section taken along the line B-B ofFIG. 7 showing a manufacturing method according to the second embodiment; -
FIG. 13A is a cross-sectional view showing the manufacturing method following Fin. 12A; -
FIG. 13B is a cross-sectional view showing the manufacturing method following Fin. 12B; -
FIG. 14A is a cross-sectional view showing the manufacturing method following Fin. 13A; -
FIG. 14B is a cross-sectional view showing the manufacturing method following Fin. 13B; -
FIG. 15A is a cross-sectional view showing the manufacturing method following Fin. 14A; -
FIG. 15B is a cross-sectional view showing the manufacturing method following Fin. 14B; - FIGS. 16 to 19 are perspective views showing the manufacturing method of the semiconductor device according to a third embodiment;
-
FIG. 20A is a cross-sectional view corresponding to a cross section taken along the line A-A ofFIG. 7 showing a manufacturing method according to the third embodiment; -
FIG. 20B is a cross-sectional view corresponding to a cross section taken along the line B-B ofFIG. 7 showing a manufacturing method according to the third embodiment; -
FIG. 21A is a cross-sectional view showing the manufacturing method following Fin. 20A; -
FIG. 21B is a cross-sectional view showing the manufacturing method following Fin. 20B; -
FIG. 22A is a cross-sectional view showing the manufacturing method following Fin. 21A; -
FIG. 22B is a cross-sectional view showing the manufacturing method following Fin. 21B; -
FIG. 23A is a cross-sectional view showing the manufacturing method following Fin. 22A; -
FIG. 23B is a cross-sectional view showing the manufacturing method following Fin. 22B; -
FIG. 24 toFIG. 30B are cross-sectional views showing a manufacturing method of a semiconductor device according to a fourth embodiment; -
FIGS. 31A to 32B are cross-sectional views showing a manufacturing method of a semiconductor device according to the fifth embodiment; and - FIGS. 33 to 41B are cross-sectional views showing a manufacturing method of a semiconductor device according to a sixth embodiment.
- Embodiments according to the present invention will be described below with reference to the drawings. These embodiments by no means restrict the present invention.
- FIGS. 1 to 7 are a perspective view showing a method of manufacturing a semiconductor device according to a first embodiment of the present invention. First, an SOI (Silicon On Insulator) substrate is prepared. An
SOI layer 30 has a thickness of, for example, about 50 nm to 100 nm. Channel doping is carried out to a body region, which acts as a channel, of theSOI layer 30 so that the channel has an impurity density of about 1×1017 cm−3. - Next, a
silicon nitride film 40 is deposited on theSOI layer 30 to a thickness of about 70 nm and patterned. TheSOI layer 30 is etched by RIE using thesilicon nitride film 40 as a hard mask after thesilicon nitride film 40 is patterned. With this treatment, theFin 30 composed of silicon is formed on aBOX layer 20 as shown inFIG. 1 . The upper surface of theFin 30 is covered with thesilicon nitride film 40. Note that the material of thefilm 40 is not limited to silicon nitride. Thesilicon nitride film 40 may be removed before a gate electrode is formed. In this case, the upper surface of theFin 30 also acts as a channel of a transistor. - Next, a
gate insulation film 50 is formed on side surfaces of theFin 30. Thegate insulation film 50 may be formed by oxidizing theFin 30 or by depositing a high dielectric film such as hafnium silicate and the like on theFin 30. Subsequently, apolysilicon film 60 is deposited to a thickness of about 300 nm as a gate electrode material. At the time, since thepolysilicon film 60 is deposited so as to cover theFin 30, a large step is formed on the surface of thepolysilicon film 60 according to the step of theFin 30 as shown inFIG. 2 . It is difficult to form a gate electrode pattern on the stepped surface of thepolysilicon film 60 by a photoresist. To cope with this problem, thepolysilicon film 60 is flattened by CMP (Chemical Mechanical Polishing) and etched back until thesilicon nitride film 40 is exposed as shown inFIG. 3 . Next, as shown inFIG. 4 , apolysilicon film 61 is deposited again as a gate electrode material. At the time, thepolysilicon film 61 has a thickness of, for example, about 50 nm. - Next, a
silicon nitride film 70 used as a hard mask is deposited on thepolysilicon film 61 to a thickness of about 100 nm. As shown inFIG. 5 , thesilicon nitride film 70 is formed into a gate electrode pattern using lithography and RIE. Next, thepolysilicon films silicon nitride film 70 as the hard mask after it is patterned. With this treatment, agate electrode 62 composed of polysilicon is formed so as to cover both the side surfaces and the upper surface of the body region (channel region) of theFin 30 as shown inFIG. 5 . Thepolysilicon films gate electrode 62. Asilicon nitride film 70 is used as a protective film of thegate electrode 62 at a subsequent step. Accordingly, thesilicon nitride film 70 is also called aprotective film 70. - Thereafter, a TEOS film is deposited as a material of a gate side wall film. As shown in
FIG. 6 , a gateside wall film 80 is formed by etching back the TEOS film. The gateside wall film 80 has thickness of about 40 nm. At the time, aside wall film 81 may be formed also on side surfaces of theFin 30. Next, thesilicon nitride film 40 on theFin 30 is removed by being RIE etched. At the time, although theprotective film 70 on thegate electrode 62 is also etched, it remains on thegate electrode 62 because it is thicker than thesilicon nitride film 40. Further, thesilicon nitride film 40 on the body region in theFin 30 remains because it is covered with thegate electrode 62. - Next, the source/drain region in the
Fin 30 is subjected to silicidation. For example, Er may be used for nMOS and Pt may be used for pMOS as a metal material used to subject the source/drain region to silicidation. With this arrangement, the source/drain region of the nMOS is made to ErSi and the source/drain region of the pMOS is made to PtSi. At the time, thegate electrode 62 is not subjected to silicidation because it is covered with thesilicon nitride film 70 and the gateside wall film 80. - Next, an
interlayer insulation film 90 composed of, for example, a TEOS film is deposited to a thickness of about 400 nm. Subsequently, theinterlayer insulation film 90 is flattened by CPM, thereby the surface of thegate electrode 62 is exposed. Alternately, CMP may be stopped before thegate electrode 62 is polished up to the surface thereof. In this case, theprotective film 70 is removed using a thermal phosphoric acid solution. With this treatment, the upper surface of thegate electrode 62 is exposed.FIG. 7 shows a structure at the time. - Subsequent manufacturing steps will be described referring to
FIG. 8A toFIG. 11B . -
FIGS. 8A, 9A , 10A, and 11A are cross-sectional views taken along a line A-A ofFIG. 7 .FIGS. 8B, 9B , 10B andFIG. 11B are cross-sectional views taken along a line B-B ofFIG. 7 . When the upper surface of thegate electrode 62 is exposed by CMP or the like, a structure shown inFIGS. 8A and 8B are obtained. - Next, as shown in
FIGS. 9A and 9B , ametal layer 110 composed of, for example, nickel is deposited on thegate electrode 62. Next, thegate electrode 62 composed of polysilicon and themetal layer 110 composed of nickel are silicided by subjecting the structure shown inFIGS. 9A and 9B to a heat treatment. With these treatments, thegate electrode 62 is made to nickel silicide (NiSi). In this process, thegate electrode 62 is fully silicided. This means that theoverall gate electrode 62 is substantially silicided, and it is not always necessary to fully silicided theoverall gate electrode 62. For example, polysilicon may somewhat remain in the portion of thegate electrode 62 in contact with theBOX layer 20. - Here, it is desired to pay attention to the
gate electrode 62 ofFIG. 9B . The film thickness T1 of the portion of thegate electrode 62 on thesilicon nitride film 40 is relatively thin, whereas the thickness T2 of the portion of thegate electrode 62 in the vicinities of the side surfaces of theFin 30 is relatively thick. Accordingly, thegate electrode 62 on thesilicon nitride film 40 is made to silicide having a large nickel content (hereinafter, referred to as Ni rich silicide) as well as thegate electrode 62 in the vicinities of the side surfaces of theFin 30 is made to silicide having a small nickel content (hereinafter, referred to as Si rich silicide). - Subsequently, the unreacted metal in the
metal layer 110 is removed. At the time, since the Ni rich silicide has the large nickel content, it is removed likewise the metal. Accordingly, as shown inFIGS. 10A and 10B , the upper portion of thegate electrode 62, which is made to the Ni rich silicide, is also removed off, and atrench 115 is formed on the upper surface of thegate electrode 62. Thetrench 115 has a depth of about 50 nm. As can be found referring toFIG. 10B , when the upper portion of thegate electrode 62 is removed, thegate electrode 62 across theFin 30 is disconnected in the portion of thetrench 115 on theFin 30. The problem described above is caused by this phenomenon. - To cope with the problem, the
trench 115 is filled with aconductor 120 using a damascene process as shown inFIGS. 11A and 11B . In particularly, theconductor 120 is flattened by CMP after it is deposited. The thickness of theconductor 120 is, for example, about 150 nm. With this step, theconductor 120 is caused to remain in thetrench 115. Theconductor 120 is a metal containing any of, for example, nickel, tungsten, platinum, cobalt, molybdenum, aluminum, tantalum, titanium, erbium, ytterbium and palladium or a semiconductor containing germanium, silicon. Typically, theconductor 120 is nickel or polysilicon. - Thereafter, a Fin-FET is completed using a conventional semiconductor manufacturing method. For example, an interlayer insulation film composed of a silicon oxide film is deposited and a contact hole is formed thereto. Further, a metal wiring is formed.
- In the embodiment, when the Ni rich silicide is removed, the
trench 115 is formed on thegate electrode 62. Filling thetrench 115 with theconductor 120 prevents the disconnection (increase in resistance) of thegate electrode 62 composed of silicide. With this arrangement, since an advantage of using the metal gate electrode for the Fin-FET can be sufficiently exhibited, the performance of the transistor can be improved. - Further, according to the embodiment, the full-silicidation of the gate electrode and the silicidation of the source/drain region can be carried out by separate steps. Accordingly, the source/drain region can be silicided up to a desired depth. In this way, a leak current and the like caused by excessively deep silicidation of the source/drain region can be suppressed.
- In the first embodiment, nickel is used as the
metal layer 110. However, themetal layer 110 may be composed of a metal such as tungsten, platinum, cobalt, molybdenum, titanium, erbium, ytterbium and palladium, or the like. - According to the embodiment, there can be manufactured the semiconductor device includes the
BOX layer 20 as an insulation layer, theFin 30 formed on theBOX layer 20 and made of a semiconductor material, thegate insulation film 50 provided on the side surfaces of theFin 30, thegate electrode 62 provided on both the side surfaces of theFin 30, and theconductor 120 connecting the portion of thegate electrode 62 on one side surface of theFin 30 and the portion of thegate electrode 62 on the other side surface thereof. - In the semiconductor device manufactured as described above, the portions of the
gate electrode 62 provided on both the side surfaces of theFin 30 are electrically connected to each other through the low resistance conductor. Accordingly, the semiconductor device can be operated normally without increasing the resistance of the gate electrode. - A method of manufacturing a semiconductor device of a second embodiment is different from the first embodiment in that a silicon germanium (SiGe)
film 210 is deposited in place of thepolysilicon film 61. In the manufacturing steps shown in FIGS. 1 to 7, since the manufacturing steps of the second embodiment other than a step of depositing the silicon germanium (SiGe)film 210 are the same as those of the first embodiment, explanation of them is omitted. - The
SiGe film 210 is deposited as a cap material. TheSiGe film 210 has a thickness of about 50 nm. TheSiGe film 210 has a germanium concentration of about 30%. -
FIGS. 12A, 13A , 14A, and 15A are cross-sectional views corresponding to a cross section taken along the line A-A of and 7.FIGS. 12B, 13B , 14B, and 15B are cross-sectional views corresponding to a cross section taken along the line B-B ofFIG. 7 . As shown inFIG. 12B , in the second embodiment, theSiGe film 210 is formed on apolysilicon film 60. TheSiGe film 210 is formed as the cap and removed in a subsequent step. Accordingly, thepolysilicon film 60 is used as a gate electrode. Hereinafter, thepolysilicon film 60 is also called agate electrode 60. - Next, the
SiGe film 210 is selectively removed by wet etching. With this treatment, atrench 116 is formed on the upper surfaces of thepolysilicon film 60 and aprotective film 40. Further, the upper surface of thegate electrode 60 is exposed. Subsequently, as shown inFIGS. 13A and 13B , ametal layer 110 made of, for example, nickel is deposited on thegate electrode 60. Next, thegate electrode 60 made of polysilicon is silicided by heat-treating a structure shown inFIGS. 13A and 13B . With this treatment, thegate electrode 60 is made to nickel silicide (NiSi). At the time, thegate electrode 60 is fully silicided. - Here, it is desired to pay attention to the
gate electrode 60 ofFIG. 13B . Since theSiGe film 210 acting as the cap covers thesilicon nitride film 40, nogate electrode 60 is provided on thesilicon nitride film 40. Accordingly, no silicide is formed on thesilicon nitride film 40. Themetal layer 110 fully silicided thegate electrode 60 separated to both the sides of theFin 30. - Subsequently, the unreacted metal in the
metal layer 110 is removed. At the same time, a Ni rich silicide formed on the separatedgate electrode 60 is removed. However, no silicide exists on thesilicon nitride film 40, the upper surface of thesilicon nitride film 40 is flat as shown inFIGS. 14A and 14B . - Next, as shown in
FIGS. 15A and 15B , thetrench 116 is filled with aconductor 120 using a damascene process. In particularly, theconductor 120 is flattened by CMP after it is deposited. The thickness of theconductor 120 is, for example, about 150 nm. With this arrangement, theconductor 120 is caused to remain in thetrench 116. - According to the second embodiment, since the
SiGe film 210 having the predetermined thickness is removed, thetrench 116 having a predetermined depth is formed on thegate electrode 60 and theprotective film 40. Since theconductor 120 is filled in thetrench 116 by the damascene process, theconductor 120 is formed on theprotective film 40 as thick as theSiGe film 210. More specifically, the thickness of theconductor 120 which is formed on theprotective film 40 by the damascene process, can be controlled by controlling the thickness of theSiGe film 210. Accordingly, the damascene process can be applied easily as well as the thickness of theconductor 120 formed on theprotective film 40 can be easily controlled. As a result, the resistance value of the gate electrode can be easily controlled. Further, the second embodiment has the same advantage as the first embodiment. - In the above embodiments, the
metal layer 110 is deposited on the upper surface of thegate electrode 62, andgate electrode 62 is silicided only from the upper surface thereof. In this case, the proximity of the upper surface of thegate electrode 62 is made to Ni rich silicide, and the proximity of the bottom surface of thegate electrode 62 is made to Si rich silicide. Accordingly, the work function of thegate electrode 62 is different between the upper portion and the lower portion of theFin 30. Thus, the threshold voltage of a transistor is different between the upper and lower portions of theFin 30. As a result, the threshold voltage of the transistor may be dispersed and the S-factor (sub-threshold characteristics) thereof may be deteriorated. - A method of manufacturing a semiconductor device of a third embodiment can manufacture a semiconductor device that suppresses dispersion of the threshold voltage and the S-factor.
- FIGS. 16 to 18 are perspective views showing a manufacturing method of the semiconductor device according to the third embodiment of the present invention. First, a
Fin 30 and aprotective film 40 are formed on aBOX layer 20 likewise the first embodiment (refer toFIG. 1 ). Next, after agate insulation film 50 is formed, apolysilicon film 310 is deposited to a thickness of about 50 nm as a gate electrode material. Subsequently, as shown inFIG. 16 , thepolysilicon film 310 remains on side surfaces of theFin 30 by anisotropically etching thepolysilicon film 310. Thepolysilicon film 310 formed on the side surfaces of theFin 30 acts as a gate electrode at a subsequent step. - Next, as shown in
FIG. 16 , aSiGe film 320 is deposited to a thickness of an about 300 nm. TheSiGe film 320 has a germanium concentration of about 30%. At the time, since theSiGe film 320 is deposited so as to cover theFin 30, a large step is formed on the surface of theSiGe film 320 according to a step of theFin 30 as shown inFIG. 16 . It is difficult to form a resist pattern of a gate electrode on the surface of the steppedSiGe film 320. - To cope with this problem, the
SiGe film 320 is flattened by CMP and etched back until thesilicon nitride film 40 is exposed as shown inFIG. 17 . Next, as shown inFIG. 18 , aSiGe film 321 is deposited again. At the time, theSiGe film 321 has a thickness of, for example, about 50 nm. TheSiGe film 321 has a germanium concentration of about 30%. - Next,
silicon nitride film 330 used as a hard mask is deposited on theSiGe film 321 to a thickness of about 100 nm. As shown inFIG. 19 , thesilicon nitride film 330 is formed into the gate electrode pattern using lithography and RIE. Next, theSiGe films 320 and the 321 are etched by RIE using thesilicon nitride film 330 as the hard mask after it is patterned. With these steps, theSiGe films Fin 30 as shown inFIG. 19 . - Thereafter, the same steps as those shown in
FIGS. 6 and 7 are carried out. When the gateside wall film 80 is formed to a structure shown inFIG. 19 , since thepolysilicon film 310 is covered, a subsequent perspective view of the third embodiment is the same as those ofFIGS. 6 and 7 . Figures of the third embodiment corresponding toFIGS. 6 and 7 are omitted. However, inFIG. 7 , the surface of theSiGe film 321 is exposed in place of thegate electrode 62.FIGS. 20A, 21A , 22A, and 23A are cross-sectional views corresponding to a cross section taken along the line A-A of andFIG. 7 .FIGS. 20B, 21B , 22B and 23B are cross-sectional views corresponding to a cross section taken along the line B-B ofFIG. 7 . Subsequent manufacturing steps will be described referring toFIG. 20A toFIG. 23B . When the upper surface of theSiGe film 321 is exposed by CMP or the like, a structure shown inFIGS. 20A and 20B are obtained. - Next, the
SiGe films trench 117 is formed on the upper surface of theprotective film 40 as well as the upper and side surfaces of thegate electrode 310 are exposed as shown inFIGS. 21A and 21B . It is desired here to pay attention to that the side surfaces of thegate electrode 310 is exposed. - Subsequently, as shown in
FIGS. 22A and 22B , ametal layer 110 made of, for example, nickel is deposited on thegate electrode 310. Next, thegate electrode 310 made of the polysilicon is fully silicided by heat-treating a structure shown inFIGS. 22A and 22B . With this treatment, thegate electrode 310 is changed to nickel silicide (NiSi). At this time, thegate electrode 310 is silicided from the side surfaces thereof as shown by arrows shown inFIG. 22B . With this treatment, the silicon concentration and the nickel concentration are made approximately constant in thegate electrode 310 regardless of the position of a channel. That is, the ratio of the silicon concentration and the nickel concentration are made approximately constant from the upper portion to the lower portion of thepolysilicon film 310, respectively. Next, as shown inFIG. 23A and 23B , aconductor 120 is filled in the positions, at which theSiGe films trench 117 is filled with theconductor 120, and theconductor 120 is deposited on the side surfaces of thegate electrode 310. More specifically, after theconductor 120 is deposited, it is flattened by CMR The thickness of theconductor 120 is, for example, about 250 nm. With this arrangement, theconductor 120 remains in thetrench 117. - According to the third embodiment, the
gate electrode 310 is silicided from the side surfaces thereof. Accordingly, the portion of thegate electrode 310 in the proximity of the upper portion of theFin 30 and the portion of thegate electrode 310 in the proximity of the lower portion thereof have approximately the same nickel concentration. Thus, thegate electrode 310 has an approximately equal work function in the lower portion and the upper portion of theFin 30. As a result, since a threshold voltage of the transistor is stable, the dispersion of the threshold voltage is reduced and an S-factor is improved. - In the third embodiment, the
trench 117 is formed on theprotective film 40 likewise the second embodiment. Thus, the third embodiment has the same advantage as the second embodiment. It is needless to say that the third embodiment also has the advantage of the first embodiment. - A fourth embodiment is different from the first embodiment in that a gate electrode is patterned without fattening a gate electrode material.
-
FIG. 24 toFIG. 30B are cross-sectional views showing a manufacturing method of a semiconductor device according to the fourth embodiment of the present invention.FIGS. 25B, 26B , 27B, 28B, 29B, and 30B are views when structures shown inFIGS. 25A, 26A , 27A, 28A, 29A, and 30A are observed from any of right and left sides. - First, a
Fin 30 and aprotective film 40 are formed on aBOX layer 20 likewise the first embodiment. Next, agate insulation film 50 is formed on side surfaces of aFin 30. Subsequently, as shown inFIG. 24 , apolysilicon film 410 as a gate electrode material is deposited so as to cover theFin 30 and theprotective film 40. Thepolysilicon film 410 has a thickness of, for example, 100 nm. Thepolysilicon film 410 is made to a gate electrode at a subsequent step. Anamorphous silicon 410 may be deposited in place of thepolysilicon film 410. Next, asilicon nitride film 420 as a first insulation film is deposited on thepolysilicon film 410. The thickness of theconductor 420 is, for example, about 20 nm. Thesilicon nitride film 420 is used as a hard mask. Next, asilicon oxide film 430 as a second insulation film is deposited on thesilicon nitride film 420. The thickness of thesilicon oxide film 430 is, for example, about 150 nm. Thesilicon oxide film 430 is used also as a hard mask. Subsequently, the surface of thesilicon oxide film 430 is flattened using CMP or the like. In this way, a structure shown inFIG. 24 is obtained. - Next, the
silicon oxide film 430 is formed to a gate electrode pattern as shown inFIGS. 25A and 25B . - After a photoresist (not shown) is removed, the
silicon nitride film 420 is etched by RIE or the like using thesilicon oxide film 430 as the mask as shown inFIGS. 26A and 26B . - After the
silicon oxide film 430 is removed, thepolysilicon film 410 is etched by RIE or the like using thesilicon nitride film 420 as the mask as shown inFIGS. 27A and 27B . Further, when the silicon nitride film is removed, thepolysilicon film 410 remains in the gate electrode pattern. Thepolysilicon film 410 is also called agate electrode 410. - Next, an impurity is implanted in the
Fin 30 using thegate electrode 410 as the mask. Further, a source/drain diffusion layer is formed by carrying out a heat treatment. Next, a TEOS film is deposited as a material of a gate side wall material and etched by RIE. With this step, a gateside wall film 440 is formed on side surfaces of thegate electrode 410 as shown inFIG. 28B . Note that the implantation and the heat treatment for forming the source/drain diffusion layer may be carried out after forming the gateside wall film 440. - If necessary, the
gate electrode 410 is subjected to a surface treatment. After the surface treatment, ametal film 450 composed of, for example, nickel film is deposited on thegate electrode 410 as shown inFIGS. 29A and 29B . The thickness of themetal film 450 is, for example, about 100 nm. Subsequently, a structure shown inFIGS. 29A and 29B is annealed at about 450° C. With this treatment, themetal film 450 reacts with thegate electrode 410, and thegate electrode 410 is made to nickel silicide. Thegate electrode 410 made of polysilicon before silicidation is not flattened by CMP or the like. Accordingly, as shown inFIG. 29A , thegate electrode 410 covers theBOX layer 20, theFin 30, and the like by an approximately uniform thickness TG. With this arrangement, thegate electrode 410 is silicided approximately uniformly as shown by an arrow ofFIG. 29A . That is, thegate electrode 410 has an approximately uniform nickel concentration after the silicidation. - Next, an
unreacted metal film 450 is removed using SPM (Sulfuric acid-Hydrogen Peroxide Mixture). With this treatment, thegate electrode 410 fully silicided is completed as shown inFIG. 30A andFIG. 30B . As described above, thegate electrode 410 has an approximately uniform nickel concentration and has no Ni rich silicide. Accordingly, when theunreacted metal film 450 is removed, thegate electrode 410 on theFin 30 is not removed. As a result, thegate electrode 410 is not disconnected. Explanation of subsequent steps is omitted because they are the same as those of the first embodiment. - According to the fourth embodiment, the
gate electrode 410 is formed by using the hard masks of thesilicon nitride film 420 and thesilicon oxide film 430. Thus, thegate electrode 410 can be processed without flattening it by CMP or the like. As a result, since thegate electrode 410 is fully silicided approximately uniformly, thegate electrode 410 is not removed, and thegate electrode 410 is not disconnected. - According to the fourth embodiment, two types of hard masks, that is, the
silicon nitride film 420 and thesilicon oxide film 430 are used. If only thesilicon oxide film 430 is used as the hard mask, when thesilicon oxide film 430 is removed after thegate electrode 410 is formed, theBOX layer 20 is removed together with thesilicon oxide film 430. To prevent the disadvantage, thesilicon nitride film 420 is provided as the hard mask for forming thegate electrode 410. Ordinarily, a hard mask is necessary to pattern thesilicon nitride film 420. Thus, thesilicon oxide film 430 is provided as the hard mask for forming thesilicon nitride film 420. - If the hard mask can be removed without etching the
BOX layer 20, any one of thesilicon nitride film 420 and thesilicon oxide film 430 may be used. - A fifth embodiment is different from the fourth embodiment in that a
silicon germanium film 510 is used in place of thesilicon nitride film 420 and thesilicon oxide film 430. - FIGS. 31 to 32 are cross-sectional views showing a manufacturing method of a semiconductor device according to a fifth embodiment of the present invention.
FIG. 31B andFIGS. 31A and 32A are views when a structure shown inFIGS. 31A and 32A is observed from any of right and left sides. - First, a
Fin 30 and aprotective film 40 are formed on aBOX layer 20 likewise the first embodiment. Next, agate insulation film 50 is formed on side surfaces of theFin 30. Subsequently, as shown inFIGS. 31A and 31B , apolysilicon film 410 as a gate electrode material is deposited so as to cover theFin 30 and theprotective film 40. Anamorphous silicon 410 may be deposited in place of thepolysilicon film 410. - Next, a (silicon germanium)
SiGe film 510 as a mask insulation film is deposited on thepolysilicon film 410. The thickness of theSiGe film 510 is, for example, about 200 nm. TheSiGe film 510 is used as a hard mask. Next, the surface of theSiGe film 510 is flattened using CMP or the like. - Then, a gate electrode pattern is formed to the
SiGe film 510 using lithography and RIE. After a photoresist (not shown) is removed, thepolysilicon film 410 is etched by RIE or the like using theSiGe film 510 as the mask as shown inFIGS. 32A and 32B . At the time, theSiGe film 510 and thepolysilicon film 410 may be continuously processed to the gate electrode pattern at the same process step. Further, when theSiGe film 510 is selectively removed, thepolysilicon film 410 remains in a state that it is processed to the gate electrode pattern. TheSiGe film 510 can be selectively removed to a silicon oxide film. Accordingly, theSiGe film 510 can be removed without etching theBOX layer 20. - Explanation of subsequent steps is omitted because they are the same as those of the fourth embodiment.
- According to the fifth embodiment, the
gate electrode 410 is formed using the single layer hard mask made of theSiGe film 510 without flattening thegate electrode 410 by CMP or the like. The single layer hard mask can be more easily processed than the double layer hard mask of the fourth embodiment. Accordingly, in the fifth embodiment, thegate electrode 410 can be formed by relatively simple manufacturing steps. Further, the fifth embodiment has the same advantage as the fourth embodiment. - In a sixth embodiment, when a Fin is formed, a conductor is previously formed on the Fin. With this arrangement, a gate electrode can be prevented from being disconnected above the Fin.
- FIGS. 33 to 41 are cross-sectional views showing a manufacturing method of a semiconductor device according to the sixth embodiment of the present invention.
FIGS. 39B, 40B , and 41B are views when structures shown inFIGS. 39A, 40A , and 41A are observed from any of right and left sides, respectively. - First, a
silicon nitride film 610 as a first insulation film is deposited on an SOI layer. Next, apolysilicon film 620 as a conductor is deposited on thesilicon nitride film 610. Subsequently, asilicon nitride film 630 as a second insulation film is deposited on thepolysilicon film 620. With these steps, a structure shown inFIG. 33 is obtained. Thesilicon nitride film 610 insulates between thepolysilicon film 620 and theFin 30. Thepolysilicon film 620 connects between the portions of a gate electrode formed right and left of theFin 30 at subsequent step. Thesilicon nitride film 630 is used as a hard mask. - Next, the
silicon nitride film 630 is formed to a Fin pattern by using lithography and RIE. Then, thepolysilicon films 620, thesilicon nitride film 610, and theSOI layer 30 are etched by RIE using the patternedsilicon nitride film 630 as the hard mask. In this way, aFin portion 640 is formed as shown inFIG. 34 . The patterned SOI layer is used as a body of the Fin. Accordingly, the patternedSOI layer 30 is also called aFin 30. - Next, as shown in
FIG. 35 , a hafnium silicate (HfSiO) film, for example, is deposited as agate insulation film 650 so as to cover theFin portion 640. Note that thegate insulation film 650 may be a silicon oxide film formed by oxidizing theFin portion 640. - Next, a
polysilicon film 660 is deposited so as to cover theFin portion 640. Thepolysilicon film 660 is etched back using RIE, CDE, or the like up to or below the bottom surface level of thepolysilicon film 620. With this treatment, thegate insulation film 650 that covers the side surfaces of thepolysilicon film 620 is exposed. - As shown in
FIG. 37 , the exposedgate insulation film 650 is removed and the side surfaces of thepolysilicon film 620 are exposed. After the side surfaces of thepolysilicon film 620 are rinsed, apolysilicon film 661 is deposited again so as to cover theFin portion 640. Otherwise, silicon is epitaxially grown so as to cover theFin portion 640. As shown inFIG. 38 , the thus formedpolysilicon film 661 is integrated with thepolysilicon film 660 and thepolysilicon film 620. - Next, the surface of the
polysilicon film 661 is flattened using CMP or the like. At the time, although thesilicon nitride film 630 is exposed, thepolysilicon film 620 remains in a state that it is covered with thesilicon nitride film 630. - Next, the
polysilicon films gate electrode 662 is formed as shown inFIGS. 39A and 39B . - Then, as shown in
FIG. 40 , side wall surfaces 670 are formed on side surfaces of thegate electrode 662. The side wall surfaces 670 are made of, for example, TEOS films. An impurity is implanted in theFin 30, and further theFin 30 is annealed, thereby a source/drain diffusion layer is formed. If necessary, thegate electrode 662 is subjected to a surface treatment. After the surface treatment, ametal film 110 made of, for example, nickel is deposited on thegate electrode 662. The thickness of themetal film 110 is, for example, about 100 nm. With these treatments, a structure shown inFIGS. 40A and 40B is obtained. Subsequently, the structure shown inFIGS. 40A and 40B is annealed at about 450° C. With this treatment, themetal film 110 reacts with thegate electrode 662, and thegate electrode 662 is made to nickel silicide. - Next, an
unreacted metal film 110 is removed using SPM. In this way,gate electrodes FIGS. 41A and 41B . Note that thegate electrode 662 may be silicided after an interlayer film is deposited and etched back to expose the surface of thegate electrode 662. - Explanation of subsequent steps is omitted because they are the same as those of the first embodiment.
- In the sixth embodiment, the
gate electrode 662 is flattened before it is silicided. Accordingly, in thegate electrode 662 after silicidation, theupper gate electrode 662 a is made to Ni rich silicide, and thelower gate electrode 662 b is made to Si rich silicide. Accordingly, when anunreacted metal layer 110 is removed, thegate electrode 662 a may be removed. However, in the sixth embodiment, thepolysilicon film 620 acts as a conductor for connecting the portions ofgate electrode 662 disposed right and left of theFin portion 640 to each other. Thus, a problem that thegate electrode 662 is disconnected does not occur. According to the sixth embodiment, theconductor 120 is disposed at a position lower than the upper surface of thegate electrode 62. The semiconductor device according to the sixth embodiment further includes thesilicon nitride film 630 as the second insulation film formed on theconductor 120. Since thesilicon nitride film 630 protects theconductor 120 from being etched, the portions of thegate electrode 62 disposed on both the sides of theFin 30 are electrically connected to each other by the low resistance conductor. Accordingly, the semiconductor device can be operated normally without increasing the resistance of the gate electrode. - In the above embodiment, the number of times of the anneal process for forming the silicide is not limited to once. That is, the anneal process may be partly carried out several times. The gate insulation film may be composed of a high dielectric material having a dielectric constant higher than that of the silicon oxide film, an oxide film, an oxinitride film, and the like of the high dielectric material, in addition to the silicon oxide film and hafnium silicate.
- In the above embodiment, an SOI substrate is used. However, a bulk silicon substrate may be used.
Claims (20)
1. A manufacturing method of a semiconductor device, comprising:
forming a Fin-type body on an insulation layer, the Fin-type body being made of a semiconductor material and having an upper surface covered with a protective film;
forming a gate insulation film on side surfaces of the Fin-type body;
depositing a gate electrode material so as to cover the Fin-type body;
planarizing the gate electrode material;
forming a gate electrode by processing the gate electrode material;
depositing an interlayer insulation film so as to cover the gate electrode;
exposing the upper surface of the gate electrode;
depositing a metal layer on the upper surface of the gate electrode;
siliciding the gate electrode by reacting the gate electrode with the metal layer;
forming a trench on the upper surface of the protective film by removing an unreacted metal in the metal layer; and
filling the trench with a conductor.
2. The manufacturing method of a semiconductor device according to claim 1 , wherein
the metal layer includes any one of nickel, tungsten, platinum, cobalt, molybdenum, titanium, erbium, ytterbium and palladium.
3. A manufacturing method of a semiconductor device, comprising:
forming a Fin-type body on an insulation layer, the Fin-type body being made of a semiconductor material and having an upper surface covered with a protective film;
forming a gate insulation film on side surfaces of the Fin-type body;
depositing a gate electrode material so as to cover the Fin-type body;
exposing the upper surface of the protective film by flattening the gate electrode material;
depositing a cap material different from the gate electrode material on the gate electrode material and the protective film;
forming a gate electrode and a cap covering the upper surface of the gate electrode by processing the gate electrode material and the cap material;
depositing an interlayer insulation film so as to cover the gate electrode and the cap;
exposing the upper surface of the cap by planarizing the interlayer insulation film;
exposing the upper surfaces of the gate electrode and the protective film by removing the cap as well as forming a trench on the upper surfaces of the gate electrode and the protective film;
depositing a metal layer on the upper surface of the gate electrode;
siliciding the gate electrode by reacting the gate electrode with the metal layer;
removing an unreacted metal in the metal layer; and
filling the trenches with a conductor.
4. The manufacturing method of a semiconductor device according to claim 3 , wherein
the metal layer includes any one of nickel, tungsten, platinum, cobalt, molybdenum, titanium, erbium, ytterbium and palladium.
5. A manufacturing method of a semiconductor device, comprising:
forming a Fin-type body on an insulation layer, the Fin-type body being made of a semiconductor material and having an upper surface covered with a protective film;
forming a gate insulation film on side surfaces of the Fin-type body;
depositing a gate electrode material on the gate insulation film;
depositing a covering material different from the gate electrode material so as to cover the Fin-type body and the gate electrode material;
planarizing the covering material;
forming a gate electrode and a cover covering the upper surface of the gate electrode by processing the gate electrode material and the covering material;
forming a gate side wall on side surfaces of the gate electrode and the cover;
depositing an interlayer insulation film so as to cover the gate electrode and the cover;
exposing the upper surface of the cover by planarizing the interlayer insulation film;
forming a trench on the upper surface and side surfaces of the gate electrode by removing the cover;
depositing a metal layer on the upper surface and the side surfaces of the gate electrode;
siliciding the gate electrode by reacting the gate electrode with the metal layer; and
removing an unreacted metal in the metal layer; and
filling the trenches with a conductor.
6. The manufacturing method of a semiconductor device according to claim 5 , wherein
the metal layer includes any one of nickel, tungsten, platinum, cobalt, molybdenum, titanium, erbium, ytterbium and palladium.
7. A manufacturing method of a semiconductor device, comprising:
forming a Fin-type body on an insulation layer, the Fin-type body being made of a semiconductor material and having an upper surface covered with a protective film;
forming a gate insulation film on side surfaces of the Fin-type body;
depositing a gate electrode material so as to cover the Fin-type body;
depositing a first insulation film so as to cover the gate electrode material;
depositing a second insulation film so as to cover the first insulation film;
planarizing the second insulation film;
patterning the second insulation film into a gate electrode pattern;
patterning the first insulation film into the gate electrode pattern by using the second insulation film as a mask;
patterning the gate electrode material into the gate electrode pattern by using the first insulation film as a mask;
depositing a metal layer on the gate electrode; and
siliciding the gate electrode by reacting the gate electrode with the metal layer.
8. The manufacturing method of a semiconductor device according to claim 7 , wherein
the first insulation film is a silicon nitride film, and
the second insulation film is a silicon oxide film.
9. The manufacturing method of a semiconductor device according to claim 7 , wherein
the metal layer includes any one of nickel, tungsten, platinum, cobalt, molybdenum, titanium, erbium, ytterbium and palladium.
10. A manufacturing method of a semiconductor device, comprising:
forming a Fin-type body on an insulation layer, the Fin-type body being made of a semiconductor material and having an upper surface covered with a protective film;
forming a gate insulation film on side surfaces of the Fin-type body;
depositing a gate electrode material so as to cover the Fin-type body;
depositing a mask insulation layer so as to cover the gate electrode material;
planarizing the mask insulation layer;
patterning the mask insulation layer into a gate electrode pattern; and
forming a gate electrode by patterning the gate electrode material into the gate electrode pattern using the mask insulation layer as a mask.
11. The manufacturing method of a semiconductor device according to claim 10 , wherein
the mask insulation layer is a silicon germanium film.
12. The manufacturing method of a semiconductor device according to claim 10 , wherein
the metal layer includes any one of nickel, tungsten, platinum, cobalt, molybdenum, titanium, erbium, ytterbium and palladium.
13. A method of manufacturing a semiconductor device, comprising:
sequentially depositing a first insulation film, a conductor, and a second insulation film on a semiconductor layer;
patterning the second insulation film;
forming a Fin-type body by etching the conductor, the first insulation film, and the semiconductor layer using the second insulation film as a mask after patterning the second insulation film;
forming a gate insulation film on side surfaces of the Fin-type body;
depositing a gate electrode material so as to cover the Fin-type body;
etching the gate electrode material to a level lower than the bottom surface of the conductor;
removing the gate insulation film formed on the side surfaces of the conductor;
further depositing the gate electrode material so as to cover the conductor and the second insulation film;
flattening the gate electrode material;
patterning the gate electrode material into a gate electrode pattern; and
forming the gate electrode by patterning the gate electrode material into the gate electrode pattern using the mask insulation film as a mask.
14. The manufacturing method of a semiconductor device according to claim 13 , wherein
when depositing the gate electrode material so as to cover the conductor and the second insulation film, the gate electrode material is deposited by a CVD method or an epitaxial growth.
15. The manufacturing method of a semiconductor device according to claim 13 , wherein
the conductor is a metal includes any one of nickel, tungsten, platinum, cobalt, molybdenum, aluminum, tantalum, titanium, erbium, ytterbium and palladium, or a semiconductor material includes any one of germanium and silicon.
16. The manufacturing method of a semiconductor device according to claim 13 , wherein
the gate insulation film is made of a high dielectric material having a dielectric constant higher than that of the silicon oxide film.
17. A semiconductor device comprising:
an insulation layer;
a Fin-type body formed on the insulation layer and made of a semiconductor material;
a gate insulation film formed on side surfaces of the Fin-type body;
a gate electrode having portions formed on both the side surfaces of the Fin-type body; and
a conductor formed on the Fin-type body for connecting the portion of the gate electrode on one side surface of the Fin-type body to the portion thereof on the other side of the Fin-type body.
18. The semiconductor device according to claim 17 , wherein
the conductor is provided below a level of the upper surface of the gate electrode.
19. The semiconductor device according to claim 17 , wherein
the conductor is a metal includes any one of nickel, tungsten, platinum, cobalt, molybdenum, aluminum, tantalum, titanium, erbium, ytterbium and palladium, or a semiconductor material includes any one of germanium and silicon.
20. The semiconductor device according to claim 18 , wherein
the conductor is a metal includes any one of nickel, tungsten, platinum, cobalt, molybdenum, aluminum, tantalum, titanium, erbium, ytterbium and palladium, or a semiconductor material includes any one of germanium and silicon.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/588,336 US7915130B2 (en) | 2005-12-16 | 2009-10-13 | Method of manufacturing a semiconductor device |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2005-363355 | 2005-12-16 | ||
JP2005363355A JP2007165772A (en) | 2005-12-16 | 2005-12-16 | Semiconductor device and manufacturing method therefor |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/588,336 Division US7915130B2 (en) | 2005-12-16 | 2009-10-13 | Method of manufacturing a semiconductor device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20070148843A1 true US20070148843A1 (en) | 2007-06-28 |
Family
ID=38194362
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/635,039 Abandoned US20070148843A1 (en) | 2005-12-16 | 2006-12-07 | Semiconductor device and method of manufacturing the same |
US12/588,336 Active US7915130B2 (en) | 2005-12-16 | 2009-10-13 | Method of manufacturing a semiconductor device |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/588,336 Active US7915130B2 (en) | 2005-12-16 | 2009-10-13 | Method of manufacturing a semiconductor device |
Country Status (2)
Country | Link |
---|---|
US (2) | US20070148843A1 (en) |
JP (1) | JP2007165772A (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2009153712A1 (en) * | 2008-06-17 | 2009-12-23 | Nxp B.V. | Finfet method and device |
US20100264497A1 (en) * | 2009-04-21 | 2010-10-21 | International Business Machines Corporation | Multiple Vt Field-Effect Transistor Devices |
US20150200111A1 (en) * | 2014-01-13 | 2015-07-16 | Globalfoundries Inc. | Planarization scheme for finfet gate height uniformity control |
CN105448688A (en) * | 2014-07-09 | 2016-03-30 | 中芯国际集成电路制造(上海)有限公司 | Gate formation method and semiconductor device |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101797961B1 (en) | 2011-06-09 | 2017-11-16 | 삼성전자주식회사 | Method for fabricating semiconductor device |
US8691652B2 (en) * | 2012-05-03 | 2014-04-08 | United Microelectronics Corp. | Semiconductor process |
US8829617B2 (en) | 2012-11-30 | 2014-09-09 | International Business Machines Corporation | Uniform finFET gate height |
JP2022154154A (en) | 2021-03-30 | 2022-10-13 | 株式会社東芝 | Semiconductor device |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040094807A1 (en) * | 2002-08-23 | 2004-05-20 | Chau Robert S. | Tri-gate devices and methods of fabrication |
US20040142524A1 (en) * | 2002-08-12 | 2004-07-22 | Grupp Daniel E. | Insulated gate field effect transistor having passivated Schottky barriers to the channel |
US6846734B2 (en) * | 2002-11-20 | 2005-01-25 | International Business Machines Corporation | Method and process to make multiple-threshold metal gates CMOS technology |
US20050104096A1 (en) * | 2003-11-17 | 2005-05-19 | Deok-Hyung Lee | FinFETs having first and second gates of different resistivities, and methods of fabricating the same |
US20050136605A1 (en) * | 2003-12-22 | 2005-06-23 | Murto Robert W. | MOS transistor gates with thin lower metal silicide and methods for making the same |
US20050199963A1 (en) * | 2004-03-12 | 2005-09-15 | Semiconductor Leading Edge Technologies, Inc. | Semiconductor device and manufacturing method therefor |
US20050258477A1 (en) * | 2004-05-19 | 2005-11-24 | Tomohiro Saito | Semiconductor device and method of manufacturing the same |
US20060071275A1 (en) * | 2004-09-30 | 2006-04-06 | Brask Justin K | Nonplanar transistors with metal gate electrodes |
-
2005
- 2005-12-16 JP JP2005363355A patent/JP2007165772A/en active Pending
-
2006
- 2006-12-07 US US11/635,039 patent/US20070148843A1/en not_active Abandoned
-
2009
- 2009-10-13 US US12/588,336 patent/US7915130B2/en active Active
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040142524A1 (en) * | 2002-08-12 | 2004-07-22 | Grupp Daniel E. | Insulated gate field effect transistor having passivated Schottky barriers to the channel |
US20040094807A1 (en) * | 2002-08-23 | 2004-05-20 | Chau Robert S. | Tri-gate devices and methods of fabrication |
US6846734B2 (en) * | 2002-11-20 | 2005-01-25 | International Business Machines Corporation | Method and process to make multiple-threshold metal gates CMOS technology |
US20050104096A1 (en) * | 2003-11-17 | 2005-05-19 | Deok-Hyung Lee | FinFETs having first and second gates of different resistivities, and methods of fabricating the same |
US20050136605A1 (en) * | 2003-12-22 | 2005-06-23 | Murto Robert W. | MOS transistor gates with thin lower metal silicide and methods for making the same |
US20050199963A1 (en) * | 2004-03-12 | 2005-09-15 | Semiconductor Leading Edge Technologies, Inc. | Semiconductor device and manufacturing method therefor |
US20050258477A1 (en) * | 2004-05-19 | 2005-11-24 | Tomohiro Saito | Semiconductor device and method of manufacturing the same |
US20060071275A1 (en) * | 2004-09-30 | 2006-04-06 | Brask Justin K | Nonplanar transistors with metal gate electrodes |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2009153712A1 (en) * | 2008-06-17 | 2009-12-23 | Nxp B.V. | Finfet method and device |
US20110089493A1 (en) * | 2008-06-17 | 2011-04-21 | Nxp B.V. | Finfet method and device |
US8216894B2 (en) | 2008-06-17 | 2012-07-10 | Nxp B.V. | FinFET method and device |
US20100264497A1 (en) * | 2009-04-21 | 2010-10-21 | International Business Machines Corporation | Multiple Vt Field-Effect Transistor Devices |
US8110467B2 (en) * | 2009-04-21 | 2012-02-07 | International Business Machines Corporation | Multiple Vt field-effect transistor devices |
US8878298B2 (en) | 2009-04-21 | 2014-11-04 | International Business Machines Corporation | Multiple Vt field-effect transistor devices |
US20150200111A1 (en) * | 2014-01-13 | 2015-07-16 | Globalfoundries Inc. | Planarization scheme for finfet gate height uniformity control |
CN105448688A (en) * | 2014-07-09 | 2016-03-30 | 中芯国际集成电路制造(上海)有限公司 | Gate formation method and semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
JP2007165772A (en) | 2007-06-28 |
US7915130B2 (en) | 2011-03-29 |
US20100035396A1 (en) | 2010-02-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11121133B2 (en) | Semiconductor device with fin transistors and manufacturing method of such semiconductor device | |
USRE45944E1 (en) | Structure for a multiple-gate FET device and a method for its fabrication | |
US9356146B2 (en) | Semiconductor device with recess, epitaxial source/drain region and diffuson | |
US7759737B2 (en) | Dual structure FinFET and method of manufacturing the same | |
JP5222520B2 (en) | Manufacturing method of semiconductor device | |
US8143668B2 (en) | SiGe MOSFET semiconductor device with sloped source/drain regions | |
US6806534B2 (en) | Damascene method for improved MOS transistor | |
US7915130B2 (en) | Method of manufacturing a semiconductor device | |
US20110012201A1 (en) | Semiconductor device having fins FET and manufacturing method thereof | |
US20060071291A1 (en) | Semiconductor device and method of manufacturing the same | |
US20060115941A1 (en) | Method of fabricating transistor including buried insulating layer and transistor fabricated using the same | |
JP2010537425A (en) | MOS structure exhibiting low contact resistance and method for forming the same | |
JP5968708B2 (en) | Semiconductor device | |
JP2006054423A (en) | Semiconductor device and its manufacturing method | |
US7674714B2 (en) | Method of fabricating semiconductor devices having a gate silicide | |
JPWO2006068027A1 (en) | Semiconductor device and manufacturing method thereof | |
JP2004152790A (en) | Semiconductor device and its manufacturing method | |
JP3998665B2 (en) | Semiconductor device and manufacturing method thereof | |
US7833867B2 (en) | Semiconductor device and method for manufacturing the same | |
US8076203B2 (en) | Semiconductor device and method of manufacturing the same | |
JP6416329B2 (en) | Semiconductor device and manufacturing method thereof | |
JP2007519217A (en) | Semiconductor device and manufacturing method thereof | |
JP2005243664A (en) | Semiconductor device and its manufacturing method | |
JP2005019473A (en) | Semiconductor device and its manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: KABUSHIKI KAISHA TOSHIBA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SAITO, TOMOHIRO;KANEKO, AKIO;YAGISHITA, ATSUSHI;REEL/FRAME:019007/0952;SIGNING DATES FROM 20070213 TO 20070220 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |