US20070075385A1 - Sidewall SONOS gate structure with dual-thickness oxide and method of fabricating the same - Google Patents

Sidewall SONOS gate structure with dual-thickness oxide and method of fabricating the same Download PDF

Info

Publication number
US20070075385A1
US20070075385A1 US11/243,165 US24316505A US2007075385A1 US 20070075385 A1 US20070075385 A1 US 20070075385A1 US 24316505 A US24316505 A US 24316505A US 2007075385 A1 US2007075385 A1 US 2007075385A1
Authority
US
United States
Prior art keywords
oxide
gate
forming
substrate
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/243,165
Inventor
Tzyh-Cheang Lee
Jiunn-Ren Hwang
Tsung-Lin Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US11/243,165 priority Critical patent/US20070075385A1/en
Priority to TW095102589A priority patent/TWI267201B/en
Priority to CNA2006100649648A priority patent/CN1945851A/en
Publication of US20070075385A1 publication Critical patent/US20070075385A1/en
Priority to US12/648,598 priority patent/US8653576B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/792Field effect transistors with field effect produced by an insulated gate with charge trapping gate insulator, e.g. MNOS-memory transistors
    • H01L29/7923Programmable transistors with more than two possible different levels of programmation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/401Multistep manufacturing processes
    • H01L29/4011Multistep manufacturing processes for data storage electrodes
    • H01L29/40117Multistep manufacturing processes for data storage electrodes the electrodes comprising a charge-trapping insulator
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/4234Gate electrodes for transistors with charge trapping gate insulator

Definitions

  • the present invention relates to nonvolatile memory devices, and particularly to a sidewall SONOS.(silicon-oxide-nitride-oxide-silicon) gate structure with dual-thickness oxide and methods of fabricating a nonvolatile memory device having the same.
  • Nonvolatile memories are classified into a stacked gate structure and a SONOS (silicon-oxide-nitride-oxide-silicon) gate structure depending on the type of its gate structure.
  • the SONOS gate structure has gained increased interest due to the simplicity of the bitcell structure and process, low-voltage operation and its immunity to extrinsic charge loss as compared to traditional floating gate based nonvolatile memories.
  • the SONOS gate structure nonvolatility is achieved by storing charge in nitride traps and surrounding the nitride with oxide to form an oxide-nitride-oxide stack on the sidewall of a gate electrode, also named a sidewall SONOS gate structure, which does not include a floating gate and is compatible with standard logic CMOS fabrication processes.
  • the sidewall SONOS gate structure typically utilizes thin and uniform tunnel oxide for both electron program and hole erase operations resulting in programming time slower than desired for many high-density embedded flash applications. Since the tunnel oxide is formed after the gate formation, the use of a thin bottom oxide grown on the silicon substrate for providing a thin tunnel oxide, however, also provides a thin sidewall oxide grown on the gate sidewall, which causes severe read disturb in the selected bitcell and gate disturb in the unselected bitcells sharing the same word line during a read operation.
  • One approach to minimize gate disturb for the sidewall SONOS gate structure would be to increase the thickness of the tunnel oxide, but the use of the much thicker tunnel oxide will lower program/erase (P/E) speed. It is therefore desirable to provide a novel SONOS gate structure for inhibiting gate disturb and keeping high program/erase efficiency simultaneously.
  • Embodiments of the present invention include a sidewall SONOS gate structure with dual-thickness oxide for reducing impacts of tunnel thickness on gate disturb and program/erase speed and methods of fabricating the same.
  • the present invention provides a SONOS gate structure comprising: a gate pattern with sidewalls on a substrate, wherein the gate pattern comprises a gate dielectric layer and a gate electrode; an oxide structure on the substrate and the sidewalls of the gate pattern, wherein the oxide structure comprises a relatively thinner oxide portion on the substrate and a relatively thicker oxide portion on one of the sidewalls of the gate pattern; and trapping dielectric spacers on the oxide structure laterally adjacent to the sidewalls of the gate pattern respectively.
  • the present invention provides a method of forming a SONOS gate structure, comprising: forming a gate pattern with sidewalls on a substrate, wherein the gate pattern comprises a gate dielectric layer patterned on the substrate and a gate electrode patterned on the gate dielectric layer; forming a first oxide layer on the gate pattern and the substrate; etching back the first oxide layer to expose the substrate and the top of the gate electrode, leaving oxide spacers along the sidewalls of the gate pattern respectively; forming a second oxide layer on the substrate and the oxide spacers, wherein the second oxide layer on the substrate is a relatively thinner oxide portion, and a combination of the oxide spacer and the second oxide layer along one of the sidewalls of the gate pattern is a relatively thicker oxide portion; and forming trapping dielectric spacers on the second oxide layer adjacent to the sidewalls of the gate pattern respectively.
  • the present invention provides a method of forming a SONOS gate structure, comprising: forming a gate pattern with sidewalls on a substrate, wherein the gate pattern comprises a gate dielectric layer patterned on the substrate and a gate electrode patterned on the gate dielectric layer; forming a first oxide layer on the gate pattern and the substrate; forming a first dielectric layer on the first oxide layer; etching back the first dielectric layer to expose the first oxide layer, leaving first dielectric spacers on the first oxide layer adjacent to the sidewalls of the gate pattern respectively; etching back the first oxide layer and the first dielectric spacers to expose the substrate and the top of the gate electrode, leaving oxide spacers along the sidewalls of the gate pattern respectively, and leaving the first dielectric spacers on the oxide spacers respectively; forming a second oxide layer on the exposed portions of the substrate, the gate electrode and the oxide spacers; forming a second dielectric layer on the first dielectric spacers and the second oxide layer; and etching back the second oxide layer on
  • FIG. 1 is a cross-sectional diagram illustrating an exemplary embodiment of a sidewall SONOS gate structure with dual-thickness oxide
  • FIGS. 2A to 2 F are cross-sectional diagrams illustrating a method of forming the dual-thickness oxide scheme for the sidewall SONOS gate structure in accordance with one embodiment of the present invention.
  • FIGS. 3A to 3 F are cross-sectional diagrams illustrating another method of forming the dual-thickness oxide scheme for the sidewall SONOS gate structure in accordance with one embodiment of the present invention.
  • Preferred embodiments of the present invention provide a sidewall SONOS gate structure with dual-thickness oxide for reducing impacts of tunnel thickness on gate disturb and program/erase speed and methods of fabricating the same.
  • the dual-thickness oxide comprises a relatively thinner oxide portion overlying a substrate, serving as a thin tunnel oxide layer for keeping good program/erase efficiency, and a relatively thicker oxide portion overlying sidewalls of a gate electrode for reducing gate disturb.
  • the dual-thickness oxide therefore can inhibit gate disturb and keep high program/erase speed simultaneously.
  • the dual-thickness oxide is intended to include silicon oxide or any other oxide-based dielectric materials.
  • the embodiments of the present invention illustrate an oxide layer for forming a tunnel layer of the SONOS gate structure, the present invention also provides value when using any other dielectric materials for forming the tunnel layer.
  • FIG. 1 illustrates an exemplary embodiment of a sidewall SONOS gate structure with dual-thickness oxide.
  • An example of a sidewall SONOS gate structure comprises a gate pattern with sidewalls 15 on a substrate 10 .
  • the gate pattern includes a gate dielectric layer 12 patterned on a substrate 10 , and a gate electrode 14 patterned on the gate dielectric layer 12 .
  • a dual-thickness oxide structure 16 is provided to line the substrate 10 and the sidewalls 15 of the gate pattern.
  • Trapping dielectric spacers 18 is patterned on the dual-thickness oxide structure 16 laterally adjacent to the sidewalls 15 respectively.
  • Source/drain regions 20 are formed in the substrate 10 separated apart from each other laterally adjacent to the trapping dielectric spacers 18 .
  • the substrate 10 may comprise an elementary semiconductor such as silicon, germanium, or a compound semiconductor.
  • the substrate 10 may include an epitaxial layer overlying a bulk semiconductor, a silicon germanium layer overlying a bulk silicon, a silicon layer overlying a bulk silicon germanium, or a semiconductor-on-insulator (SOI) structure.
  • SOI semiconductor-on-insulator
  • the substrate 10 may comprise an isolation feature to separate different devices formed thereon.
  • the gate dielectric layer 12 may comprises a silicon oxide layer, which may be formed through a thermal oxidation process or a chemical vapor deposition (CVD) process.
  • the gate dielectric layer 12 is also to be appreciated other well-known dielectric material such as nitrides, oxynitride, high-k materials, any other non-conductive materials, and combinations thereof.
  • the thickness of the gate dielectric layer 12 is chosen specifically for the scaling requirements of the sidewall SONOS memory device technology.
  • the gate electrode 14 may comprise a polysilicon layer formed through, for example Low Pressure CVD (LPCVD) methods, CVD methods and Physical Vapor Deposition (PVD) sputtering methods employing suitable silicon source materials. If desired the polysilicon layer may be ion implanted to the desired conductive type. It is to be appreciated other well-known gate electrode material such as metal, metal alloys, single crystalline silicon, or any combinations thereof.
  • the dual-thickness oxide structure 16 includes a thinner oxide portion 16 a on the substrate 10 and a thicker oxide portion 16 b on the sidewalls 15 .
  • the thinner oxide portion 16 a serving as a thin tunnel oxide layer, may reaches to a thickness T 1 , less than or equal to about 60 Angstroms (for example, about 20 ⁇ 60 Angstroms), which can keep good program/erase efficiency.
  • the thicker oxide portion 16 b may reaches to a thickness T 2 greater than or equal to about 70 Angstroms (for example, about 70 ⁇ 200 Angstroms), which can inhibit gate disturb.
  • the dual-thickness oxide structure 16 is preferably made of silicon oxide through the use of a thermal oxidation process or a chemical vapor deposition (CVD) process. Other suitable dielectric materials may be used in place of silicon oxide, for example high-k dielectric materials, metal oxide materials or any other oxide-based materials.
  • the trapping dielectric spacers 18 are formed through advances in deposition, lithography and masking techniques and dry etch processes.
  • the trapping dielectric spacer 18 is preferably a silicon nitride layer.
  • Other suitable dielectric materials may be used in place of silicon nitride, for example silicon oxynitride, boron nitride, or high-k dielectric materials with a high amount of trap-sites.
  • FIGS. 2A to 2 F illustrate a method of forming the dual-thickness oxide scheme for the sidewall SONOS gate structure in accordance with one embodiment of the present invention. Explanation of the same or similar portions to the description in FIG. 1 is omitted herein.
  • a dielectric material, a gate material and a hard mask material are successively deposited on an active area of the substrate 10 , and then those stacked layers are patterned to form a gate pattern 11 with the sidewalls 15 .
  • the gate pattern 11 includes the gate dielectric layer 12 and the gate electrode 14 .
  • the hard mask material is then removed.
  • the patterning step may be accomplished using photolithography and etching to transfer the pattern defined by a photomask to the deposited materials.
  • the photolithography process may include photoresist coating, soft baking, mask aligning, exposing, post-exposure baking, developing photoresist, hard baking, and photoresist stripping.
  • the etching process may include wet etch, dry etch, ion-reactive-etch (RIE), and other suitable processing.
  • a first oxide layer 22 is formed on the substrate 10 , which covers at least the sidewalls 15 .
  • the first oxide layer 22 is grown on the exposed portions of the substrate 10 and the gate electrode 14 through a thermal oxidation process to reach a thickness t 3 from about 100 Angstroms to about 300 Angstroms.
  • the first oxide layer 22 is preferably made of silicon oxide through the use of a thermal oxidation process or a chemical vapor deposition (CVD) process.
  • CVD chemical vapor deposition
  • Other suitable dielectric materials may be used in place of silicon oxide, for example high-k dielectric materials, metal oxide materials or any other oxide-based materials.
  • the first oxide layer 22 is etched back to expose the top of the gate electrode 14 , leaving oxide spacers 22 a on the sidewalls 15 respectively.
  • certain regions (horizontal portions) of the first oxide layer 22 are etched to expose the substrate 10 and the top of the gate electrode 14 , leaving certain regions (vertical portions) of the first oxide layer 22 laterally adjacent to the gate electrode 14 and the gate dielectric layer 12 .
  • the etch back process may use an anisotropic etch process, such as dry etch, RIE (Reactive Ion Etching), or other plasma etching processes.
  • a second oxide layer 24 is formed on the substrate 10 to line the oxide spacers 22 a and the top of the gate electrode 14 .
  • the second oxide layer 24 is conformally grown on the exposed portions of the substrate 10 , the oxide spacers 24 and the gate electrode 14 through an oxidation process to reach a thickness t 4 from about 20 Angstroms to about 60 Angstroms.
  • the combination of the oxide spacer 22 a and the second oxide layer 24 therefore functions as the dual-thickness oxide structure 16 as described in FIG. 1 , wherein the second oxide layer 24 on the substrate 10 is for the thinner oxide portion 16 a application, and the oxide spacer 22 a combined with the second oxide layer 24 along the sidewall 15 is for the thicker oxide portion 16 b application.
  • the second oxide layer 24 is preferably made of silicon oxide through the use of a thermal oxidation process or a chemical vapor deposition (CVD) process.
  • Other suitable dielectric materials may be used in place of silicon oxide, for example high-k dielectric materials, metal oxide materials or any other oxide-based materials.
  • the second oxide layer 24 is intended to use an oxide material the same as the first oxide layer 22 .
  • the present invention also provides value when the second oxide layer 24 uses an oxide material different from that used in the first oxide layer 22 .
  • a trapping dielectric material 18 a is deposited on the substrate 10 to cover the second oxide layer 24 , and then the trapping dielectric material 18 a is patterned as the dielectric spacers 18 laterally adjacent to the sidewalls 15 respectively, as depicted in FIG. 2F , through advances in lithography and masking techniques and dry etch processes.
  • the trapping dielectric material 18 a is preferably a silicon nitride layer.
  • Other suitable dielectric materials may be used in place of silicon nitride, for example silicon oxynitride, boron nitride, or high-k dielectric materials with a high amount of trap-sites.
  • source/drain regions will be formed in the substrate 10 by implanting ion dopants into the substrate 10 with the trapping dielectric spacers 18 as the implantation mask.
  • the second oxide layer 24 remaining on the top of the gate electrode 14 may be retained or removed, which is not limited in the present invention.
  • FIGS. 3A to 3 F illustrate another method of forming the dual-thickness oxide scheme for the sidewall SONOS gate structure in accordance with one embodiment of the present invention. Explanation of the same or similar portions to the description in FIG. 1 is omitted herein.
  • a dielectric material, a gate material and a hard mask material are successively deposited on an active area of the substrate 10 , and then those stacked layers are patterned to form the gate pattern 11 with the sidewalls 15 .
  • the gate pattern 11 includes the gate dielectric layer 12 and the gate electrode 14 which are sequentially stacked.
  • the hard mask material is then removed.
  • the patterning step including the photolithography process and the etching process is similar to that described in FIG. 2A , thus omitted herein.
  • a first oxide layer 32 and a first dielectric layer 34 are successively formed on the substrate 10 .
  • the first oxide layer 32 is grown on the exposed portions of the substrate 10 and the gate electrode 14 through a thermal oxidation process to reach a thickness t 5 from about 70 Angstroms to about 200 Angstroms.
  • the first oxide layer 32 is preferably made of silicon oxide through the use of a thermal oxidation process or a chemical vapor deposition (CVD) process.
  • CVD chemical vapor deposition
  • Other suitable dielectric materials may be used in place of silicon oxide, for example high-k dielectric materials, metal oxide materials or any other oxide-based materials.
  • the first dielectric layer 34 is conformally deposited on the first oxide layer 32 through the use of CVD.
  • the first dielectric layer 34 is a silicon nitride layer with a thickness t 6 of about 80 ⁇ 120 Angstroms.
  • Other suitable dielectric materials may be used in place of silicon nitride, for example silicon oxynitride, boron nitride, or high-k dielectric materials with a high amount of trap-sites.
  • the first dielectric layer 34 is etched back to expose horizontal regions of the first oxide layer 32 , leaving dielectric spacers 34 a on the vertical regions of the first oxide layer 32 laterally adjacent to the sidewalls 15 respectively.
  • the etch back process may use an anisotropic etch process, such as dry etch, RIE (Reactive Ion Etching), or other plasma etching processes.
  • the first oxide layer 32 is etched back to expose the substrate 10 and the top of the gate electrode 14 , leaving oxide spacers 32 a on the sidewalls 15 respectively.
  • horizontal portions of the first oxide layer 32 are etched to expose the substrate 10 and the top of the gate electrode 14 , leaving vertical portions of the first oxide layer 32 laterally adjacent to the gate electrode 14 and the gate dielectric layer 12 .
  • portions of the dielectric spacers 34 are etched to be leveled off with the oxide spacers 32 a , leaving the dielectric spacers 34 a ′′ on the oxide spacers 32 a respectively.
  • the etch back process may use an anisotropic etch process, such as dry etch, RIE (Reactive Ion Etching), or other plasma etching processes.
  • a second oxide layer 36 is selectively formed on the exposed portions of the oxide spacers 32 a , the gate electrode 14 and the substrate 10 .
  • the second oxide layer 36 is selectively grown on the exposed portions of the substrate 10 , the oxide spacers 24 and the gate electrode 14 through an oxidation process to reach a thickness from about 20 Angstroms to about 60 Angstroms.
  • the second oxide layer 36 is preferably made of silicon oxide through the use of a thermal oxidation process. Other suitable dielectric materials may be used in place of silicon oxide, for example high-k dielectric materials, metal oxide materials or any other. oxide-based materials.
  • the second oxide layer 36 is intended to use an oxide material the same as the first oxide layer 32 .
  • the present invention also provides value when the second oxide layer 36 uses an oxide material different from that used in the first oxide layer 32 . Therefore, the combination of the oxide spacer 32 a and the second oxide layer 36 functions as the dual-thickness oxide structure 16 as described in FIG. 1 , wherein the second oxide layer 36 with a relatively thinner thickness disposed on the substrate 10 is for the thinner oxide portion 16 a application, and the oxide spacer 32 a with a relatively thicker thickness disposed along the sidewall 15 is for the thicker oxide portion 16 b application.
  • a second dielectric layer 38 is deposited on the substrate 10 to cover the second oxide layer 36 and the dielectric spacers 34 a ′′.
  • the second dielectric layer 38 is a silicon nitride layer.
  • Other suitable dielectric materials may be used in place of silicon nitride, for example silicon oxynitride, boron nitride, or high-k dielectric materials with a high amount of trap-sites.
  • the second dielectric layer 38 is intended to use a trapping dielectric material the same as the first dielectric layer 34 .
  • the present invention also provides value when the second dielectric layer 38 uses a trapping dielectric material different from that used in the first dielectric layer 34 .
  • the combination of the second dielectric layer 38 and the dielectric spacers 34 a ′′ therefore functions as a trapping dielectric material, which is then patterned as the trapping dielectric spacers 18 laterally adjacent to the sidewalls 15 respectively, as described in FIG. 3F , through advances in lithography and masking techniques and dry etch processes.
  • source/drain regions will be formed in the substrate 10 by implanting ion dopants into the substrate 10 with the trapping dielectric spacers 18 as the implantation mask.
  • the second oxide layer 36 remaining on the top of the gate electrode 14 may be retained or removed, which is not limited in the present invention.

Abstract

A SONOS gate structure has an oxide structure on a substrate having gate pattern thereon. The oxide structure has a relatively thinner oxide portion on the substrate for keeping good program/erase efficiency, and a relatively thicker oxide portion on sidewalls of the gate pattern for inhibiting gate disturb. Trapping dielectric spacers are on formed the oxide structure laterally adjacent to said sidewalls of said gate pattern respectively.

Description

    TECHNICAL FIELD
  • The present invention relates to nonvolatile memory devices, and particularly to a sidewall SONOS.(silicon-oxide-nitride-oxide-silicon) gate structure with dual-thickness oxide and methods of fabricating a nonvolatile memory device having the same.
  • BACKGROUND
  • Nonvolatile memories (NVM) are classified into a stacked gate structure and a SONOS (silicon-oxide-nitride-oxide-silicon) gate structure depending on the type of its gate structure. The SONOS gate structure has gained increased interest due to the simplicity of the bitcell structure and process, low-voltage operation and its immunity to extrinsic charge loss as compared to traditional floating gate based nonvolatile memories. The SONOS gate structure nonvolatility is achieved by storing charge in nitride traps and surrounding the nitride with oxide to form an oxide-nitride-oxide stack on the sidewall of a gate electrode, also named a sidewall SONOS gate structure, which does not include a floating gate and is compatible with standard logic CMOS fabrication processes.
  • The sidewall SONOS gate structure typically utilizes thin and uniform tunnel oxide for both electron program and hole erase operations resulting in programming time slower than desired for many high-density embedded flash applications. Since the tunnel oxide is formed after the gate formation, the use of a thin bottom oxide grown on the silicon substrate for providing a thin tunnel oxide, however, also provides a thin sidewall oxide grown on the gate sidewall, which causes severe read disturb in the selected bitcell and gate disturb in the unselected bitcells sharing the same word line during a read operation. One approach to minimize gate disturb for the sidewall SONOS gate structure would be to increase the thickness of the tunnel oxide, but the use of the much thicker tunnel oxide will lower program/erase (P/E) speed. It is therefore desirable to provide a novel SONOS gate structure for inhibiting gate disturb and keeping high program/erase efficiency simultaneously.
  • SUMMARY OF THE INVENTION
  • Embodiments of the present invention include a sidewall SONOS gate structure with dual-thickness oxide for reducing impacts of tunnel thickness on gate disturb and program/erase speed and methods of fabricating the same.
  • In one aspect, the present invention provides a SONOS gate structure comprising: a gate pattern with sidewalls on a substrate, wherein the gate pattern comprises a gate dielectric layer and a gate electrode; an oxide structure on the substrate and the sidewalls of the gate pattern, wherein the oxide structure comprises a relatively thinner oxide portion on the substrate and a relatively thicker oxide portion on one of the sidewalls of the gate pattern; and trapping dielectric spacers on the oxide structure laterally adjacent to the sidewalls of the gate pattern respectively.
  • In another aspect, the present invention provides a method of forming a SONOS gate structure, comprising: forming a gate pattern with sidewalls on a substrate, wherein the gate pattern comprises a gate dielectric layer patterned on the substrate and a gate electrode patterned on the gate dielectric layer; forming a first oxide layer on the gate pattern and the substrate; etching back the first oxide layer to expose the substrate and the top of the gate electrode, leaving oxide spacers along the sidewalls of the gate pattern respectively; forming a second oxide layer on the substrate and the oxide spacers, wherein the second oxide layer on the substrate is a relatively thinner oxide portion, and a combination of the oxide spacer and the second oxide layer along one of the sidewalls of the gate pattern is a relatively thicker oxide portion; and forming trapping dielectric spacers on the second oxide layer adjacent to the sidewalls of the gate pattern respectively.
  • In another aspect, the present invention provides a method of forming a SONOS gate structure, comprising: forming a gate pattern with sidewalls on a substrate, wherein the gate pattern comprises a gate dielectric layer patterned on the substrate and a gate electrode patterned on the gate dielectric layer; forming a first oxide layer on the gate pattern and the substrate; forming a first dielectric layer on the first oxide layer; etching back the first dielectric layer to expose the first oxide layer, leaving first dielectric spacers on the first oxide layer adjacent to the sidewalls of the gate pattern respectively; etching back the first oxide layer and the first dielectric spacers to expose the substrate and the top of the gate electrode, leaving oxide spacers along the sidewalls of the gate pattern respectively, and leaving the first dielectric spacers on the oxide spacers respectively; forming a second oxide layer on the exposed portions of the substrate, the gate electrode and the oxide spacers; forming a second dielectric layer on the first dielectric spacers and the second oxide layer; and etching back the second dielectric layer to expose the second oxide layer, leaving second dielectric spacers adjacent to the sidewalls of the gate pattern respectively.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The aforementioned objects, features and advantages of this invention will become apparent by referring to the following detailed description of the preferred embodiments with reference to the accompanying drawings, wherein:
  • FIG. 1 is a cross-sectional diagram illustrating an exemplary embodiment of a sidewall SONOS gate structure with dual-thickness oxide;
  • FIGS. 2A to 2F are cross-sectional diagrams illustrating a method of forming the dual-thickness oxide scheme for the sidewall SONOS gate structure in accordance with one embodiment of the present invention; and
  • FIGS. 3A to 3F are cross-sectional diagrams illustrating another method of forming the dual-thickness oxide scheme for the sidewall SONOS gate structure in accordance with one embodiment of the present invention.
  • DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
  • Preferred embodiments of the present invention provide a sidewall SONOS gate structure with dual-thickness oxide for reducing impacts of tunnel thickness on gate disturb and program/erase speed and methods of fabricating the same. Particularly, the dual-thickness oxide comprises a relatively thinner oxide portion overlying a substrate, serving as a thin tunnel oxide layer for keeping good program/erase efficiency, and a relatively thicker oxide portion overlying sidewalls of a gate electrode for reducing gate disturb. The dual-thickness oxide therefore can inhibit gate disturb and keep high program/erase speed simultaneously. The dual-thickness oxide is intended to include silicon oxide or any other oxide-based dielectric materials. Although the embodiments of the present invention illustrate an oxide layer for forming a tunnel layer of the SONOS gate structure, the present invention also provides value when using any other dielectric materials for forming the tunnel layer.
  • Reference will now be made in detail to the present embodiments, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts. In the drawings, the shape and thickness of one embodiment may be exaggerated for clarity and convenience. This description will be directed in particular to elements forming part of, or cooperating more directly with, apparatus in accordance with the present invention. It is to be understood that elements not specifically shown or described may take various forms well known to those skilled in the art. Further, when a layer is referred to as being on another layer or “on” a substrate, it may be directly on the other layer or on the substrate, or intervening layers may also be present.
  • Herein, a cross-sectional diagram of FIG. 1 illustrates an exemplary embodiment of a sidewall SONOS gate structure with dual-thickness oxide. An example of a sidewall SONOS gate structure comprises a gate pattern with sidewalls 15 on a substrate 10. The gate pattern includes a gate dielectric layer 12 patterned on a substrate 10, and a gate electrode 14 patterned on the gate dielectric layer 12. A dual-thickness oxide structure 16 is provided to line the substrate 10 and the sidewalls 15 of the gate pattern. Trapping dielectric spacers 18 is patterned on the dual-thickness oxide structure 16 laterally adjacent to the sidewalls 15 respectively. Source/drain regions 20 are formed in the substrate 10 separated apart from each other laterally adjacent to the trapping dielectric spacers 18.
  • The substrate 10 may comprise an elementary semiconductor such as silicon, germanium, or a compound semiconductor. The substrate 10 may include an epitaxial layer overlying a bulk semiconductor, a silicon germanium layer overlying a bulk silicon, a silicon layer overlying a bulk silicon germanium, or a semiconductor-on-insulator (SOI) structure. The substrate 10 may comprise an isolation feature to separate different devices formed thereon. The gate dielectric layer 12 may comprises a silicon oxide layer, which may be formed through a thermal oxidation process or a chemical vapor deposition (CVD) process. The gate dielectric layer 12 is also to be appreciated other well-known dielectric material such as nitrides, oxynitride, high-k materials, any other non-conductive materials, and combinations thereof. The thickness of the gate dielectric layer 12 is chosen specifically for the scaling requirements of the sidewall SONOS memory device technology. The gate electrode 14 may comprise a polysilicon layer formed through, for example Low Pressure CVD (LPCVD) methods, CVD methods and Physical Vapor Deposition (PVD) sputtering methods employing suitable silicon source materials. If desired the polysilicon layer may be ion implanted to the desired conductive type. It is to be appreciated other well-known gate electrode material such as metal, metal alloys, single crystalline silicon, or any combinations thereof.
  • The dual-thickness oxide structure 16 includes a thinner oxide portion 16 a on the substrate 10 and a thicker oxide portion 16 b on the sidewalls 15. The thinner oxide portion 16 a, serving as a thin tunnel oxide layer, may reaches to a thickness T1, less than or equal to about 60 Angstroms (for example, about 20˜60 Angstroms), which can keep good program/erase efficiency. The thicker oxide portion 16 b may reaches to a thickness T2 greater than or equal to about 70 Angstroms (for example, about 70˜200 Angstroms), which can inhibit gate disturb. The dual-thickness oxide structure 16 is preferably made of silicon oxide through the use of a thermal oxidation process or a chemical vapor deposition (CVD) process. Other suitable dielectric materials may be used in place of silicon oxide, for example high-k dielectric materials, metal oxide materials or any other oxide-based materials.
  • The trapping dielectric spacers 18 are formed through advances in deposition, lithography and masking techniques and dry etch processes. The trapping dielectric spacer 18 is preferably a silicon nitride layer. Other suitable dielectric materials may be used in place of silicon nitride, for example silicon oxynitride, boron nitride, or high-k dielectric materials with a high amount of trap-sites.
  • Cross-sectional diagrams of FIGS. 2A to 2F illustrate a method of forming the dual-thickness oxide scheme for the sidewall SONOS gate structure in accordance with one embodiment of the present invention. Explanation of the same or similar portions to the description in FIG. 1 is omitted herein. In FIG. 2A, a dielectric material, a gate material and a hard mask material are successively deposited on an active area of the substrate 10, and then those stacked layers are patterned to form a gate pattern 11 with the sidewalls 15. The gate pattern 11 includes the gate dielectric layer 12 and the gate electrode 14. The hard mask material is then removed. The patterning step may be accomplished using photolithography and etching to transfer the pattern defined by a photomask to the deposited materials. The photolithography process may include photoresist coating, soft baking, mask aligning, exposing, post-exposure baking, developing photoresist, hard baking, and photoresist stripping. The etching process may include wet etch, dry etch, ion-reactive-etch (RIE), and other suitable processing.
  • In FIG. 2B, a first oxide layer 22 is formed on the substrate 10, which covers at least the sidewalls 15. For example, the first oxide layer 22 is grown on the exposed portions of the substrate 10 and the gate electrode 14 through a thermal oxidation process to reach a thickness t3 from about 100 Angstroms to about 300 Angstroms. The first oxide layer 22 is preferably made of silicon oxide through the use of a thermal oxidation process or a chemical vapor deposition (CVD) process. Other suitable dielectric materials may be used in place of silicon oxide, for example high-k dielectric materials, metal oxide materials or any other oxide-based materials.
  • Next, in FIG. 2C, the first oxide layer 22 is etched back to expose the top of the gate electrode 14, leaving oxide spacers 22 a on the sidewalls 15 respectively. In detail, certain regions (horizontal portions) of the first oxide layer 22 are etched to expose the substrate 10 and the top of the gate electrode 14, leaving certain regions (vertical portions) of the first oxide layer 22 laterally adjacent to the gate electrode 14 and the gate dielectric layer 12. The etch back process may use an anisotropic etch process, such as dry etch, RIE (Reactive Ion Etching), or other plasma etching processes.
  • In FIG. 2D, a second oxide layer 24 is formed on the substrate 10 to line the oxide spacers 22 a and the top of the gate electrode 14. For example, the second oxide layer 24 is conformally grown on the exposed portions of the substrate 10, the oxide spacers 24 and the gate electrode 14 through an oxidation process to reach a thickness t4 from about 20 Angstroms to about 60 Angstroms. The combination of the oxide spacer 22 a and the second oxide layer 24 therefore functions as the dual-thickness oxide structure 16 as described in FIG. 1, wherein the second oxide layer 24 on the substrate 10 is for the thinner oxide portion 16 a application, and the oxide spacer 22 a combined with the second oxide layer 24 along the sidewall 15 is for the thicker oxide portion 16 b application. The second oxide layer 24 is preferably made of silicon oxide through the use of a thermal oxidation process or a chemical vapor deposition (CVD) process. Other suitable dielectric materials may be used in place of silicon oxide, for example high-k dielectric materials, metal oxide materials or any other oxide-based materials. The second oxide layer 24 is intended to use an oxide material the same as the first oxide layer 22. The present invention also provides value when the second oxide layer 24 uses an oxide material different from that used in the first oxide layer 22.
  • Next, in FIG. 2E, a trapping dielectric material 18 a is deposited on the substrate 10 to cover the second oxide layer 24, and then the trapping dielectric material 18 a is patterned as the dielectric spacers 18 laterally adjacent to the sidewalls 15 respectively, as depicted in FIG. 2F, through advances in lithography and masking techniques and dry etch processes. The trapping dielectric material 18 a is preferably a silicon nitride layer. Other suitable dielectric materials may be used in place of silicon nitride, for example silicon oxynitride, boron nitride, or high-k dielectric materials with a high amount of trap-sites. After completing the dual-thickness oxide structure 16 and the trapping dielectric spacers 18, source/drain regions will be formed in the substrate 10 by implanting ion dopants into the substrate 10 with the trapping dielectric spacers 18 as the implantation mask. The second oxide layer 24 remaining on the top of the gate electrode 14 may be retained or removed, which is not limited in the present invention.
  • Cross-sectional diagrams of FIGS. 3A to 3F illustrate another method of forming the dual-thickness oxide scheme for the sidewall SONOS gate structure in accordance with one embodiment of the present invention. Explanation of the same or similar portions to the description in FIG. 1 is omitted herein. In FIG. 3A, a dielectric material, a gate material and a hard mask material are successively deposited on an active area of the substrate 10, and then those stacked layers are patterned to form the gate pattern 11 with the sidewalls 15. The gate pattern 11 includes the gate dielectric layer 12 and the gate electrode 14 which are sequentially stacked. The hard mask material is then removed. The patterning step including the photolithography process and the etching process is similar to that described in FIG. 2A, thus omitted herein.
  • In FIG. 3B, a first oxide layer 32 and a first dielectric layer 34 are successively formed on the substrate 10. For example, the first oxide layer 32 is grown on the exposed portions of the substrate 10 and the gate electrode 14 through a thermal oxidation process to reach a thickness t5 from about 70 Angstroms to about 200 Angstroms. The first oxide layer 32 is preferably made of silicon oxide through the use of a thermal oxidation process or a chemical vapor deposition (CVD) process. Other suitable dielectric materials may be used in place of silicon oxide, for example high-k dielectric materials, metal oxide materials or any other oxide-based materials. The first dielectric layer 34 is conformally deposited on the first oxide layer 32 through the use of CVD. Preferably, the first dielectric layer 34 is a silicon nitride layer with a thickness t6 of about 80˜120 Angstroms. Other suitable dielectric materials may be used in place of silicon nitride, for example silicon oxynitride, boron nitride, or high-k dielectric materials with a high amount of trap-sites.
  • Next, in FIG. 3C, the first dielectric layer 34 is etched back to expose horizontal regions of the first oxide layer 32, leaving dielectric spacers 34 a on the vertical regions of the first oxide layer 32 laterally adjacent to the sidewalls 15 respectively. The etch back process may use an anisotropic etch process, such as dry etch, RIE (Reactive Ion Etching), or other plasma etching processes.
  • Next, in FIG. 3D, the first oxide layer 32 is etched back to expose the substrate 10 and the top of the gate electrode 14, leaving oxide spacers 32 a on the sidewalls 15 respectively. In detail, horizontal portions of the first oxide layer 32 are etched to expose the substrate 10 and the top of the gate electrode 14, leaving vertical portions of the first oxide layer 32 laterally adjacent to the gate electrode 14 and the gate dielectric layer 12. Also, portions of the dielectric spacers 34 are etched to be leveled off with the oxide spacers 32 a, leaving the dielectric spacers 34 a″ on the oxide spacers 32 a respectively. The etch back process may use an anisotropic etch process, such as dry etch, RIE (Reactive Ion Etching), or other plasma etching processes.
  • In FIG. 3E, a second oxide layer 36 is selectively formed on the exposed portions of the oxide spacers 32 a, the gate electrode 14 and the substrate 10. For example, the second oxide layer 36 is selectively grown on the exposed portions of the substrate 10, the oxide spacers 24 and the gate electrode 14 through an oxidation process to reach a thickness from about 20 Angstroms to about 60 Angstroms. The second oxide layer 36 is preferably made of silicon oxide through the use of a thermal oxidation process. Other suitable dielectric materials may be used in place of silicon oxide, for example high-k dielectric materials, metal oxide materials or any other. oxide-based materials. The second oxide layer 36 is intended to use an oxide material the same as the first oxide layer 32. The present invention also provides value when the second oxide layer 36 uses an oxide material different from that used in the first oxide layer 32. Therefore, the combination of the oxide spacer 32 a and the second oxide layer 36 functions as the dual-thickness oxide structure 16 as described in FIG. 1, wherein the second oxide layer 36 with a relatively thinner thickness disposed on the substrate 10 is for the thinner oxide portion 16 a application, and the oxide spacer 32 a with a relatively thicker thickness disposed along the sidewall 15 is for the thicker oxide portion 16 b application.
  • Still referring to FIG. 3E, a second dielectric layer 38 is deposited on the substrate 10 to cover the second oxide layer 36 and the dielectric spacers 34 a″. The second dielectric layer 38 is a silicon nitride layer. Other suitable dielectric materials may be used in place of silicon nitride, for example silicon oxynitride, boron nitride, or high-k dielectric materials with a high amount of trap-sites. The second dielectric layer 38 is intended to use a trapping dielectric material the same as the first dielectric layer 34. The present invention also provides value when the second dielectric layer 38 uses a trapping dielectric material different from that used in the first dielectric layer 34. The combination of the second dielectric layer 38 and the dielectric spacers 34 a″ therefore functions as a trapping dielectric material, which is then patterned as the trapping dielectric spacers 18 laterally adjacent to the sidewalls 15 respectively, as described in FIG. 3F, through advances in lithography and masking techniques and dry etch processes. After completing the dual-thickness oxide structure 16 and the trapping dielectric spacers 18, source/drain regions will be formed in the substrate 10 by implanting ion dopants into the substrate 10 with the trapping dielectric spacers 18 as the implantation mask. The second oxide layer 36 remaining on the top of the gate electrode 14 may be retained or removed, which is not limited in the present invention.
  • Although the present invention has been described in its preferred embodiments, it is not intended to limit the invention to the precise embodiments disclosed herein. Those skilled in this technology can still make various alterations and modifications without departing from the scope and spirit of this invention. Therefore, the scope of the present invention shall be defined and protected by the following claims and their equivalents.

Claims (20)

1. A SONOS gate structure, comprising:
a gate pattern with sidewalls on a substrate, wherein said gate pattern comprises a gate dielectric layer and a gate electrode;
an oxide structure on said substrate and said sidewalls of said gate pattern, wherein said oxide structure comprises a relatively thinner oxide portion on said substrate and a relatively thicker oxide portion on one of said sidewalls of said gate pattern; and
trapping dielectric spacers on said oxide structure laterally adjacent to said sidewalls of said gate pattern respectively.
2. The SONOS gate structure of claim 1, wherein said relatively thinner oxide portion has a thickness less than or equal to about 60 Angstroms.
3. The SONOS gate structure of claim 1, wherein said relatively thicker oxide portion has a thickness greater than or equal to about 70 Angstroms.
4. The SONOS gate structure of claim 1, wherein said oxide structure comprises silicon oxide.
5. The SONOS gate structure of claim 1, wherein said trapping dielectric spacers comprise silicon nitride.
6. A method of forming a SONOS gate structure, comprising:
forming a gate pattern with sidewalls on a substrate, wherein said gate pattern comprises a gate dielectric layer patterned on said substrate and a gate electrode patterned on said gate dielectric layer;
forming a first oxide layer on said gate pattern and said substrate;
etching back said first oxide layer to expose said substrate and the top of said gate electrode, leaving oxide spacers along said sidewalls of said gate pattern respectively;
forming a second oxide layer on said substrate and said oxide spacers, wherein said second oxide layer on said substrate is a relatively thinner oxide portion, and a combination of said oxide spacer and said second oxide layer along one of said sidewalls of said gate pattern is a relatively thicker oxide portion; and
forming trapping dielectric spacers on said second oxide layer adjacent to said sidewalls of said gate pattern respectively.
7. The method of forming a SONOS gate structure of claim 6, wherein said relatively thinner oxide portion has a thickness about 20˜60 Angstroms.
8. The method of forming a SONOS gate structure of claim 6, wherein said relatively thicker oxide portion has a thickness about 70˜200 Angstroms.
9. The method of forming a SONOS gate structure of claim 6, wherein said first oxide layer and said second oxide layer are formed of silicon oxide.
10. The method of forming a SONOS gate structure of claim 6, wherein said trapping dielectric spacers are formed of silicon nitride.
11. The method of forming a SONOS gate structure of claim 6, further comprising implanting ions into said substrate to form source/drain regions using said trapping dielectric spacers as an implantation mask.
12. A method of forming a SONOS gate structure, comprising:
forming a gate pattern with sidewalls on a substrate, wherein said gate pattern comprises a gate dielectric layer patterned on said substrate and a gate electrode patterned on said gate dielectric layer;
forming a first oxide layer on said gate pattern and said substrate;
forming a first dielectric layer on said first oxide layer;
etching back said first dielectric layer to expose said first oxide layer, leaving first dielectric spacers on said first oxide layer adjacent to said sidewalls of said gate pattern respectively;
etching back said first oxide layer and said first dielectric spacers to expose said substrate and the top of said gate electrode, leaving oxide spacers along said sidewalls of said gate pattern respectively, and leaving said first dielectric spacers on said oxide spacers respectively;
forming a second oxide layer on the exposed portions of said substrate, said gate electrode and said oxide spacers;
forming a second dielectric layer on said first dielectric spacers and said second oxide layer; and
etching back said second dielectric layer to expose said second oxide layer, leaving second dielectric spacers adjacent to said sidewalls of said gate pattern respectively.
13. The method of forming a SONOS gate structure of claim 12, wherein said second oxide layer on said substrate is a relatively thinner oxide portion, and said oxide spacer along said sidewall of said gate pattern is a relatively thicker oxide portion
14. The method of forming a SONOS gate structure of claim 13, wherein said relatively thinner oxide portion has a thickness about 20˜60 Angstroms.
15. The method of forming a SONOS gate structure of claim 13, wherein said relatively thicker oxide portion has a thickness about 70˜200 Angstroms.
16. The method of forming a SONOS gate structure of claim 12, wherein said first oxide layer and said second oxide layer are formed of silicon oxide.
17. The method of forming a SONOS gate structure of claim 12, wherein a combination of said first dielectric spacer and said second dielectric spacer along one of said sidewalls of said gate pattern serves as a trapping dielectric spacer.
18. The method of forming a SONOS gate structure of claim 18, wherein said first dielectric layer and said second dielectric layer are formed of silicon nitride.
19. The method of forming a SONOS gate structure of claim 17, further comprising implanting ions into said substrate to form source/drain regions using said trapping dielectric spacers as an implantation mask.
20. The method of forming a SONOS gate structure of claim 12, wherein said second oxide layer is selectively grown on the exposed portions of said substrate, said gate electrode and said oxide spacers through a thermal oxidation process.
US11/243,165 2005-10-04 2005-10-04 Sidewall SONOS gate structure with dual-thickness oxide and method of fabricating the same Abandoned US20070075385A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US11/243,165 US20070075385A1 (en) 2005-10-04 2005-10-04 Sidewall SONOS gate structure with dual-thickness oxide and method of fabricating the same
TW095102589A TWI267201B (en) 2005-10-04 2006-01-24 Sidewall SONOS gate structure with dual-thickness oxide and method of fabricating the same
CNA2006100649648A CN1945851A (en) 2005-10-04 2006-03-20 SONOS gate structure and method of forming the same
US12/648,598 US8653576B2 (en) 2005-10-04 2009-12-29 Method of fabricating a SONOS gate structure with dual-thickness oxide

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/243,165 US20070075385A1 (en) 2005-10-04 2005-10-04 Sidewall SONOS gate structure with dual-thickness oxide and method of fabricating the same

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/648,598 Division US8653576B2 (en) 2005-10-04 2009-12-29 Method of fabricating a SONOS gate structure with dual-thickness oxide

Publications (1)

Publication Number Publication Date
US20070075385A1 true US20070075385A1 (en) 2007-04-05

Family

ID=37901091

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/243,165 Abandoned US20070075385A1 (en) 2005-10-04 2005-10-04 Sidewall SONOS gate structure with dual-thickness oxide and method of fabricating the same
US12/648,598 Expired - Fee Related US8653576B2 (en) 2005-10-04 2009-12-29 Method of fabricating a SONOS gate structure with dual-thickness oxide

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/648,598 Expired - Fee Related US8653576B2 (en) 2005-10-04 2009-12-29 Method of fabricating a SONOS gate structure with dual-thickness oxide

Country Status (3)

Country Link
US (2) US20070075385A1 (en)
CN (1) CN1945851A (en)
TW (1) TWI267201B (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080128789A1 (en) * 2006-12-04 2008-06-05 Hynix Semiconductor Inc. Semiconductor memory device and method of manufacturing the same
US20120146175A1 (en) * 2010-12-09 2012-06-14 Nicolas Loubet Insulating region for a semiconductor substrate
US8796147B2 (en) 2010-12-17 2014-08-05 Stmicroelectronics, Inc. Layer formation with reduced channel loss
US20160027658A1 (en) * 2013-10-25 2016-01-28 Taiwan Semiconductor Manufacturing Company, Ltd. Lithography using Multilayer Spacer for Reduced Spacer Footing

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101459139B (en) * 2007-12-10 2010-11-03 上海华虹Nec电子有限公司 Manufacturing process for charge trapping device
CN101483154B (en) * 2008-01-07 2010-08-25 中芯国际集成电路制造(上海)有限公司 Manufacturing process for gate lateral wall of dual gate oxide device
CN103165615B (en) * 2011-12-19 2016-01-06 中芯国际集成电路制造(上海)有限公司 Split-gate flash memory and forming method thereof
CN104934306B (en) * 2014-03-18 2018-09-25 中芯国际集成电路制造(上海)有限公司 A kind of manufacturing method of clearance wall of semiconductor apparatus

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040232477A1 (en) * 2003-05-20 2004-11-25 Hiroshi Iwata Semiconductor memory device, semiconductor device and methods of manufacturing them, portable electronic equipment, and IC card
US7151293B1 (en) * 2004-08-27 2006-12-19 Spansion, Llc SONOS memory with inversion bit-lines

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040232477A1 (en) * 2003-05-20 2004-11-25 Hiroshi Iwata Semiconductor memory device, semiconductor device and methods of manufacturing them, portable electronic equipment, and IC card
US7151293B1 (en) * 2004-08-27 2006-12-19 Spansion, Llc SONOS memory with inversion bit-lines

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080128789A1 (en) * 2006-12-04 2008-06-05 Hynix Semiconductor Inc. Semiconductor memory device and method of manufacturing the same
US20120146175A1 (en) * 2010-12-09 2012-06-14 Nicolas Loubet Insulating region for a semiconductor substrate
US8796147B2 (en) 2010-12-17 2014-08-05 Stmicroelectronics, Inc. Layer formation with reduced channel loss
US9000491B2 (en) 2010-12-17 2015-04-07 Stmicroelectronics, Inc. Layer formation with reduced channel loss
US20160027658A1 (en) * 2013-10-25 2016-01-28 Taiwan Semiconductor Manufacturing Company, Ltd. Lithography using Multilayer Spacer for Reduced Spacer Footing
US9892933B2 (en) * 2013-10-25 2018-02-13 Taiwan Semiconductor Manufacturing Company, Ltd. Lithography using multilayer spacer for reduced spacer footing

Also Published As

Publication number Publication date
TW200715573A (en) 2007-04-16
US20100136779A1 (en) 2010-06-03
US8653576B2 (en) 2014-02-18
TWI267201B (en) 2006-11-21
CN1945851A (en) 2007-04-11

Similar Documents

Publication Publication Date Title
US8653576B2 (en) Method of fabricating a SONOS gate structure with dual-thickness oxide
US7176084B2 (en) Self-aligned conductive spacer process for sidewall control gate of high-speed random access memory
TWI606583B (en) Non-volatile memory device method
TW569437B (en) Nonvolatile memory structures and fabrication methods
US20160064398A1 (en) Integrated circuits with finfet nonvolatile memory
JP2008504679A (en) Method of forming a nanocluster charge storage device
JP2008004934A (en) Stacked nonvolatile memory device, and method for fabricating the same
US11968828B2 (en) Method of forming a semiconductor device with a dual gate dielectric layer having middle portion thinner than the edge portions
CN101783350A (en) Flash memory device and manufacturing method the same
US7714376B2 (en) Non-volatile memory device with polysilicon spacer and method of forming the same
US20230369430A1 (en) Memory device and manufacturing method thereof
US7491600B2 (en) Nanocrystal bitcell process integration for high density application
US7320920B2 (en) Non-volatile flash memory device having at least two different channel concentrations and method of fabricating the same
US7429766B2 (en) Split gate type nonvolatile memory device
KR100593599B1 (en) Manufacturing Method of Semiconductor Device
JP2004056071A (en) Method of manufacturing semiconductor device, and semiconductor device
US7948022B2 (en) Flash memory device and method for manufacturing the same
US11211469B2 (en) Third generation flash memory structure with self-aligned contact and methods for forming the same
US6924199B2 (en) Method to form flash memory with very narrow polysilicon spacing
US11488954B2 (en) Method of cointegrating semiconductor structures for different voltage transistors
JPH1167937A (en) Semiconductor non-volatile storage device and manufacture thereof
US7883978B2 (en) Semiconductor device and method for manufacturing the same
US6833580B2 (en) Self-aligned dual-bit NVM cell and method for forming the same
US20060054963A1 (en) Non-volatile and non-uniform trapped-charge memory cell structure and method of fabrication
US20050057971A1 (en) Flash memory cell having multi-program channels

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION