US20060281269A1 - Method and structure of an auxiliary transistor arrangement used for fabricating a semiconductor memory device - Google Patents
Method and structure of an auxiliary transistor arrangement used for fabricating a semiconductor memory device Download PDFInfo
- Publication number
- US20060281269A1 US20060281269A1 US11/506,363 US50636306A US2006281269A1 US 20060281269 A1 US20060281269 A1 US 20060281269A1 US 50636306 A US50636306 A US 50636306A US 2006281269 A1 US2006281269 A1 US 2006281269A1
- Authority
- US
- United States
- Prior art keywords
- doped
- region
- semiconductor device
- doped region
- protective structure
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 43
- 238000000034 method Methods 0.000 title abstract description 24
- 239000004020 conductor Substances 0.000 claims abstract description 40
- 230000001681 protective effect Effects 0.000 claims abstract description 27
- 239000000758 substrate Substances 0.000 claims description 34
- 238000002955 isolation Methods 0.000 claims description 20
- 230000015654 memory Effects 0.000 claims description 13
- 239000002019 doping agent Substances 0.000 claims description 11
- 230000008569 process Effects 0.000 abstract description 13
- 238000005530 etching Methods 0.000 abstract description 6
- 238000001459 lithography Methods 0.000 abstract description 4
- 230000003071 parasitic effect Effects 0.000 description 8
- 230000015556 catabolic process Effects 0.000 description 5
- 238000004519 manufacturing process Methods 0.000 description 4
- 238000002513 implantation Methods 0.000 description 3
- 230000009471 action Effects 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 230000000903 blocking effect Effects 0.000 description 2
- 230000008859 change Effects 0.000 description 2
- 239000007943 implant Substances 0.000 description 2
- 230000002411 adverse Effects 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 239000000356 contaminant Substances 0.000 description 1
- 230000007812 deficiency Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 125000001475 halogen functional group Chemical group 0.000 description 1
- 238000003384 imaging method Methods 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000005389 semiconductor device fabrication Methods 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/0203—Particular design considerations for integrated circuits
- H01L27/0207—Geometrical layout of the components, e.g. computer aided design; custom LSI, semi-custom LSI, standard cell technique
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/09—Manufacture or treatment with simultaneous manufacture of the peripheral circuit region and memory cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/50—Peripheral circuit region structures
Definitions
- the invention relates generally to methods for fabricating semiconductor memory devices, and in particular to an auxiliary transistor structure used in semiconductor device fabrication.
- DRAM Dynamic Random Access Memory
- auxiliary transistor structures are provided at the edge of the memory cell array.
- the auxiliary transistor structures are based on the transistor structures in the memory cell array but have no functionality.
- the auxiliary transistor structures comprise a weakly p-doped zone on which a gate structure with gate oxide and gate conductor is provided, and such transistors have an influence on lithography and etching processes but no relevance whatsoever to the electrical circuit.
- the auxiliary transistor structures are usually positioned as a frame at the edge of the memory cell array. During the processing of the frame, however, contaminants often occur in the gate oxide and enable an electrically conductive connection of gate conductor and p-doped zone.
- Such gate oxide breakdowns are harmful since, on the one hand, a standby current may increase appreciably and, on the other hand, locally at the edge of the memory cell array, a potential of the p-type zone may change and thus adversely affect the performance of the DRAM memory chip.
- a loss of yield that has arisen in the production of DRAM memory chips on account of deficiencies during the processing of auxiliary structures has hitherto been accepted.
- a mechanism which might have contributed to keeping the loss of yield within tolerable limits is the formation of a parasitic diode. Since the gate conductor assigned to the auxiliary transistor structures is situated on very weakly doped silicon, the pure p-doped zone, at locations at which the gate oxide is not present on account of processing inaccuracies, a metal-semiconductor compound may be formed in the form of a diode which is similar to a Schottky Diode.
- the diode causes blocking and thus prevents possible leakage current between gate conductor and p-doped zone.
- the diode opens.
- n-type field-effect application transistors Since a trend toward evermore negative reverse voltages of the n-type field-effect application transistors is apparent in more recent DRAM memory chip designs, the latter are coming closer and closer into a voltage range in which the parasitic diode opens. In conjunction with the opened parasitic diode, gate oxide breakdowns occur repeatedly and cause an appreciable leakage current between gate conductor and p-doped zone. Typical potentials of the p-doped zone are 0 or ⁇ 0.1 V, for example. The reverse voltage of the application transistors may typically be at ⁇ 0.5 V. Given such a combination, the parasitic diode may already open completely and bring about an undesirable leakage current.
- a method for fabricating a semiconductor memory device includes providing auxiliary transistor structures required for a lithography step in the semiconductor substrate for the purpose of compensating for topology differences.
- a zone which adjoins a section of the semiconductor substrate surface and is doped with a dopant of a first conduction type is provided for the auxiliary transistor structure.
- a gate oxide is provided over a portion of the section and a conductive layer formed into a gate conductor is provided essentially on the gate oxide. Accordingly, a protective structure for preventing a leakage current path from arising between gate conductor and doped zone is provided in the doped zone.
- an auxiliary transistor structure in a semiconductor substrate includes a zone which adjoins a section of the substrate surface and is doped with a dopant of a first conduction type. Over a portion of the section of the substrate surface, are provided a gate oxide and, essentially on the gate oxide, a conductive layer formed into a gate conductor. A protective structure for preventing a leakage current path from arising between gate conductor and doped zone is provided in the doped zone.
- a method for fabricating a semiconductor memory device comprises introducing an auxiliary transistor structure required for a lithography step into a semiconductor substrate for the purpose of compensating for topology differences.
- a zone adjoining a section of the substrate surface is doped with a dopant of a first conduction type.
- a gate oxide is applied over a portion of the section, and a conductive layer serving as gate conductor is applied essentially on the gate oxide.
- the resulting protective structure extends between two isolation trenches and adjoins the latter, and acts to prevent a leakage current path from arising between gate conductor and doped zone is implanted in the doped zone.
- an auxiliary transistor structure in a semiconductor substrate includes a doped zone that adjoins a section of the substrate surface and is doped with a dopant of a first conduction type.
- a gate oxide provided over a portion of the section of the substrate surface.
- a conductive layer is essentially provided over the gate oxide and is formed as a gate conductor.
- a protective structure is formed in the doped zone and extends between two isolation trenches and adjoins the isolation trenches.
- FIG. 1 illustrates an auxiliary transistor structure in plan view with sectional planes I and II, according to an exemplary embodiment of the present invention.
- FIG. 2 illustrates a cross section through the auxiliary transistor structure along the sectional plane I of FIG. 1 .
- FIG. 3 illustrates a cross section through the auxiliary transistor structure along the sectional plane II of FIG. 2 .
- FIG. 4 illustrates a layout for an auxiliary transistor structure according to an exemplary embodiment of the present invention.
- FIG. 1 illustrates an auxiliary transistor structure in plan view, according to an embodiment of the present invention.
- a doped zone 2 —adjoining isolation trenches 9 —of the auxiliary transistor structure 1 with gate conductor 4 is depicted in FIG. 1 in plan view.
- the broken lines I and II identify the sectional planes illustrated in the subsequent figures.
- auxiliary transistor structure 1 In order to form auxiliary transistor structure 1 , a weakly p-doped zone 2 adjoining a section 5 of the semiconductor substrate surface is provided, a gate oxide 3 being arranged over a portion of section 5 over protective structure 6 , as illustrated in FIG. 2 for the sectional plane I of FIG. 1 .
- Protective structure 6 is for preventing a leakage current path from arising between gate conductor 4 and doped zone 2 .
- Protective structure 6 is provided as an n-doped region 8 , as a result of which a PNP junction is produced vertically with respect to the substrate surface.
- Protective structure 6 which is formed as two diodes 7 (see FIG. 3 ) connected oppositely perpendicular to the substrate surface, is realized by means of an n-doped region 8 in the weakly p-doped zone 2 .
- the cross section along sectional plane II-II of FIG. 1 shows gate conductor 4 , which adjoins isolation trenches 9 , the gate oxide 3 and p-doped zone 2 .
- a space charge zone 11 arises, which is represented as parasitic diode 10 .
- Doped region 8 adjoining isolation trenches 9 can be seen essentially below gate oxide 3 .
- the n-doped region may be introduced into the p-doped zone 2 by means of an XP Halo implanter.
- the n-doped region 8 is provided such that it directly adjoins isolation trenches 9 .
- This produces a terminated PNP junction which, in terms of its mode of action, corresponds to that of two diodes 7 connected back-to-back and prevents a possible leakage current between gate conductor 4 and doped zone 2 .
- Gate conductor 4 has an interface with the isolation trenches 9 , with gate oxide 3 and with p-doped zone 2 .
- the interface with p-doped zone 2 arises as a result of imprecise processing during which gaps can occur between isolation trenches 9 and gate oxide 3 , so that the gate conductor 4 touches the p-doped zone 2 in the gaps. This results in a junction between a metal of the gate conductor 4 and weakly p-doped zone 2 .
- Parasitic diode 10 formed by such a junction acts in a similar manner to a Schottky-Diode. If the gate conductor 4 is at a positive potential with respect to the doped zone 2 , then parasitic diode 10 causes blocking. By contrast, if gate conductor 4 is at a negative potential, then diode 10 opens.
- gate oxide 3 breakdowns may also occur.
- protective structure 6 is provided.
- the upper PN junction realized by protective structure 6 acts as a diode 7 connected in the reverse direction at negative gate conductor 4 potential, as a result of which gate oxide breakdowns and thus a possible leakage current are effectively prevented.
- FIG. 4 A detail from a layout containing a memory cell array 13 with application transistors 12 can be seen in FIG. 4 .
- Memory cell array 13 is partly surrounded by doped zone 2 , which is arranged as a frame and in which auxiliary transistors 1 are provided.
- Gate structures of application transistors 12 and of auxiliary transistors 1 are connected to one another by gate conductors 4 .
- a protective structure in the doped zone which protective structure prevents a leakage current path from arising, gate oxide breakdowns and resultant leakage currents are avoided between gate conductor and doped zone in the case of most of the voltage states that occur. Consequently, an increase in the standby current, that is, the current required by the semiconductor memory device if it does not have to execute any operations, and a disadvantageous change of a potential assigned to the doped zone are avoided. As a result, it is possible to obtain a higher product quality and product yield. Moreover, the additional protective structure affords more leeway relative to the choice of a negative gate conductor potential and the potential of the doped zone.
- Preventing a possible leakage current extends the process window of production, in particular that of an isolation trench etching. This is because fault sources which can promote leakage currents are produced by the etching process. By preventing a possible leakage current path from arising, the requirements made of the etching process are relaxed and a larger process window results. The resultant advantage can be discerned principally in an increased production yield.
- the protective structure is provided as an arrangement of at least two diodes, connected oppositely in series, and perpendicular to the substrate surface.
- a region which is arranged at a distance from the section of the substrate surface and is doped with a dopant of a second conduction type opposite to the first conduction type is provided in order to form the arrangement of diodes in the doped zone.
- an npn junction or a pnp junction arises by virtue of the provision of a doped region of a second conduction type, opposite to the first conduction type, in the doped zone, depending on whether the doped zone is doped with a dopant of an n conduction type or a p conduction type.
- pnp or npn junctions correspond to oppositely connected diodes.
- the concept of oppositely connected diodes which are vertical with respect to the substrate surface is realized in a simple manner by the introduction of an opposite doped region with respect to the doped zone.
- the doped region is introduced by means of a counter implantation.
- a counter implantation it is possible to use an implantation step that is already present during processing, for example that of a Halo implant, or pocket implant for producing the doped region. This advantageously achieves a higher product quality and yield without an additional process step, that is to say, without additional process costs.
- the spatial extent of the doped region provided is such that the doped region advantageously adjoins isolation trenches which are provided in the semiconductor substrate and adjoin the doped zone.
- the doped zone assigned to the auxiliary transistor structures is electrically isolated from application transistors assigned to a memory cell array by isolation trenches. If the doped region directly adjoins the isolation trenches, then the doped region is terminated and the formation of leakage current paths is prevented.
- the protective structure prevents, in particular, a leakage current path from arising between gate conductor and doped zone in the case of negative voltages at the gate conductor. Moreover, the requirements made of the gate oxide are relaxed. Overall, it is possible to extend the process window of production, on account of preventing a leakage current path from arising
- the specification may have presented the method and/or process of the present invention as a particular sequence of steps. However, to the extent that the method or process does not rely on the particular order of steps set forth herein, the method or process should not be limited to the particular sequence of steps described. As one of ordinary skill in the art would appreciate, other sequences of steps may be possible. Therefore, the particular order of the steps set forth in the specification should not be construed as limitations on the claims. In addition, the claims directed to the method and/or process of the present invention should not be limited to the performance of their steps in the order written, and one skilled in the art can readily appreciate that the sequences may be varied and still remain within the spirit and scope of the present invention.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Method for fabricating a semiconductor memory device having auxiliary transistor structures which are required for lithography and etching processes. A protective structure for reducing leakage currents between gate conductor and doped zone is provided. The protective structure is formed as a region doped oppositely to the doped zone.
Description
- This application is a divisional of patent application Ser. No. 10/864,321, entitled “Method and Structure of an Auxiliary Transistor Arrangement Used for Fabricating a Semiconductor Memory Device,” filed on Jun. 10, 2004, which application is incorporated herein by reference.
- The invention relates generally to methods for fabricating semiconductor memory devices, and in particular to an auxiliary transistor structure used in semiconductor device fabrication.
- Dynamic Random Access Memory (DRAM) chips are distinguished by having a regular arrangement in a memory cell array assigned to a memory area. In the course of a transition from the memory area to the periphery, which may be provided with logic circuits, for example, the regular arrangement is interrupted. Topology differences lead to irregularities both during a lithographic imaging and during a subsequent etching process.
- In order to avoid these difficulties, auxiliary transistor structures are provided at the edge of the memory cell array. The auxiliary transistor structures are based on the transistor structures in the memory cell array but have no functionality. In general, the auxiliary transistor structures comprise a weakly p-doped zone on which a gate structure with gate oxide and gate conductor is provided, and such transistors have an influence on lithography and etching processes but no relevance whatsoever to the electrical circuit. The auxiliary transistor structures are usually positioned as a frame at the edge of the memory cell array. During the processing of the frame, however, contaminants often occur in the gate oxide and enable an electrically conductive connection of gate conductor and p-doped zone. Such gate oxide breakdowns are harmful since, on the one hand, a standby current may increase appreciably and, on the other hand, locally at the edge of the memory cell array, a potential of the p-type zone may change and thus adversely affect the performance of the DRAM memory chip.
- In accordance with the prior art, a loss of yield that has arisen in the production of DRAM memory chips on account of deficiencies during the processing of auxiliary structures has hitherto been accepted. A mechanism which might have contributed to keeping the loss of yield within tolerable limits is the formation of a parasitic diode. Since the gate conductor assigned to the auxiliary transistor structures is situated on very weakly doped silicon, the pure p-doped zone, at locations at which the gate oxide is not present on account of processing inaccuracies, a metal-semiconductor compound may be formed in the form of a diode which is similar to a Schottky Diode. If the gate conductor is at a more positive potential than the p-doped zone, the diode causes blocking and thus prevents possible leakage current between gate conductor and p-doped zone. By contrast, if the gate conductor is at a more negative potential than the p-doped zone, the diode opens.
- Since a trend toward evermore negative reverse voltages of the n-type field-effect application transistors is apparent in more recent DRAM memory chip designs, the latter are coming closer and closer into a voltage range in which the parasitic diode opens. In conjunction with the opened parasitic diode, gate oxide breakdowns occur repeatedly and cause an appreciable leakage current between gate conductor and p-doped zone. Typical potentials of the p-doped zone are 0 or −0.1 V, for example. The reverse voltage of the application transistors may typically be at −0.5 V. Given such a combination, the parasitic diode may already open completely and bring about an undesirable leakage current.
- In light of the forgoing it will be appreciated that a need exists to reduce leakage in DRAM memories.
- In an exemplary embodiment of the present invention, a method for fabricating a semiconductor memory device includes providing auxiliary transistor structures required for a lithography step in the semiconductor substrate for the purpose of compensating for topology differences. A zone which adjoins a section of the semiconductor substrate surface and is doped with a dopant of a first conduction type is provided for the auxiliary transistor structure. A gate oxide is provided over a portion of the section and a conductive layer formed into a gate conductor is provided essentially on the gate oxide. Accordingly, a protective structure for preventing a leakage current path from arising between gate conductor and doped zone is provided in the doped zone.
- In another embodiment of the present invention, an auxiliary transistor structure in a semiconductor substrate includes a zone which adjoins a section of the substrate surface and is doped with a dopant of a first conduction type. Over a portion of the section of the substrate surface, are provided a gate oxide and, essentially on the gate oxide, a conductive layer formed into a gate conductor. A protective structure for preventing a leakage current path from arising between gate conductor and doped zone is provided in the doped zone.
- In another embodiment of the present invention, a method for fabricating a semiconductor memory device comprises introducing an auxiliary transistor structure required for a lithography step into a semiconductor substrate for the purpose of compensating for topology differences. A zone adjoining a section of the substrate surface is doped with a dopant of a first conduction type. A gate oxide is applied over a portion of the section, and a conductive layer serving as gate conductor is applied essentially on the gate oxide. The resulting protective structure extends between two isolation trenches and adjoins the latter, and acts to prevent a leakage current path from arising between gate conductor and doped zone is implanted in the doped zone.
- In another embodiment of the present invention, an auxiliary transistor structure in a semiconductor substrate includes a doped zone that adjoins a section of the substrate surface and is doped with a dopant of a first conduction type. A gate oxide provided over a portion of the section of the substrate surface. A conductive layer is essentially provided over the gate oxide and is formed as a gate conductor. A protective structure is formed in the doped zone and extends between two isolation trenches and adjoins the isolation trenches.
-
FIG. 1 illustrates an auxiliary transistor structure in plan view with sectional planes I and II, according to an exemplary embodiment of the present invention. -
FIG. 2 illustrates a cross section through the auxiliary transistor structure along the sectional plane I ofFIG. 1 . -
FIG. 3 illustrates a cross section through the auxiliary transistor structure along the sectional plane II ofFIG. 2 . -
FIG. 4 illustrates a layout for an auxiliary transistor structure according to an exemplary embodiment of the present invention. -
FIG. 1 illustrates an auxiliary transistor structure in plan view, according to an embodiment of the present invention. A dopedzone 2—adjoiningisolation trenches 9—of the auxiliary transistor structure 1 withgate conductor 4 is depicted inFIG. 1 in plan view. The broken lines I and II identify the sectional planes illustrated in the subsequent figures. - In order to form auxiliary transistor structure 1, a weakly p-doped
zone 2 adjoining asection 5 of the semiconductor substrate surface is provided, agate oxide 3 being arranged over a portion ofsection 5 over protective structure 6, as illustrated inFIG. 2 for the sectional plane I ofFIG. 1 . Protective structure 6 is for preventing a leakage current path from arising betweengate conductor 4 and dopedzone 2. Protective structure 6 is provided as an n-doped region 8, as a result of which a PNP junction is produced vertically with respect to the substrate surface. - Protective structure 6, which is formed as two diodes 7 (see
FIG. 3 ) connected oppositely perpendicular to the substrate surface, is realized by means of an n-doped region 8 in the weakly p-dopedzone 2. The cross section along sectional plane II-II ofFIG. 1 showsgate conductor 4, which adjoins isolation trenches 9, thegate oxide 3 and p-dopedzone 2. At the location at whichgate conductor 4 touches dopedzone 2, aspace charge zone 11 arises, which is represented asparasitic diode 10. Doped region 8 adjoiningisolation trenches 9 can be seen essentially belowgate oxide 3. The n-doped region may be introduced into the p-dopedzone 2 by means of an XP Halo implanter. In terms of its extent, the n-doped region 8 is provided such that it directly adjoinsisolation trenches 9. This produces a terminated PNP junction which, in terms of its mode of action, corresponds to that of two diodes 7 connected back-to-back and prevents a possible leakage current betweengate conductor 4 and dopedzone 2.Gate conductor 4 has an interface with theisolation trenches 9, withgate oxide 3 and with p-dopedzone 2. The interface with p-dopedzone 2 arises as a result of imprecise processing during which gaps can occur betweenisolation trenches 9 andgate oxide 3, so that thegate conductor 4 touches the p-dopedzone 2 in the gaps. This results in a junction between a metal of thegate conductor 4 and weakly p-dopedzone 2.Parasitic diode 10 formed by such a junction acts in a similar manner to a Schottky-Diode. If thegate conductor 4 is at a positive potential with respect to thedoped zone 2, thenparasitic diode 10 causes blocking. By contrast, ifgate conductor 4 is at a negative potential, thendiode 10 opens. In conjunction with the opening ofparasitic diode 10,gate oxide 3 breakdowns may also occur. In order to prevent the resultant leakage current, protective structure 6 is provided. The upper PN junction realized by protective structure 6 acts as a diode 7 connected in the reverse direction atnegative gate conductor 4 potential, as a result of which gate oxide breakdowns and thus a possible leakage current are effectively prevented. - A detail from a layout containing a
memory cell array 13 withapplication transistors 12 can be seen inFIG. 4 .Memory cell array 13 is partly surrounded by dopedzone 2, which is arranged as a frame and in which auxiliary transistors 1 are provided. Gate structures ofapplication transistors 12 and of auxiliary transistors 1 are connected to one another bygate conductors 4. - Thus, by virtue of the provision of a protective structure in the doped zone, which protective structure prevents a leakage current path from arising, gate oxide breakdowns and resultant leakage currents are avoided between gate conductor and doped zone in the case of most of the voltage states that occur. Consequently, an increase in the standby current, that is, the current required by the semiconductor memory device if it does not have to execute any operations, and a disadvantageous change of a potential assigned to the doped zone are avoided. As a result, it is possible to obtain a higher product quality and product yield. Moreover, the additional protective structure affords more leeway relative to the choice of a negative gate conductor potential and the potential of the doped zone. Preventing a possible leakage current extends the process window of production, in particular that of an isolation trench etching. This is because fault sources which can promote leakage currents are produced by the etching process. By preventing a possible leakage current path from arising, the requirements made of the etching process are relaxed and a larger process window results. The resultant advantage can be discerned principally in an increased production yield.
- In an advantageous manner, the protective structure is provided as an arrangement of at least two diodes, connected oppositely in series, and perpendicular to the substrate surface. By virtue of the fact that the protective structure is provided as an arrangement of oppositely connected diodes which runs perpendicular to the substrate surface, a leakage current between gate conductor and doped zone is avoided in the case of virtually all voltage states between the gate conductor and doped zone.
- In embodiments of the present invention, a region which is arranged at a distance from the section of the substrate surface and is doped with a dopant of a second conduction type opposite to the first conduction type is provided in order to form the arrangement of diodes in the doped zone. In an advantageous manner, either an npn junction or a pnp junction arises by virtue of the provision of a doped region of a second conduction type, opposite to the first conduction type, in the doped zone, depending on whether the doped zone is doped with a dopant of an n conduction type or a p conduction type. In terms of their mode of action, pnp or npn junctions correspond to oppositely connected diodes. The concept of oppositely connected diodes which are vertical with respect to the substrate surface is realized in a simple manner by the introduction of an opposite doped region with respect to the doped zone.
- The doped region is introduced by means of a counter implantation. For the counter implantation, it is possible to use an implantation step that is already present during processing, for example that of a Halo implant, or pocket implant for producing the doped region. This advantageously achieves a higher product quality and yield without an additional process step, that is to say, without additional process costs.
- The spatial extent of the doped region provided is such that the doped region advantageously adjoins isolation trenches which are provided in the semiconductor substrate and adjoin the doped zone. The doped zone assigned to the auxiliary transistor structures is electrically isolated from application transistors assigned to a memory cell array by isolation trenches. If the doped region directly adjoins the isolation trenches, then the doped region is terminated and the formation of leakage current paths is prevented.
- The protective structure prevents, in particular, a leakage current path from arising between gate conductor and doped zone in the case of negative voltages at the gate conductor. Moreover, the requirements made of the gate oxide are relaxed. Overall, it is possible to extend the process window of production, on account of preventing a leakage current path from arising
- The foregoing disclosure of the preferred embodiments of the present invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise forms disclosed. Many variations and modifications of the embodiments described herein will be apparent to one of ordinary skill in the art in light of the above disclosure. The scope of the invention is to be defined only by the claims appended hereto, and by their equivalents.
- Further, in describing representative embodiments of the present invention, the specification may have presented the method and/or process of the present invention as a particular sequence of steps. However, to the extent that the method or process does not rely on the particular order of steps set forth herein, the method or process should not be limited to the particular sequence of steps described. As one of ordinary skill in the art would appreciate, other sequences of steps may be possible. Therefore, the particular order of the steps set forth in the specification should not be construed as limitations on the claims. In addition, the claims directed to the method and/or process of the present invention should not be limited to the performance of their steps in the order written, and one skilled in the art can readily appreciate that the sequences may be varied and still remain within the spirit and scope of the present invention.
Claims (20)
1. A semiconductor device comprising:
a doped zone that adjoins a section of a semiconductor substrate surface and is doped with a dopant of a first conduction type;
a gate dielectric provided over a portion of the section of the semiconductor substrate surface;
a gate conductor at least partially overlying the gate dielectric; and
a protective structure formed in the doped zone, the protective structure comprising at least two diodes coupled oppositely in series.
2. The semiconductor device of claim 1 , wherein the at least two diodes are arranged perpendicular to the section of the semiconductor substrate surface.
3. The semiconductor device of claim 2 , wherein the at least two diodes are formed from a doped region that is arranged at a distance from the section of the semiconductor substrate surface and is doped with a dopant of a second conduction type opposite to the first conduction type.
4. The semiconductor device of claim 3 , wherein the doped region adjoins isolation trenches that are provided in the semiconductor substrate and adjoin the doped zone.
5. The semiconductor device of claim 1 , wherein the at least two diodes coupled oppositely in series are formed from a second doped region that is arranged at a distance from the section of the semiconductor substrate surface and is doped with a second dopant of a second conduction type opposite to the first conduction type.
6. The semiconductor device of claim 5 , wherein the spatial extent of the second doped region is provided such that the second doped region adjoins isolation trenches that are provided in the semiconductor substrate and adjoin the doped zone.
7. The semiconductor device of claim 1 , wherein the protective structure prevents a leakage current path from arising between the gate conductor and doped zone.
8. The semiconductor device of claim 1 , wherein the gate conductor comprises a conductive layer on the gate dielectric and on the doped zone adjoining the section of the semiconductor substrate surface.
9. The semiconductor device of claim 1 , wherein the gate dielectric comprises a gate oxide.
10. A semiconductor device, comprising:
a doped region that adjoins a section of a substrate surface and is doped with a dopant of a first conduction type;
a gate dielectric provided over a portion of the section of the substrate surface;
a conductive layer at least partially overlying the gate dielectric; and
a protective structure formed in the doped region and extending between two isolation trenches and adjoining the isolation trenches.
11. The semiconductor device of claim 10 , wherein the protective structure serves for preventing a leakage current path from arising between a gate conductor and the doped region.
12. The semiconductor device of claim 10 , wherein the protective structure comprises at least two diodes.
13. The semiconductor device of claim 12 , wherein the at least two diodes are arranged oppositely in a series perpendicular to the substrate surface.
14. The semiconductor device of claim 10 , wherein the protective structure comprises a second doped region located at a distance from the section of the substrate surface, the second doped region extending between the two isolation trenches and adjoining the isolation trenches and being doped with a dopant of a second conduction type opposite to the first conduction type.
15. The semiconductor device of claim 14 , wherein the protective structure serves to prevent a leakage current path from arising between a gate conductor and the doped region.
16. The semiconductor device of claim 10 , wherein the gate dielectric comprises a gate oxide.
17. A semiconductor memory device, comprising:
a first region of a semiconductor substrate;
an array of memory cells in the first region;
a second region of the semiconductor substrate, the second region being adjacent the first region and being doped to a first conduction type at least at a surface;
a gate dielectric over a portion of the second region;
a gate conductor over the gate dielectric; and
a doped region within the second region and spaced from the surface, the doped region forming at least two diodes connected oppositely in series.
18. The device of claim 17 , wherein the doped region within the second region forms a protective structure for preventing a leakage current path from arising between the gate conductor and the first region of the substrate.
19. The device of claim 17 , wherein the doped region comprises a counter-doped region.
20. The device of claim 17 , wherein the doped region adjoins isolation trenches disposed in the semiconductor substrate.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/506,363 US20060281269A1 (en) | 2003-06-11 | 2006-08-18 | Method and structure of an auxiliary transistor arrangement used for fabricating a semiconductor memory device |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE10326330.6 | 2003-06-11 | ||
DE10326330A DE10326330A1 (en) | 2003-06-11 | 2003-06-11 | Manufacturing semiconducting memory device involves providing protective structure in doped region to inhibit existence of leakage current path between gate conductor and doped region |
US10/864,321 US7112496B2 (en) | 2003-06-11 | 2004-06-10 | Method and structure of an auxiliary transistor arrangement used for fabricating a semiconductor memory device |
US11/506,363 US20060281269A1 (en) | 2003-06-11 | 2006-08-18 | Method and structure of an auxiliary transistor arrangement used for fabricating a semiconductor memory device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/864,321 Division US7112496B2 (en) | 2003-06-11 | 2004-06-10 | Method and structure of an auxiliary transistor arrangement used for fabricating a semiconductor memory device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060281269A1 true US20060281269A1 (en) | 2006-12-14 |
Family
ID=33494961
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/864,321 Expired - Fee Related US7112496B2 (en) | 2003-06-11 | 2004-06-10 | Method and structure of an auxiliary transistor arrangement used for fabricating a semiconductor memory device |
US11/506,363 Abandoned US20060281269A1 (en) | 2003-06-11 | 2006-08-18 | Method and structure of an auxiliary transistor arrangement used for fabricating a semiconductor memory device |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/864,321 Expired - Fee Related US7112496B2 (en) | 2003-06-11 | 2004-06-10 | Method and structure of an auxiliary transistor arrangement used for fabricating a semiconductor memory device |
Country Status (2)
Country | Link |
---|---|
US (2) | US7112496B2 (en) |
DE (1) | DE10326330A1 (en) |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4424526A (en) * | 1981-05-29 | 1984-01-03 | International Business Machines Corporation | Structure for collection of ionization-induced excess minority carriers in a semiconductor substrate and method for the fabrication thereof |
US5712178A (en) * | 1992-08-18 | 1998-01-27 | Samsung Eletronics Co., Ltd. | Non-volatile semiconductor memory device and method for manufacturing the same |
US6054738A (en) * | 1996-02-19 | 2000-04-25 | Siemens Aktiengesellschaft | Integrated circuit configuration for driving a power MOSFET with a load on the source side |
US6069386A (en) * | 1997-04-28 | 2000-05-30 | U. S. Philips Corporation | Semiconductor device |
US20020079527A1 (en) * | 1999-03-12 | 2002-06-27 | Till Schlosser | DRAM cell configuration and fabrication method |
US20020185662A1 (en) * | 2000-03-01 | 2002-12-12 | Hirofumi Watatani | Semiconductor device with both memories and logic circuits and its manufacture |
US6521487B1 (en) * | 2001-12-05 | 2003-02-18 | United Microelectronics Corp. | Method for making a thyristor |
US6720624B1 (en) * | 2002-08-02 | 2004-04-13 | National Semiconductor Corporation | LVTSCR-like structure with internal emitter injection control |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE3931381A1 (en) * | 1989-09-20 | 1991-03-28 | Siemens Ag | Extra interconnect level in silicon integrated circuit - consists of opposite conductivity type from substrate and contacted layers in trenches |
-
2003
- 2003-06-11 DE DE10326330A patent/DE10326330A1/en not_active Withdrawn
-
2004
- 2004-06-10 US US10/864,321 patent/US7112496B2/en not_active Expired - Fee Related
-
2006
- 2006-08-18 US US11/506,363 patent/US20060281269A1/en not_active Abandoned
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4424526A (en) * | 1981-05-29 | 1984-01-03 | International Business Machines Corporation | Structure for collection of ionization-induced excess minority carriers in a semiconductor substrate and method for the fabrication thereof |
US5712178A (en) * | 1992-08-18 | 1998-01-27 | Samsung Eletronics Co., Ltd. | Non-volatile semiconductor memory device and method for manufacturing the same |
US6054738A (en) * | 1996-02-19 | 2000-04-25 | Siemens Aktiengesellschaft | Integrated circuit configuration for driving a power MOSFET with a load on the source side |
US6069386A (en) * | 1997-04-28 | 2000-05-30 | U. S. Philips Corporation | Semiconductor device |
US20020079527A1 (en) * | 1999-03-12 | 2002-06-27 | Till Schlosser | DRAM cell configuration and fabrication method |
US20020185662A1 (en) * | 2000-03-01 | 2002-12-12 | Hirofumi Watatani | Semiconductor device with both memories and logic circuits and its manufacture |
US6521487B1 (en) * | 2001-12-05 | 2003-02-18 | United Microelectronics Corp. | Method for making a thyristor |
US6720624B1 (en) * | 2002-08-02 | 2004-04-13 | National Semiconductor Corporation | LVTSCR-like structure with internal emitter injection control |
Also Published As
Publication number | Publication date |
---|---|
US7112496B2 (en) | 2006-09-26 |
US20050037564A1 (en) | 2005-02-17 |
DE10326330A1 (en) | 2005-01-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR100497708B1 (en) | Semiconductor memory cell and manufacturing method | |
US4906587A (en) | Making a silicon-on-insulator transistor with selectable body node to source node connection | |
US7544557B2 (en) | Gate defined Schottky diode | |
US5670812A (en) | Field effect transistor having contact layer of transistor gate electrode material | |
US5008723A (en) | MOS thin film transistor | |
US4536947A (en) | CMOS process for fabricating integrated circuits, particularly dynamic memory cells with storage capacitors | |
US7250650B2 (en) | Field-effect transistor structure and associated semiconductor memory cell | |
US7410843B2 (en) | Methods for fabricating reduced floating body effect static random access memory cells | |
US7057302B2 (en) | Static random access memory | |
US6420749B1 (en) | Trench field shield in trench isolation | |
US5945715A (en) | Semiconductor memory device having a memory cell region and a peripheral circuit region and method of manufacturing the same | |
US6831346B1 (en) | Buried layer substrate isolation in integrated circuits | |
EP0066429A2 (en) | Semiconductor memory | |
US5369046A (en) | Method for forming a gate array base cell | |
JP2689923B2 (en) | Semiconductor device and manufacturing method thereof | |
US7112496B2 (en) | Method and structure of an auxiliary transistor arrangement used for fabricating a semiconductor memory device | |
US5847433A (en) | Integrated switching circuit with CMOS circuit and method for producing isolated active regions of a CMOS circuit | |
US20060049436A1 (en) | Semiconductor component with a MOS transistor | |
JP2001024161A (en) | Semiconductor memory cell | |
US6492710B1 (en) | Substrate isolated transistor | |
US20010046718A1 (en) | Method and apparatus for reducing process-induced charge buildup | |
US20020130344A1 (en) | Semiconductor device | |
KR100211769B1 (en) | Interconnection layer structure for semiconductor device and manufacturing method thereof | |
US20220302129A1 (en) | SRAM Cell Structures | |
US11296200B2 (en) | Semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |